sgtl5000.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537
  1. /*
  2. * sgtl5000.c -- SGTL5000 ALSA SoC Audio driver
  3. *
  4. * Copyright 2010-2011 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/init.h>
  13. #include <linux/delay.h>
  14. #include <linux/slab.h>
  15. #include <linux/pm.h>
  16. #include <linux/i2c.h>
  17. #include <linux/clk.h>
  18. #include <linux/regmap.h>
  19. #include <linux/regulator/driver.h>
  20. #include <linux/regulator/machine.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/of_device.h>
  23. #include <sound/core.h>
  24. #include <sound/tlv.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/soc-dapm.h>
  29. #include <sound/initval.h>
  30. #include "sgtl5000.h"
  31. #define SGTL5000_DAP_REG_OFFSET 0x0100
  32. #define SGTL5000_MAX_REG_OFFSET 0x013A
  33. /* default value of sgtl5000 registers */
  34. static const struct reg_default sgtl5000_reg_defaults[] = {
  35. { SGTL5000_CHIP_CLK_CTRL, 0x0008 },
  36. { SGTL5000_CHIP_I2S_CTRL, 0x0010 },
  37. { SGTL5000_CHIP_SSS_CTRL, 0x0008 },
  38. { SGTL5000_CHIP_DAC_VOL, 0x3c3c },
  39. { SGTL5000_CHIP_PAD_STRENGTH, 0x015f },
  40. { SGTL5000_CHIP_ANA_HP_CTRL, 0x1818 },
  41. { SGTL5000_CHIP_ANA_CTRL, 0x0111 },
  42. { SGTL5000_CHIP_LINE_OUT_VOL, 0x0404 },
  43. { SGTL5000_CHIP_ANA_POWER, 0x7060 },
  44. { SGTL5000_CHIP_PLL_CTRL, 0x5000 },
  45. { SGTL5000_DAP_BASS_ENHANCE, 0x0040 },
  46. { SGTL5000_DAP_BASS_ENHANCE_CTRL, 0x051f },
  47. { SGTL5000_DAP_SURROUND, 0x0040 },
  48. { SGTL5000_DAP_EQ_BASS_BAND0, 0x002f },
  49. { SGTL5000_DAP_EQ_BASS_BAND1, 0x002f },
  50. { SGTL5000_DAP_EQ_BASS_BAND2, 0x002f },
  51. { SGTL5000_DAP_EQ_BASS_BAND3, 0x002f },
  52. { SGTL5000_DAP_EQ_BASS_BAND4, 0x002f },
  53. { SGTL5000_DAP_MAIN_CHAN, 0x8000 },
  54. { SGTL5000_DAP_AVC_CTRL, 0x0510 },
  55. { SGTL5000_DAP_AVC_THRESHOLD, 0x1473 },
  56. { SGTL5000_DAP_AVC_ATTACK, 0x0028 },
  57. { SGTL5000_DAP_AVC_DECAY, 0x0050 },
  58. };
  59. /* regulator supplies for sgtl5000, VDDD is an optional external supply */
  60. enum sgtl5000_regulator_supplies {
  61. VDDA,
  62. VDDIO,
  63. VDDD,
  64. SGTL5000_SUPPLY_NUM
  65. };
  66. /* vddd is optional supply */
  67. static const char *supply_names[SGTL5000_SUPPLY_NUM] = {
  68. "VDDA",
  69. "VDDIO",
  70. "VDDD"
  71. };
  72. #define LDO_CONSUMER_NAME "VDDD_LDO"
  73. #define LDO_VOLTAGE 1200000
  74. static struct regulator_consumer_supply ldo_consumer[] = {
  75. REGULATOR_SUPPLY(LDO_CONSUMER_NAME, NULL),
  76. };
  77. static struct regulator_init_data ldo_init_data = {
  78. .constraints = {
  79. .min_uV = 1200000,
  80. .max_uV = 1200000,
  81. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  82. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  83. },
  84. .num_consumer_supplies = 1,
  85. .consumer_supplies = &ldo_consumer[0],
  86. };
  87. /*
  88. * sgtl5000 internal ldo regulator,
  89. * enabled when VDDD not provided
  90. */
  91. struct ldo_regulator {
  92. struct regulator_desc desc;
  93. struct regulator_dev *dev;
  94. int voltage;
  95. void *codec_data;
  96. bool enabled;
  97. };
  98. /* sgtl5000 private structure in codec */
  99. struct sgtl5000_priv {
  100. int sysclk; /* sysclk rate */
  101. int master; /* i2s master or not */
  102. int fmt; /* i2s data format */
  103. struct regulator_bulk_data supplies[SGTL5000_SUPPLY_NUM];
  104. struct ldo_regulator *ldo;
  105. struct regmap *regmap;
  106. };
  107. /*
  108. * mic_bias power on/off share the same register bits with
  109. * output impedance of mic bias, when power on mic bias, we
  110. * need reclaim it to impedance value.
  111. * 0x0 = Powered off
  112. * 0x1 = 2Kohm
  113. * 0x2 = 4Kohm
  114. * 0x3 = 8Kohm
  115. */
  116. static int mic_bias_event(struct snd_soc_dapm_widget *w,
  117. struct snd_kcontrol *kcontrol, int event)
  118. {
  119. switch (event) {
  120. case SND_SOC_DAPM_POST_PMU:
  121. /* change mic bias resistor to 4Kohm */
  122. snd_soc_update_bits(w->codec, SGTL5000_CHIP_MIC_CTRL,
  123. SGTL5000_BIAS_R_MASK,
  124. SGTL5000_BIAS_R_4k << SGTL5000_BIAS_R_SHIFT);
  125. break;
  126. case SND_SOC_DAPM_PRE_PMD:
  127. snd_soc_update_bits(w->codec, SGTL5000_CHIP_MIC_CTRL,
  128. SGTL5000_BIAS_R_MASK, 0);
  129. break;
  130. }
  131. return 0;
  132. }
  133. /*
  134. * As manual described, ADC/DAC only works when VAG powerup,
  135. * So enabled VAG before ADC/DAC up.
  136. * In power down case, we need wait 400ms when vag fully ramped down.
  137. */
  138. static int power_vag_event(struct snd_soc_dapm_widget *w,
  139. struct snd_kcontrol *kcontrol, int event)
  140. {
  141. switch (event) {
  142. case SND_SOC_DAPM_PRE_PMU:
  143. snd_soc_update_bits(w->codec, SGTL5000_CHIP_ANA_POWER,
  144. SGTL5000_VAG_POWERUP, SGTL5000_VAG_POWERUP);
  145. break;
  146. case SND_SOC_DAPM_POST_PMD:
  147. snd_soc_update_bits(w->codec, SGTL5000_CHIP_ANA_POWER,
  148. SGTL5000_VAG_POWERUP, 0);
  149. msleep(400);
  150. break;
  151. default:
  152. break;
  153. }
  154. return 0;
  155. }
  156. /* input sources for ADC */
  157. static const char *adc_mux_text[] = {
  158. "MIC_IN", "LINE_IN"
  159. };
  160. static const struct soc_enum adc_enum =
  161. SOC_ENUM_SINGLE(SGTL5000_CHIP_ANA_CTRL, 2, 2, adc_mux_text);
  162. static const struct snd_kcontrol_new adc_mux =
  163. SOC_DAPM_ENUM("Capture Mux", adc_enum);
  164. /* input sources for DAC */
  165. static const char *dac_mux_text[] = {
  166. "DAC", "LINE_IN"
  167. };
  168. static const struct soc_enum dac_enum =
  169. SOC_ENUM_SINGLE(SGTL5000_CHIP_ANA_CTRL, 6, 2, dac_mux_text);
  170. static const struct snd_kcontrol_new dac_mux =
  171. SOC_DAPM_ENUM("Headphone Mux", dac_enum);
  172. static const struct snd_soc_dapm_widget sgtl5000_dapm_widgets[] = {
  173. SND_SOC_DAPM_INPUT("LINE_IN"),
  174. SND_SOC_DAPM_INPUT("MIC_IN"),
  175. SND_SOC_DAPM_OUTPUT("HP_OUT"),
  176. SND_SOC_DAPM_OUTPUT("LINE_OUT"),
  177. SND_SOC_DAPM_SUPPLY("Mic Bias", SGTL5000_CHIP_MIC_CTRL, 8, 0,
  178. mic_bias_event,
  179. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  180. SND_SOC_DAPM_PGA("HP", SGTL5000_CHIP_ANA_POWER, 4, 0, NULL, 0),
  181. SND_SOC_DAPM_PGA("LO", SGTL5000_CHIP_ANA_POWER, 0, 0, NULL, 0),
  182. SND_SOC_DAPM_MUX("Capture Mux", SND_SOC_NOPM, 0, 0, &adc_mux),
  183. SND_SOC_DAPM_MUX("Headphone Mux", SND_SOC_NOPM, 0, 0, &dac_mux),
  184. /* aif for i2s input */
  185. SND_SOC_DAPM_AIF_IN("AIFIN", "Playback",
  186. 0, SGTL5000_CHIP_DIG_POWER,
  187. 0, 0),
  188. /* aif for i2s output */
  189. SND_SOC_DAPM_AIF_OUT("AIFOUT", "Capture",
  190. 0, SGTL5000_CHIP_DIG_POWER,
  191. 1, 0),
  192. SND_SOC_DAPM_SUPPLY("VAG_POWER", SGTL5000_CHIP_ANA_POWER, 7, 0,
  193. power_vag_event,
  194. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  195. SND_SOC_DAPM_ADC("ADC", "Capture", SGTL5000_CHIP_ANA_POWER, 1, 0),
  196. SND_SOC_DAPM_DAC("DAC", "Playback", SGTL5000_CHIP_ANA_POWER, 3, 0),
  197. };
  198. /* routes for sgtl5000 */
  199. static const struct snd_soc_dapm_route sgtl5000_dapm_routes[] = {
  200. {"Capture Mux", "LINE_IN", "LINE_IN"}, /* line_in --> adc_mux */
  201. {"Capture Mux", "MIC_IN", "MIC_IN"}, /* mic_in --> adc_mux */
  202. {"ADC", NULL, "VAG_POWER"},
  203. {"ADC", NULL, "Capture Mux"}, /* adc_mux --> adc */
  204. {"AIFOUT", NULL, "ADC"}, /* adc --> i2s_out */
  205. {"DAC", NULL, "VAG_POWER"},
  206. {"DAC", NULL, "AIFIN"}, /* i2s-->dac,skip audio mux */
  207. {"Headphone Mux", "DAC", "DAC"}, /* dac --> hp_mux */
  208. {"LO", NULL, "DAC"}, /* dac --> line_out */
  209. {"LINE_IN", NULL, "VAG_POWER"},
  210. {"Headphone Mux", "LINE_IN", "LINE_IN"},/* line_in --> hp_mux */
  211. {"HP", NULL, "Headphone Mux"}, /* hp_mux --> hp */
  212. {"LINE_OUT", NULL, "LO"},
  213. {"HP_OUT", NULL, "HP"},
  214. };
  215. /* custom function to fetch info of PCM playback volume */
  216. static int dac_info_volsw(struct snd_kcontrol *kcontrol,
  217. struct snd_ctl_elem_info *uinfo)
  218. {
  219. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  220. uinfo->count = 2;
  221. uinfo->value.integer.min = 0;
  222. uinfo->value.integer.max = 0xfc - 0x3c;
  223. return 0;
  224. }
  225. /*
  226. * custom function to get of PCM playback volume
  227. *
  228. * dac volume register
  229. * 15-------------8-7--------------0
  230. * | R channel vol | L channel vol |
  231. * -------------------------------
  232. *
  233. * PCM volume with 0.5017 dB steps from 0 to -90 dB
  234. *
  235. * register values map to dB
  236. * 0x3B and less = Reserved
  237. * 0x3C = 0 dB
  238. * 0x3D = -0.5 dB
  239. * 0xF0 = -90 dB
  240. * 0xFC and greater = Muted
  241. *
  242. * register value map to userspace value
  243. *
  244. * register value 0x3c(0dB) 0xf0(-90dB)0xfc
  245. * ------------------------------
  246. * userspace value 0xc0 0
  247. */
  248. static int dac_get_volsw(struct snd_kcontrol *kcontrol,
  249. struct snd_ctl_elem_value *ucontrol)
  250. {
  251. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  252. int reg;
  253. int l;
  254. int r;
  255. reg = snd_soc_read(codec, SGTL5000_CHIP_DAC_VOL);
  256. /* get left channel volume */
  257. l = (reg & SGTL5000_DAC_VOL_LEFT_MASK) >> SGTL5000_DAC_VOL_LEFT_SHIFT;
  258. /* get right channel volume */
  259. r = (reg & SGTL5000_DAC_VOL_RIGHT_MASK) >> SGTL5000_DAC_VOL_RIGHT_SHIFT;
  260. /* make sure value fall in (0x3c,0xfc) */
  261. l = clamp(l, 0x3c, 0xfc);
  262. r = clamp(r, 0x3c, 0xfc);
  263. /* invert it and map to userspace value */
  264. l = 0xfc - l;
  265. r = 0xfc - r;
  266. ucontrol->value.integer.value[0] = l;
  267. ucontrol->value.integer.value[1] = r;
  268. return 0;
  269. }
  270. /*
  271. * custom function to put of PCM playback volume
  272. *
  273. * dac volume register
  274. * 15-------------8-7--------------0
  275. * | R channel vol | L channel vol |
  276. * -------------------------------
  277. *
  278. * PCM volume with 0.5017 dB steps from 0 to -90 dB
  279. *
  280. * register values map to dB
  281. * 0x3B and less = Reserved
  282. * 0x3C = 0 dB
  283. * 0x3D = -0.5 dB
  284. * 0xF0 = -90 dB
  285. * 0xFC and greater = Muted
  286. *
  287. * userspace value map to register value
  288. *
  289. * userspace value 0xc0 0
  290. * ------------------------------
  291. * register value 0x3c(0dB) 0xf0(-90dB)0xfc
  292. */
  293. static int dac_put_volsw(struct snd_kcontrol *kcontrol,
  294. struct snd_ctl_elem_value *ucontrol)
  295. {
  296. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  297. int reg;
  298. int l;
  299. int r;
  300. l = ucontrol->value.integer.value[0];
  301. r = ucontrol->value.integer.value[1];
  302. /* make sure userspace volume fall in (0, 0xfc-0x3c) */
  303. l = clamp(l, 0, 0xfc - 0x3c);
  304. r = clamp(r, 0, 0xfc - 0x3c);
  305. /* invert it, get the value can be set to register */
  306. l = 0xfc - l;
  307. r = 0xfc - r;
  308. /* shift to get the register value */
  309. reg = l << SGTL5000_DAC_VOL_LEFT_SHIFT |
  310. r << SGTL5000_DAC_VOL_RIGHT_SHIFT;
  311. snd_soc_write(codec, SGTL5000_CHIP_DAC_VOL, reg);
  312. return 0;
  313. }
  314. static const DECLARE_TLV_DB_SCALE(capture_6db_attenuate, -600, 600, 0);
  315. /* tlv for mic gain, 0db 20db 30db 40db */
  316. static const unsigned int mic_gain_tlv[] = {
  317. TLV_DB_RANGE_HEAD(2),
  318. 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
  319. 1, 3, TLV_DB_SCALE_ITEM(2000, 1000, 0),
  320. };
  321. /* tlv for hp volume, -51.5db to 12.0db, step .5db */
  322. static const DECLARE_TLV_DB_SCALE(headphone_volume, -5150, 50, 0);
  323. static const struct snd_kcontrol_new sgtl5000_snd_controls[] = {
  324. /* SOC_DOUBLE_S8_TLV with invert */
  325. {
  326. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  327. .name = "PCM Playback Volume",
  328. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |
  329. SNDRV_CTL_ELEM_ACCESS_READWRITE,
  330. .info = dac_info_volsw,
  331. .get = dac_get_volsw,
  332. .put = dac_put_volsw,
  333. },
  334. SOC_DOUBLE("Capture Volume", SGTL5000_CHIP_ANA_ADC_CTRL, 0, 4, 0xf, 0),
  335. SOC_SINGLE_TLV("Capture Attenuate Switch (-6dB)",
  336. SGTL5000_CHIP_ANA_ADC_CTRL,
  337. 8, 2, 0, capture_6db_attenuate),
  338. SOC_SINGLE("Capture ZC Switch", SGTL5000_CHIP_ANA_CTRL, 1, 1, 0),
  339. SOC_DOUBLE_TLV("Headphone Playback Volume",
  340. SGTL5000_CHIP_ANA_HP_CTRL,
  341. 0, 8,
  342. 0x7f, 1,
  343. headphone_volume),
  344. SOC_SINGLE("Headphone Playback ZC Switch", SGTL5000_CHIP_ANA_CTRL,
  345. 5, 1, 0),
  346. SOC_SINGLE_TLV("Mic Volume", SGTL5000_CHIP_MIC_CTRL,
  347. 0, 3, 0, mic_gain_tlv),
  348. };
  349. /* mute the codec used by alsa core */
  350. static int sgtl5000_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  351. {
  352. struct snd_soc_codec *codec = codec_dai->codec;
  353. u16 adcdac_ctrl = SGTL5000_DAC_MUTE_LEFT | SGTL5000_DAC_MUTE_RIGHT;
  354. snd_soc_update_bits(codec, SGTL5000_CHIP_ADCDAC_CTRL,
  355. adcdac_ctrl, mute ? adcdac_ctrl : 0);
  356. return 0;
  357. }
  358. /* set codec format */
  359. static int sgtl5000_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  360. {
  361. struct snd_soc_codec *codec = codec_dai->codec;
  362. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  363. u16 i2sctl = 0;
  364. sgtl5000->master = 0;
  365. /*
  366. * i2s clock and frame master setting.
  367. * ONLY support:
  368. * - clock and frame slave,
  369. * - clock and frame master
  370. */
  371. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  372. case SND_SOC_DAIFMT_CBS_CFS:
  373. break;
  374. case SND_SOC_DAIFMT_CBM_CFM:
  375. i2sctl |= SGTL5000_I2S_MASTER;
  376. sgtl5000->master = 1;
  377. break;
  378. default:
  379. return -EINVAL;
  380. }
  381. /* setting i2s data format */
  382. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  383. case SND_SOC_DAIFMT_DSP_A:
  384. i2sctl |= SGTL5000_I2S_MODE_PCM;
  385. break;
  386. case SND_SOC_DAIFMT_DSP_B:
  387. i2sctl |= SGTL5000_I2S_MODE_PCM;
  388. i2sctl |= SGTL5000_I2S_LRALIGN;
  389. break;
  390. case SND_SOC_DAIFMT_I2S:
  391. i2sctl |= SGTL5000_I2S_MODE_I2S_LJ;
  392. break;
  393. case SND_SOC_DAIFMT_RIGHT_J:
  394. i2sctl |= SGTL5000_I2S_MODE_RJ;
  395. i2sctl |= SGTL5000_I2S_LRPOL;
  396. break;
  397. case SND_SOC_DAIFMT_LEFT_J:
  398. i2sctl |= SGTL5000_I2S_MODE_I2S_LJ;
  399. i2sctl |= SGTL5000_I2S_LRALIGN;
  400. break;
  401. default:
  402. return -EINVAL;
  403. }
  404. sgtl5000->fmt = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
  405. /* Clock inversion */
  406. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  407. case SND_SOC_DAIFMT_NB_NF:
  408. break;
  409. case SND_SOC_DAIFMT_IB_NF:
  410. i2sctl |= SGTL5000_I2S_SCLK_INV;
  411. break;
  412. default:
  413. return -EINVAL;
  414. }
  415. snd_soc_write(codec, SGTL5000_CHIP_I2S_CTRL, i2sctl);
  416. return 0;
  417. }
  418. /* set codec sysclk */
  419. static int sgtl5000_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  420. int clk_id, unsigned int freq, int dir)
  421. {
  422. struct snd_soc_codec *codec = codec_dai->codec;
  423. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  424. switch (clk_id) {
  425. case SGTL5000_SYSCLK:
  426. sgtl5000->sysclk = freq;
  427. break;
  428. default:
  429. return -EINVAL;
  430. }
  431. return 0;
  432. }
  433. /*
  434. * set clock according to i2s frame clock,
  435. * sgtl5000 provide 2 clock sources.
  436. * 1. sys_mclk. sample freq can only configure to
  437. * 1/256, 1/384, 1/512 of sys_mclk.
  438. * 2. pll. can derive any audio clocks.
  439. *
  440. * clock setting rules:
  441. * 1. in slave mode, only sys_mclk can use.
  442. * 2. as constraint by sys_mclk, sample freq should
  443. * set to 32k, 44.1k and above.
  444. * 3. using sys_mclk prefer to pll to save power.
  445. */
  446. static int sgtl5000_set_clock(struct snd_soc_codec *codec, int frame_rate)
  447. {
  448. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  449. int clk_ctl = 0;
  450. int sys_fs; /* sample freq */
  451. /*
  452. * sample freq should be divided by frame clock,
  453. * if frame clock lower than 44.1khz, sample feq should set to
  454. * 32khz or 44.1khz.
  455. */
  456. switch (frame_rate) {
  457. case 8000:
  458. case 16000:
  459. sys_fs = 32000;
  460. break;
  461. case 11025:
  462. case 22050:
  463. sys_fs = 44100;
  464. break;
  465. default:
  466. sys_fs = frame_rate;
  467. break;
  468. }
  469. /* set divided factor of frame clock */
  470. switch (sys_fs / frame_rate) {
  471. case 4:
  472. clk_ctl |= SGTL5000_RATE_MODE_DIV_4 << SGTL5000_RATE_MODE_SHIFT;
  473. break;
  474. case 2:
  475. clk_ctl |= SGTL5000_RATE_MODE_DIV_2 << SGTL5000_RATE_MODE_SHIFT;
  476. break;
  477. case 1:
  478. clk_ctl |= SGTL5000_RATE_MODE_DIV_1 << SGTL5000_RATE_MODE_SHIFT;
  479. break;
  480. default:
  481. return -EINVAL;
  482. }
  483. /* set the sys_fs according to frame rate */
  484. switch (sys_fs) {
  485. case 32000:
  486. clk_ctl |= SGTL5000_SYS_FS_32k << SGTL5000_SYS_FS_SHIFT;
  487. break;
  488. case 44100:
  489. clk_ctl |= SGTL5000_SYS_FS_44_1k << SGTL5000_SYS_FS_SHIFT;
  490. break;
  491. case 48000:
  492. clk_ctl |= SGTL5000_SYS_FS_48k << SGTL5000_SYS_FS_SHIFT;
  493. break;
  494. case 96000:
  495. clk_ctl |= SGTL5000_SYS_FS_96k << SGTL5000_SYS_FS_SHIFT;
  496. break;
  497. default:
  498. dev_err(codec->dev, "frame rate %d not supported\n",
  499. frame_rate);
  500. return -EINVAL;
  501. }
  502. /*
  503. * calculate the divider of mclk/sample_freq,
  504. * factor of freq =96k can only be 256, since mclk in range (12m,27m)
  505. */
  506. switch (sgtl5000->sysclk / sys_fs) {
  507. case 256:
  508. clk_ctl |= SGTL5000_MCLK_FREQ_256FS <<
  509. SGTL5000_MCLK_FREQ_SHIFT;
  510. break;
  511. case 384:
  512. clk_ctl |= SGTL5000_MCLK_FREQ_384FS <<
  513. SGTL5000_MCLK_FREQ_SHIFT;
  514. break;
  515. case 512:
  516. clk_ctl |= SGTL5000_MCLK_FREQ_512FS <<
  517. SGTL5000_MCLK_FREQ_SHIFT;
  518. break;
  519. default:
  520. /* if mclk not satisify the divider, use pll */
  521. if (sgtl5000->master) {
  522. clk_ctl |= SGTL5000_MCLK_FREQ_PLL <<
  523. SGTL5000_MCLK_FREQ_SHIFT;
  524. } else {
  525. dev_err(codec->dev,
  526. "PLL not supported in slave mode\n");
  527. return -EINVAL;
  528. }
  529. }
  530. /* if using pll, please check manual 6.4.2 for detail */
  531. if ((clk_ctl & SGTL5000_MCLK_FREQ_MASK) == SGTL5000_MCLK_FREQ_PLL) {
  532. u64 out, t;
  533. int div2;
  534. int pll_ctl;
  535. unsigned int in, int_div, frac_div;
  536. if (sgtl5000->sysclk > 17000000) {
  537. div2 = 1;
  538. in = sgtl5000->sysclk / 2;
  539. } else {
  540. div2 = 0;
  541. in = sgtl5000->sysclk;
  542. }
  543. if (sys_fs == 44100)
  544. out = 180633600;
  545. else
  546. out = 196608000;
  547. t = do_div(out, in);
  548. int_div = out;
  549. t *= 2048;
  550. do_div(t, in);
  551. frac_div = t;
  552. pll_ctl = int_div << SGTL5000_PLL_INT_DIV_SHIFT |
  553. frac_div << SGTL5000_PLL_FRAC_DIV_SHIFT;
  554. snd_soc_write(codec, SGTL5000_CHIP_PLL_CTRL, pll_ctl);
  555. if (div2)
  556. snd_soc_update_bits(codec,
  557. SGTL5000_CHIP_CLK_TOP_CTRL,
  558. SGTL5000_INPUT_FREQ_DIV2,
  559. SGTL5000_INPUT_FREQ_DIV2);
  560. else
  561. snd_soc_update_bits(codec,
  562. SGTL5000_CHIP_CLK_TOP_CTRL,
  563. SGTL5000_INPUT_FREQ_DIV2,
  564. 0);
  565. /* power up pll */
  566. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  567. SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP,
  568. SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP);
  569. } else {
  570. /* power down pll */
  571. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  572. SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP,
  573. 0);
  574. }
  575. /* if using pll, clk_ctrl must be set after pll power up */
  576. snd_soc_write(codec, SGTL5000_CHIP_CLK_CTRL, clk_ctl);
  577. return 0;
  578. }
  579. /*
  580. * Set PCM DAI bit size and sample rate.
  581. * input: params_rate, params_fmt
  582. */
  583. static int sgtl5000_pcm_hw_params(struct snd_pcm_substream *substream,
  584. struct snd_pcm_hw_params *params,
  585. struct snd_soc_dai *dai)
  586. {
  587. struct snd_soc_codec *codec = dai->codec;
  588. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  589. int channels = params_channels(params);
  590. int i2s_ctl = 0;
  591. int stereo;
  592. int ret;
  593. /* sysclk should already set */
  594. if (!sgtl5000->sysclk) {
  595. dev_err(codec->dev, "%s: set sysclk first!\n", __func__);
  596. return -EFAULT;
  597. }
  598. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  599. stereo = SGTL5000_DAC_STEREO;
  600. else
  601. stereo = SGTL5000_ADC_STEREO;
  602. /* set mono to save power */
  603. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER, stereo,
  604. channels == 1 ? 0 : stereo);
  605. /* set codec clock base on lrclk */
  606. ret = sgtl5000_set_clock(codec, params_rate(params));
  607. if (ret)
  608. return ret;
  609. /* set i2s data format */
  610. switch (params_format(params)) {
  611. case SNDRV_PCM_FORMAT_S16_LE:
  612. if (sgtl5000->fmt == SND_SOC_DAIFMT_RIGHT_J)
  613. return -EINVAL;
  614. i2s_ctl |= SGTL5000_I2S_DLEN_16 << SGTL5000_I2S_DLEN_SHIFT;
  615. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_32FS <<
  616. SGTL5000_I2S_SCLKFREQ_SHIFT;
  617. break;
  618. case SNDRV_PCM_FORMAT_S20_3LE:
  619. i2s_ctl |= SGTL5000_I2S_DLEN_20 << SGTL5000_I2S_DLEN_SHIFT;
  620. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
  621. SGTL5000_I2S_SCLKFREQ_SHIFT;
  622. break;
  623. case SNDRV_PCM_FORMAT_S24_LE:
  624. i2s_ctl |= SGTL5000_I2S_DLEN_24 << SGTL5000_I2S_DLEN_SHIFT;
  625. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
  626. SGTL5000_I2S_SCLKFREQ_SHIFT;
  627. break;
  628. case SNDRV_PCM_FORMAT_S32_LE:
  629. if (sgtl5000->fmt == SND_SOC_DAIFMT_RIGHT_J)
  630. return -EINVAL;
  631. i2s_ctl |= SGTL5000_I2S_DLEN_32 << SGTL5000_I2S_DLEN_SHIFT;
  632. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
  633. SGTL5000_I2S_SCLKFREQ_SHIFT;
  634. break;
  635. default:
  636. return -EINVAL;
  637. }
  638. snd_soc_update_bits(codec, SGTL5000_CHIP_I2S_CTRL,
  639. SGTL5000_I2S_DLEN_MASK | SGTL5000_I2S_SCLKFREQ_MASK,
  640. i2s_ctl);
  641. return 0;
  642. }
  643. #ifdef CONFIG_REGULATOR
  644. static int ldo_regulator_is_enabled(struct regulator_dev *dev)
  645. {
  646. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  647. return ldo->enabled;
  648. }
  649. static int ldo_regulator_enable(struct regulator_dev *dev)
  650. {
  651. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  652. struct snd_soc_codec *codec = (struct snd_soc_codec *)ldo->codec_data;
  653. int reg;
  654. if (ldo_regulator_is_enabled(dev))
  655. return 0;
  656. /* set regulator value firstly */
  657. reg = (1600 - ldo->voltage / 1000) / 50;
  658. reg = clamp(reg, 0x0, 0xf);
  659. /* amend the voltage value, unit: uV */
  660. ldo->voltage = (1600 - reg * 50) * 1000;
  661. /* set voltage to register */
  662. snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
  663. SGTL5000_LINREG_VDDD_MASK, reg);
  664. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  665. SGTL5000_LINEREG_D_POWERUP,
  666. SGTL5000_LINEREG_D_POWERUP);
  667. /* when internal ldo enabled, simple digital power can be disabled */
  668. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  669. SGTL5000_LINREG_SIMPLE_POWERUP,
  670. 0);
  671. ldo->enabled = 1;
  672. return 0;
  673. }
  674. static int ldo_regulator_disable(struct regulator_dev *dev)
  675. {
  676. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  677. struct snd_soc_codec *codec = (struct snd_soc_codec *)ldo->codec_data;
  678. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  679. SGTL5000_LINEREG_D_POWERUP,
  680. 0);
  681. /* clear voltage info */
  682. snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
  683. SGTL5000_LINREG_VDDD_MASK, 0);
  684. ldo->enabled = 0;
  685. return 0;
  686. }
  687. static int ldo_regulator_get_voltage(struct regulator_dev *dev)
  688. {
  689. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  690. return ldo->voltage;
  691. }
  692. static struct regulator_ops ldo_regulator_ops = {
  693. .is_enabled = ldo_regulator_is_enabled,
  694. .enable = ldo_regulator_enable,
  695. .disable = ldo_regulator_disable,
  696. .get_voltage = ldo_regulator_get_voltage,
  697. };
  698. static int ldo_regulator_register(struct snd_soc_codec *codec,
  699. struct regulator_init_data *init_data,
  700. int voltage)
  701. {
  702. struct ldo_regulator *ldo;
  703. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  704. struct regulator_config config = { };
  705. ldo = kzalloc(sizeof(struct ldo_regulator), GFP_KERNEL);
  706. if (!ldo) {
  707. dev_err(codec->dev, "failed to allocate ldo_regulator\n");
  708. return -ENOMEM;
  709. }
  710. ldo->desc.name = kstrdup(dev_name(codec->dev), GFP_KERNEL);
  711. if (!ldo->desc.name) {
  712. kfree(ldo);
  713. dev_err(codec->dev, "failed to allocate decs name memory\n");
  714. return -ENOMEM;
  715. }
  716. ldo->desc.type = REGULATOR_VOLTAGE;
  717. ldo->desc.owner = THIS_MODULE;
  718. ldo->desc.ops = &ldo_regulator_ops;
  719. ldo->desc.n_voltages = 1;
  720. ldo->codec_data = codec;
  721. ldo->voltage = voltage;
  722. config.dev = codec->dev;
  723. config.driver_data = ldo;
  724. config.init_data = init_data;
  725. ldo->dev = regulator_register(&ldo->desc, &config);
  726. if (IS_ERR(ldo->dev)) {
  727. int ret = PTR_ERR(ldo->dev);
  728. dev_err(codec->dev, "failed to register regulator\n");
  729. kfree(ldo->desc.name);
  730. kfree(ldo);
  731. return ret;
  732. }
  733. sgtl5000->ldo = ldo;
  734. return 0;
  735. }
  736. static int ldo_regulator_remove(struct snd_soc_codec *codec)
  737. {
  738. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  739. struct ldo_regulator *ldo = sgtl5000->ldo;
  740. if (!ldo)
  741. return 0;
  742. regulator_unregister(ldo->dev);
  743. kfree(ldo->desc.name);
  744. kfree(ldo);
  745. return 0;
  746. }
  747. #else
  748. static int ldo_regulator_register(struct snd_soc_codec *codec,
  749. struct regulator_init_data *init_data,
  750. int voltage)
  751. {
  752. dev_err(codec->dev, "this setup needs regulator support in the kernel\n");
  753. return -EINVAL;
  754. }
  755. static int ldo_regulator_remove(struct snd_soc_codec *codec)
  756. {
  757. return 0;
  758. }
  759. #endif
  760. /*
  761. * set dac bias
  762. * common state changes:
  763. * startup:
  764. * off --> standby --> prepare --> on
  765. * standby --> prepare --> on
  766. *
  767. * stop:
  768. * on --> prepare --> standby
  769. */
  770. static int sgtl5000_set_bias_level(struct snd_soc_codec *codec,
  771. enum snd_soc_bias_level level)
  772. {
  773. int ret;
  774. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  775. switch (level) {
  776. case SND_SOC_BIAS_ON:
  777. case SND_SOC_BIAS_PREPARE:
  778. break;
  779. case SND_SOC_BIAS_STANDBY:
  780. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  781. ret = regulator_bulk_enable(
  782. ARRAY_SIZE(sgtl5000->supplies),
  783. sgtl5000->supplies);
  784. if (ret)
  785. return ret;
  786. udelay(10);
  787. }
  788. break;
  789. case SND_SOC_BIAS_OFF:
  790. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  791. sgtl5000->supplies);
  792. break;
  793. }
  794. codec->dapm.bias_level = level;
  795. return 0;
  796. }
  797. #define SGTL5000_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  798. SNDRV_PCM_FMTBIT_S20_3LE |\
  799. SNDRV_PCM_FMTBIT_S24_LE |\
  800. SNDRV_PCM_FMTBIT_S32_LE)
  801. static const struct snd_soc_dai_ops sgtl5000_ops = {
  802. .hw_params = sgtl5000_pcm_hw_params,
  803. .digital_mute = sgtl5000_digital_mute,
  804. .set_fmt = sgtl5000_set_dai_fmt,
  805. .set_sysclk = sgtl5000_set_dai_sysclk,
  806. };
  807. static struct snd_soc_dai_driver sgtl5000_dai = {
  808. .name = "sgtl5000",
  809. .playback = {
  810. .stream_name = "Playback",
  811. .channels_min = 1,
  812. .channels_max = 2,
  813. /*
  814. * only support 8~48K + 96K,
  815. * TODO modify hw_param to support more
  816. */
  817. .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_96000,
  818. .formats = SGTL5000_FORMATS,
  819. },
  820. .capture = {
  821. .stream_name = "Capture",
  822. .channels_min = 1,
  823. .channels_max = 2,
  824. .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_96000,
  825. .formats = SGTL5000_FORMATS,
  826. },
  827. .ops = &sgtl5000_ops,
  828. .symmetric_rates = 1,
  829. };
  830. static bool sgtl5000_volatile(struct device *dev, unsigned int reg)
  831. {
  832. switch (reg) {
  833. case SGTL5000_CHIP_ID:
  834. case SGTL5000_CHIP_ADCDAC_CTRL:
  835. case SGTL5000_CHIP_ANA_STATUS:
  836. return true;
  837. }
  838. return false;
  839. }
  840. static bool sgtl5000_readable(struct device *dev, unsigned int reg)
  841. {
  842. switch (reg) {
  843. case SGTL5000_CHIP_ID:
  844. case SGTL5000_CHIP_DIG_POWER:
  845. case SGTL5000_CHIP_CLK_CTRL:
  846. case SGTL5000_CHIP_I2S_CTRL:
  847. case SGTL5000_CHIP_SSS_CTRL:
  848. case SGTL5000_CHIP_ADCDAC_CTRL:
  849. case SGTL5000_CHIP_DAC_VOL:
  850. case SGTL5000_CHIP_PAD_STRENGTH:
  851. case SGTL5000_CHIP_ANA_ADC_CTRL:
  852. case SGTL5000_CHIP_ANA_HP_CTRL:
  853. case SGTL5000_CHIP_ANA_CTRL:
  854. case SGTL5000_CHIP_LINREG_CTRL:
  855. case SGTL5000_CHIP_REF_CTRL:
  856. case SGTL5000_CHIP_MIC_CTRL:
  857. case SGTL5000_CHIP_LINE_OUT_CTRL:
  858. case SGTL5000_CHIP_LINE_OUT_VOL:
  859. case SGTL5000_CHIP_ANA_POWER:
  860. case SGTL5000_CHIP_PLL_CTRL:
  861. case SGTL5000_CHIP_CLK_TOP_CTRL:
  862. case SGTL5000_CHIP_ANA_STATUS:
  863. case SGTL5000_CHIP_SHORT_CTRL:
  864. case SGTL5000_CHIP_ANA_TEST2:
  865. case SGTL5000_DAP_CTRL:
  866. case SGTL5000_DAP_PEQ:
  867. case SGTL5000_DAP_BASS_ENHANCE:
  868. case SGTL5000_DAP_BASS_ENHANCE_CTRL:
  869. case SGTL5000_DAP_AUDIO_EQ:
  870. case SGTL5000_DAP_SURROUND:
  871. case SGTL5000_DAP_FLT_COEF_ACCESS:
  872. case SGTL5000_DAP_COEF_WR_B0_MSB:
  873. case SGTL5000_DAP_COEF_WR_B0_LSB:
  874. case SGTL5000_DAP_EQ_BASS_BAND0:
  875. case SGTL5000_DAP_EQ_BASS_BAND1:
  876. case SGTL5000_DAP_EQ_BASS_BAND2:
  877. case SGTL5000_DAP_EQ_BASS_BAND3:
  878. case SGTL5000_DAP_EQ_BASS_BAND4:
  879. case SGTL5000_DAP_MAIN_CHAN:
  880. case SGTL5000_DAP_MIX_CHAN:
  881. case SGTL5000_DAP_AVC_CTRL:
  882. case SGTL5000_DAP_AVC_THRESHOLD:
  883. case SGTL5000_DAP_AVC_ATTACK:
  884. case SGTL5000_DAP_AVC_DECAY:
  885. case SGTL5000_DAP_COEF_WR_B1_MSB:
  886. case SGTL5000_DAP_COEF_WR_B1_LSB:
  887. case SGTL5000_DAP_COEF_WR_B2_MSB:
  888. case SGTL5000_DAP_COEF_WR_B2_LSB:
  889. case SGTL5000_DAP_COEF_WR_A1_MSB:
  890. case SGTL5000_DAP_COEF_WR_A1_LSB:
  891. case SGTL5000_DAP_COEF_WR_A2_MSB:
  892. case SGTL5000_DAP_COEF_WR_A2_LSB:
  893. return true;
  894. default:
  895. return false;
  896. }
  897. }
  898. #ifdef CONFIG_SUSPEND
  899. static int sgtl5000_suspend(struct snd_soc_codec *codec)
  900. {
  901. sgtl5000_set_bias_level(codec, SND_SOC_BIAS_OFF);
  902. return 0;
  903. }
  904. /*
  905. * restore all sgtl5000 registers,
  906. * since a big hole between dap and regular registers,
  907. * we will restore them respectively.
  908. */
  909. static int sgtl5000_restore_regs(struct snd_soc_codec *codec)
  910. {
  911. u16 *cache = codec->reg_cache;
  912. u16 reg;
  913. /* restore regular registers */
  914. for (reg = 0; reg <= SGTL5000_CHIP_SHORT_CTRL; reg += 2) {
  915. /* These regs should restore in particular order */
  916. if (reg == SGTL5000_CHIP_ANA_POWER ||
  917. reg == SGTL5000_CHIP_CLK_CTRL ||
  918. reg == SGTL5000_CHIP_LINREG_CTRL ||
  919. reg == SGTL5000_CHIP_LINE_OUT_CTRL ||
  920. reg == SGTL5000_CHIP_REF_CTRL)
  921. continue;
  922. snd_soc_write(codec, reg, cache[reg]);
  923. }
  924. /* restore dap registers */
  925. for (reg = SGTL5000_DAP_REG_OFFSET; reg < SGTL5000_MAX_REG_OFFSET; reg += 2)
  926. snd_soc_write(codec, reg, cache[reg]);
  927. /*
  928. * restore these regs according to the power setting sequence in
  929. * sgtl5000_set_power_regs() and clock setting sequence in
  930. * sgtl5000_set_clock().
  931. *
  932. * The order of restore is:
  933. * 1. SGTL5000_CHIP_CLK_CTRL MCLK_FREQ bits (1:0) should be restore after
  934. * SGTL5000_CHIP_ANA_POWER PLL bits set
  935. * 2. SGTL5000_CHIP_LINREG_CTRL should be set before
  936. * SGTL5000_CHIP_ANA_POWER LINREG_D restored
  937. * 3. SGTL5000_CHIP_REF_CTRL controls Analog Ground Voltage,
  938. * prefer to resotre it after SGTL5000_CHIP_ANA_POWER restored
  939. */
  940. snd_soc_write(codec, SGTL5000_CHIP_LINREG_CTRL,
  941. cache[SGTL5000_CHIP_LINREG_CTRL]);
  942. snd_soc_write(codec, SGTL5000_CHIP_ANA_POWER,
  943. cache[SGTL5000_CHIP_ANA_POWER]);
  944. snd_soc_write(codec, SGTL5000_CHIP_CLK_CTRL,
  945. cache[SGTL5000_CHIP_CLK_CTRL]);
  946. snd_soc_write(codec, SGTL5000_CHIP_REF_CTRL,
  947. cache[SGTL5000_CHIP_REF_CTRL]);
  948. snd_soc_write(codec, SGTL5000_CHIP_LINE_OUT_CTRL,
  949. cache[SGTL5000_CHIP_LINE_OUT_CTRL]);
  950. return 0;
  951. }
  952. static int sgtl5000_resume(struct snd_soc_codec *codec)
  953. {
  954. /* Bring the codec back up to standby to enable regulators */
  955. sgtl5000_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  956. /* Restore registers by cached in memory */
  957. sgtl5000_restore_regs(codec);
  958. return 0;
  959. }
  960. #else
  961. #define sgtl5000_suspend NULL
  962. #define sgtl5000_resume NULL
  963. #endif /* CONFIG_SUSPEND */
  964. /*
  965. * sgtl5000 has 3 internal power supplies:
  966. * 1. VAG, normally set to vdda/2
  967. * 2. chargepump, set to different value
  968. * according to voltage of vdda and vddio
  969. * 3. line out VAG, normally set to vddio/2
  970. *
  971. * and should be set according to:
  972. * 1. vddd provided by external or not
  973. * 2. vdda and vddio voltage value. > 3.1v or not
  974. * 3. chip revision >=0x11 or not. If >=0x11, not use external vddd.
  975. */
  976. static int sgtl5000_set_power_regs(struct snd_soc_codec *codec)
  977. {
  978. int vddd;
  979. int vdda;
  980. int vddio;
  981. u16 ana_pwr;
  982. u16 lreg_ctrl;
  983. int vag;
  984. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  985. vdda = regulator_get_voltage(sgtl5000->supplies[VDDA].consumer);
  986. vddio = regulator_get_voltage(sgtl5000->supplies[VDDIO].consumer);
  987. vddd = regulator_get_voltage(sgtl5000->supplies[VDDD].consumer);
  988. vdda = vdda / 1000;
  989. vddio = vddio / 1000;
  990. vddd = vddd / 1000;
  991. if (vdda <= 0 || vddio <= 0 || vddd < 0) {
  992. dev_err(codec->dev, "regulator voltage not set correctly\n");
  993. return -EINVAL;
  994. }
  995. /* according to datasheet, maximum voltage of supplies */
  996. if (vdda > 3600 || vddio > 3600 || vddd > 1980) {
  997. dev_err(codec->dev,
  998. "exceed max voltage vdda %dmV vddio %dmV vddd %dmV\n",
  999. vdda, vddio, vddd);
  1000. return -EINVAL;
  1001. }
  1002. /* reset value */
  1003. ana_pwr = snd_soc_read(codec, SGTL5000_CHIP_ANA_POWER);
  1004. ana_pwr |= SGTL5000_DAC_STEREO |
  1005. SGTL5000_ADC_STEREO |
  1006. SGTL5000_REFTOP_POWERUP;
  1007. lreg_ctrl = snd_soc_read(codec, SGTL5000_CHIP_LINREG_CTRL);
  1008. if (vddio < 3100 && vdda < 3100) {
  1009. /* enable internal oscillator used for charge pump */
  1010. snd_soc_update_bits(codec, SGTL5000_CHIP_CLK_TOP_CTRL,
  1011. SGTL5000_INT_OSC_EN,
  1012. SGTL5000_INT_OSC_EN);
  1013. /* Enable VDDC charge pump */
  1014. ana_pwr |= SGTL5000_VDDC_CHRGPMP_POWERUP;
  1015. } else if (vddio >= 3100 && vdda >= 3100) {
  1016. /*
  1017. * if vddio and vddd > 3.1v,
  1018. * charge pump should be clean before set ana_pwr
  1019. */
  1020. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  1021. SGTL5000_VDDC_CHRGPMP_POWERUP, 0);
  1022. /* VDDC use VDDIO rail */
  1023. lreg_ctrl |= SGTL5000_VDDC_ASSN_OVRD;
  1024. lreg_ctrl |= SGTL5000_VDDC_MAN_ASSN_VDDIO <<
  1025. SGTL5000_VDDC_MAN_ASSN_SHIFT;
  1026. }
  1027. snd_soc_write(codec, SGTL5000_CHIP_LINREG_CTRL, lreg_ctrl);
  1028. snd_soc_write(codec, SGTL5000_CHIP_ANA_POWER, ana_pwr);
  1029. /* set voltage to register */
  1030. snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
  1031. SGTL5000_LINREG_VDDD_MASK, 0x8);
  1032. /*
  1033. * if vddd linear reg has been enabled,
  1034. * simple digital supply should be clear to get
  1035. * proper VDDD voltage.
  1036. */
  1037. if (ana_pwr & SGTL5000_LINEREG_D_POWERUP)
  1038. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  1039. SGTL5000_LINREG_SIMPLE_POWERUP,
  1040. 0);
  1041. else
  1042. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  1043. SGTL5000_LINREG_SIMPLE_POWERUP |
  1044. SGTL5000_STARTUP_POWERUP,
  1045. 0);
  1046. /*
  1047. * set ADC/DAC VAG to vdda / 2,
  1048. * should stay in range (0.8v, 1.575v)
  1049. */
  1050. vag = vdda / 2;
  1051. if (vag <= SGTL5000_ANA_GND_BASE)
  1052. vag = 0;
  1053. else if (vag >= SGTL5000_ANA_GND_BASE + SGTL5000_ANA_GND_STP *
  1054. (SGTL5000_ANA_GND_MASK >> SGTL5000_ANA_GND_SHIFT))
  1055. vag = SGTL5000_ANA_GND_MASK >> SGTL5000_ANA_GND_SHIFT;
  1056. else
  1057. vag = (vag - SGTL5000_ANA_GND_BASE) / SGTL5000_ANA_GND_STP;
  1058. snd_soc_update_bits(codec, SGTL5000_CHIP_REF_CTRL,
  1059. SGTL5000_ANA_GND_MASK, vag << SGTL5000_ANA_GND_SHIFT);
  1060. /* set line out VAG to vddio / 2, in range (0.8v, 1.675v) */
  1061. vag = vddio / 2;
  1062. if (vag <= SGTL5000_LINE_OUT_GND_BASE)
  1063. vag = 0;
  1064. else if (vag >= SGTL5000_LINE_OUT_GND_BASE +
  1065. SGTL5000_LINE_OUT_GND_STP * SGTL5000_LINE_OUT_GND_MAX)
  1066. vag = SGTL5000_LINE_OUT_GND_MAX;
  1067. else
  1068. vag = (vag - SGTL5000_LINE_OUT_GND_BASE) /
  1069. SGTL5000_LINE_OUT_GND_STP;
  1070. snd_soc_update_bits(codec, SGTL5000_CHIP_LINE_OUT_CTRL,
  1071. SGTL5000_LINE_OUT_CURRENT_MASK |
  1072. SGTL5000_LINE_OUT_GND_MASK,
  1073. vag << SGTL5000_LINE_OUT_GND_SHIFT |
  1074. SGTL5000_LINE_OUT_CURRENT_360u <<
  1075. SGTL5000_LINE_OUT_CURRENT_SHIFT);
  1076. return 0;
  1077. }
  1078. static int sgtl5000_replace_vddd_with_ldo(struct snd_soc_codec *codec)
  1079. {
  1080. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1081. int ret;
  1082. /* set internal ldo to 1.2v */
  1083. ret = ldo_regulator_register(codec, &ldo_init_data, LDO_VOLTAGE);
  1084. if (ret) {
  1085. dev_err(codec->dev,
  1086. "Failed to register vddd internal supplies: %d\n", ret);
  1087. return ret;
  1088. }
  1089. sgtl5000->supplies[VDDD].supply = LDO_CONSUMER_NAME;
  1090. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(sgtl5000->supplies),
  1091. sgtl5000->supplies);
  1092. if (ret) {
  1093. ldo_regulator_remove(codec);
  1094. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  1095. return ret;
  1096. }
  1097. dev_info(codec->dev, "Using internal LDO instead of VDDD\n");
  1098. return 0;
  1099. }
  1100. static int sgtl5000_enable_regulators(struct snd_soc_codec *codec)
  1101. {
  1102. u16 reg;
  1103. int ret;
  1104. int rev;
  1105. int i;
  1106. int external_vddd = 0;
  1107. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1108. for (i = 0; i < ARRAY_SIZE(sgtl5000->supplies); i++)
  1109. sgtl5000->supplies[i].supply = supply_names[i];
  1110. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(sgtl5000->supplies),
  1111. sgtl5000->supplies);
  1112. if (!ret)
  1113. external_vddd = 1;
  1114. else {
  1115. ret = sgtl5000_replace_vddd_with_ldo(codec);
  1116. if (ret)
  1117. return ret;
  1118. }
  1119. ret = regulator_bulk_enable(ARRAY_SIZE(sgtl5000->supplies),
  1120. sgtl5000->supplies);
  1121. if (ret)
  1122. goto err_regulator_free;
  1123. /* wait for all power rails bring up */
  1124. udelay(10);
  1125. /* read chip information */
  1126. reg = snd_soc_read(codec, SGTL5000_CHIP_ID);
  1127. if (((reg & SGTL5000_PARTID_MASK) >> SGTL5000_PARTID_SHIFT) !=
  1128. SGTL5000_PARTID_PART_ID) {
  1129. dev_err(codec->dev,
  1130. "Device with ID register %x is not a sgtl5000\n", reg);
  1131. ret = -ENODEV;
  1132. goto err_regulator_disable;
  1133. }
  1134. rev = (reg & SGTL5000_REVID_MASK) >> SGTL5000_REVID_SHIFT;
  1135. dev_info(codec->dev, "sgtl5000 revision 0x%x\n", rev);
  1136. /*
  1137. * workaround for revision 0x11 and later,
  1138. * roll back to use internal LDO
  1139. */
  1140. if (external_vddd && rev >= 0x11) {
  1141. /* disable all regulator first */
  1142. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1143. sgtl5000->supplies);
  1144. /* free VDDD regulator */
  1145. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1146. sgtl5000->supplies);
  1147. ret = sgtl5000_replace_vddd_with_ldo(codec);
  1148. if (ret)
  1149. return ret;
  1150. ret = regulator_bulk_enable(ARRAY_SIZE(sgtl5000->supplies),
  1151. sgtl5000->supplies);
  1152. if (ret)
  1153. goto err_regulator_free;
  1154. /* wait for all power rails bring up */
  1155. udelay(10);
  1156. }
  1157. return 0;
  1158. err_regulator_disable:
  1159. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1160. sgtl5000->supplies);
  1161. err_regulator_free:
  1162. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1163. sgtl5000->supplies);
  1164. if (external_vddd)
  1165. ldo_regulator_remove(codec);
  1166. return ret;
  1167. }
  1168. static int sgtl5000_probe(struct snd_soc_codec *codec)
  1169. {
  1170. int ret;
  1171. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1172. /* setup i2c data ops */
  1173. codec->control_data = sgtl5000->regmap;
  1174. ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  1175. if (ret < 0) {
  1176. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1177. return ret;
  1178. }
  1179. ret = sgtl5000_enable_regulators(codec);
  1180. if (ret)
  1181. return ret;
  1182. /* power up sgtl5000 */
  1183. ret = sgtl5000_set_power_regs(codec);
  1184. if (ret)
  1185. goto err;
  1186. /* enable small pop, introduce 400ms delay in turning off */
  1187. snd_soc_update_bits(codec, SGTL5000_CHIP_REF_CTRL,
  1188. SGTL5000_SMALL_POP,
  1189. SGTL5000_SMALL_POP);
  1190. /* disable short cut detector */
  1191. snd_soc_write(codec, SGTL5000_CHIP_SHORT_CTRL, 0);
  1192. /*
  1193. * set i2s as default input of sound switch
  1194. * TODO: add sound switch to control and dapm widge.
  1195. */
  1196. snd_soc_write(codec, SGTL5000_CHIP_SSS_CTRL,
  1197. SGTL5000_DAC_SEL_I2S_IN << SGTL5000_DAC_SEL_SHIFT);
  1198. snd_soc_write(codec, SGTL5000_CHIP_DIG_POWER,
  1199. SGTL5000_ADC_EN | SGTL5000_DAC_EN);
  1200. /* enable dac volume ramp by default */
  1201. snd_soc_write(codec, SGTL5000_CHIP_ADCDAC_CTRL,
  1202. SGTL5000_DAC_VOL_RAMP_EN |
  1203. SGTL5000_DAC_MUTE_RIGHT |
  1204. SGTL5000_DAC_MUTE_LEFT);
  1205. snd_soc_write(codec, SGTL5000_CHIP_PAD_STRENGTH, 0x015f);
  1206. snd_soc_write(codec, SGTL5000_CHIP_ANA_CTRL,
  1207. SGTL5000_HP_ZCD_EN |
  1208. SGTL5000_ADC_ZCD_EN);
  1209. snd_soc_write(codec, SGTL5000_CHIP_MIC_CTRL, 2);
  1210. /*
  1211. * disable DAP
  1212. * TODO:
  1213. * Enable DAP in kcontrol and dapm.
  1214. */
  1215. snd_soc_write(codec, SGTL5000_DAP_CTRL, 0);
  1216. /* leading to standby state */
  1217. ret = sgtl5000_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1218. if (ret)
  1219. goto err;
  1220. return 0;
  1221. err:
  1222. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1223. sgtl5000->supplies);
  1224. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1225. sgtl5000->supplies);
  1226. ldo_regulator_remove(codec);
  1227. return ret;
  1228. }
  1229. static int sgtl5000_remove(struct snd_soc_codec *codec)
  1230. {
  1231. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1232. sgtl5000_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1233. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1234. sgtl5000->supplies);
  1235. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1236. sgtl5000->supplies);
  1237. ldo_regulator_remove(codec);
  1238. return 0;
  1239. }
  1240. static struct snd_soc_codec_driver sgtl5000_driver = {
  1241. .probe = sgtl5000_probe,
  1242. .remove = sgtl5000_remove,
  1243. .suspend = sgtl5000_suspend,
  1244. .resume = sgtl5000_resume,
  1245. .set_bias_level = sgtl5000_set_bias_level,
  1246. .controls = sgtl5000_snd_controls,
  1247. .num_controls = ARRAY_SIZE(sgtl5000_snd_controls),
  1248. .dapm_widgets = sgtl5000_dapm_widgets,
  1249. .num_dapm_widgets = ARRAY_SIZE(sgtl5000_dapm_widgets),
  1250. .dapm_routes = sgtl5000_dapm_routes,
  1251. .num_dapm_routes = ARRAY_SIZE(sgtl5000_dapm_routes),
  1252. };
  1253. static const struct regmap_config sgtl5000_regmap = {
  1254. .reg_bits = 16,
  1255. .val_bits = 16,
  1256. .max_register = SGTL5000_MAX_REG_OFFSET,
  1257. .volatile_reg = sgtl5000_volatile,
  1258. .readable_reg = sgtl5000_readable,
  1259. .cache_type = REGCACHE_RBTREE,
  1260. .reg_defaults = sgtl5000_reg_defaults,
  1261. .num_reg_defaults = ARRAY_SIZE(sgtl5000_reg_defaults),
  1262. };
  1263. static int sgtl5000_i2c_probe(struct i2c_client *client,
  1264. const struct i2c_device_id *id)
  1265. {
  1266. struct sgtl5000_priv *sgtl5000;
  1267. int ret;
  1268. sgtl5000 = devm_kzalloc(&client->dev, sizeof(struct sgtl5000_priv),
  1269. GFP_KERNEL);
  1270. if (!sgtl5000)
  1271. return -ENOMEM;
  1272. sgtl5000->regmap = devm_regmap_init_i2c(client, &sgtl5000_regmap);
  1273. if (IS_ERR(sgtl5000->regmap)) {
  1274. ret = PTR_ERR(sgtl5000->regmap);
  1275. dev_err(&client->dev, "Failed to allocate regmap: %d\n", ret);
  1276. return ret;
  1277. }
  1278. i2c_set_clientdata(client, sgtl5000);
  1279. ret = snd_soc_register_codec(&client->dev,
  1280. &sgtl5000_driver, &sgtl5000_dai, 1);
  1281. return ret;
  1282. }
  1283. static int sgtl5000_i2c_remove(struct i2c_client *client)
  1284. {
  1285. snd_soc_unregister_codec(&client->dev);
  1286. return 0;
  1287. }
  1288. static const struct i2c_device_id sgtl5000_id[] = {
  1289. {"sgtl5000", 0},
  1290. {},
  1291. };
  1292. MODULE_DEVICE_TABLE(i2c, sgtl5000_id);
  1293. static const struct of_device_id sgtl5000_dt_ids[] = {
  1294. { .compatible = "fsl,sgtl5000", },
  1295. { /* sentinel */ }
  1296. };
  1297. MODULE_DEVICE_TABLE(of, sgtl5000_dt_ids);
  1298. static struct i2c_driver sgtl5000_i2c_driver = {
  1299. .driver = {
  1300. .name = "sgtl5000",
  1301. .owner = THIS_MODULE,
  1302. .of_match_table = sgtl5000_dt_ids,
  1303. },
  1304. .probe = sgtl5000_i2c_probe,
  1305. .remove = sgtl5000_i2c_remove,
  1306. .id_table = sgtl5000_id,
  1307. };
  1308. module_i2c_driver(sgtl5000_i2c_driver);
  1309. MODULE_DESCRIPTION("Freescale SGTL5000 ALSA SoC Codec Driver");
  1310. MODULE_AUTHOR("Zeng Zhaoming <zengzm.kernel@gmail.com>");
  1311. MODULE_LICENSE("GPL");