wm8990.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636
  1. /*
  2. * wm8990.c -- WM8990 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008 Wolfson Microelectronics PLC.
  5. * Author: Liam Girdwood
  6. * lg@opensource.wolfsonmicro.com or linux@wolfsonmicro.com
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/pm.h>
  19. #include <linux/i2c.h>
  20. #include <linux/platform_device.h>
  21. #include <sound/core.h>
  22. #include <sound/pcm.h>
  23. #include <sound/pcm_params.h>
  24. #include <sound/soc.h>
  25. #include <sound/soc-dapm.h>
  26. #include <sound/initval.h>
  27. #include <sound/tlv.h>
  28. #include <asm/div64.h>
  29. #include "wm8990.h"
  30. #define AUDIO_NAME "wm8990"
  31. #define WM8990_VERSION "0.2"
  32. /* codec private data */
  33. struct wm8990_priv {
  34. unsigned int sysclk;
  35. unsigned int pcmclk;
  36. };
  37. /*
  38. * wm8990 register cache. Note that register 0 is not included in the
  39. * cache.
  40. */
  41. static const u16 wm8990_reg[] = {
  42. 0x8990, /* R0 - Reset */
  43. 0x0000, /* R1 - Power Management (1) */
  44. 0x6000, /* R2 - Power Management (2) */
  45. 0x0000, /* R3 - Power Management (3) */
  46. 0x4050, /* R4 - Audio Interface (1) */
  47. 0x4000, /* R5 - Audio Interface (2) */
  48. 0x01C8, /* R6 - Clocking (1) */
  49. 0x0000, /* R7 - Clocking (2) */
  50. 0x0040, /* R8 - Audio Interface (3) */
  51. 0x0040, /* R9 - Audio Interface (4) */
  52. 0x0004, /* R10 - DAC CTRL */
  53. 0x00C0, /* R11 - Left DAC Digital Volume */
  54. 0x00C0, /* R12 - Right DAC Digital Volume */
  55. 0x0000, /* R13 - Digital Side Tone */
  56. 0x0100, /* R14 - ADC CTRL */
  57. 0x00C0, /* R15 - Left ADC Digital Volume */
  58. 0x00C0, /* R16 - Right ADC Digital Volume */
  59. 0x0000, /* R17 */
  60. 0x0000, /* R18 - GPIO CTRL 1 */
  61. 0x1000, /* R19 - GPIO1 & GPIO2 */
  62. 0x1010, /* R20 - GPIO3 & GPIO4 */
  63. 0x1010, /* R21 - GPIO5 & GPIO6 */
  64. 0x8000, /* R22 - GPIOCTRL 2 */
  65. 0x0800, /* R23 - GPIO_POL */
  66. 0x008B, /* R24 - Left Line Input 1&2 Volume */
  67. 0x008B, /* R25 - Left Line Input 3&4 Volume */
  68. 0x008B, /* R26 - Right Line Input 1&2 Volume */
  69. 0x008B, /* R27 - Right Line Input 3&4 Volume */
  70. 0x0000, /* R28 - Left Output Volume */
  71. 0x0000, /* R29 - Right Output Volume */
  72. 0x0066, /* R30 - Line Outputs Volume */
  73. 0x0022, /* R31 - Out3/4 Volume */
  74. 0x0079, /* R32 - Left OPGA Volume */
  75. 0x0079, /* R33 - Right OPGA Volume */
  76. 0x0003, /* R34 - Speaker Volume */
  77. 0x0003, /* R35 - ClassD1 */
  78. 0x0000, /* R36 */
  79. 0x0100, /* R37 - ClassD3 */
  80. 0x0079, /* R38 - ClassD4 */
  81. 0x0000, /* R39 - Input Mixer1 */
  82. 0x0000, /* R40 - Input Mixer2 */
  83. 0x0000, /* R41 - Input Mixer3 */
  84. 0x0000, /* R42 - Input Mixer4 */
  85. 0x0000, /* R43 - Input Mixer5 */
  86. 0x0000, /* R44 - Input Mixer6 */
  87. 0x0000, /* R45 - Output Mixer1 */
  88. 0x0000, /* R46 - Output Mixer2 */
  89. 0x0000, /* R47 - Output Mixer3 */
  90. 0x0000, /* R48 - Output Mixer4 */
  91. 0x0000, /* R49 - Output Mixer5 */
  92. 0x0000, /* R50 - Output Mixer6 */
  93. 0x0180, /* R51 - Out3/4 Mixer */
  94. 0x0000, /* R52 - Line Mixer1 */
  95. 0x0000, /* R53 - Line Mixer2 */
  96. 0x0000, /* R54 - Speaker Mixer */
  97. 0x0000, /* R55 - Additional Control */
  98. 0x0000, /* R56 - AntiPOP1 */
  99. 0x0000, /* R57 - AntiPOP2 */
  100. 0x0000, /* R58 - MICBIAS */
  101. 0x0000, /* R59 */
  102. 0x0008, /* R60 - PLL1 */
  103. 0x0031, /* R61 - PLL2 */
  104. 0x0026, /* R62 - PLL3 */
  105. };
  106. /*
  107. * read wm8990 register cache
  108. */
  109. static inline unsigned int wm8990_read_reg_cache(struct snd_soc_codec *codec,
  110. unsigned int reg)
  111. {
  112. u16 *cache = codec->reg_cache;
  113. BUG_ON(reg > (ARRAY_SIZE(wm8990_reg)) - 1);
  114. return cache[reg];
  115. }
  116. /*
  117. * write wm8990 register cache
  118. */
  119. static inline void wm8990_write_reg_cache(struct snd_soc_codec *codec,
  120. unsigned int reg, unsigned int value)
  121. {
  122. u16 *cache = codec->reg_cache;
  123. BUG_ON(reg > (ARRAY_SIZE(wm8990_reg)) - 1);
  124. /* Reset register is uncached */
  125. if (reg == 0)
  126. return;
  127. cache[reg] = value;
  128. }
  129. /*
  130. * write to the wm8990 register space
  131. */
  132. static int wm8990_write(struct snd_soc_codec *codec, unsigned int reg,
  133. unsigned int value)
  134. {
  135. u8 data[3];
  136. data[0] = reg & 0xFF;
  137. data[1] = (value >> 8) & 0xFF;
  138. data[2] = value & 0xFF;
  139. wm8990_write_reg_cache(codec, reg, value);
  140. if (codec->hw_write(codec->control_data, data, 3) == 2)
  141. return 0;
  142. else
  143. return -EIO;
  144. }
  145. #define wm8990_reset(c) wm8990_write(c, WM8990_RESET, 0)
  146. static const DECLARE_TLV_DB_LINEAR(rec_mix_tlv, -1500, 600);
  147. static const DECLARE_TLV_DB_LINEAR(in_pga_tlv, -1650, 3000);
  148. static const DECLARE_TLV_DB_LINEAR(out_mix_tlv, 0, -2100);
  149. static const DECLARE_TLV_DB_LINEAR(out_pga_tlv, -7300, 600);
  150. static const DECLARE_TLV_DB_LINEAR(out_omix_tlv, -600, 0);
  151. static const DECLARE_TLV_DB_LINEAR(out_dac_tlv, -7163, 0);
  152. static const DECLARE_TLV_DB_LINEAR(in_adc_tlv, -7163, 1763);
  153. static const DECLARE_TLV_DB_LINEAR(out_sidetone_tlv, -3600, 0);
  154. static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  155. struct snd_ctl_elem_value *ucontrol)
  156. {
  157. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  158. int reg = kcontrol->private_value & 0xff;
  159. int ret;
  160. u16 val;
  161. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  162. if (ret < 0)
  163. return ret;
  164. /* now hit the volume update bits (always bit 8) */
  165. val = wm8990_read_reg_cache(codec, reg);
  166. return wm8990_write(codec, reg, val | 0x0100);
  167. }
  168. #define SOC_WM899X_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert,\
  169. tlv_array) {\
  170. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  171. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  172. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  173. .tlv.p = (tlv_array), \
  174. .info = snd_soc_info_volsw, \
  175. .get = snd_soc_get_volsw, .put = wm899x_outpga_put_volsw_vu, \
  176. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  177. static const char *wm8990_digital_sidetone[] =
  178. {"None", "Left ADC", "Right ADC", "Reserved"};
  179. static const struct soc_enum wm8990_left_digital_sidetone_enum =
  180. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  181. WM8990_ADC_TO_DACL_SHIFT,
  182. WM8990_ADC_TO_DACL_MASK,
  183. wm8990_digital_sidetone);
  184. static const struct soc_enum wm8990_right_digital_sidetone_enum =
  185. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  186. WM8990_ADC_TO_DACR_SHIFT,
  187. WM8990_ADC_TO_DACR_MASK,
  188. wm8990_digital_sidetone);
  189. static const char *wm8990_adcmode[] =
  190. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  191. static const struct soc_enum wm8990_right_adcmode_enum =
  192. SOC_ENUM_SINGLE(WM8990_ADC_CTRL,
  193. WM8990_ADC_HPF_CUT_SHIFT,
  194. WM8990_ADC_HPF_CUT_MASK,
  195. wm8990_adcmode);
  196. static const struct snd_kcontrol_new wm8990_snd_controls[] = {
  197. /* INMIXL */
  198. SOC_SINGLE("LIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L12MNBST_BIT, 1, 0),
  199. SOC_SINGLE("LIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L34MNBST_BIT, 1, 0),
  200. /* INMIXR */
  201. SOC_SINGLE("RIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R12MNBST_BIT, 1, 0),
  202. SOC_SINGLE("RIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R34MNBST_BIT, 1, 0),
  203. /* LOMIX */
  204. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER3,
  205. WM8990_LLI3LOVOL_SHIFT, WM8990_LLI3LOVOL_MASK, 1, out_mix_tlv),
  206. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  207. WM8990_LR12LOVOL_SHIFT, WM8990_LR12LOVOL_MASK, 1, out_mix_tlv),
  208. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  209. WM8990_LL12LOVOL_SHIFT, WM8990_LL12LOVOL_MASK, 1, out_mix_tlv),
  210. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER5,
  211. WM8990_LRI3LOVOL_SHIFT, WM8990_LRI3LOVOL_MASK, 1, out_mix_tlv),
  212. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  213. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  214. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  215. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  216. /* ROMIX */
  217. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER4,
  218. WM8990_RRI3ROVOL_SHIFT, WM8990_RRI3ROVOL_MASK, 1, out_mix_tlv),
  219. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  220. WM8990_RL12ROVOL_SHIFT, WM8990_RL12ROVOL_MASK, 1, out_mix_tlv),
  221. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  222. WM8990_RR12ROVOL_SHIFT, WM8990_RR12ROVOL_MASK, 1, out_mix_tlv),
  223. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER6,
  224. WM8990_RLI3ROVOL_SHIFT, WM8990_RLI3ROVOL_MASK, 1, out_mix_tlv),
  225. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  226. WM8990_RLBROVOL_SHIFT, WM8990_RLBROVOL_MASK, 1, out_mix_tlv),
  227. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  228. WM8990_RRBROVOL_SHIFT, WM8990_RRBROVOL_MASK, 1, out_mix_tlv),
  229. /* LOUT */
  230. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8990_LEFT_OUTPUT_VOLUME,
  231. WM8990_LOUTVOL_SHIFT, WM8990_LOUTVOL_MASK, 0, out_pga_tlv),
  232. SOC_SINGLE("LOUT ZC", WM8990_LEFT_OUTPUT_VOLUME, WM8990_LOZC_BIT, 1, 0),
  233. /* ROUT */
  234. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8990_RIGHT_OUTPUT_VOLUME,
  235. WM8990_ROUTVOL_SHIFT, WM8990_ROUTVOL_MASK, 0, out_pga_tlv),
  236. SOC_SINGLE("ROUT ZC", WM8990_RIGHT_OUTPUT_VOLUME, WM8990_ROZC_BIT, 1, 0),
  237. /* LOPGA */
  238. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8990_LEFT_OPGA_VOLUME,
  239. WM8990_LOPGAVOL_SHIFT, WM8990_LOPGAVOL_MASK, 0, out_pga_tlv),
  240. SOC_SINGLE("LOPGA ZC Switch", WM8990_LEFT_OPGA_VOLUME,
  241. WM8990_LOPGAZC_BIT, 1, 0),
  242. /* ROPGA */
  243. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8990_RIGHT_OPGA_VOLUME,
  244. WM8990_ROPGAVOL_SHIFT, WM8990_ROPGAVOL_MASK, 0, out_pga_tlv),
  245. SOC_SINGLE("ROPGA ZC Switch", WM8990_RIGHT_OPGA_VOLUME,
  246. WM8990_ROPGAZC_BIT, 1, 0),
  247. SOC_SINGLE("LON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  248. WM8990_LONMUTE_BIT, 1, 0),
  249. SOC_SINGLE("LOP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  250. WM8990_LOPMUTE_BIT, 1, 0),
  251. SOC_SINGLE("LOP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  252. WM8990_LOATTN_BIT, 1, 0),
  253. SOC_SINGLE("RON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  254. WM8990_RONMUTE_BIT, 1, 0),
  255. SOC_SINGLE("ROP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  256. WM8990_ROPMUTE_BIT, 1, 0),
  257. SOC_SINGLE("ROP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  258. WM8990_ROATTN_BIT, 1, 0),
  259. SOC_SINGLE("OUT3 Mute Switch", WM8990_OUT3_4_VOLUME,
  260. WM8990_OUT3MUTE_BIT, 1, 0),
  261. SOC_SINGLE("OUT3 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  262. WM8990_OUT3ATTN_BIT, 1, 0),
  263. SOC_SINGLE("OUT4 Mute Switch", WM8990_OUT3_4_VOLUME,
  264. WM8990_OUT4MUTE_BIT, 1, 0),
  265. SOC_SINGLE("OUT4 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  266. WM8990_OUT4ATTN_BIT, 1, 0),
  267. SOC_SINGLE("Speaker Mode Switch", WM8990_CLASSD1,
  268. WM8990_CDMODE_BIT, 1, 0),
  269. SOC_SINGLE("Speaker Output Attenuation Volume", WM8990_SPEAKER_VOLUME,
  270. WM8990_SPKATTN_SHIFT, WM8990_SPKATTN_MASK, 0),
  271. SOC_SINGLE("Speaker DC Boost Volume", WM8990_CLASSD3,
  272. WM8990_DCGAIN_SHIFT, WM8990_DCGAIN_MASK, 0),
  273. SOC_SINGLE("Speaker AC Boost Volume", WM8990_CLASSD3,
  274. WM8990_ACGAIN_SHIFT, WM8990_ACGAIN_MASK, 0),
  275. SOC_SINGLE_TLV("Speaker Volume", WM8990_CLASSD4,
  276. WM8990_SPKVOL_SHIFT, WM8990_SPKVOL_MASK, 0, out_pga_tlv),
  277. SOC_SINGLE("Speaker ZC Switch", WM8990_CLASSD4,
  278. WM8990_SPKZC_SHIFT, WM8990_SPKZC_MASK, 0),
  279. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  280. WM8990_LEFT_DAC_DIGITAL_VOLUME,
  281. WM8990_DACL_VOL_SHIFT,
  282. WM8990_DACL_VOL_MASK,
  283. 0,
  284. out_dac_tlv),
  285. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  286. WM8990_RIGHT_DAC_DIGITAL_VOLUME,
  287. WM8990_DACR_VOL_SHIFT,
  288. WM8990_DACR_VOL_MASK,
  289. 0,
  290. out_dac_tlv),
  291. SOC_ENUM("Left Digital Sidetone", wm8990_left_digital_sidetone_enum),
  292. SOC_ENUM("Right Digital Sidetone", wm8990_right_digital_sidetone_enum),
  293. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  294. WM8990_ADCL_DAC_SVOL_SHIFT, WM8990_ADCL_DAC_SVOL_MASK, 0,
  295. out_sidetone_tlv),
  296. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  297. WM8990_ADCR_DAC_SVOL_SHIFT, WM8990_ADCR_DAC_SVOL_MASK, 0,
  298. out_sidetone_tlv),
  299. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8990_ADC_CTRL,
  300. WM8990_ADC_HPF_ENA_BIT, 1, 0),
  301. SOC_ENUM("ADC HPF Mode", wm8990_right_adcmode_enum),
  302. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  303. WM8990_LEFT_ADC_DIGITAL_VOLUME,
  304. WM8990_ADCL_VOL_SHIFT,
  305. WM8990_ADCL_VOL_MASK,
  306. 0,
  307. in_adc_tlv),
  308. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  309. WM8990_RIGHT_ADC_DIGITAL_VOLUME,
  310. WM8990_ADCR_VOL_SHIFT,
  311. WM8990_ADCR_VOL_MASK,
  312. 0,
  313. in_adc_tlv),
  314. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  315. WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  316. WM8990_LIN12VOL_SHIFT,
  317. WM8990_LIN12VOL_MASK,
  318. 0,
  319. in_pga_tlv),
  320. SOC_SINGLE("LIN12 ZC Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  321. WM8990_LI12ZC_BIT, 1, 0),
  322. SOC_SINGLE("LIN12 Mute Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  323. WM8990_LI12MUTE_BIT, 1, 0),
  324. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  325. WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  326. WM8990_LIN34VOL_SHIFT,
  327. WM8990_LIN34VOL_MASK,
  328. 0,
  329. in_pga_tlv),
  330. SOC_SINGLE("LIN34 ZC Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  331. WM8990_LI34ZC_BIT, 1, 0),
  332. SOC_SINGLE("LIN34 Mute Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  333. WM8990_LI34MUTE_BIT, 1, 0),
  334. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  335. WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  336. WM8990_RIN12VOL_SHIFT,
  337. WM8990_RIN12VOL_MASK,
  338. 0,
  339. in_pga_tlv),
  340. SOC_SINGLE("RIN12 ZC Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  341. WM8990_RI12ZC_BIT, 1, 0),
  342. SOC_SINGLE("RIN12 Mute Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  343. WM8990_RI12MUTE_BIT, 1, 0),
  344. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  345. WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  346. WM8990_RIN34VOL_SHIFT,
  347. WM8990_RIN34VOL_MASK,
  348. 0,
  349. in_pga_tlv),
  350. SOC_SINGLE("RIN34 ZC Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  351. WM8990_RI34ZC_BIT, 1, 0),
  352. SOC_SINGLE("RIN34 Mute Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  353. WM8990_RI34MUTE_BIT, 1, 0),
  354. };
  355. /* add non dapm controls */
  356. static int wm8990_add_controls(struct snd_soc_codec *codec)
  357. {
  358. int err, i;
  359. for (i = 0; i < ARRAY_SIZE(wm8990_snd_controls); i++) {
  360. err = snd_ctl_add(codec->card,
  361. snd_soc_cnew(&wm8990_snd_controls[i], codec,
  362. NULL));
  363. if (err < 0)
  364. return err;
  365. }
  366. return 0;
  367. }
  368. /*
  369. * _DAPM_ Controls
  370. */
  371. static int inmixer_event(struct snd_soc_dapm_widget *w,
  372. struct snd_kcontrol *kcontrol, int event)
  373. {
  374. u16 reg, fakepower;
  375. reg = wm8990_read_reg_cache(w->codec, WM8990_POWER_MANAGEMENT_2);
  376. fakepower = wm8990_read_reg_cache(w->codec, WM8990_INTDRIVBITS);
  377. if (fakepower & ((1 << WM8990_INMIXL_PWR_BIT) |
  378. (1 << WM8990_AINLMUX_PWR_BIT))) {
  379. reg |= WM8990_AINL_ENA;
  380. } else {
  381. reg &= ~WM8990_AINL_ENA;
  382. }
  383. if (fakepower & ((1 << WM8990_INMIXR_PWR_BIT) |
  384. (1 << WM8990_AINRMUX_PWR_BIT))) {
  385. reg |= WM8990_AINR_ENA;
  386. } else {
  387. reg &= ~WM8990_AINL_ENA;
  388. }
  389. wm8990_write(w->codec, WM8990_POWER_MANAGEMENT_2, reg);
  390. return 0;
  391. }
  392. static int outmixer_event(struct snd_soc_dapm_widget *w,
  393. struct snd_kcontrol *kcontrol, int event)
  394. {
  395. u32 reg_shift = kcontrol->private_value & 0xfff;
  396. int ret = 0;
  397. u16 reg;
  398. switch (reg_shift) {
  399. case WM8990_SPEAKER_MIXER | (WM8990_LDSPK_BIT << 8) :
  400. reg = wm8990_read_reg_cache(w->codec, WM8990_OUTPUT_MIXER1);
  401. if (reg & WM8990_LDLO) {
  402. printk(KERN_WARNING
  403. "Cannot set as Output Mixer 1 LDLO Set\n");
  404. ret = -1;
  405. }
  406. break;
  407. case WM8990_SPEAKER_MIXER | (WM8990_RDSPK_BIT << 8):
  408. reg = wm8990_read_reg_cache(w->codec, WM8990_OUTPUT_MIXER2);
  409. if (reg & WM8990_RDRO) {
  410. printk(KERN_WARNING
  411. "Cannot set as Output Mixer 2 RDRO Set\n");
  412. ret = -1;
  413. }
  414. break;
  415. case WM8990_OUTPUT_MIXER1 | (WM8990_LDLO_BIT << 8):
  416. reg = wm8990_read_reg_cache(w->codec, WM8990_SPEAKER_MIXER);
  417. if (reg & WM8990_LDSPK) {
  418. printk(KERN_WARNING
  419. "Cannot set as Speaker Mixer LDSPK Set\n");
  420. ret = -1;
  421. }
  422. break;
  423. case WM8990_OUTPUT_MIXER2 | (WM8990_RDRO_BIT << 8):
  424. reg = wm8990_read_reg_cache(w->codec, WM8990_SPEAKER_MIXER);
  425. if (reg & WM8990_RDSPK) {
  426. printk(KERN_WARNING
  427. "Cannot set as Speaker Mixer RDSPK Set\n");
  428. ret = -1;
  429. }
  430. break;
  431. }
  432. return ret;
  433. }
  434. /* INMIX dB values */
  435. static const unsigned int in_mix_tlv[] = {
  436. TLV_DB_RANGE_HEAD(1),
  437. 0, 7, TLV_DB_LINEAR_ITEM(-1200, 600),
  438. };
  439. /* Left In PGA Connections */
  440. static const struct snd_kcontrol_new wm8990_dapm_lin12_pga_controls[] = {
  441. SOC_DAPM_SINGLE("LIN1 Switch", WM8990_INPUT_MIXER2, WM8990_LMN1_BIT, 1, 0),
  442. SOC_DAPM_SINGLE("LIN2 Switch", WM8990_INPUT_MIXER2, WM8990_LMP2_BIT, 1, 0),
  443. };
  444. static const struct snd_kcontrol_new wm8990_dapm_lin34_pga_controls[] = {
  445. SOC_DAPM_SINGLE("LIN3 Switch", WM8990_INPUT_MIXER2, WM8990_LMN3_BIT, 1, 0),
  446. SOC_DAPM_SINGLE("LIN4 Switch", WM8990_INPUT_MIXER2, WM8990_LMP4_BIT, 1, 0),
  447. };
  448. /* Right In PGA Connections */
  449. static const struct snd_kcontrol_new wm8990_dapm_rin12_pga_controls[] = {
  450. SOC_DAPM_SINGLE("RIN1 Switch", WM8990_INPUT_MIXER2, WM8990_RMN1_BIT, 1, 0),
  451. SOC_DAPM_SINGLE("RIN2 Switch", WM8990_INPUT_MIXER2, WM8990_RMP2_BIT, 1, 0),
  452. };
  453. static const struct snd_kcontrol_new wm8990_dapm_rin34_pga_controls[] = {
  454. SOC_DAPM_SINGLE("RIN3 Switch", WM8990_INPUT_MIXER2, WM8990_RMN3_BIT, 1, 0),
  455. SOC_DAPM_SINGLE("RIN4 Switch", WM8990_INPUT_MIXER2, WM8990_RMP4_BIT, 1, 0),
  456. };
  457. /* INMIXL */
  458. static const struct snd_kcontrol_new wm8990_dapm_inmixl_controls[] = {
  459. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8990_INPUT_MIXER3,
  460. WM8990_LDBVOL_SHIFT, WM8990_LDBVOL_MASK, 0, in_mix_tlv),
  461. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8990_INPUT_MIXER5, WM8990_LI2BVOL_SHIFT,
  462. 7, 0, in_mix_tlv),
  463. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  464. 1, 0),
  465. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  466. 1, 0),
  467. };
  468. /* INMIXR */
  469. static const struct snd_kcontrol_new wm8990_dapm_inmixr_controls[] = {
  470. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8990_INPUT_MIXER4,
  471. WM8990_RDBVOL_SHIFT, WM8990_RDBVOL_MASK, 0, in_mix_tlv),
  472. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8990_INPUT_MIXER6, WM8990_RI2BVOL_SHIFT,
  473. 7, 0, in_mix_tlv),
  474. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  475. 1, 0),
  476. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  477. 1, 0),
  478. };
  479. /* AINLMUX */
  480. static const char *wm8990_ainlmux[] =
  481. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  482. static const struct soc_enum wm8990_ainlmux_enum =
  483. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINLMODE_SHIFT,
  484. ARRAY_SIZE(wm8990_ainlmux), wm8990_ainlmux);
  485. static const struct snd_kcontrol_new wm8990_dapm_ainlmux_controls =
  486. SOC_DAPM_ENUM("Route", wm8990_ainlmux_enum);
  487. /* DIFFINL */
  488. /* AINRMUX */
  489. static const char *wm8990_ainrmux[] =
  490. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  491. static const struct soc_enum wm8990_ainrmux_enum =
  492. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINRMODE_SHIFT,
  493. ARRAY_SIZE(wm8990_ainrmux), wm8990_ainrmux);
  494. static const struct snd_kcontrol_new wm8990_dapm_ainrmux_controls =
  495. SOC_DAPM_ENUM("Route", wm8990_ainrmux_enum);
  496. /* RXVOICE */
  497. static const struct snd_kcontrol_new wm8990_dapm_rxvoice_controls[] = {
  498. SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8990_INPUT_MIXER5, WM8990_LR4BVOL_SHIFT,
  499. WM8990_LR4BVOL_MASK, 0, in_mix_tlv),
  500. SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8990_INPUT_MIXER6, WM8990_RL4BVOL_SHIFT,
  501. WM8990_RL4BVOL_MASK, 0, in_mix_tlv),
  502. };
  503. /* LOMIX */
  504. static const struct snd_kcontrol_new wm8990_dapm_lomix_controls[] = {
  505. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  506. WM8990_LRBLO_BIT, 1, 0),
  507. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  508. WM8990_LLBLO_BIT, 1, 0),
  509. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  510. WM8990_LRI3LO_BIT, 1, 0),
  511. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  512. WM8990_LLI3LO_BIT, 1, 0),
  513. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  514. WM8990_LR12LO_BIT, 1, 0),
  515. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  516. WM8990_LL12LO_BIT, 1, 0),
  517. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8990_OUTPUT_MIXER1,
  518. WM8990_LDLO_BIT, 1, 0),
  519. };
  520. /* ROMIX */
  521. static const struct snd_kcontrol_new wm8990_dapm_romix_controls[] = {
  522. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  523. WM8990_RLBRO_BIT, 1, 0),
  524. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  525. WM8990_RRBRO_BIT, 1, 0),
  526. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  527. WM8990_RLI3RO_BIT, 1, 0),
  528. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  529. WM8990_RRI3RO_BIT, 1, 0),
  530. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  531. WM8990_RL12RO_BIT, 1, 0),
  532. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  533. WM8990_RR12RO_BIT, 1, 0),
  534. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8990_OUTPUT_MIXER2,
  535. WM8990_RDRO_BIT, 1, 0),
  536. };
  537. /* LONMIX */
  538. static const struct snd_kcontrol_new wm8990_dapm_lonmix_controls[] = {
  539. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  540. WM8990_LLOPGALON_BIT, 1, 0),
  541. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER1,
  542. WM8990_LROPGALON_BIT, 1, 0),
  543. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8990_LINE_MIXER1,
  544. WM8990_LOPLON_BIT, 1, 0),
  545. };
  546. /* LOPMIX */
  547. static const struct snd_kcontrol_new wm8990_dapm_lopmix_controls[] = {
  548. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER1,
  549. WM8990_LR12LOP_BIT, 1, 0),
  550. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER1,
  551. WM8990_LL12LOP_BIT, 1, 0),
  552. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  553. WM8990_LLOPGALOP_BIT, 1, 0),
  554. };
  555. /* RONMIX */
  556. static const struct snd_kcontrol_new wm8990_dapm_ronmix_controls[] = {
  557. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  558. WM8990_RROPGARON_BIT, 1, 0),
  559. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER2,
  560. WM8990_RLOPGARON_BIT, 1, 0),
  561. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8990_LINE_MIXER2,
  562. WM8990_ROPRON_BIT, 1, 0),
  563. };
  564. /* ROPMIX */
  565. static const struct snd_kcontrol_new wm8990_dapm_ropmix_controls[] = {
  566. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER2,
  567. WM8990_RL12ROP_BIT, 1, 0),
  568. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER2,
  569. WM8990_RR12ROP_BIT, 1, 0),
  570. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  571. WM8990_RROPGAROP_BIT, 1, 0),
  572. };
  573. /* OUT3MIX */
  574. static const struct snd_kcontrol_new wm8990_dapm_out3mix_controls[] = {
  575. SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  576. WM8990_LI4O3_BIT, 1, 0),
  577. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8990_OUT3_4_MIXER,
  578. WM8990_LPGAO3_BIT, 1, 0),
  579. };
  580. /* OUT4MIX */
  581. static const struct snd_kcontrol_new wm8990_dapm_out4mix_controls[] = {
  582. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8990_OUT3_4_MIXER,
  583. WM8990_RPGAO4_BIT, 1, 0),
  584. SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  585. WM8990_RI4O4_BIT, 1, 0),
  586. };
  587. /* SPKMIX */
  588. static const struct snd_kcontrol_new wm8990_dapm_spkmix_controls[] = {
  589. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  590. WM8990_LI2SPK_BIT, 1, 0),
  591. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8990_SPEAKER_MIXER,
  592. WM8990_LB2SPK_BIT, 1, 0),
  593. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  594. WM8990_LOPGASPK_BIT, 1, 0),
  595. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8990_SPEAKER_MIXER,
  596. WM8990_LDSPK_BIT, 1, 0),
  597. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8990_SPEAKER_MIXER,
  598. WM8990_RDSPK_BIT, 1, 0),
  599. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  600. WM8990_ROPGASPK_BIT, 1, 0),
  601. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8990_SPEAKER_MIXER,
  602. WM8990_RL12ROP_BIT, 1, 0),
  603. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  604. WM8990_RI2SPK_BIT, 1, 0),
  605. };
  606. static const struct snd_soc_dapm_widget wm8990_dapm_widgets[] = {
  607. /* Input Side */
  608. /* Input Lines */
  609. SND_SOC_DAPM_INPUT("LIN1"),
  610. SND_SOC_DAPM_INPUT("LIN2"),
  611. SND_SOC_DAPM_INPUT("LIN3"),
  612. SND_SOC_DAPM_INPUT("LIN4/RXN"),
  613. SND_SOC_DAPM_INPUT("RIN3"),
  614. SND_SOC_DAPM_INPUT("RIN4/RXP"),
  615. SND_SOC_DAPM_INPUT("RIN1"),
  616. SND_SOC_DAPM_INPUT("RIN2"),
  617. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  618. /* DACs */
  619. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8990_POWER_MANAGEMENT_2,
  620. WM8990_ADCL_ENA_BIT, 0),
  621. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8990_POWER_MANAGEMENT_2,
  622. WM8990_ADCR_ENA_BIT, 0),
  623. /* Input PGAs */
  624. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN12_ENA_BIT,
  625. 0, &wm8990_dapm_lin12_pga_controls[0],
  626. ARRAY_SIZE(wm8990_dapm_lin12_pga_controls)),
  627. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN34_ENA_BIT,
  628. 0, &wm8990_dapm_lin34_pga_controls[0],
  629. ARRAY_SIZE(wm8990_dapm_lin34_pga_controls)),
  630. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN12_ENA_BIT,
  631. 0, &wm8990_dapm_rin12_pga_controls[0],
  632. ARRAY_SIZE(wm8990_dapm_rin12_pga_controls)),
  633. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN34_ENA_BIT,
  634. 0, &wm8990_dapm_rin34_pga_controls[0],
  635. ARRAY_SIZE(wm8990_dapm_rin34_pga_controls)),
  636. /* INMIXL */
  637. SND_SOC_DAPM_MIXER_E("INMIXL", WM8990_INTDRIVBITS, WM8990_INMIXL_PWR_BIT, 0,
  638. &wm8990_dapm_inmixl_controls[0],
  639. ARRAY_SIZE(wm8990_dapm_inmixl_controls),
  640. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  641. /* AINLMUX */
  642. SND_SOC_DAPM_MUX_E("AILNMUX", WM8990_INTDRIVBITS, WM8990_AINLMUX_PWR_BIT, 0,
  643. &wm8990_dapm_ainlmux_controls, inmixer_event,
  644. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  645. /* INMIXR */
  646. SND_SOC_DAPM_MIXER_E("INMIXR", WM8990_INTDRIVBITS, WM8990_INMIXR_PWR_BIT, 0,
  647. &wm8990_dapm_inmixr_controls[0],
  648. ARRAY_SIZE(wm8990_dapm_inmixr_controls),
  649. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  650. /* AINRMUX */
  651. SND_SOC_DAPM_MUX_E("AIRNMUX", WM8990_INTDRIVBITS, WM8990_AINRMUX_PWR_BIT, 0,
  652. &wm8990_dapm_ainrmux_controls, inmixer_event,
  653. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  654. /* Output Side */
  655. /* DACs */
  656. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8990_POWER_MANAGEMENT_3,
  657. WM8990_DACL_ENA_BIT, 0),
  658. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8990_POWER_MANAGEMENT_3,
  659. WM8990_DACR_ENA_BIT, 0),
  660. /* LOMIX */
  661. SND_SOC_DAPM_MIXER_E("LOMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOMIX_ENA_BIT,
  662. 0, &wm8990_dapm_lomix_controls[0],
  663. ARRAY_SIZE(wm8990_dapm_lomix_controls),
  664. outmixer_event, SND_SOC_DAPM_PRE_REG),
  665. /* LONMIX */
  666. SND_SOC_DAPM_MIXER("LONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LON_ENA_BIT, 0,
  667. &wm8990_dapm_lonmix_controls[0],
  668. ARRAY_SIZE(wm8990_dapm_lonmix_controls)),
  669. /* LOPMIX */
  670. SND_SOC_DAPM_MIXER("LOPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOP_ENA_BIT, 0,
  671. &wm8990_dapm_lopmix_controls[0],
  672. ARRAY_SIZE(wm8990_dapm_lopmix_controls)),
  673. /* OUT3MIX */
  674. SND_SOC_DAPM_MIXER("OUT3MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT3_ENA_BIT, 0,
  675. &wm8990_dapm_out3mix_controls[0],
  676. ARRAY_SIZE(wm8990_dapm_out3mix_controls)),
  677. /* SPKMIX */
  678. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8990_POWER_MANAGEMENT_1, WM8990_SPK_ENA_BIT, 0,
  679. &wm8990_dapm_spkmix_controls[0],
  680. ARRAY_SIZE(wm8990_dapm_spkmix_controls), outmixer_event,
  681. SND_SOC_DAPM_PRE_REG),
  682. /* OUT4MIX */
  683. SND_SOC_DAPM_MIXER("OUT4MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT4_ENA_BIT, 0,
  684. &wm8990_dapm_out4mix_controls[0],
  685. ARRAY_SIZE(wm8990_dapm_out4mix_controls)),
  686. /* ROPMIX */
  687. SND_SOC_DAPM_MIXER("ROPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROP_ENA_BIT, 0,
  688. &wm8990_dapm_ropmix_controls[0],
  689. ARRAY_SIZE(wm8990_dapm_ropmix_controls)),
  690. /* RONMIX */
  691. SND_SOC_DAPM_MIXER("RONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_RON_ENA_BIT, 0,
  692. &wm8990_dapm_ronmix_controls[0],
  693. ARRAY_SIZE(wm8990_dapm_ronmix_controls)),
  694. /* ROMIX */
  695. SND_SOC_DAPM_MIXER_E("ROMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROMIX_ENA_BIT,
  696. 0, &wm8990_dapm_romix_controls[0],
  697. ARRAY_SIZE(wm8990_dapm_romix_controls),
  698. outmixer_event, SND_SOC_DAPM_PRE_REG),
  699. /* LOUT PGA */
  700. SND_SOC_DAPM_PGA("LOUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_LOUT_ENA_BIT, 0,
  701. NULL, 0),
  702. /* ROUT PGA */
  703. SND_SOC_DAPM_PGA("ROUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_ROUT_ENA_BIT, 0,
  704. NULL, 0),
  705. /* LOPGA */
  706. SND_SOC_DAPM_PGA("LOPGA", WM8990_POWER_MANAGEMENT_3, WM8990_LOPGA_ENA_BIT, 0,
  707. NULL, 0),
  708. /* ROPGA */
  709. SND_SOC_DAPM_PGA("ROPGA", WM8990_POWER_MANAGEMENT_3, WM8990_ROPGA_ENA_BIT, 0,
  710. NULL, 0),
  711. /* MICBIAS */
  712. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8990_POWER_MANAGEMENT_1,
  713. WM8990_MICBIAS_ENA_BIT, 0),
  714. SND_SOC_DAPM_OUTPUT("LON"),
  715. SND_SOC_DAPM_OUTPUT("LOP"),
  716. SND_SOC_DAPM_OUTPUT("OUT3"),
  717. SND_SOC_DAPM_OUTPUT("LOUT"),
  718. SND_SOC_DAPM_OUTPUT("SPKN"),
  719. SND_SOC_DAPM_OUTPUT("SPKP"),
  720. SND_SOC_DAPM_OUTPUT("ROUT"),
  721. SND_SOC_DAPM_OUTPUT("OUT4"),
  722. SND_SOC_DAPM_OUTPUT("ROP"),
  723. SND_SOC_DAPM_OUTPUT("RON"),
  724. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  725. };
  726. static const struct snd_soc_dapm_route audio_map[] = {
  727. /* Make DACs turn on when playing even if not mixed into any outputs */
  728. {"Internal DAC Sink", NULL, "Left DAC"},
  729. {"Internal DAC Sink", NULL, "Right DAC"},
  730. /* Make ADCs turn on when recording even if not mixed from any inputs */
  731. {"Left ADC", NULL, "Internal ADC Source"},
  732. {"Right ADC", NULL, "Internal ADC Source"},
  733. /* Input Side */
  734. /* LIN12 PGA */
  735. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  736. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  737. /* LIN34 PGA */
  738. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  739. {"LIN34 PGA", "LIN4 Switch", "LIN4"},
  740. /* INMIXL */
  741. {"INMIXL", "Record Left Volume", "LOMIX"},
  742. {"INMIXL", "LIN2 Volume", "LIN2"},
  743. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  744. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  745. /* AILNMUX */
  746. {"AILNMUX", "INMIXL Mix", "INMIXL"},
  747. {"AILNMUX", "DIFFINL Mix", "LIN12PGA"},
  748. {"AILNMUX", "DIFFINL Mix", "LIN34PGA"},
  749. {"AILNMUX", "RXVOICE Mix", "LIN4/RXN"},
  750. {"AILNMUX", "RXVOICE Mix", "RIN4/RXP"},
  751. /* ADC */
  752. {"Left ADC", NULL, "AILNMUX"},
  753. /* RIN12 PGA */
  754. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  755. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  756. /* RIN34 PGA */
  757. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  758. {"RIN34 PGA", "RIN4 Switch", "RIN4"},
  759. /* INMIXL */
  760. {"INMIXR", "Record Right Volume", "ROMIX"},
  761. {"INMIXR", "RIN2 Volume", "RIN2"},
  762. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  763. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  764. /* AIRNMUX */
  765. {"AIRNMUX", "INMIXR Mix", "INMIXR"},
  766. {"AIRNMUX", "DIFFINR Mix", "RIN12PGA"},
  767. {"AIRNMUX", "DIFFINR Mix", "RIN34PGA"},
  768. {"AIRNMUX", "RXVOICE Mix", "RIN4/RXN"},
  769. {"AIRNMUX", "RXVOICE Mix", "RIN4/RXP"},
  770. /* ADC */
  771. {"Right ADC", NULL, "AIRNMUX"},
  772. /* LOMIX */
  773. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  774. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  775. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  776. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  777. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
  778. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
  779. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  780. /* ROMIX */
  781. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  782. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  783. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  784. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  785. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
  786. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
  787. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  788. /* SPKMIX */
  789. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  790. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  791. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
  792. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
  793. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  794. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  795. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  796. {"SPKMIX", "SPKMIX Left DAC Switch", "Left DAC"},
  797. /* LONMIX */
  798. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  799. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  800. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  801. /* LOPMIX */
  802. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  803. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  804. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  805. /* OUT3MIX */
  806. {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXP"},
  807. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  808. /* OUT4MIX */
  809. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  810. {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
  811. /* RONMIX */
  812. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  813. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  814. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  815. /* ROPMIX */
  816. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  817. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  818. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  819. /* Out Mixer PGAs */
  820. {"LOPGA", NULL, "LOMIX"},
  821. {"ROPGA", NULL, "ROMIX"},
  822. {"LOUT PGA", NULL, "LOMIX"},
  823. {"ROUT PGA", NULL, "ROMIX"},
  824. /* Output Pins */
  825. {"LON", NULL, "LONMIX"},
  826. {"LOP", NULL, "LOPMIX"},
  827. {"OUT", NULL, "OUT3MIX"},
  828. {"LOUT", NULL, "LOUT PGA"},
  829. {"SPKN", NULL, "SPKMIX"},
  830. {"ROUT", NULL, "ROUT PGA"},
  831. {"OUT4", NULL, "OUT4MIX"},
  832. {"ROP", NULL, "ROPMIX"},
  833. {"RON", NULL, "RONMIX"},
  834. };
  835. static int wm8990_add_widgets(struct snd_soc_codec *codec)
  836. {
  837. snd_soc_dapm_new_controls(codec, wm8990_dapm_widgets,
  838. ARRAY_SIZE(wm8990_dapm_widgets));
  839. /* set up the WM8990 audio map */
  840. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  841. snd_soc_dapm_new_widgets(codec);
  842. return 0;
  843. }
  844. /* PLL divisors */
  845. struct _pll_div {
  846. u32 div2;
  847. u32 n;
  848. u32 k;
  849. };
  850. /* The size in bits of the pll divide multiplied by 10
  851. * to allow rounding later */
  852. #define FIXED_PLL_SIZE ((1 << 16) * 10)
  853. static void pll_factors(struct _pll_div *pll_div, unsigned int target,
  854. unsigned int source)
  855. {
  856. u64 Kpart;
  857. unsigned int K, Ndiv, Nmod;
  858. Ndiv = target / source;
  859. if (Ndiv < 6) {
  860. source >>= 1;
  861. pll_div->div2 = 1;
  862. Ndiv = target / source;
  863. } else
  864. pll_div->div2 = 0;
  865. if ((Ndiv < 6) || (Ndiv > 12))
  866. printk(KERN_WARNING
  867. "WM8990 N value outwith recommended range! N = %d\n", Ndiv);
  868. pll_div->n = Ndiv;
  869. Nmod = target % source;
  870. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  871. do_div(Kpart, source);
  872. K = Kpart & 0xFFFFFFFF;
  873. /* Check if we need to round */
  874. if ((K % 10) >= 5)
  875. K += 5;
  876. /* Move down to proper range now rounding is done */
  877. K /= 10;
  878. pll_div->k = K;
  879. }
  880. static int wm8990_set_dai_pll(struct snd_soc_dai *codec_dai,
  881. int pll_id, unsigned int freq_in, unsigned int freq_out)
  882. {
  883. u16 reg;
  884. struct snd_soc_codec *codec = codec_dai->codec;
  885. struct _pll_div pll_div;
  886. if (freq_in && freq_out) {
  887. pll_factors(&pll_div, freq_out * 4, freq_in);
  888. /* Turn on PLL */
  889. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  890. reg |= WM8990_PLL_ENA;
  891. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
  892. /* sysclk comes from PLL */
  893. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2);
  894. wm8990_write(codec, WM8990_CLOCKING_2, reg | WM8990_SYSCLK_SRC);
  895. /* set up N , fractional mode and pre-divisor if neccessary */
  896. wm8990_write(codec, WM8990_PLL1, pll_div.n | WM8990_SDM |
  897. (pll_div.div2?WM8990_PRESCALE:0));
  898. wm8990_write(codec, WM8990_PLL2, (u8)(pll_div.k>>8));
  899. wm8990_write(codec, WM8990_PLL3, (u8)(pll_div.k & 0xFF));
  900. } else {
  901. /* Turn on PLL */
  902. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  903. reg &= ~WM8990_PLL_ENA;
  904. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
  905. }
  906. return 0;
  907. }
  908. /*
  909. * Clock after PLL and dividers
  910. */
  911. static int wm8990_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  912. int clk_id, unsigned int freq, int dir)
  913. {
  914. struct snd_soc_codec *codec = codec_dai->codec;
  915. struct wm8990_priv *wm8990 = codec->private_data;
  916. wm8990->sysclk = freq;
  917. return 0;
  918. }
  919. /*
  920. * Set's ADC and Voice DAC format.
  921. */
  922. static int wm8990_set_dai_fmt(struct snd_soc_dai *codec_dai,
  923. unsigned int fmt)
  924. {
  925. struct snd_soc_codec *codec = codec_dai->codec;
  926. u16 audio1, audio3;
  927. audio1 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_1);
  928. audio3 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_3);
  929. /* set master/slave audio interface */
  930. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  931. case SND_SOC_DAIFMT_CBS_CFS:
  932. audio3 &= ~WM8990_AIF_MSTR1;
  933. break;
  934. case SND_SOC_DAIFMT_CBM_CFM:
  935. audio3 |= WM8990_AIF_MSTR1;
  936. break;
  937. default:
  938. return -EINVAL;
  939. }
  940. audio1 &= ~WM8990_AIF_FMT_MASK;
  941. /* interface format */
  942. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  943. case SND_SOC_DAIFMT_I2S:
  944. audio1 |= WM8990_AIF_TMF_I2S;
  945. audio1 &= ~WM8990_AIF_LRCLK_INV;
  946. break;
  947. case SND_SOC_DAIFMT_RIGHT_J:
  948. audio1 |= WM8990_AIF_TMF_RIGHTJ;
  949. audio1 &= ~WM8990_AIF_LRCLK_INV;
  950. break;
  951. case SND_SOC_DAIFMT_LEFT_J:
  952. audio1 |= WM8990_AIF_TMF_LEFTJ;
  953. audio1 &= ~WM8990_AIF_LRCLK_INV;
  954. break;
  955. case SND_SOC_DAIFMT_DSP_A:
  956. audio1 |= WM8990_AIF_TMF_DSP;
  957. audio1 &= ~WM8990_AIF_LRCLK_INV;
  958. break;
  959. case SND_SOC_DAIFMT_DSP_B:
  960. audio1 |= WM8990_AIF_TMF_DSP | WM8990_AIF_LRCLK_INV;
  961. break;
  962. default:
  963. return -EINVAL;
  964. }
  965. wm8990_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  966. wm8990_write(codec, WM8990_AUDIO_INTERFACE_3, audio3);
  967. return 0;
  968. }
  969. static int wm8990_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  970. int div_id, int div)
  971. {
  972. struct snd_soc_codec *codec = codec_dai->codec;
  973. u16 reg;
  974. switch (div_id) {
  975. case WM8990_MCLK_DIV:
  976. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  977. ~WM8990_MCLK_DIV_MASK;
  978. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  979. break;
  980. case WM8990_DACCLK_DIV:
  981. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  982. ~WM8990_DAC_CLKDIV_MASK;
  983. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  984. break;
  985. case WM8990_ADCCLK_DIV:
  986. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  987. ~WM8990_ADC_CLKDIV_MASK;
  988. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  989. break;
  990. case WM8990_BCLK_DIV:
  991. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_1) &
  992. ~WM8990_BCLK_DIV_MASK;
  993. wm8990_write(codec, WM8990_CLOCKING_1, reg | div);
  994. break;
  995. default:
  996. return -EINVAL;
  997. }
  998. return 0;
  999. }
  1000. /*
  1001. * Set PCM DAI bit size and sample rate.
  1002. */
  1003. static int wm8990_hw_params(struct snd_pcm_substream *substream,
  1004. struct snd_pcm_hw_params *params)
  1005. {
  1006. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1007. struct snd_soc_device *socdev = rtd->socdev;
  1008. struct snd_soc_codec *codec = socdev->codec;
  1009. u16 audio1 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_1);
  1010. audio1 &= ~WM8990_AIF_WL_MASK;
  1011. /* bit size */
  1012. switch (params_format(params)) {
  1013. case SNDRV_PCM_FORMAT_S16_LE:
  1014. break;
  1015. case SNDRV_PCM_FORMAT_S20_3LE:
  1016. audio1 |= WM8990_AIF_WL_20BITS;
  1017. break;
  1018. case SNDRV_PCM_FORMAT_S24_LE:
  1019. audio1 |= WM8990_AIF_WL_24BITS;
  1020. break;
  1021. case SNDRV_PCM_FORMAT_S32_LE:
  1022. audio1 |= WM8990_AIF_WL_32BITS;
  1023. break;
  1024. }
  1025. wm8990_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  1026. return 0;
  1027. }
  1028. static int wm8990_mute(struct snd_soc_dai *dai, int mute)
  1029. {
  1030. struct snd_soc_codec *codec = dai->codec;
  1031. u16 val;
  1032. val = wm8990_read_reg_cache(codec, WM8990_DAC_CTRL) & ~WM8990_DAC_MUTE;
  1033. if (mute)
  1034. wm8990_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  1035. else
  1036. wm8990_write(codec, WM8990_DAC_CTRL, val);
  1037. return 0;
  1038. }
  1039. static int wm8990_set_bias_level(struct snd_soc_codec *codec,
  1040. enum snd_soc_bias_level level)
  1041. {
  1042. u16 val;
  1043. switch (level) {
  1044. case SND_SOC_BIAS_ON:
  1045. break;
  1046. case SND_SOC_BIAS_PREPARE:
  1047. break;
  1048. case SND_SOC_BIAS_STANDBY:
  1049. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  1050. /* Enable all output discharge bits */
  1051. wm8990_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1052. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1053. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1054. WM8990_DIS_ROUT);
  1055. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  1056. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1057. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1058. WM8990_VMIDTOG);
  1059. /* Delay to allow output caps to discharge */
  1060. msleep(msecs_to_jiffies(300));
  1061. /* Disable VMIDTOG */
  1062. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1063. WM8990_BUFDCOPEN | WM8990_POBCTRL);
  1064. /* disable all output discharge bits */
  1065. wm8990_write(codec, WM8990_ANTIPOP1, 0);
  1066. /* Enable outputs */
  1067. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1b00);
  1068. msleep(msecs_to_jiffies(50));
  1069. /* Enable VMID at 2x50k */
  1070. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f02);
  1071. msleep(msecs_to_jiffies(100));
  1072. /* Enable VREF */
  1073. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1074. msleep(msecs_to_jiffies(600));
  1075. /* Enable BUFIOEN */
  1076. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1077. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1078. WM8990_BUFIOEN);
  1079. /* Disable outputs */
  1080. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x3);
  1081. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1082. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_BUFIOEN);
  1083. } else {
  1084. /* ON -> standby */
  1085. }
  1086. break;
  1087. case SND_SOC_BIAS_OFF:
  1088. /* Enable POBCTRL and SOFT_ST */
  1089. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1090. WM8990_POBCTRL | WM8990_BUFIOEN);
  1091. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1092. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1093. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1094. WM8990_BUFIOEN);
  1095. /* mute DAC */
  1096. val = wm8990_read_reg_cache(codec, WM8990_DAC_CTRL);
  1097. wm8990_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  1098. /* Enable any disabled outputs */
  1099. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1100. /* Disable VMID */
  1101. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f01);
  1102. msleep(msecs_to_jiffies(300));
  1103. /* Enable all output discharge bits */
  1104. wm8990_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1105. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1106. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1107. WM8990_DIS_ROUT);
  1108. /* Disable VREF */
  1109. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x0);
  1110. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1111. wm8990_write(codec, WM8990_ANTIPOP2, 0x0);
  1112. break;
  1113. }
  1114. codec->bias_level = level;
  1115. return 0;
  1116. }
  1117. #define WM8990_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
  1118. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \
  1119. SNDRV_PCM_RATE_48000)
  1120. #define WM8990_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1121. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1122. /*
  1123. * The WM8990 supports 2 different and mutually exclusive DAI
  1124. * configurations.
  1125. *
  1126. * 1. ADC/DAC on Primary Interface
  1127. * 2. ADC on Primary Interface/DAC on secondary
  1128. */
  1129. struct snd_soc_dai wm8990_dai = {
  1130. /* ADC/DAC on primary */
  1131. .name = "WM8990 ADC/DAC Primary",
  1132. .id = 1,
  1133. .playback = {
  1134. .stream_name = "Playback",
  1135. .channels_min = 1,
  1136. .channels_max = 2,
  1137. .rates = WM8990_RATES,
  1138. .formats = WM8990_FORMATS,},
  1139. .capture = {
  1140. .stream_name = "Capture",
  1141. .channels_min = 1,
  1142. .channels_max = 2,
  1143. .rates = WM8990_RATES,
  1144. .formats = WM8990_FORMATS,},
  1145. .ops = {
  1146. .hw_params = wm8990_hw_params,},
  1147. .dai_ops = {
  1148. .digital_mute = wm8990_mute,
  1149. .set_fmt = wm8990_set_dai_fmt,
  1150. .set_clkdiv = wm8990_set_dai_clkdiv,
  1151. .set_pll = wm8990_set_dai_pll,
  1152. .set_sysclk = wm8990_set_dai_sysclk,
  1153. },
  1154. };
  1155. EXPORT_SYMBOL_GPL(wm8990_dai);
  1156. static int wm8990_suspend(struct platform_device *pdev, pm_message_t state)
  1157. {
  1158. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1159. struct snd_soc_codec *codec = socdev->codec;
  1160. /* we only need to suspend if we are a valid card */
  1161. if (!codec->card)
  1162. return 0;
  1163. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1164. return 0;
  1165. }
  1166. static int wm8990_resume(struct platform_device *pdev)
  1167. {
  1168. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1169. struct snd_soc_codec *codec = socdev->codec;
  1170. int i;
  1171. u8 data[2];
  1172. u16 *cache = codec->reg_cache;
  1173. /* we only need to resume if we are a valid card */
  1174. if (!codec->card)
  1175. return 0;
  1176. /* Sync reg_cache with the hardware */
  1177. for (i = 0; i < ARRAY_SIZE(wm8990_reg); i++) {
  1178. if (i + 1 == WM8990_RESET)
  1179. continue;
  1180. data[0] = ((i + 1) << 1) | ((cache[i] >> 8) & 0x0001);
  1181. data[1] = cache[i] & 0x00ff;
  1182. codec->hw_write(codec->control_data, data, 2);
  1183. }
  1184. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1185. return 0;
  1186. }
  1187. /*
  1188. * initialise the WM8990 driver
  1189. * register the mixer and dsp interfaces with the kernel
  1190. */
  1191. static int wm8990_init(struct snd_soc_device *socdev)
  1192. {
  1193. struct snd_soc_codec *codec = socdev->codec;
  1194. u16 reg;
  1195. int ret = 0;
  1196. codec->name = "WM8990";
  1197. codec->owner = THIS_MODULE;
  1198. codec->read = wm8990_read_reg_cache;
  1199. codec->write = wm8990_write;
  1200. codec->set_bias_level = wm8990_set_bias_level;
  1201. codec->dai = &wm8990_dai;
  1202. codec->num_dai = 2;
  1203. codec->reg_cache_size = ARRAY_SIZE(wm8990_reg);
  1204. codec->reg_cache = kmemdup(wm8990_reg, sizeof(wm8990_reg), GFP_KERNEL);
  1205. if (codec->reg_cache == NULL)
  1206. return -ENOMEM;
  1207. wm8990_reset(codec);
  1208. /* register pcms */
  1209. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1210. if (ret < 0) {
  1211. printk(KERN_ERR "wm8990: failed to create pcms\n");
  1212. goto pcm_err;
  1213. }
  1214. /* charge output caps */
  1215. codec->bias_level = SND_SOC_BIAS_OFF;
  1216. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1217. reg = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_4);
  1218. wm8990_write(codec, WM8990_AUDIO_INTERFACE_4, reg | WM8990_ALRCGPIO1);
  1219. reg = wm8990_read_reg_cache(codec, WM8990_GPIO1_GPIO2) &
  1220. ~WM8990_GPIO1_SEL_MASK;
  1221. wm8990_write(codec, WM8990_GPIO1_GPIO2, reg | 1);
  1222. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  1223. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg | WM8990_OPCLK_ENA);
  1224. wm8990_write(codec, WM8990_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1225. wm8990_write(codec, WM8990_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1226. wm8990_add_controls(codec);
  1227. wm8990_add_widgets(codec);
  1228. ret = snd_soc_register_card(socdev);
  1229. if (ret < 0) {
  1230. printk(KERN_ERR "wm8990: failed to register card\n");
  1231. goto card_err;
  1232. }
  1233. return ret;
  1234. card_err:
  1235. snd_soc_free_pcms(socdev);
  1236. snd_soc_dapm_free(socdev);
  1237. pcm_err:
  1238. kfree(codec->reg_cache);
  1239. return ret;
  1240. }
  1241. /* If the i2c layer weren't so broken, we could pass this kind of data
  1242. around */
  1243. static struct snd_soc_device *wm8990_socdev;
  1244. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1245. /*
  1246. * WM891 2 wire address is determined by GPIO5
  1247. * state during powerup.
  1248. * low = 0x34
  1249. * high = 0x36
  1250. */
  1251. static int wm8990_i2c_probe(struct i2c_client *i2c,
  1252. const struct i2c_device_id *id)
  1253. {
  1254. struct snd_soc_device *socdev = wm8990_socdev;
  1255. struct snd_soc_codec *codec = socdev->codec;
  1256. int ret;
  1257. i2c_set_clientdata(i2c, codec);
  1258. codec->control_data = i2c;
  1259. ret = wm8990_init(socdev);
  1260. if (ret < 0)
  1261. pr_err("failed to initialise WM8990\n");
  1262. return ret;
  1263. }
  1264. static int wm8990_i2c_remove(struct i2c_client *client)
  1265. {
  1266. struct snd_soc_codec *codec = i2c_get_clientdata(client);
  1267. kfree(codec->reg_cache);
  1268. return 0;
  1269. }
  1270. static const struct i2c_device_id wm8990_i2c_id[] = {
  1271. { "wm8990", 0 },
  1272. { }
  1273. };
  1274. MODULE_DEVICE_TABLE(i2c, wm8990_i2c_id);
  1275. static struct i2c_driver wm8990_i2c_driver = {
  1276. .driver = {
  1277. .name = "WM8990 I2C Codec",
  1278. .owner = THIS_MODULE,
  1279. },
  1280. .probe = wm8990_i2c_probe,
  1281. .remove = wm8990_i2c_remove,
  1282. .id_table = wm8990_i2c_id,
  1283. };
  1284. static int wm8990_add_i2c_device(struct platform_device *pdev,
  1285. const struct wm8990_setup_data *setup)
  1286. {
  1287. struct i2c_board_info info;
  1288. struct i2c_adapter *adapter;
  1289. struct i2c_client *client;
  1290. int ret;
  1291. ret = i2c_add_driver(&wm8990_i2c_driver);
  1292. if (ret != 0) {
  1293. dev_err(&pdev->dev, "can't add i2c driver\n");
  1294. return ret;
  1295. }
  1296. memset(&info, 0, sizeof(struct i2c_board_info));
  1297. info.addr = setup->i2c_address;
  1298. strlcpy(info.type, "wm8990", I2C_NAME_SIZE);
  1299. adapter = i2c_get_adapter(setup->i2c_bus);
  1300. if (!adapter) {
  1301. dev_err(&pdev->dev, "can't get i2c adapter %d\n",
  1302. setup->i2c_bus);
  1303. goto err_driver;
  1304. }
  1305. client = i2c_new_device(adapter, &info);
  1306. i2c_put_adapter(adapter);
  1307. if (!client) {
  1308. dev_err(&pdev->dev, "can't add i2c device at 0x%x\n",
  1309. (unsigned int)info.addr);
  1310. goto err_driver;
  1311. }
  1312. return 0;
  1313. err_driver:
  1314. i2c_del_driver(&wm8990_i2c_driver);
  1315. return -ENODEV;
  1316. }
  1317. #endif
  1318. static int wm8990_probe(struct platform_device *pdev)
  1319. {
  1320. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1321. struct wm8990_setup_data *setup;
  1322. struct snd_soc_codec *codec;
  1323. struct wm8990_priv *wm8990;
  1324. int ret = 0;
  1325. pr_info("WM8990 Audio Codec %s\n", WM8990_VERSION);
  1326. setup = socdev->codec_data;
  1327. codec = kzalloc(sizeof(struct snd_soc_codec), GFP_KERNEL);
  1328. if (codec == NULL)
  1329. return -ENOMEM;
  1330. wm8990 = kzalloc(sizeof(struct wm8990_priv), GFP_KERNEL);
  1331. if (wm8990 == NULL) {
  1332. kfree(codec);
  1333. return -ENOMEM;
  1334. }
  1335. codec->private_data = wm8990;
  1336. socdev->codec = codec;
  1337. mutex_init(&codec->mutex);
  1338. INIT_LIST_HEAD(&codec->dapm_widgets);
  1339. INIT_LIST_HEAD(&codec->dapm_paths);
  1340. wm8990_socdev = socdev;
  1341. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1342. if (setup->i2c_address) {
  1343. codec->hw_write = (hw_write_t)i2c_master_send;
  1344. ret = wm8990_add_i2c_device(pdev, setup);
  1345. }
  1346. #else
  1347. /* Add other interfaces here */
  1348. #endif
  1349. if (ret != 0) {
  1350. kfree(codec->private_data);
  1351. kfree(codec);
  1352. }
  1353. return ret;
  1354. }
  1355. /* power down chip */
  1356. static int wm8990_remove(struct platform_device *pdev)
  1357. {
  1358. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1359. struct snd_soc_codec *codec = socdev->codec;
  1360. if (codec->control_data)
  1361. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1362. snd_soc_free_pcms(socdev);
  1363. snd_soc_dapm_free(socdev);
  1364. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1365. i2c_unregister_device(codec->control_data);
  1366. i2c_del_driver(&wm8990_i2c_driver);
  1367. #endif
  1368. kfree(codec->private_data);
  1369. kfree(codec);
  1370. return 0;
  1371. }
  1372. struct snd_soc_codec_device soc_codec_dev_wm8990 = {
  1373. .probe = wm8990_probe,
  1374. .remove = wm8990_remove,
  1375. .suspend = wm8990_suspend,
  1376. .resume = wm8990_resume,
  1377. };
  1378. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8990);
  1379. MODULE_DESCRIPTION("ASoC WM8990 driver");
  1380. MODULE_AUTHOR("Liam Girdwood");
  1381. MODULE_LICENSE("GPL");