imx6q.dtsi 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. serial3 = &uart4;
  19. serial4 = &uart5;
  20. };
  21. cpus {
  22. #address-cells = <1>;
  23. #size-cells = <0>;
  24. cpu@0 {
  25. compatible = "arm,cortex-a9";
  26. reg = <0>;
  27. next-level-cache = <&L2>;
  28. };
  29. cpu@1 {
  30. compatible = "arm,cortex-a9";
  31. reg = <1>;
  32. next-level-cache = <&L2>;
  33. };
  34. cpu@2 {
  35. compatible = "arm,cortex-a9";
  36. reg = <2>;
  37. next-level-cache = <&L2>;
  38. };
  39. cpu@3 {
  40. compatible = "arm,cortex-a9";
  41. reg = <3>;
  42. next-level-cache = <&L2>;
  43. };
  44. };
  45. intc: interrupt-controller@00a01000 {
  46. compatible = "arm,cortex-a9-gic";
  47. #interrupt-cells = <3>;
  48. #address-cells = <1>;
  49. #size-cells = <1>;
  50. interrupt-controller;
  51. reg = <0x00a01000 0x1000>,
  52. <0x00a00100 0x100>;
  53. };
  54. clocks {
  55. #address-cells = <1>;
  56. #size-cells = <0>;
  57. ckil {
  58. compatible = "fsl,imx-ckil", "fixed-clock";
  59. clock-frequency = <32768>;
  60. };
  61. ckih1 {
  62. compatible = "fsl,imx-ckih1", "fixed-clock";
  63. clock-frequency = <0>;
  64. };
  65. osc {
  66. compatible = "fsl,imx-osc", "fixed-clock";
  67. clock-frequency = <24000000>;
  68. };
  69. };
  70. soc {
  71. #address-cells = <1>;
  72. #size-cells = <1>;
  73. compatible = "simple-bus";
  74. interrupt-parent = <&intc>;
  75. ranges;
  76. dma-apbh@00110000 {
  77. compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
  78. reg = <0x00110000 0x2000>;
  79. };
  80. timer@00a00600 {
  81. compatible = "arm,cortex-a9-twd-timer";
  82. reg = <0x00a00600 0x20>;
  83. interrupts = <1 13 0xf01>;
  84. };
  85. L2: l2-cache@00a02000 {
  86. compatible = "arm,pl310-cache";
  87. reg = <0x00a02000 0x1000>;
  88. interrupts = <0 92 0x04>;
  89. cache-unified;
  90. cache-level = <2>;
  91. };
  92. aips-bus@02000000 { /* AIPS1 */
  93. compatible = "fsl,aips-bus", "simple-bus";
  94. #address-cells = <1>;
  95. #size-cells = <1>;
  96. reg = <0x02000000 0x100000>;
  97. ranges;
  98. spba-bus@02000000 {
  99. compatible = "fsl,spba-bus", "simple-bus";
  100. #address-cells = <1>;
  101. #size-cells = <1>;
  102. reg = <0x02000000 0x40000>;
  103. ranges;
  104. spdif@02004000 {
  105. reg = <0x02004000 0x4000>;
  106. interrupts = <0 52 0x04>;
  107. };
  108. ecspi@02008000 { /* eCSPI1 */
  109. #address-cells = <1>;
  110. #size-cells = <0>;
  111. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  112. reg = <0x02008000 0x4000>;
  113. interrupts = <0 31 0x04>;
  114. status = "disabled";
  115. };
  116. ecspi@0200c000 { /* eCSPI2 */
  117. #address-cells = <1>;
  118. #size-cells = <0>;
  119. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  120. reg = <0x0200c000 0x4000>;
  121. interrupts = <0 32 0x04>;
  122. status = "disabled";
  123. };
  124. ecspi@02010000 { /* eCSPI3 */
  125. #address-cells = <1>;
  126. #size-cells = <0>;
  127. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  128. reg = <0x02010000 0x4000>;
  129. interrupts = <0 33 0x04>;
  130. status = "disabled";
  131. };
  132. ecspi@02014000 { /* eCSPI4 */
  133. #address-cells = <1>;
  134. #size-cells = <0>;
  135. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  136. reg = <0x02014000 0x4000>;
  137. interrupts = <0 34 0x04>;
  138. status = "disabled";
  139. };
  140. ecspi@02018000 { /* eCSPI5 */
  141. #address-cells = <1>;
  142. #size-cells = <0>;
  143. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  144. reg = <0x02018000 0x4000>;
  145. interrupts = <0 35 0x04>;
  146. status = "disabled";
  147. };
  148. uart1: serial@02020000 {
  149. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  150. reg = <0x02020000 0x4000>;
  151. interrupts = <0 26 0x04>;
  152. status = "disabled";
  153. };
  154. esai@02024000 {
  155. reg = <0x02024000 0x4000>;
  156. interrupts = <0 51 0x04>;
  157. };
  158. ssi1: ssi@02028000 {
  159. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  160. reg = <0x02028000 0x4000>;
  161. interrupts = <0 46 0x04>;
  162. fsl,fifo-depth = <15>;
  163. fsl,ssi-dma-events = <38 37>;
  164. status = "disabled";
  165. };
  166. ssi2: ssi@0202c000 {
  167. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  168. reg = <0x0202c000 0x4000>;
  169. interrupts = <0 47 0x04>;
  170. fsl,fifo-depth = <15>;
  171. fsl,ssi-dma-events = <42 41>;
  172. status = "disabled";
  173. };
  174. ssi3: ssi@02030000 {
  175. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  176. reg = <0x02030000 0x4000>;
  177. interrupts = <0 48 0x04>;
  178. fsl,fifo-depth = <15>;
  179. fsl,ssi-dma-events = <46 45>;
  180. status = "disabled";
  181. };
  182. asrc@02034000 {
  183. reg = <0x02034000 0x4000>;
  184. interrupts = <0 50 0x04>;
  185. };
  186. spba@0203c000 {
  187. reg = <0x0203c000 0x4000>;
  188. };
  189. };
  190. vpu@02040000 {
  191. reg = <0x02040000 0x3c000>;
  192. interrupts = <0 3 0x04 0 12 0x04>;
  193. };
  194. aipstz@0207c000 { /* AIPSTZ1 */
  195. reg = <0x0207c000 0x4000>;
  196. };
  197. pwm@02080000 { /* PWM1 */
  198. reg = <0x02080000 0x4000>;
  199. interrupts = <0 83 0x04>;
  200. };
  201. pwm@02084000 { /* PWM2 */
  202. reg = <0x02084000 0x4000>;
  203. interrupts = <0 84 0x04>;
  204. };
  205. pwm@02088000 { /* PWM3 */
  206. reg = <0x02088000 0x4000>;
  207. interrupts = <0 85 0x04>;
  208. };
  209. pwm@0208c000 { /* PWM4 */
  210. reg = <0x0208c000 0x4000>;
  211. interrupts = <0 86 0x04>;
  212. };
  213. flexcan@02090000 { /* CAN1 */
  214. reg = <0x02090000 0x4000>;
  215. interrupts = <0 110 0x04>;
  216. };
  217. flexcan@02094000 { /* CAN2 */
  218. reg = <0x02094000 0x4000>;
  219. interrupts = <0 111 0x04>;
  220. };
  221. gpt@02098000 {
  222. compatible = "fsl,imx6q-gpt";
  223. reg = <0x02098000 0x4000>;
  224. interrupts = <0 55 0x04>;
  225. };
  226. gpio1: gpio@0209c000 {
  227. compatible = "fsl,imx6q-gpio", "fsl,imx31-gpio";
  228. reg = <0x0209c000 0x4000>;
  229. interrupts = <0 66 0x04 0 67 0x04>;
  230. gpio-controller;
  231. #gpio-cells = <2>;
  232. interrupt-controller;
  233. #interrupt-cells = <1>;
  234. };
  235. gpio2: gpio@020a0000 {
  236. compatible = "fsl,imx6q-gpio", "fsl,imx31-gpio";
  237. reg = <0x020a0000 0x4000>;
  238. interrupts = <0 68 0x04 0 69 0x04>;
  239. gpio-controller;
  240. #gpio-cells = <2>;
  241. interrupt-controller;
  242. #interrupt-cells = <1>;
  243. };
  244. gpio3: gpio@020a4000 {
  245. compatible = "fsl,imx6q-gpio", "fsl,imx31-gpio";
  246. reg = <0x020a4000 0x4000>;
  247. interrupts = <0 70 0x04 0 71 0x04>;
  248. gpio-controller;
  249. #gpio-cells = <2>;
  250. interrupt-controller;
  251. #interrupt-cells = <1>;
  252. };
  253. gpio4: gpio@020a8000 {
  254. compatible = "fsl,imx6q-gpio", "fsl,imx31-gpio";
  255. reg = <0x020a8000 0x4000>;
  256. interrupts = <0 72 0x04 0 73 0x04>;
  257. gpio-controller;
  258. #gpio-cells = <2>;
  259. interrupt-controller;
  260. #interrupt-cells = <1>;
  261. };
  262. gpio5: gpio@020ac000 {
  263. compatible = "fsl,imx6q-gpio", "fsl,imx31-gpio";
  264. reg = <0x020ac000 0x4000>;
  265. interrupts = <0 74 0x04 0 75 0x04>;
  266. gpio-controller;
  267. #gpio-cells = <2>;
  268. interrupt-controller;
  269. #interrupt-cells = <1>;
  270. };
  271. gpio6: gpio@020b0000 {
  272. compatible = "fsl,imx6q-gpio", "fsl,imx31-gpio";
  273. reg = <0x020b0000 0x4000>;
  274. interrupts = <0 76 0x04 0 77 0x04>;
  275. gpio-controller;
  276. #gpio-cells = <2>;
  277. interrupt-controller;
  278. #interrupt-cells = <1>;
  279. };
  280. gpio7: gpio@020b4000 {
  281. compatible = "fsl,imx6q-gpio", "fsl,imx31-gpio";
  282. reg = <0x020b4000 0x4000>;
  283. interrupts = <0 78 0x04 0 79 0x04>;
  284. gpio-controller;
  285. #gpio-cells = <2>;
  286. interrupt-controller;
  287. #interrupt-cells = <1>;
  288. };
  289. kpp@020b8000 {
  290. reg = <0x020b8000 0x4000>;
  291. interrupts = <0 82 0x04>;
  292. };
  293. wdog@020bc000 { /* WDOG1 */
  294. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  295. reg = <0x020bc000 0x4000>;
  296. interrupts = <0 80 0x04>;
  297. status = "disabled";
  298. };
  299. wdog@020c0000 { /* WDOG2 */
  300. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  301. reg = <0x020c0000 0x4000>;
  302. interrupts = <0 81 0x04>;
  303. status = "disabled";
  304. };
  305. ccm@020c4000 {
  306. compatible = "fsl,imx6q-ccm";
  307. reg = <0x020c4000 0x4000>;
  308. interrupts = <0 87 0x04 0 88 0x04>;
  309. };
  310. anatop@020c8000 {
  311. compatible = "fsl,imx6q-anatop";
  312. reg = <0x020c8000 0x1000>;
  313. interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
  314. regulator-1p1@110 {
  315. compatible = "fsl,anatop-regulator";
  316. regulator-name = "vdd1p1";
  317. regulator-min-microvolt = <800000>;
  318. regulator-max-microvolt = <1375000>;
  319. regulator-always-on;
  320. anatop-reg-offset = <0x110>;
  321. anatop-vol-bit-shift = <8>;
  322. anatop-vol-bit-width = <5>;
  323. anatop-min-bit-val = <4>;
  324. anatop-min-voltage = <800000>;
  325. anatop-max-voltage = <1375000>;
  326. };
  327. regulator-3p0@120 {
  328. compatible = "fsl,anatop-regulator";
  329. regulator-name = "vdd3p0";
  330. regulator-min-microvolt = <2800000>;
  331. regulator-max-microvolt = <3150000>;
  332. regulator-always-on;
  333. anatop-reg-offset = <0x120>;
  334. anatop-vol-bit-shift = <8>;
  335. anatop-vol-bit-width = <5>;
  336. anatop-min-bit-val = <0>;
  337. anatop-min-voltage = <2625000>;
  338. anatop-max-voltage = <3400000>;
  339. };
  340. regulator-2p5@130 {
  341. compatible = "fsl,anatop-regulator";
  342. regulator-name = "vdd2p5";
  343. regulator-min-microvolt = <2000000>;
  344. regulator-max-microvolt = <2750000>;
  345. regulator-always-on;
  346. anatop-reg-offset = <0x130>;
  347. anatop-vol-bit-shift = <8>;
  348. anatop-vol-bit-width = <5>;
  349. anatop-min-bit-val = <0>;
  350. anatop-min-voltage = <2000000>;
  351. anatop-max-voltage = <2750000>;
  352. };
  353. regulator-vddcore@140 {
  354. compatible = "fsl,anatop-regulator";
  355. regulator-name = "cpu";
  356. regulator-min-microvolt = <725000>;
  357. regulator-max-microvolt = <1450000>;
  358. regulator-always-on;
  359. anatop-reg-offset = <0x140>;
  360. anatop-vol-bit-shift = <0>;
  361. anatop-vol-bit-width = <5>;
  362. anatop-min-bit-val = <1>;
  363. anatop-min-voltage = <725000>;
  364. anatop-max-voltage = <1450000>;
  365. };
  366. regulator-vddpu@140 {
  367. compatible = "fsl,anatop-regulator";
  368. regulator-name = "vddpu";
  369. regulator-min-microvolt = <725000>;
  370. regulator-max-microvolt = <1450000>;
  371. regulator-always-on;
  372. anatop-reg-offset = <0x140>;
  373. anatop-vol-bit-shift = <9>;
  374. anatop-vol-bit-width = <5>;
  375. anatop-min-bit-val = <1>;
  376. anatop-min-voltage = <725000>;
  377. anatop-max-voltage = <1450000>;
  378. };
  379. regulator-vddsoc@140 {
  380. compatible = "fsl,anatop-regulator";
  381. regulator-name = "vddsoc";
  382. regulator-min-microvolt = <725000>;
  383. regulator-max-microvolt = <1450000>;
  384. regulator-always-on;
  385. anatop-reg-offset = <0x140>;
  386. anatop-vol-bit-shift = <18>;
  387. anatop-vol-bit-width = <5>;
  388. anatop-min-bit-val = <1>;
  389. anatop-min-voltage = <725000>;
  390. anatop-max-voltage = <1450000>;
  391. };
  392. };
  393. usbphy@020c9000 { /* USBPHY1 */
  394. reg = <0x020c9000 0x1000>;
  395. interrupts = <0 44 0x04>;
  396. };
  397. usbphy@020ca000 { /* USBPHY2 */
  398. reg = <0x020ca000 0x1000>;
  399. interrupts = <0 45 0x04>;
  400. };
  401. snvs@020cc000 {
  402. reg = <0x020cc000 0x4000>;
  403. interrupts = <0 19 0x04 0 20 0x04>;
  404. };
  405. epit@020d0000 { /* EPIT1 */
  406. reg = <0x020d0000 0x4000>;
  407. interrupts = <0 56 0x04>;
  408. };
  409. epit@020d4000 { /* EPIT2 */
  410. reg = <0x020d4000 0x4000>;
  411. interrupts = <0 57 0x04>;
  412. };
  413. src@020d8000 {
  414. compatible = "fsl,imx6q-src";
  415. reg = <0x020d8000 0x4000>;
  416. interrupts = <0 91 0x04 0 96 0x04>;
  417. };
  418. gpc@020dc000 {
  419. compatible = "fsl,imx6q-gpc";
  420. reg = <0x020dc000 0x4000>;
  421. interrupts = <0 89 0x04 0 90 0x04>;
  422. };
  423. iomuxc@020e0000 {
  424. compatible = "fsl,imx6q-iomuxc";
  425. reg = <0x020e0000 0x4000>;
  426. /* shared pinctrl settings */
  427. audmux {
  428. pinctrl_audmux_1: audmux-1 {
  429. fsl,pins = <18 0x80000000 /* MX6Q_PAD_SD2_DAT0__AUDMUX_AUD4_RXD */
  430. 1586 0x80000000 /* MX6Q_PAD_SD2_DAT3__AUDMUX_AUD4_TXC */
  431. 11 0x80000000 /* MX6Q_PAD_SD2_DAT2__AUDMUX_AUD4_TXD */
  432. 3 0x80000000>; /* MX6Q_PAD_SD2_DAT1__AUDMUX_AUD4_TXFS */
  433. };
  434. };
  435. i2c1 {
  436. pinctrl_i2c1_1: i2c1grp-1 {
  437. fsl,pins = <137 0x4001b8b1 /* MX6Q_PAD_EIM_D21__I2C1_SCL */
  438. 196 0x4001b8b1>; /* MX6Q_PAD_EIM_D28__I2C1_SDA */
  439. };
  440. };
  441. serial2 {
  442. pinctrl_serial2_1: serial2grp-1 {
  443. fsl,pins = <183 0x1b0b1 /* MX6Q_PAD_EIM_D26__UART2_TXD */
  444. 191 0x1b0b1>; /* MX6Q_PAD_EIM_D27__UART2_RXD */
  445. };
  446. };
  447. usdhc3 {
  448. pinctrl_usdhc3_1: usdhc3grp-1 {
  449. fsl,pins = <1273 0x17059 /* MX6Q_PAD_SD3_CMD__USDHC3_CMD */
  450. 1281 0x10059 /* MX6Q_PAD_SD3_CLK__USDHC3_CLK */
  451. 1289 0x17059 /* MX6Q_PAD_SD3_DAT0__USDHC3_DAT0 */
  452. 1297 0x17059 /* MX6Q_PAD_SD3_DAT1__USDHC3_DAT1 */
  453. 1305 0x17059 /* MX6Q_PAD_SD3_DAT2__USDHC3_DAT2 */
  454. 1312 0x17059 /* MX6Q_PAD_SD3_DAT3__USDHC3_DAT3 */
  455. 1265 0x17059 /* MX6Q_PAD_SD3_DAT4__USDHC3_DAT4 */
  456. 1257 0x17059 /* MX6Q_PAD_SD3_DAT5__USDHC3_DAT5 */
  457. 1249 0x17059 /* MX6Q_PAD_SD3_DAT6__USDHC3_DAT6 */
  458. 1241 0x17059>; /* MX6Q_PAD_SD3_DAT7__USDHC3_DAT7 */
  459. };
  460. };
  461. usdhc4 {
  462. pinctrl_usdhc4_1: usdhc4grp-1 {
  463. fsl,pins = <1386 0x17059 /* MX6Q_PAD_SD4_CMD__USDHC4_CMD */
  464. 1392 0x10059 /* MX6Q_PAD_SD4_CLK__USDHC4_CLK */
  465. 1462 0x17059 /* MX6Q_PAD_SD4_DAT0__USDHC4_DAT0 */
  466. 1470 0x17059 /* MX6Q_PAD_SD4_DAT1__USDHC4_DAT1 */
  467. 1478 0x17059 /* MX6Q_PAD_SD4_DAT2__USDHC4_DAT2 */
  468. 1486 0x17059 /* MX6Q_PAD_SD4_DAT3__USDHC4_DAT3 */
  469. 1493 0x17059 /* MX6Q_PAD_SD4_DAT4__USDHC4_DAT4 */
  470. 1501 0x17059 /* MX6Q_PAD_SD4_DAT5__USDHC4_DAT5 */
  471. 1509 0x17059 /* MX6Q_PAD_SD4_DAT6__USDHC4_DAT6 */
  472. 1517 0x17059>; /* MX6Q_PAD_SD4_DAT7__USDHC4_DAT7 */
  473. };
  474. };
  475. };
  476. dcic@020e4000 { /* DCIC1 */
  477. reg = <0x020e4000 0x4000>;
  478. interrupts = <0 124 0x04>;
  479. };
  480. dcic@020e8000 { /* DCIC2 */
  481. reg = <0x020e8000 0x4000>;
  482. interrupts = <0 125 0x04>;
  483. };
  484. sdma@020ec000 {
  485. compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
  486. reg = <0x020ec000 0x4000>;
  487. interrupts = <0 2 0x04>;
  488. };
  489. };
  490. aips-bus@02100000 { /* AIPS2 */
  491. compatible = "fsl,aips-bus", "simple-bus";
  492. #address-cells = <1>;
  493. #size-cells = <1>;
  494. reg = <0x02100000 0x100000>;
  495. ranges;
  496. caam@02100000 {
  497. reg = <0x02100000 0x40000>;
  498. interrupts = <0 105 0x04 0 106 0x04>;
  499. };
  500. aipstz@0217c000 { /* AIPSTZ2 */
  501. reg = <0x0217c000 0x4000>;
  502. };
  503. ethernet@02188000 {
  504. compatible = "fsl,imx6q-fec";
  505. reg = <0x02188000 0x4000>;
  506. interrupts = <0 118 0x04 0 119 0x04>;
  507. status = "disabled";
  508. };
  509. mlb@0218c000 {
  510. reg = <0x0218c000 0x4000>;
  511. interrupts = <0 53 0x04 0 117 0x04 0 126 0x04>;
  512. };
  513. usdhc@02190000 { /* uSDHC1 */
  514. compatible = "fsl,imx6q-usdhc";
  515. reg = <0x02190000 0x4000>;
  516. interrupts = <0 22 0x04>;
  517. status = "disabled";
  518. };
  519. usdhc@02194000 { /* uSDHC2 */
  520. compatible = "fsl,imx6q-usdhc";
  521. reg = <0x02194000 0x4000>;
  522. interrupts = <0 23 0x04>;
  523. status = "disabled";
  524. };
  525. usdhc@02198000 { /* uSDHC3 */
  526. compatible = "fsl,imx6q-usdhc";
  527. reg = <0x02198000 0x4000>;
  528. interrupts = <0 24 0x04>;
  529. status = "disabled";
  530. };
  531. usdhc@0219c000 { /* uSDHC4 */
  532. compatible = "fsl,imx6q-usdhc";
  533. reg = <0x0219c000 0x4000>;
  534. interrupts = <0 25 0x04>;
  535. status = "disabled";
  536. };
  537. i2c@021a0000 { /* I2C1 */
  538. #address-cells = <1>;
  539. #size-cells = <0>;
  540. compatible = "fsl,imx6q-i2c", "fsl,imx1-i2c";
  541. reg = <0x021a0000 0x4000>;
  542. interrupts = <0 36 0x04>;
  543. status = "disabled";
  544. };
  545. i2c@021a4000 { /* I2C2 */
  546. #address-cells = <1>;
  547. #size-cells = <0>;
  548. compatible = "fsl,imx6q-i2c", "fsl,imx1-i2c";
  549. reg = <0x021a4000 0x4000>;
  550. interrupts = <0 37 0x04>;
  551. status = "disabled";
  552. };
  553. i2c@021a8000 { /* I2C3 */
  554. #address-cells = <1>;
  555. #size-cells = <0>;
  556. compatible = "fsl,imx6q-i2c", "fsl,imx1-i2c";
  557. reg = <0x021a8000 0x4000>;
  558. interrupts = <0 38 0x04>;
  559. status = "disabled";
  560. };
  561. romcp@021ac000 {
  562. reg = <0x021ac000 0x4000>;
  563. };
  564. mmdc@021b0000 { /* MMDC0 */
  565. compatible = "fsl,imx6q-mmdc";
  566. reg = <0x021b0000 0x4000>;
  567. };
  568. mmdc@021b4000 { /* MMDC1 */
  569. reg = <0x021b4000 0x4000>;
  570. };
  571. weim@021b8000 {
  572. reg = <0x021b8000 0x4000>;
  573. interrupts = <0 14 0x04>;
  574. };
  575. ocotp@021bc000 {
  576. reg = <0x021bc000 0x4000>;
  577. };
  578. ocotp@021c0000 {
  579. reg = <0x021c0000 0x4000>;
  580. interrupts = <0 21 0x04>;
  581. };
  582. tzasc@021d0000 { /* TZASC1 */
  583. reg = <0x021d0000 0x4000>;
  584. interrupts = <0 108 0x04>;
  585. };
  586. tzasc@021d4000 { /* TZASC2 */
  587. reg = <0x021d4000 0x4000>;
  588. interrupts = <0 109 0x04>;
  589. };
  590. audmux@021d8000 {
  591. compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
  592. reg = <0x021d8000 0x4000>;
  593. status = "disabled";
  594. };
  595. mipi@021dc000 { /* MIPI-CSI */
  596. reg = <0x021dc000 0x4000>;
  597. };
  598. mipi@021e0000 { /* MIPI-DSI */
  599. reg = <0x021e0000 0x4000>;
  600. };
  601. vdoa@021e4000 {
  602. reg = <0x021e4000 0x4000>;
  603. interrupts = <0 18 0x04>;
  604. };
  605. uart2: serial@021e8000 {
  606. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  607. reg = <0x021e8000 0x4000>;
  608. interrupts = <0 27 0x04>;
  609. status = "disabled";
  610. };
  611. uart3: serial@021ec000 {
  612. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  613. reg = <0x021ec000 0x4000>;
  614. interrupts = <0 28 0x04>;
  615. status = "disabled";
  616. };
  617. uart4: serial@021f0000 {
  618. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  619. reg = <0x021f0000 0x4000>;
  620. interrupts = <0 29 0x04>;
  621. status = "disabled";
  622. };
  623. uart5: serial@021f4000 {
  624. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  625. reg = <0x021f4000 0x4000>;
  626. interrupts = <0 30 0x04>;
  627. status = "disabled";
  628. };
  629. };
  630. };
  631. };