i2c-mxs.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699
  1. /*
  2. * Freescale MXS I2C bus driver
  3. *
  4. * Copyright (C) 2011-2012 Wolfram Sang, Pengutronix e.K.
  5. *
  6. * based on a (non-working) driver which was:
  7. *
  8. * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. */
  16. #include <linux/slab.h>
  17. #include <linux/device.h>
  18. #include <linux/module.h>
  19. #include <linux/i2c.h>
  20. #include <linux/err.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/completion.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/jiffies.h>
  25. #include <linux/io.h>
  26. #include <linux/pinctrl/consumer.h>
  27. #include <linux/stmp_device.h>
  28. #include <linux/of.h>
  29. #include <linux/of_device.h>
  30. #include <linux/of_i2c.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/dmaengine.h>
  33. #define DRIVER_NAME "mxs-i2c"
  34. #define MXS_I2C_CTRL0 (0x00)
  35. #define MXS_I2C_CTRL0_SET (0x04)
  36. #define MXS_I2C_CTRL0_SFTRST 0x80000000
  37. #define MXS_I2C_CTRL0_RUN 0x20000000
  38. #define MXS_I2C_CTRL0_SEND_NAK_ON_LAST 0x02000000
  39. #define MXS_I2C_CTRL0_RETAIN_CLOCK 0x00200000
  40. #define MXS_I2C_CTRL0_POST_SEND_STOP 0x00100000
  41. #define MXS_I2C_CTRL0_PRE_SEND_START 0x00080000
  42. #define MXS_I2C_CTRL0_MASTER_MODE 0x00020000
  43. #define MXS_I2C_CTRL0_DIRECTION 0x00010000
  44. #define MXS_I2C_CTRL0_XFER_COUNT(v) ((v) & 0x0000FFFF)
  45. #define MXS_I2C_TIMING0 (0x10)
  46. #define MXS_I2C_TIMING1 (0x20)
  47. #define MXS_I2C_TIMING2 (0x30)
  48. #define MXS_I2C_CTRL1 (0x40)
  49. #define MXS_I2C_CTRL1_SET (0x44)
  50. #define MXS_I2C_CTRL1_CLR (0x48)
  51. #define MXS_I2C_CTRL1_BUS_FREE_IRQ 0x80
  52. #define MXS_I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ 0x40
  53. #define MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ 0x20
  54. #define MXS_I2C_CTRL1_OVERSIZE_XFER_TERM_IRQ 0x10
  55. #define MXS_I2C_CTRL1_EARLY_TERM_IRQ 0x08
  56. #define MXS_I2C_CTRL1_MASTER_LOSS_IRQ 0x04
  57. #define MXS_I2C_CTRL1_SLAVE_STOP_IRQ 0x02
  58. #define MXS_I2C_CTRL1_SLAVE_IRQ 0x01
  59. #define MXS_I2C_DATA (0xa0)
  60. #define MXS_I2C_DEBUG0 (0xb0)
  61. #define MXS_I2C_DEBUG0_CLR (0xb8)
  62. #define MXS_I2C_DEBUG0_DMAREQ 0x80000000
  63. #define MXS_I2C_IRQ_MASK (MXS_I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ | \
  64. MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ | \
  65. MXS_I2C_CTRL1_EARLY_TERM_IRQ | \
  66. MXS_I2C_CTRL1_MASTER_LOSS_IRQ | \
  67. MXS_I2C_CTRL1_SLAVE_STOP_IRQ | \
  68. MXS_I2C_CTRL1_SLAVE_IRQ)
  69. #define MXS_CMD_I2C_SELECT (MXS_I2C_CTRL0_RETAIN_CLOCK | \
  70. MXS_I2C_CTRL0_PRE_SEND_START | \
  71. MXS_I2C_CTRL0_MASTER_MODE | \
  72. MXS_I2C_CTRL0_DIRECTION | \
  73. MXS_I2C_CTRL0_XFER_COUNT(1))
  74. #define MXS_CMD_I2C_WRITE (MXS_I2C_CTRL0_PRE_SEND_START | \
  75. MXS_I2C_CTRL0_MASTER_MODE | \
  76. MXS_I2C_CTRL0_DIRECTION)
  77. #define MXS_CMD_I2C_READ (MXS_I2C_CTRL0_SEND_NAK_ON_LAST | \
  78. MXS_I2C_CTRL0_MASTER_MODE)
  79. /**
  80. * struct mxs_i2c_dev - per device, private MXS-I2C data
  81. *
  82. * @dev: driver model device node
  83. * @regs: IO registers pointer
  84. * @cmd_complete: completion object for transaction wait
  85. * @cmd_err: error code for last transaction
  86. * @adapter: i2c subsystem adapter node
  87. */
  88. struct mxs_i2c_dev {
  89. struct device *dev;
  90. void __iomem *regs;
  91. struct completion cmd_complete;
  92. int cmd_err;
  93. struct i2c_adapter adapter;
  94. uint32_t timing0;
  95. uint32_t timing1;
  96. /* DMA support components */
  97. struct dma_chan *dmach;
  98. uint32_t pio_data[2];
  99. uint32_t addr_data;
  100. struct scatterlist sg_io[2];
  101. bool dma_read;
  102. };
  103. static void mxs_i2c_reset(struct mxs_i2c_dev *i2c)
  104. {
  105. stmp_reset_block(i2c->regs);
  106. /*
  107. * Configure timing for the I2C block. The I2C TIMING2 register has to
  108. * be programmed with this particular magic number. The rest is derived
  109. * from the XTAL speed and requested I2C speed.
  110. *
  111. * For details, see i.MX233 [25.4.2 - 25.4.4] and i.MX28 [27.5.2 - 27.5.4].
  112. */
  113. writel(i2c->timing0, i2c->regs + MXS_I2C_TIMING0);
  114. writel(i2c->timing1, i2c->regs + MXS_I2C_TIMING1);
  115. writel(0x00300030, i2c->regs + MXS_I2C_TIMING2);
  116. writel(MXS_I2C_IRQ_MASK << 8, i2c->regs + MXS_I2C_CTRL1_SET);
  117. }
  118. static void mxs_i2c_dma_finish(struct mxs_i2c_dev *i2c)
  119. {
  120. if (i2c->dma_read) {
  121. dma_unmap_sg(i2c->dev, &i2c->sg_io[0], 1, DMA_TO_DEVICE);
  122. dma_unmap_sg(i2c->dev, &i2c->sg_io[1], 1, DMA_FROM_DEVICE);
  123. } else {
  124. dma_unmap_sg(i2c->dev, i2c->sg_io, 2, DMA_TO_DEVICE);
  125. }
  126. }
  127. static void mxs_i2c_dma_irq_callback(void *param)
  128. {
  129. struct mxs_i2c_dev *i2c = param;
  130. complete(&i2c->cmd_complete);
  131. mxs_i2c_dma_finish(i2c);
  132. }
  133. static int mxs_i2c_dma_setup_xfer(struct i2c_adapter *adap,
  134. struct i2c_msg *msg, uint32_t flags)
  135. {
  136. struct dma_async_tx_descriptor *desc;
  137. struct mxs_i2c_dev *i2c = i2c_get_adapdata(adap);
  138. if (msg->flags & I2C_M_RD) {
  139. i2c->dma_read = 1;
  140. i2c->addr_data = (msg->addr << 1) | I2C_SMBUS_READ;
  141. /*
  142. * SELECT command.
  143. */
  144. /* Queue the PIO register write transfer. */
  145. i2c->pio_data[0] = MXS_CMD_I2C_SELECT;
  146. desc = dmaengine_prep_slave_sg(i2c->dmach,
  147. (struct scatterlist *)&i2c->pio_data[0],
  148. 1, DMA_TRANS_NONE, 0);
  149. if (!desc) {
  150. dev_err(i2c->dev,
  151. "Failed to get PIO reg. write descriptor.\n");
  152. goto select_init_pio_fail;
  153. }
  154. /* Queue the DMA data transfer. */
  155. sg_init_one(&i2c->sg_io[0], &i2c->addr_data, 1);
  156. dma_map_sg(i2c->dev, &i2c->sg_io[0], 1, DMA_TO_DEVICE);
  157. desc = dmaengine_prep_slave_sg(i2c->dmach, &i2c->sg_io[0], 1,
  158. DMA_MEM_TO_DEV,
  159. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  160. if (!desc) {
  161. dev_err(i2c->dev,
  162. "Failed to get DMA data write descriptor.\n");
  163. goto select_init_dma_fail;
  164. }
  165. /*
  166. * READ command.
  167. */
  168. /* Queue the PIO register write transfer. */
  169. i2c->pio_data[1] = flags | MXS_CMD_I2C_READ |
  170. MXS_I2C_CTRL0_XFER_COUNT(msg->len);
  171. desc = dmaengine_prep_slave_sg(i2c->dmach,
  172. (struct scatterlist *)&i2c->pio_data[1],
  173. 1, DMA_TRANS_NONE, DMA_PREP_INTERRUPT);
  174. if (!desc) {
  175. dev_err(i2c->dev,
  176. "Failed to get PIO reg. write descriptor.\n");
  177. goto select_init_dma_fail;
  178. }
  179. /* Queue the DMA data transfer. */
  180. sg_init_one(&i2c->sg_io[1], msg->buf, msg->len);
  181. dma_map_sg(i2c->dev, &i2c->sg_io[1], 1, DMA_FROM_DEVICE);
  182. desc = dmaengine_prep_slave_sg(i2c->dmach, &i2c->sg_io[1], 1,
  183. DMA_DEV_TO_MEM,
  184. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  185. if (!desc) {
  186. dev_err(i2c->dev,
  187. "Failed to get DMA data write descriptor.\n");
  188. goto read_init_dma_fail;
  189. }
  190. } else {
  191. i2c->dma_read = 0;
  192. i2c->addr_data = (msg->addr << 1) | I2C_SMBUS_WRITE;
  193. /*
  194. * WRITE command.
  195. */
  196. /* Queue the PIO register write transfer. */
  197. i2c->pio_data[0] = flags | MXS_CMD_I2C_WRITE |
  198. MXS_I2C_CTRL0_XFER_COUNT(msg->len + 1);
  199. desc = dmaengine_prep_slave_sg(i2c->dmach,
  200. (struct scatterlist *)&i2c->pio_data[0],
  201. 1, DMA_TRANS_NONE, 0);
  202. if (!desc) {
  203. dev_err(i2c->dev,
  204. "Failed to get PIO reg. write descriptor.\n");
  205. goto write_init_pio_fail;
  206. }
  207. /* Queue the DMA data transfer. */
  208. sg_init_table(i2c->sg_io, 2);
  209. sg_set_buf(&i2c->sg_io[0], &i2c->addr_data, 1);
  210. sg_set_buf(&i2c->sg_io[1], msg->buf, msg->len);
  211. dma_map_sg(i2c->dev, i2c->sg_io, 2, DMA_TO_DEVICE);
  212. desc = dmaengine_prep_slave_sg(i2c->dmach, i2c->sg_io, 2,
  213. DMA_MEM_TO_DEV,
  214. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  215. if (!desc) {
  216. dev_err(i2c->dev,
  217. "Failed to get DMA data write descriptor.\n");
  218. goto write_init_dma_fail;
  219. }
  220. }
  221. /*
  222. * The last descriptor must have this callback,
  223. * to finish the DMA transaction.
  224. */
  225. desc->callback = mxs_i2c_dma_irq_callback;
  226. desc->callback_param = i2c;
  227. /* Start the transfer. */
  228. dmaengine_submit(desc);
  229. dma_async_issue_pending(i2c->dmach);
  230. return 0;
  231. /* Read failpath. */
  232. read_init_dma_fail:
  233. dma_unmap_sg(i2c->dev, &i2c->sg_io[1], 1, DMA_FROM_DEVICE);
  234. select_init_dma_fail:
  235. dma_unmap_sg(i2c->dev, &i2c->sg_io[0], 1, DMA_TO_DEVICE);
  236. select_init_pio_fail:
  237. dmaengine_terminate_all(i2c->dmach);
  238. return -EINVAL;
  239. /* Write failpath. */
  240. write_init_dma_fail:
  241. dma_unmap_sg(i2c->dev, i2c->sg_io, 2, DMA_TO_DEVICE);
  242. write_init_pio_fail:
  243. dmaengine_terminate_all(i2c->dmach);
  244. return -EINVAL;
  245. }
  246. static int mxs_i2c_pio_wait_dmareq(struct mxs_i2c_dev *i2c)
  247. {
  248. unsigned long timeout = jiffies + msecs_to_jiffies(1000);
  249. while (!(readl(i2c->regs + MXS_I2C_DEBUG0) &
  250. MXS_I2C_DEBUG0_DMAREQ)) {
  251. if (time_after(jiffies, timeout))
  252. return -ETIMEDOUT;
  253. cond_resched();
  254. }
  255. writel(MXS_I2C_DEBUG0_DMAREQ, i2c->regs + MXS_I2C_DEBUG0_CLR);
  256. return 0;
  257. }
  258. static int mxs_i2c_pio_wait_cplt(struct mxs_i2c_dev *i2c)
  259. {
  260. unsigned long timeout = jiffies + msecs_to_jiffies(1000);
  261. /*
  262. * We do not use interrupts in the PIO mode. Due to the
  263. * maximum transfer length being 8 bytes in PIO mode, the
  264. * overhead of interrupt would be too large and this would
  265. * neglect the gain from using the PIO mode.
  266. */
  267. while (!(readl(i2c->regs + MXS_I2C_CTRL1) &
  268. MXS_I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ)) {
  269. if (time_after(jiffies, timeout))
  270. return -ETIMEDOUT;
  271. cond_resched();
  272. }
  273. writel(MXS_I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ,
  274. i2c->regs + MXS_I2C_CTRL1_CLR);
  275. return 0;
  276. }
  277. static int mxs_i2c_pio_setup_xfer(struct i2c_adapter *adap,
  278. struct i2c_msg *msg, uint32_t flags)
  279. {
  280. struct mxs_i2c_dev *i2c = i2c_get_adapdata(adap);
  281. uint32_t addr_data = msg->addr << 1;
  282. uint32_t data = 0;
  283. int i, shifts_left, ret;
  284. /* Mute IRQs coming from this block. */
  285. writel(MXS_I2C_IRQ_MASK << 8, i2c->regs + MXS_I2C_CTRL1_CLR);
  286. if (msg->flags & I2C_M_RD) {
  287. addr_data |= I2C_SMBUS_READ;
  288. /* SELECT command. */
  289. writel(MXS_I2C_CTRL0_RUN | MXS_CMD_I2C_SELECT,
  290. i2c->regs + MXS_I2C_CTRL0);
  291. ret = mxs_i2c_pio_wait_dmareq(i2c);
  292. if (ret)
  293. return ret;
  294. writel(addr_data, i2c->regs + MXS_I2C_DATA);
  295. ret = mxs_i2c_pio_wait_cplt(i2c);
  296. if (ret)
  297. return ret;
  298. /* READ command. */
  299. writel(MXS_I2C_CTRL0_RUN | MXS_CMD_I2C_READ | flags |
  300. MXS_I2C_CTRL0_XFER_COUNT(msg->len),
  301. i2c->regs + MXS_I2C_CTRL0);
  302. for (i = 0; i < msg->len; i++) {
  303. if ((i & 3) == 0) {
  304. ret = mxs_i2c_pio_wait_dmareq(i2c);
  305. if (ret)
  306. return ret;
  307. data = readl(i2c->regs + MXS_I2C_DATA);
  308. }
  309. msg->buf[i] = data & 0xff;
  310. data >>= 8;
  311. }
  312. } else {
  313. addr_data |= I2C_SMBUS_WRITE;
  314. /* WRITE command. */
  315. writel(MXS_I2C_CTRL0_RUN | MXS_CMD_I2C_WRITE | flags |
  316. MXS_I2C_CTRL0_XFER_COUNT(msg->len + 1),
  317. i2c->regs + MXS_I2C_CTRL0);
  318. /*
  319. * The LSB of data buffer is the first byte blasted across
  320. * the bus. Higher order bytes follow. Thus the following
  321. * filling schematic.
  322. */
  323. data = addr_data << 24;
  324. for (i = 0; i < msg->len; i++) {
  325. data >>= 8;
  326. data |= (msg->buf[i] << 24);
  327. if ((i & 3) == 2) {
  328. ret = mxs_i2c_pio_wait_dmareq(i2c);
  329. if (ret)
  330. return ret;
  331. writel(data, i2c->regs + MXS_I2C_DATA);
  332. }
  333. }
  334. shifts_left = 24 - (i & 3) * 8;
  335. if (shifts_left) {
  336. data >>= shifts_left;
  337. ret = mxs_i2c_pio_wait_dmareq(i2c);
  338. if (ret)
  339. return ret;
  340. writel(data, i2c->regs + MXS_I2C_DATA);
  341. }
  342. }
  343. ret = mxs_i2c_pio_wait_cplt(i2c);
  344. if (ret)
  345. return ret;
  346. /* Clear any dangling IRQs and re-enable interrupts. */
  347. writel(MXS_I2C_IRQ_MASK, i2c->regs + MXS_I2C_CTRL1_CLR);
  348. writel(MXS_I2C_IRQ_MASK << 8, i2c->regs + MXS_I2C_CTRL1_SET);
  349. return 0;
  350. }
  351. /*
  352. * Low level master read/write transaction.
  353. */
  354. static int mxs_i2c_xfer_msg(struct i2c_adapter *adap, struct i2c_msg *msg,
  355. int stop)
  356. {
  357. struct mxs_i2c_dev *i2c = i2c_get_adapdata(adap);
  358. int ret;
  359. int flags;
  360. flags = stop ? MXS_I2C_CTRL0_POST_SEND_STOP : 0;
  361. dev_dbg(i2c->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
  362. msg->addr, msg->len, msg->flags, stop);
  363. if (msg->len == 0)
  364. return -EINVAL;
  365. /*
  366. * The current boundary to select between PIO/DMA transfer method
  367. * is set to 8 bytes, transfers shorter than 8 bytes are transfered
  368. * using PIO mode while longer transfers use DMA. The 8 byte border is
  369. * based on this empirical measurement and a lot of previous frobbing.
  370. */
  371. if (msg->len < 8) {
  372. ret = mxs_i2c_pio_setup_xfer(adap, msg, flags);
  373. if (ret)
  374. mxs_i2c_reset(i2c);
  375. } else {
  376. i2c->cmd_err = 0;
  377. INIT_COMPLETION(i2c->cmd_complete);
  378. ret = mxs_i2c_dma_setup_xfer(adap, msg, flags);
  379. if (ret)
  380. return ret;
  381. ret = wait_for_completion_timeout(&i2c->cmd_complete,
  382. msecs_to_jiffies(1000));
  383. if (ret == 0)
  384. goto timeout;
  385. if (i2c->cmd_err == -ENXIO)
  386. mxs_i2c_reset(i2c);
  387. ret = i2c->cmd_err;
  388. }
  389. dev_dbg(i2c->dev, "Done with err=%d\n", ret);
  390. return ret;
  391. timeout:
  392. dev_dbg(i2c->dev, "Timeout!\n");
  393. mxs_i2c_dma_finish(i2c);
  394. mxs_i2c_reset(i2c);
  395. return -ETIMEDOUT;
  396. }
  397. static int mxs_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[],
  398. int num)
  399. {
  400. int i;
  401. int err;
  402. for (i = 0; i < num; i++) {
  403. err = mxs_i2c_xfer_msg(adap, &msgs[i], i == (num - 1));
  404. if (err)
  405. return err;
  406. }
  407. return num;
  408. }
  409. static u32 mxs_i2c_func(struct i2c_adapter *adap)
  410. {
  411. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  412. }
  413. static irqreturn_t mxs_i2c_isr(int this_irq, void *dev_id)
  414. {
  415. struct mxs_i2c_dev *i2c = dev_id;
  416. u32 stat = readl(i2c->regs + MXS_I2C_CTRL1) & MXS_I2C_IRQ_MASK;
  417. if (!stat)
  418. return IRQ_NONE;
  419. if (stat & MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ)
  420. i2c->cmd_err = -ENXIO;
  421. else if (stat & (MXS_I2C_CTRL1_EARLY_TERM_IRQ |
  422. MXS_I2C_CTRL1_MASTER_LOSS_IRQ |
  423. MXS_I2C_CTRL1_SLAVE_STOP_IRQ | MXS_I2C_CTRL1_SLAVE_IRQ))
  424. /* MXS_I2C_CTRL1_OVERSIZE_XFER_TERM_IRQ is only for slaves */
  425. i2c->cmd_err = -EIO;
  426. writel(stat, i2c->regs + MXS_I2C_CTRL1_CLR);
  427. return IRQ_HANDLED;
  428. }
  429. static const struct i2c_algorithm mxs_i2c_algo = {
  430. .master_xfer = mxs_i2c_xfer,
  431. .functionality = mxs_i2c_func,
  432. };
  433. static void mxs_i2c_derive_timing(struct mxs_i2c_dev *i2c, int speed)
  434. {
  435. /* The I2C block clock run at 24MHz */
  436. const uint32_t clk = 24000000;
  437. uint32_t base;
  438. uint16_t high_count, low_count, rcv_count, xmit_count;
  439. struct device *dev = i2c->dev;
  440. if (speed > 540000) {
  441. dev_warn(dev, "Speed too high (%d Hz), using 540 kHz\n", speed);
  442. speed = 540000;
  443. } else if (speed < 12000) {
  444. dev_warn(dev, "Speed too low (%d Hz), using 12 kHz\n", speed);
  445. speed = 12000;
  446. }
  447. /*
  448. * The timing derivation algorithm. There is no documentation for this
  449. * algorithm available, it was derived by using the scope and fiddling
  450. * with constants until the result observed on the scope was good enough
  451. * for 20kHz, 50kHz, 100kHz, 200kHz, 300kHz and 400kHz. It should be
  452. * possible to assume the algorithm works for other frequencies as well.
  453. *
  454. * Note it was necessary to cap the frequency on both ends as it's not
  455. * possible to configure completely arbitrary frequency for the I2C bus
  456. * clock.
  457. */
  458. base = ((clk / speed) - 38) / 2;
  459. high_count = base + 3;
  460. low_count = base - 3;
  461. rcv_count = (high_count * 3) / 4;
  462. xmit_count = low_count / 4;
  463. i2c->timing0 = (high_count << 16) | rcv_count;
  464. i2c->timing1 = (low_count << 16) | xmit_count;
  465. }
  466. static int mxs_i2c_get_ofdata(struct mxs_i2c_dev *i2c)
  467. {
  468. uint32_t speed;
  469. struct device *dev = i2c->dev;
  470. struct device_node *node = dev->of_node;
  471. int ret;
  472. ret = of_property_read_u32(node, "clock-frequency", &speed);
  473. if (ret) {
  474. dev_warn(dev, "No I2C speed selected, using 100kHz\n");
  475. speed = 100000;
  476. }
  477. mxs_i2c_derive_timing(i2c, speed);
  478. return 0;
  479. }
  480. static int mxs_i2c_probe(struct platform_device *pdev)
  481. {
  482. struct device *dev = &pdev->dev;
  483. struct mxs_i2c_dev *i2c;
  484. struct i2c_adapter *adap;
  485. struct pinctrl *pinctrl;
  486. struct resource *res;
  487. resource_size_t res_size;
  488. int err, irq;
  489. pinctrl = devm_pinctrl_get_select_default(dev);
  490. if (IS_ERR(pinctrl))
  491. return PTR_ERR(pinctrl);
  492. i2c = devm_kzalloc(dev, sizeof(struct mxs_i2c_dev), GFP_KERNEL);
  493. if (!i2c)
  494. return -ENOMEM;
  495. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  496. irq = platform_get_irq(pdev, 0);
  497. if (!res || irq < 0)
  498. return -ENOENT;
  499. res_size = resource_size(res);
  500. if (!devm_request_mem_region(dev, res->start, res_size, res->name))
  501. return -EBUSY;
  502. i2c->regs = devm_ioremap_nocache(dev, res->start, res_size);
  503. if (!i2c->regs)
  504. return -EBUSY;
  505. err = devm_request_irq(dev, irq, mxs_i2c_isr, 0, dev_name(dev), i2c);
  506. if (err)
  507. return err;
  508. i2c->dev = dev;
  509. init_completion(&i2c->cmd_complete);
  510. if (dev->of_node) {
  511. err = mxs_i2c_get_ofdata(i2c);
  512. if (err)
  513. return err;
  514. }
  515. /* Setup the DMA */
  516. i2c->dmach = dma_request_slave_channel(dev, "rx-tx");
  517. if (!i2c->dmach) {
  518. dev_err(dev, "Failed to request dma\n");
  519. return -ENODEV;
  520. }
  521. platform_set_drvdata(pdev, i2c);
  522. /* Do reset to enforce correct startup after pinmuxing */
  523. mxs_i2c_reset(i2c);
  524. adap = &i2c->adapter;
  525. strlcpy(adap->name, "MXS I2C adapter", sizeof(adap->name));
  526. adap->owner = THIS_MODULE;
  527. adap->algo = &mxs_i2c_algo;
  528. adap->dev.parent = dev;
  529. adap->nr = pdev->id;
  530. adap->dev.of_node = pdev->dev.of_node;
  531. i2c_set_adapdata(adap, i2c);
  532. err = i2c_add_numbered_adapter(adap);
  533. if (err) {
  534. dev_err(dev, "Failed to add adapter (%d)\n", err);
  535. writel(MXS_I2C_CTRL0_SFTRST,
  536. i2c->regs + MXS_I2C_CTRL0_SET);
  537. return err;
  538. }
  539. of_i2c_register_devices(adap);
  540. return 0;
  541. }
  542. static int mxs_i2c_remove(struct platform_device *pdev)
  543. {
  544. struct mxs_i2c_dev *i2c = platform_get_drvdata(pdev);
  545. int ret;
  546. ret = i2c_del_adapter(&i2c->adapter);
  547. if (ret)
  548. return -EBUSY;
  549. if (i2c->dmach)
  550. dma_release_channel(i2c->dmach);
  551. writel(MXS_I2C_CTRL0_SFTRST, i2c->regs + MXS_I2C_CTRL0_SET);
  552. return 0;
  553. }
  554. static const struct of_device_id mxs_i2c_dt_ids[] = {
  555. { .compatible = "fsl,imx28-i2c", },
  556. { /* sentinel */ }
  557. };
  558. MODULE_DEVICE_TABLE(of, mxs_i2c_dt_ids);
  559. static struct platform_driver mxs_i2c_driver = {
  560. .driver = {
  561. .name = DRIVER_NAME,
  562. .owner = THIS_MODULE,
  563. .of_match_table = mxs_i2c_dt_ids,
  564. },
  565. .remove = mxs_i2c_remove,
  566. };
  567. static int __init mxs_i2c_init(void)
  568. {
  569. return platform_driver_probe(&mxs_i2c_driver, mxs_i2c_probe);
  570. }
  571. subsys_initcall(mxs_i2c_init);
  572. static void __exit mxs_i2c_exit(void)
  573. {
  574. platform_driver_unregister(&mxs_i2c_driver);
  575. }
  576. module_exit(mxs_i2c_exit);
  577. MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
  578. MODULE_DESCRIPTION("MXS I2C Bus Driver");
  579. MODULE_LICENSE("GPL");
  580. MODULE_ALIAS("platform:" DRIVER_NAME);