phy_n.c 160 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <m@bues.ch>
  5. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  6. This program is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 2 of the License, or
  9. (at your option) any later version.
  10. This program is distributed in the hope that it will be useful,
  11. but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. GNU General Public License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this program; see the file COPYING. If not, write to
  16. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  17. Boston, MA 02110-1301, USA.
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/types.h>
  22. #include "b43.h"
  23. #include "phy_n.h"
  24. #include "tables_nphy.h"
  25. #include "radio_2055.h"
  26. #include "radio_2056.h"
  27. #include "radio_2057.h"
  28. #include "main.h"
  29. struct nphy_txgains {
  30. u16 txgm[2];
  31. u16 pga[2];
  32. u16 pad[2];
  33. u16 ipa[2];
  34. };
  35. struct nphy_iqcal_params {
  36. u16 txgm;
  37. u16 pga;
  38. u16 pad;
  39. u16 ipa;
  40. u16 cal_gain;
  41. u16 ncorr[5];
  42. };
  43. struct nphy_iq_est {
  44. s32 iq0_prod;
  45. u32 i0_pwr;
  46. u32 q0_pwr;
  47. s32 iq1_prod;
  48. u32 i1_pwr;
  49. u32 q1_pwr;
  50. };
  51. enum b43_nphy_rf_sequence {
  52. B43_RFSEQ_RX2TX,
  53. B43_RFSEQ_TX2RX,
  54. B43_RFSEQ_RESET2RX,
  55. B43_RFSEQ_UPDATE_GAINH,
  56. B43_RFSEQ_UPDATE_GAINL,
  57. B43_RFSEQ_UPDATE_GAINU,
  58. };
  59. enum b43_nphy_rssi_type {
  60. B43_NPHY_RSSI_X = 0,
  61. B43_NPHY_RSSI_Y,
  62. B43_NPHY_RSSI_Z,
  63. B43_NPHY_RSSI_PWRDET,
  64. B43_NPHY_RSSI_TSSI_I,
  65. B43_NPHY_RSSI_TSSI_Q,
  66. B43_NPHY_RSSI_TBD,
  67. };
  68. enum n_rail_type {
  69. N_RAIL_I = 0,
  70. N_RAIL_Q = 1,
  71. };
  72. static inline bool b43_nphy_ipa(struct b43_wldev *dev)
  73. {
  74. enum ieee80211_band band = b43_current_band(dev->wl);
  75. return ((dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  76. (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ));
  77. }
  78. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreGetState */
  79. static u8 b43_nphy_get_rx_core_state(struct b43_wldev *dev)
  80. {
  81. return (b43_phy_read(dev, B43_NPHY_RFSEQCA) & B43_NPHY_RFSEQCA_RXEN) >>
  82. B43_NPHY_RFSEQCA_RXEN_SHIFT;
  83. }
  84. /**************************************************
  85. * RF (just without b43_nphy_rf_control_intc_override)
  86. **************************************************/
  87. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  88. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  89. enum b43_nphy_rf_sequence seq)
  90. {
  91. static const u16 trigger[] = {
  92. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  93. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  94. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  95. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  96. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  97. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  98. };
  99. int i;
  100. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  101. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  102. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  103. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  104. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  105. for (i = 0; i < 200; i++) {
  106. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  107. goto ok;
  108. msleep(1);
  109. }
  110. b43err(dev->wl, "RF sequence status timeout\n");
  111. ok:
  112. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  113. }
  114. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverrideRev7 */
  115. static void b43_nphy_rf_control_override_rev7(struct b43_wldev *dev, u16 field,
  116. u16 value, u8 core, bool off,
  117. u8 override)
  118. {
  119. const struct nphy_rf_control_override_rev7 *e;
  120. u16 en_addrs[3][2] = {
  121. { 0x0E7, 0x0EC }, { 0x342, 0x343 }, { 0x346, 0x347 }
  122. };
  123. u16 en_addr;
  124. u16 en_mask = field;
  125. u16 val_addr;
  126. u8 i;
  127. /* Remember: we can get NULL! */
  128. e = b43_nphy_get_rf_ctl_over_rev7(dev, field, override);
  129. for (i = 0; i < 2; i++) {
  130. if (override >= ARRAY_SIZE(en_addrs)) {
  131. b43err(dev->wl, "Invalid override value %d\n", override);
  132. return;
  133. }
  134. en_addr = en_addrs[override][i];
  135. val_addr = (i == 0) ? e->val_addr_core0 : e->val_addr_core1;
  136. if (off) {
  137. b43_phy_mask(dev, en_addr, ~en_mask);
  138. if (e) /* Do it safer, better than wl */
  139. b43_phy_mask(dev, val_addr, ~e->val_mask);
  140. } else {
  141. if (!core || (core & (1 << i))) {
  142. b43_phy_set(dev, en_addr, en_mask);
  143. if (e)
  144. b43_phy_maskset(dev, val_addr, ~e->val_mask, (value << e->val_shift));
  145. }
  146. }
  147. }
  148. }
  149. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  150. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  151. u16 value, u8 core, bool off)
  152. {
  153. int i;
  154. u8 index = fls(field);
  155. u8 addr, en_addr, val_addr;
  156. /* we expect only one bit set */
  157. B43_WARN_ON(field & (~(1 << (index - 1))));
  158. if (dev->phy.rev >= 3) {
  159. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  160. for (i = 0; i < 2; i++) {
  161. if (index == 0 || index == 16) {
  162. b43err(dev->wl,
  163. "Unsupported RF Ctrl Override call\n");
  164. return;
  165. }
  166. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  167. en_addr = B43_PHY_N((i == 0) ?
  168. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  169. val_addr = B43_PHY_N((i == 0) ?
  170. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  171. if (off) {
  172. b43_phy_mask(dev, en_addr, ~(field));
  173. b43_phy_mask(dev, val_addr,
  174. ~(rf_ctrl->val_mask));
  175. } else {
  176. if (core == 0 || ((1 << i) & core)) {
  177. b43_phy_set(dev, en_addr, field);
  178. b43_phy_maskset(dev, val_addr,
  179. ~(rf_ctrl->val_mask),
  180. (value << rf_ctrl->val_shift));
  181. }
  182. }
  183. }
  184. } else {
  185. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  186. if (off) {
  187. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  188. value = 0;
  189. } else {
  190. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  191. }
  192. for (i = 0; i < 2; i++) {
  193. if (index <= 1 || index == 16) {
  194. b43err(dev->wl,
  195. "Unsupported RF Ctrl Override call\n");
  196. return;
  197. }
  198. if (index == 2 || index == 10 ||
  199. (index >= 13 && index <= 15)) {
  200. core = 1;
  201. }
  202. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  203. addr = B43_PHY_N((i == 0) ?
  204. rf_ctrl->addr0 : rf_ctrl->addr1);
  205. if ((1 << i) & core)
  206. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  207. (value << rf_ctrl->shift));
  208. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  209. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  210. B43_NPHY_RFCTL_CMD_START);
  211. udelay(1);
  212. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  213. }
  214. }
  215. }
  216. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  217. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  218. u16 value, u8 core)
  219. {
  220. u8 i, j;
  221. u16 reg, tmp, val;
  222. B43_WARN_ON(dev->phy.rev < 3);
  223. B43_WARN_ON(field > 4);
  224. for (i = 0; i < 2; i++) {
  225. if ((core == 1 && i == 1) || (core == 2 && !i))
  226. continue;
  227. reg = (i == 0) ?
  228. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  229. b43_phy_set(dev, reg, 0x400);
  230. switch (field) {
  231. case 0:
  232. b43_phy_write(dev, reg, 0);
  233. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  234. break;
  235. case 1:
  236. if (!i) {
  237. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  238. 0xFC3F, (value << 6));
  239. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  240. 0xFFFE, 1);
  241. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  242. B43_NPHY_RFCTL_CMD_START);
  243. for (j = 0; j < 100; j++) {
  244. if (!(b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START)) {
  245. j = 0;
  246. break;
  247. }
  248. udelay(10);
  249. }
  250. if (j)
  251. b43err(dev->wl,
  252. "intc override timeout\n");
  253. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  254. 0xFFFE);
  255. } else {
  256. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  257. 0xFC3F, (value << 6));
  258. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  259. 0xFFFE, 1);
  260. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  261. B43_NPHY_RFCTL_CMD_RXTX);
  262. for (j = 0; j < 100; j++) {
  263. if (!(b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX)) {
  264. j = 0;
  265. break;
  266. }
  267. udelay(10);
  268. }
  269. if (j)
  270. b43err(dev->wl,
  271. "intc override timeout\n");
  272. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  273. 0xFFFE);
  274. }
  275. break;
  276. case 2:
  277. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  278. tmp = 0x0020;
  279. val = value << 5;
  280. } else {
  281. tmp = 0x0010;
  282. val = value << 4;
  283. }
  284. b43_phy_maskset(dev, reg, ~tmp, val);
  285. break;
  286. case 3:
  287. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  288. tmp = 0x0001;
  289. val = value;
  290. } else {
  291. tmp = 0x0004;
  292. val = value << 2;
  293. }
  294. b43_phy_maskset(dev, reg, ~tmp, val);
  295. break;
  296. case 4:
  297. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  298. tmp = 0x0002;
  299. val = value << 1;
  300. } else {
  301. tmp = 0x0008;
  302. val = value << 3;
  303. }
  304. b43_phy_maskset(dev, reg, ~tmp, val);
  305. break;
  306. }
  307. }
  308. }
  309. /**************************************************
  310. * Various PHY ops
  311. **************************************************/
  312. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  313. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  314. const u16 *clip_st)
  315. {
  316. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  317. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  318. }
  319. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  320. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  321. {
  322. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  323. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  324. }
  325. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  326. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  327. {
  328. u16 tmp;
  329. if (dev->dev->core_rev == 16)
  330. b43_mac_suspend(dev);
  331. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  332. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  333. B43_NPHY_CLASSCTL_WAITEDEN);
  334. tmp &= ~mask;
  335. tmp |= (val & mask);
  336. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  337. if (dev->dev->core_rev == 16)
  338. b43_mac_enable(dev);
  339. return tmp;
  340. }
  341. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  342. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  343. {
  344. u16 bbcfg;
  345. b43_phy_force_clock(dev, 1);
  346. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  347. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  348. udelay(1);
  349. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  350. b43_phy_force_clock(dev, 0);
  351. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  352. }
  353. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  354. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  355. {
  356. struct b43_phy *phy = &dev->phy;
  357. struct b43_phy_n *nphy = phy->n;
  358. if (enable) {
  359. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  360. if (nphy->deaf_count++ == 0) {
  361. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  362. b43_nphy_classifier(dev, 0x7, 0);
  363. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  364. b43_nphy_write_clip_detection(dev, clip);
  365. }
  366. b43_nphy_reset_cca(dev);
  367. } else {
  368. if (--nphy->deaf_count == 0) {
  369. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  370. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  371. }
  372. }
  373. }
  374. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  375. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  376. {
  377. struct b43_phy_n *nphy = dev->phy.n;
  378. u8 i;
  379. s16 tmp;
  380. u16 data[4];
  381. s16 gain[2];
  382. u16 minmax[2];
  383. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  384. if (nphy->hang_avoid)
  385. b43_nphy_stay_in_carrier_search(dev, 1);
  386. if (nphy->gain_boost) {
  387. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  388. gain[0] = 6;
  389. gain[1] = 6;
  390. } else {
  391. tmp = 40370 - 315 * dev->phy.channel;
  392. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  393. tmp = 23242 - 224 * dev->phy.channel;
  394. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  395. }
  396. } else {
  397. gain[0] = 0;
  398. gain[1] = 0;
  399. }
  400. for (i = 0; i < 2; i++) {
  401. if (nphy->elna_gain_config) {
  402. data[0] = 19 + gain[i];
  403. data[1] = 25 + gain[i];
  404. data[2] = 25 + gain[i];
  405. data[3] = 25 + gain[i];
  406. } else {
  407. data[0] = lna_gain[0] + gain[i];
  408. data[1] = lna_gain[1] + gain[i];
  409. data[2] = lna_gain[2] + gain[i];
  410. data[3] = lna_gain[3] + gain[i];
  411. }
  412. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  413. minmax[i] = 23 + gain[i];
  414. }
  415. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  416. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  417. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  418. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  419. if (nphy->hang_avoid)
  420. b43_nphy_stay_in_carrier_search(dev, 0);
  421. }
  422. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  423. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  424. u8 *events, u8 *delays, u8 length)
  425. {
  426. struct b43_phy_n *nphy = dev->phy.n;
  427. u8 i;
  428. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  429. u16 offset1 = cmd << 4;
  430. u16 offset2 = offset1 + 0x80;
  431. if (nphy->hang_avoid)
  432. b43_nphy_stay_in_carrier_search(dev, true);
  433. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  434. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  435. for (i = length; i < 16; i++) {
  436. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  437. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  438. }
  439. if (nphy->hang_avoid)
  440. b43_nphy_stay_in_carrier_search(dev, false);
  441. }
  442. /**************************************************
  443. * Radio 0x2057
  444. **************************************************/
  445. /* http://bcm-v4.sipsolutions.net/PHY/radio2057_rcal */
  446. static u8 b43_radio_2057_rcal(struct b43_wldev *dev)
  447. {
  448. struct b43_phy *phy = &dev->phy;
  449. u16 tmp;
  450. if (phy->radio_rev == 5) {
  451. b43_phy_mask(dev, 0x342, ~0x2);
  452. udelay(10);
  453. b43_radio_set(dev, R2057_IQTEST_SEL_PU, 0x1);
  454. b43_radio_maskset(dev, 0x1ca, ~0x2, 0x1);
  455. }
  456. b43_radio_set(dev, R2057_RCAL_CONFIG, 0x1);
  457. udelay(10);
  458. b43_radio_set(dev, R2057_RCAL_CONFIG, 0x3);
  459. if (!b43_radio_wait_value(dev, R2057_RCCAL_N1_1, 1, 1, 100, 1000000)) {
  460. b43err(dev->wl, "Radio 0x2057 rcal timeout\n");
  461. return 0;
  462. }
  463. b43_radio_mask(dev, R2057_RCAL_CONFIG, ~0x2);
  464. tmp = b43_radio_read(dev, R2057_RCAL_STATUS) & 0x3E;
  465. b43_radio_mask(dev, R2057_RCAL_CONFIG, ~0x1);
  466. if (phy->radio_rev == 5) {
  467. b43_radio_mask(dev, R2057_IPA2G_CASCONV_CORE0, ~0x1);
  468. b43_radio_mask(dev, 0x1ca, ~0x2);
  469. }
  470. if (phy->radio_rev <= 4 || phy->radio_rev == 6) {
  471. b43_radio_maskset(dev, R2057_TEMPSENSE_CONFIG, ~0x3C, tmp);
  472. b43_radio_maskset(dev, R2057_BANDGAP_RCAL_TRIM, ~0xF0,
  473. tmp << 2);
  474. }
  475. return tmp & 0x3e;
  476. }
  477. /* http://bcm-v4.sipsolutions.net/PHY/radio2057_rccal */
  478. static u16 b43_radio_2057_rccal(struct b43_wldev *dev)
  479. {
  480. struct b43_phy *phy = &dev->phy;
  481. bool special = (phy->radio_rev == 3 || phy->radio_rev == 4 ||
  482. phy->radio_rev == 6);
  483. u16 tmp;
  484. if (special) {
  485. b43_radio_write(dev, R2057_RCCAL_MASTER, 0x61);
  486. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xC0);
  487. } else {
  488. b43_radio_write(dev, 0x1AE, 0x61);
  489. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xE1);
  490. }
  491. b43_radio_write(dev, R2057_RCCAL_X1, 0x6E);
  492. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x55);
  493. if (!b43_radio_wait_value(dev, R2057_RCCAL_DONE_OSCCAP, 1, 1, 500,
  494. 5000000))
  495. b43dbg(dev->wl, "Radio 0x2057 rccal timeout\n");
  496. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x15);
  497. if (special) {
  498. b43_radio_write(dev, R2057_RCCAL_MASTER, 0x69);
  499. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xB0);
  500. } else {
  501. b43_radio_write(dev, 0x1AE, 0x69);
  502. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xD5);
  503. }
  504. b43_radio_write(dev, R2057_RCCAL_X1, 0x6E);
  505. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x55);
  506. if (!b43_radio_wait_value(dev, R2057_RCCAL_DONE_OSCCAP, 1, 1, 500,
  507. 5000000))
  508. b43dbg(dev->wl, "Radio 0x2057 rccal timeout\n");
  509. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x15);
  510. if (special) {
  511. b43_radio_write(dev, R2057_RCCAL_MASTER, 0x73);
  512. b43_radio_write(dev, R2057_RCCAL_X1, 0x28);
  513. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xB0);
  514. } else {
  515. b43_radio_write(dev, 0x1AE, 0x73);
  516. b43_radio_write(dev, R2057_RCCAL_X1, 0x6E);
  517. b43_radio_write(dev, R2057_RCCAL_TRC0, 0x99);
  518. }
  519. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x55);
  520. if (!b43_radio_wait_value(dev, R2057_RCCAL_DONE_OSCCAP, 1, 1, 500,
  521. 5000000)) {
  522. b43err(dev->wl, "Radio 0x2057 rcal timeout\n");
  523. return 0;
  524. }
  525. tmp = b43_radio_read(dev, R2057_RCCAL_DONE_OSCCAP);
  526. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x15);
  527. return tmp;
  528. }
  529. static void b43_radio_2057_init_pre(struct b43_wldev *dev)
  530. {
  531. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD, ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  532. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  533. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_OEPORFORCE);
  534. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  535. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_CHIP0PU);
  536. }
  537. static void b43_radio_2057_init_post(struct b43_wldev *dev)
  538. {
  539. b43_radio_set(dev, R2057_XTALPUOVR_PINCTRL, 0x1);
  540. b43_radio_set(dev, R2057_RFPLL_MISC_CAL_RESETN, 0x78);
  541. b43_radio_set(dev, R2057_XTAL_CONFIG2, 0x80);
  542. mdelay(2);
  543. b43_radio_mask(dev, R2057_RFPLL_MISC_CAL_RESETN, ~0x78);
  544. b43_radio_mask(dev, R2057_XTAL_CONFIG2, ~0x80);
  545. if (dev->phy.n->init_por) {
  546. b43_radio_2057_rcal(dev);
  547. b43_radio_2057_rccal(dev);
  548. }
  549. b43_radio_mask(dev, R2057_RFPLL_MASTER, ~0x8);
  550. dev->phy.n->init_por = false;
  551. }
  552. /* http://bcm-v4.sipsolutions.net/802.11/Radio/2057/Init */
  553. static void b43_radio_2057_init(struct b43_wldev *dev)
  554. {
  555. b43_radio_2057_init_pre(dev);
  556. r2057_upload_inittabs(dev);
  557. b43_radio_2057_init_post(dev);
  558. }
  559. /**************************************************
  560. * Radio 0x2056
  561. **************************************************/
  562. static void b43_chantab_radio_2056_upload(struct b43_wldev *dev,
  563. const struct b43_nphy_channeltab_entry_rev3 *e)
  564. {
  565. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL1, e->radio_syn_pll_vcocal1);
  566. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL2, e->radio_syn_pll_vcocal2);
  567. b43_radio_write(dev, B2056_SYN_PLL_REFDIV, e->radio_syn_pll_refdiv);
  568. b43_radio_write(dev, B2056_SYN_PLL_MMD2, e->radio_syn_pll_mmd2);
  569. b43_radio_write(dev, B2056_SYN_PLL_MMD1, e->radio_syn_pll_mmd1);
  570. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1,
  571. e->radio_syn_pll_loopfilter1);
  572. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2,
  573. e->radio_syn_pll_loopfilter2);
  574. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER3,
  575. e->radio_syn_pll_loopfilter3);
  576. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4,
  577. e->radio_syn_pll_loopfilter4);
  578. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER5,
  579. e->radio_syn_pll_loopfilter5);
  580. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR27,
  581. e->radio_syn_reserved_addr27);
  582. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR28,
  583. e->radio_syn_reserved_addr28);
  584. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR29,
  585. e->radio_syn_reserved_addr29);
  586. b43_radio_write(dev, B2056_SYN_LOGEN_VCOBUF1,
  587. e->radio_syn_logen_vcobuf1);
  588. b43_radio_write(dev, B2056_SYN_LOGEN_MIXER2, e->radio_syn_logen_mixer2);
  589. b43_radio_write(dev, B2056_SYN_LOGEN_BUF3, e->radio_syn_logen_buf3);
  590. b43_radio_write(dev, B2056_SYN_LOGEN_BUF4, e->radio_syn_logen_buf4);
  591. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA_TUNE,
  592. e->radio_rx0_lnaa_tune);
  593. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG_TUNE,
  594. e->radio_rx0_lnag_tune);
  595. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAA_BOOST_TUNE,
  596. e->radio_tx0_intpaa_boost_tune);
  597. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAG_BOOST_TUNE,
  598. e->radio_tx0_intpag_boost_tune);
  599. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADA_BOOST_TUNE,
  600. e->radio_tx0_pada_boost_tune);
  601. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADG_BOOST_TUNE,
  602. e->radio_tx0_padg_boost_tune);
  603. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAA_BOOST_TUNE,
  604. e->radio_tx0_pgaa_boost_tune);
  605. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAG_BOOST_TUNE,
  606. e->radio_tx0_pgag_boost_tune);
  607. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXA_BOOST_TUNE,
  608. e->radio_tx0_mixa_boost_tune);
  609. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXG_BOOST_TUNE,
  610. e->radio_tx0_mixg_boost_tune);
  611. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA_TUNE,
  612. e->radio_rx1_lnaa_tune);
  613. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG_TUNE,
  614. e->radio_rx1_lnag_tune);
  615. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAA_BOOST_TUNE,
  616. e->radio_tx1_intpaa_boost_tune);
  617. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAG_BOOST_TUNE,
  618. e->radio_tx1_intpag_boost_tune);
  619. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADA_BOOST_TUNE,
  620. e->radio_tx1_pada_boost_tune);
  621. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADG_BOOST_TUNE,
  622. e->radio_tx1_padg_boost_tune);
  623. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAA_BOOST_TUNE,
  624. e->radio_tx1_pgaa_boost_tune);
  625. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAG_BOOST_TUNE,
  626. e->radio_tx1_pgag_boost_tune);
  627. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXA_BOOST_TUNE,
  628. e->radio_tx1_mixa_boost_tune);
  629. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXG_BOOST_TUNE,
  630. e->radio_tx1_mixg_boost_tune);
  631. }
  632. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2056Setup */
  633. static void b43_radio_2056_setup(struct b43_wldev *dev,
  634. const struct b43_nphy_channeltab_entry_rev3 *e)
  635. {
  636. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  637. enum ieee80211_band band = b43_current_band(dev->wl);
  638. u16 offset;
  639. u8 i;
  640. u16 bias, cbias;
  641. u16 pag_boost, padg_boost, pgag_boost, mixg_boost;
  642. u16 paa_boost, pada_boost, pgaa_boost, mixa_boost;
  643. B43_WARN_ON(dev->phy.rev < 3);
  644. b43_chantab_radio_2056_upload(dev, e);
  645. b2056_upload_syn_pll_cp2(dev, band == IEEE80211_BAND_5GHZ);
  646. if (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  647. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  648. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  649. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  650. if (dev->dev->chip_id == 0x4716) {
  651. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x14);
  652. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0);
  653. } else {
  654. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x0B);
  655. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x14);
  656. }
  657. }
  658. if (sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  659. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  660. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  661. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  662. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x05);
  663. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x0C);
  664. }
  665. if (dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) {
  666. for (i = 0; i < 2; i++) {
  667. offset = i ? B2056_TX1 : B2056_TX0;
  668. if (dev->phy.rev >= 5) {
  669. b43_radio_write(dev,
  670. offset | B2056_TX_PADG_IDAC, 0xcc);
  671. if (dev->dev->chip_id == 0x4716) {
  672. bias = 0x40;
  673. cbias = 0x45;
  674. pag_boost = 0x5;
  675. pgag_boost = 0x33;
  676. mixg_boost = 0x55;
  677. } else {
  678. bias = 0x25;
  679. cbias = 0x20;
  680. pag_boost = 0x4;
  681. pgag_boost = 0x03;
  682. mixg_boost = 0x65;
  683. }
  684. padg_boost = 0x77;
  685. b43_radio_write(dev,
  686. offset | B2056_TX_INTPAG_IMAIN_STAT,
  687. bias);
  688. b43_radio_write(dev,
  689. offset | B2056_TX_INTPAG_IAUX_STAT,
  690. bias);
  691. b43_radio_write(dev,
  692. offset | B2056_TX_INTPAG_CASCBIAS,
  693. cbias);
  694. b43_radio_write(dev,
  695. offset | B2056_TX_INTPAG_BOOST_TUNE,
  696. pag_boost);
  697. b43_radio_write(dev,
  698. offset | B2056_TX_PGAG_BOOST_TUNE,
  699. pgag_boost);
  700. b43_radio_write(dev,
  701. offset | B2056_TX_PADG_BOOST_TUNE,
  702. padg_boost);
  703. b43_radio_write(dev,
  704. offset | B2056_TX_MIXG_BOOST_TUNE,
  705. mixg_boost);
  706. } else {
  707. bias = dev->phy.is_40mhz ? 0x40 : 0x20;
  708. b43_radio_write(dev,
  709. offset | B2056_TX_INTPAG_IMAIN_STAT,
  710. bias);
  711. b43_radio_write(dev,
  712. offset | B2056_TX_INTPAG_IAUX_STAT,
  713. bias);
  714. b43_radio_write(dev,
  715. offset | B2056_TX_INTPAG_CASCBIAS,
  716. 0x30);
  717. }
  718. b43_radio_write(dev, offset | B2056_TX_PA_SPARE1, 0xee);
  719. }
  720. } else if (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ) {
  721. u16 freq = dev->phy.channel_freq;
  722. if (freq < 5100) {
  723. paa_boost = 0xA;
  724. pada_boost = 0x77;
  725. pgaa_boost = 0xF;
  726. mixa_boost = 0xF;
  727. } else if (freq < 5340) {
  728. paa_boost = 0x8;
  729. pada_boost = 0x77;
  730. pgaa_boost = 0xFB;
  731. mixa_boost = 0xF;
  732. } else if (freq < 5650) {
  733. paa_boost = 0x0;
  734. pada_boost = 0x77;
  735. pgaa_boost = 0xB;
  736. mixa_boost = 0xF;
  737. } else {
  738. paa_boost = 0x0;
  739. pada_boost = 0x77;
  740. if (freq != 5825)
  741. pgaa_boost = -(freq - 18) / 36 + 168;
  742. else
  743. pgaa_boost = 6;
  744. mixa_boost = 0xF;
  745. }
  746. for (i = 0; i < 2; i++) {
  747. offset = i ? B2056_TX1 : B2056_TX0;
  748. b43_radio_write(dev,
  749. offset | B2056_TX_INTPAA_BOOST_TUNE, paa_boost);
  750. b43_radio_write(dev,
  751. offset | B2056_TX_PADA_BOOST_TUNE, pada_boost);
  752. b43_radio_write(dev,
  753. offset | B2056_TX_PGAA_BOOST_TUNE, pgaa_boost);
  754. b43_radio_write(dev,
  755. offset | B2056_TX_MIXA_BOOST_TUNE, mixa_boost);
  756. b43_radio_write(dev,
  757. offset | B2056_TX_TXSPARE1, 0x30);
  758. b43_radio_write(dev,
  759. offset | B2056_TX_PA_SPARE2, 0xee);
  760. b43_radio_write(dev,
  761. offset | B2056_TX_PADA_CASCBIAS, 0x03);
  762. b43_radio_write(dev,
  763. offset | B2056_TX_INTPAA_IAUX_STAT, 0x50);
  764. b43_radio_write(dev,
  765. offset | B2056_TX_INTPAA_IMAIN_STAT, 0x50);
  766. b43_radio_write(dev,
  767. offset | B2056_TX_INTPAA_CASCBIAS, 0x30);
  768. }
  769. }
  770. udelay(50);
  771. /* VCO calibration */
  772. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL12, 0x00);
  773. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  774. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x18);
  775. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  776. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x39);
  777. udelay(300);
  778. }
  779. static u8 b43_radio_2056_rcal(struct b43_wldev *dev)
  780. {
  781. struct b43_phy *phy = &dev->phy;
  782. u16 mast2, tmp;
  783. if (phy->rev != 3)
  784. return 0;
  785. mast2 = b43_radio_read(dev, B2056_SYN_PLL_MAST2);
  786. b43_radio_write(dev, B2056_SYN_PLL_MAST2, mast2 | 0x7);
  787. udelay(10);
  788. b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x01);
  789. udelay(10);
  790. b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x09);
  791. if (!b43_radio_wait_value(dev, B2056_SYN_RCAL_CODE_OUT, 0x80, 0x80, 100,
  792. 1000000)) {
  793. b43err(dev->wl, "Radio recalibration timeout\n");
  794. return 0;
  795. }
  796. b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x01);
  797. tmp = b43_radio_read(dev, B2056_SYN_RCAL_CODE_OUT);
  798. b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x00);
  799. b43_radio_write(dev, B2056_SYN_PLL_MAST2, mast2);
  800. return tmp & 0x1f;
  801. }
  802. static void b43_radio_init2056_pre(struct b43_wldev *dev)
  803. {
  804. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  805. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  806. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  807. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  808. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  809. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  810. ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  811. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  812. B43_NPHY_RFCTL_CMD_CHIP0PU);
  813. }
  814. static void b43_radio_init2056_post(struct b43_wldev *dev)
  815. {
  816. b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
  817. b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
  818. b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
  819. msleep(1);
  820. b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
  821. b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
  822. b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
  823. if (dev->phy.n->init_por)
  824. b43_radio_2056_rcal(dev);
  825. }
  826. /*
  827. * Initialize a Broadcom 2056 N-radio
  828. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  829. */
  830. static void b43_radio_init2056(struct b43_wldev *dev)
  831. {
  832. b43_radio_init2056_pre(dev);
  833. b2056_upload_inittabs(dev, 0, 0);
  834. b43_radio_init2056_post(dev);
  835. dev->phy.n->init_por = false;
  836. }
  837. /**************************************************
  838. * Radio 0x2055
  839. **************************************************/
  840. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  841. const struct b43_nphy_channeltab_entry_rev2 *e)
  842. {
  843. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  844. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  845. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  846. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  847. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  848. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  849. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  850. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  851. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  852. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  853. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  854. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  855. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  856. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  857. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  858. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  859. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  860. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  861. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  862. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  863. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  864. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  865. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  866. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  867. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  868. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  869. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  870. }
  871. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  872. static void b43_radio_2055_setup(struct b43_wldev *dev,
  873. const struct b43_nphy_channeltab_entry_rev2 *e)
  874. {
  875. B43_WARN_ON(dev->phy.rev >= 3);
  876. b43_chantab_radio_upload(dev, e);
  877. udelay(50);
  878. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  879. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  880. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  881. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  882. udelay(300);
  883. }
  884. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  885. {
  886. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  887. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  888. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  889. B43_NPHY_RFCTL_CMD_CHIP0PU |
  890. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  891. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  892. B43_NPHY_RFCTL_CMD_PORFORCE);
  893. }
  894. static void b43_radio_init2055_post(struct b43_wldev *dev)
  895. {
  896. struct b43_phy_n *nphy = dev->phy.n;
  897. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  898. bool workaround = false;
  899. if (sprom->revision < 4)
  900. workaround = (dev->dev->board_vendor != PCI_VENDOR_ID_BROADCOM
  901. && dev->dev->board_type == 0x46D
  902. && dev->dev->board_rev >= 0x41);
  903. else
  904. workaround =
  905. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  906. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  907. if (workaround) {
  908. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  909. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  910. }
  911. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  912. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  913. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  914. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  915. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  916. msleep(1);
  917. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  918. if (!b43_radio_wait_value(dev, B2055_CAL_COUT2, 0x80, 0x80, 10, 2000))
  919. b43err(dev->wl, "radio post init timeout\n");
  920. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  921. b43_switch_channel(dev, dev->phy.channel);
  922. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  923. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  924. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  925. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  926. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  927. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  928. if (!nphy->gain_boost) {
  929. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  930. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  931. } else {
  932. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  933. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  934. }
  935. udelay(2);
  936. }
  937. /*
  938. * Initialize a Broadcom 2055 N-radio
  939. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  940. */
  941. static void b43_radio_init2055(struct b43_wldev *dev)
  942. {
  943. b43_radio_init2055_pre(dev);
  944. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  945. /* Follow wl, not specs. Do not force uploading all regs */
  946. b2055_upload_inittab(dev, 0, 0);
  947. } else {
  948. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  949. b2055_upload_inittab(dev, ghz5, 0);
  950. }
  951. b43_radio_init2055_post(dev);
  952. }
  953. /**************************************************
  954. * Samples
  955. **************************************************/
  956. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  957. static int b43_nphy_load_samples(struct b43_wldev *dev,
  958. struct b43_c32 *samples, u16 len) {
  959. struct b43_phy_n *nphy = dev->phy.n;
  960. u16 i;
  961. u32 *data;
  962. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  963. if (!data) {
  964. b43err(dev->wl, "allocation for samples loading failed\n");
  965. return -ENOMEM;
  966. }
  967. if (nphy->hang_avoid)
  968. b43_nphy_stay_in_carrier_search(dev, 1);
  969. for (i = 0; i < len; i++) {
  970. data[i] = (samples[i].i & 0x3FF << 10);
  971. data[i] |= samples[i].q & 0x3FF;
  972. }
  973. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  974. kfree(data);
  975. if (nphy->hang_avoid)
  976. b43_nphy_stay_in_carrier_search(dev, 0);
  977. return 0;
  978. }
  979. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  980. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  981. bool test)
  982. {
  983. int i;
  984. u16 bw, len, rot, angle;
  985. struct b43_c32 *samples;
  986. bw = (dev->phy.is_40mhz) ? 40 : 20;
  987. len = bw << 3;
  988. if (test) {
  989. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  990. bw = 82;
  991. else
  992. bw = 80;
  993. if (dev->phy.is_40mhz)
  994. bw <<= 1;
  995. len = bw << 1;
  996. }
  997. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  998. if (!samples) {
  999. b43err(dev->wl, "allocation for samples generation failed\n");
  1000. return 0;
  1001. }
  1002. rot = (((freq * 36) / bw) << 16) / 100;
  1003. angle = 0;
  1004. for (i = 0; i < len; i++) {
  1005. samples[i] = b43_cordic(angle);
  1006. angle += rot;
  1007. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1008. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1009. }
  1010. i = b43_nphy_load_samples(dev, samples, len);
  1011. kfree(samples);
  1012. return (i < 0) ? 0 : len;
  1013. }
  1014. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1015. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1016. u16 wait, bool iqmode, bool dac_test)
  1017. {
  1018. struct b43_phy_n *nphy = dev->phy.n;
  1019. int i;
  1020. u16 seq_mode;
  1021. u32 tmp;
  1022. if (nphy->hang_avoid)
  1023. b43_nphy_stay_in_carrier_search(dev, true);
  1024. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1025. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1026. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1027. }
  1028. if (!dev->phy.is_40mhz)
  1029. tmp = 0x6464;
  1030. else
  1031. tmp = 0x4747;
  1032. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1033. if (nphy->hang_avoid)
  1034. b43_nphy_stay_in_carrier_search(dev, false);
  1035. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1036. if (loops != 0xFFFF)
  1037. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1038. else
  1039. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1040. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1041. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1042. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1043. if (iqmode) {
  1044. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1045. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1046. } else {
  1047. if (dac_test)
  1048. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1049. else
  1050. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1051. }
  1052. for (i = 0; i < 100; i++) {
  1053. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & 1)) {
  1054. i = 0;
  1055. break;
  1056. }
  1057. udelay(10);
  1058. }
  1059. if (i)
  1060. b43err(dev->wl, "run samples timeout\n");
  1061. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1062. }
  1063. /**************************************************
  1064. * RSSI
  1065. **************************************************/
  1066. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1067. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1068. s8 offset, u8 core,
  1069. enum n_rail_type rail,
  1070. enum b43_nphy_rssi_type rssi_type)
  1071. {
  1072. u16 tmp;
  1073. bool core1or5 = (core == 1) || (core == 5);
  1074. bool core2or5 = (core == 2) || (core == 5);
  1075. offset = clamp_val(offset, -32, 31);
  1076. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1077. switch (rssi_type) {
  1078. case B43_NPHY_RSSI_Z:
  1079. if (core1or5 && rail == N_RAIL_I)
  1080. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1081. if (core1or5 && rail == N_RAIL_Q)
  1082. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1083. if (core2or5 && rail == N_RAIL_I)
  1084. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1085. if (core2or5 && rail == N_RAIL_Q)
  1086. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1087. break;
  1088. case B43_NPHY_RSSI_X:
  1089. if (core1or5 && rail == N_RAIL_I)
  1090. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1091. if (core1or5 && rail == N_RAIL_Q)
  1092. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1093. if (core2or5 && rail == N_RAIL_I)
  1094. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1095. if (core2or5 && rail == N_RAIL_Q)
  1096. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1097. break;
  1098. case B43_NPHY_RSSI_Y:
  1099. if (core1or5 && rail == N_RAIL_I)
  1100. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1101. if (core1or5 && rail == N_RAIL_Q)
  1102. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1103. if (core2or5 && rail == N_RAIL_I)
  1104. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1105. if (core2or5 && rail == N_RAIL_Q)
  1106. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1107. break;
  1108. case B43_NPHY_RSSI_TBD:
  1109. if (core1or5 && rail == N_RAIL_I)
  1110. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1111. if (core1or5 && rail == N_RAIL_Q)
  1112. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1113. if (core2or5 && rail == N_RAIL_I)
  1114. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1115. if (core2or5 && rail == N_RAIL_Q)
  1116. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1117. break;
  1118. case B43_NPHY_RSSI_PWRDET:
  1119. if (core1or5 && rail == N_RAIL_I)
  1120. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1121. if (core1or5 && rail == N_RAIL_Q)
  1122. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1123. if (core2or5 && rail == N_RAIL_I)
  1124. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1125. if (core2or5 && rail == N_RAIL_Q)
  1126. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1127. break;
  1128. case B43_NPHY_RSSI_TSSI_I:
  1129. if (core1or5)
  1130. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1131. if (core2or5)
  1132. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1133. break;
  1134. case B43_NPHY_RSSI_TSSI_Q:
  1135. if (core1or5)
  1136. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1137. if (core2or5)
  1138. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1139. break;
  1140. }
  1141. }
  1142. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1143. {
  1144. u8 i;
  1145. u16 reg, val;
  1146. if (code == 0) {
  1147. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1148. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1149. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1150. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1151. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1152. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1153. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1154. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1155. } else {
  1156. for (i = 0; i < 2; i++) {
  1157. if ((code == 1 && i == 1) || (code == 2 && !i))
  1158. continue;
  1159. reg = (i == 0) ?
  1160. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1161. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1162. if (type < 3) {
  1163. reg = (i == 0) ?
  1164. B43_NPHY_AFECTL_C1 :
  1165. B43_NPHY_AFECTL_C2;
  1166. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1167. reg = (i == 0) ?
  1168. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1169. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1170. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1171. if (type == 0)
  1172. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1173. else if (type == 1)
  1174. val = 16;
  1175. else
  1176. val = 32;
  1177. b43_phy_set(dev, reg, val);
  1178. reg = (i == 0) ?
  1179. B43_NPHY_TXF_40CO_B1S0 :
  1180. B43_NPHY_TXF_40CO_B32S1;
  1181. b43_phy_set(dev, reg, 0x0020);
  1182. } else {
  1183. if (type == 6)
  1184. val = 0x0100;
  1185. else if (type == 3)
  1186. val = 0x0200;
  1187. else
  1188. val = 0x0300;
  1189. reg = (i == 0) ?
  1190. B43_NPHY_AFECTL_C1 :
  1191. B43_NPHY_AFECTL_C2;
  1192. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1193. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1194. if (type != 3 && type != 6) {
  1195. enum ieee80211_band band =
  1196. b43_current_band(dev->wl);
  1197. if (b43_nphy_ipa(dev))
  1198. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1199. else
  1200. val = 0x11;
  1201. reg = (i == 0) ? 0x2000 : 0x3000;
  1202. reg |= B2055_PADDRV;
  1203. b43_radio_write16(dev, reg, val);
  1204. reg = (i == 0) ?
  1205. B43_NPHY_AFECTL_OVER1 :
  1206. B43_NPHY_AFECTL_OVER;
  1207. b43_phy_set(dev, reg, 0x0200);
  1208. }
  1209. }
  1210. }
  1211. }
  1212. }
  1213. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1214. {
  1215. u16 val;
  1216. if (type < 3)
  1217. val = 0;
  1218. else if (type == 6)
  1219. val = 1;
  1220. else if (type == 3)
  1221. val = 2;
  1222. else
  1223. val = 3;
  1224. val = (val << 12) | (val << 14);
  1225. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1226. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1227. if (type < 3) {
  1228. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1229. (type + 1) << 4);
  1230. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1231. (type + 1) << 4);
  1232. }
  1233. if (code == 0) {
  1234. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  1235. if (type < 3) {
  1236. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1237. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1238. B43_NPHY_RFCTL_CMD_CORESEL));
  1239. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1240. ~(0x1 << 12 |
  1241. 0x1 << 5 |
  1242. 0x1 << 1 |
  1243. 0x1));
  1244. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1245. ~B43_NPHY_RFCTL_CMD_START);
  1246. udelay(20);
  1247. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1248. }
  1249. } else {
  1250. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  1251. if (type < 3) {
  1252. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1253. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1254. B43_NPHY_RFCTL_CMD_CORESEL),
  1255. (B43_NPHY_RFCTL_CMD_RXEN |
  1256. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  1257. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  1258. (0x1 << 12 |
  1259. 0x1 << 5 |
  1260. 0x1 << 1 |
  1261. 0x1));
  1262. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1263. B43_NPHY_RFCTL_CMD_START);
  1264. udelay(20);
  1265. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1266. }
  1267. }
  1268. }
  1269. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1270. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1271. {
  1272. if (dev->phy.rev >= 3)
  1273. b43_nphy_rev3_rssi_select(dev, code, type);
  1274. else
  1275. b43_nphy_rev2_rssi_select(dev, code, type);
  1276. }
  1277. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1278. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1279. {
  1280. int i;
  1281. for (i = 0; i < 2; i++) {
  1282. if (type == 2) {
  1283. if (i == 0) {
  1284. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1285. 0xFC, buf[0]);
  1286. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1287. 0xFC, buf[1]);
  1288. } else {
  1289. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1290. 0xFC, buf[2 * i]);
  1291. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1292. 0xFC, buf[2 * i + 1]);
  1293. }
  1294. } else {
  1295. if (i == 0)
  1296. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1297. 0xF3, buf[0] << 2);
  1298. else
  1299. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1300. 0xF3, buf[2 * i + 1] << 2);
  1301. }
  1302. }
  1303. }
  1304. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1305. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1306. u8 nsamp)
  1307. {
  1308. int i;
  1309. int out;
  1310. u16 save_regs_phy[9];
  1311. u16 s[2];
  1312. if (dev->phy.rev >= 3) {
  1313. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1314. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1315. save_regs_phy[2] = b43_phy_read(dev,
  1316. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1317. save_regs_phy[3] = b43_phy_read(dev,
  1318. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1319. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1320. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1321. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1322. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1323. save_regs_phy[8] = 0;
  1324. } else {
  1325. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1326. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1327. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1328. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  1329. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  1330. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  1331. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  1332. save_regs_phy[7] = 0;
  1333. save_regs_phy[8] = 0;
  1334. }
  1335. b43_nphy_rssi_select(dev, 5, type);
  1336. if (dev->phy.rev < 2) {
  1337. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1338. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1339. }
  1340. for (i = 0; i < 4; i++)
  1341. buf[i] = 0;
  1342. for (i = 0; i < nsamp; i++) {
  1343. if (dev->phy.rev < 2) {
  1344. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1345. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1346. } else {
  1347. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1348. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1349. }
  1350. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1351. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1352. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1353. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1354. }
  1355. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1356. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1357. if (dev->phy.rev < 2)
  1358. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1359. if (dev->phy.rev >= 3) {
  1360. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  1361. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  1362. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1363. save_regs_phy[2]);
  1364. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1365. save_regs_phy[3]);
  1366. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1367. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1368. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1369. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1370. } else {
  1371. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  1372. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  1373. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  1374. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  1375. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  1376. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  1377. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  1378. }
  1379. return out;
  1380. }
  1381. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1382. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1383. {
  1384. struct b43_phy_n *nphy = dev->phy.n;
  1385. u16 saved_regs_phy_rfctl[2];
  1386. u16 saved_regs_phy[13];
  1387. u16 regs_to_store[] = {
  1388. B43_NPHY_AFECTL_OVER1, B43_NPHY_AFECTL_OVER,
  1389. B43_NPHY_AFECTL_C1, B43_NPHY_AFECTL_C2,
  1390. B43_NPHY_TXF_40CO_B1S1, B43_NPHY_RFCTL_OVER,
  1391. B43_NPHY_TXF_40CO_B1S0, B43_NPHY_TXF_40CO_B32S1,
  1392. B43_NPHY_RFCTL_CMD,
  1393. B43_NPHY_RFCTL_LUT_TRSW_UP1, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1394. B43_NPHY_RFCTL_RSSIO1, B43_NPHY_RFCTL_RSSIO2
  1395. };
  1396. u16 class;
  1397. u16 clip_state[2];
  1398. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1399. u8 vcm_final = 0;
  1400. s32 offset[4];
  1401. s32 results[8][4] = { };
  1402. s32 results_min[4] = { };
  1403. s32 poll_results[4] = { };
  1404. u16 *rssical_radio_regs = NULL;
  1405. u16 *rssical_phy_regs = NULL;
  1406. u16 r; /* routing */
  1407. u8 rx_core_state;
  1408. u8 core, i, j;
  1409. class = b43_nphy_classifier(dev, 0, 0);
  1410. b43_nphy_classifier(dev, 7, 4);
  1411. b43_nphy_read_clip_detection(dev, clip_state);
  1412. b43_nphy_write_clip_detection(dev, clip_off);
  1413. saved_regs_phy_rfctl[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1414. saved_regs_phy_rfctl[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1415. for (i = 0; i < ARRAY_SIZE(regs_to_store); i++)
  1416. saved_regs_phy[i] = b43_phy_read(dev, regs_to_store[i]);
  1417. b43_nphy_rf_control_intc_override(dev, 0, 0, 7);
  1418. b43_nphy_rf_control_intc_override(dev, 1, 1, 7);
  1419. b43_nphy_rf_control_override(dev, 0x1, 0, 0, false);
  1420. b43_nphy_rf_control_override(dev, 0x2, 1, 0, false);
  1421. b43_nphy_rf_control_override(dev, 0x80, 1, 0, false);
  1422. b43_nphy_rf_control_override(dev, 0x40, 1, 0, false);
  1423. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1424. b43_nphy_rf_control_override(dev, 0x20, 0, 0, false);
  1425. b43_nphy_rf_control_override(dev, 0x10, 1, 0, false);
  1426. } else {
  1427. b43_nphy_rf_control_override(dev, 0x10, 0, 0, false);
  1428. b43_nphy_rf_control_override(dev, 0x20, 1, 0, false);
  1429. }
  1430. rx_core_state = b43_nphy_get_rx_core_state(dev);
  1431. for (core = 0; core < 2; core++) {
  1432. if (!(rx_core_state & (1 << core)))
  1433. continue;
  1434. r = core ? B2056_RX1 : B2056_RX0;
  1435. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1, N_RAIL_I, 2);
  1436. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1, N_RAIL_Q, 2);
  1437. for (i = 0; i < 8; i++) {
  1438. b43_radio_maskset(dev, r | B2056_RX_RSSI_MISC, 0xE3,
  1439. i << 2);
  1440. b43_nphy_poll_rssi(dev, 2, results[i], 8);
  1441. }
  1442. for (i = 0; i < 4; i += 2) {
  1443. s32 curr;
  1444. s32 mind = 0x100000;
  1445. s32 minpoll = 249;
  1446. u8 minvcm = 0;
  1447. if (2 * core != i)
  1448. continue;
  1449. for (j = 0; j < 8; j++) {
  1450. curr = results[j][i] * results[j][i] +
  1451. results[j][i + 1] * results[j][i];
  1452. if (curr < mind) {
  1453. mind = curr;
  1454. minvcm = j;
  1455. }
  1456. if (results[j][i] < minpoll)
  1457. minpoll = results[j][i];
  1458. }
  1459. vcm_final = minvcm;
  1460. results_min[i] = minpoll;
  1461. }
  1462. b43_radio_maskset(dev, r | B2056_RX_RSSI_MISC, 0xE3,
  1463. vcm_final << 2);
  1464. for (i = 0; i < 4; i++) {
  1465. if (core != i / 2)
  1466. continue;
  1467. offset[i] = -results[vcm_final][i];
  1468. if (offset[i] < 0)
  1469. offset[i] = -((abs(offset[i]) + 4) / 8);
  1470. else
  1471. offset[i] = (offset[i] + 4) / 8;
  1472. if (results_min[i] == 248)
  1473. offset[i] = -32;
  1474. b43_nphy_scale_offset_rssi(dev, 0, offset[i],
  1475. (i / 2 == 0) ? 1 : 2,
  1476. (i % 2 == 0) ? N_RAIL_I : N_RAIL_Q,
  1477. 2);
  1478. }
  1479. }
  1480. for (core = 0; core < 2; core++) {
  1481. if (!(rx_core_state & (1 << core)))
  1482. continue;
  1483. for (i = 0; i < 2; i++) {
  1484. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1,
  1485. N_RAIL_I, i);
  1486. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1,
  1487. N_RAIL_Q, i);
  1488. b43_nphy_poll_rssi(dev, i, poll_results, 8);
  1489. for (j = 0; j < 4; j++) {
  1490. if (j / 2 == core) {
  1491. offset[j] = 232 - poll_results[j];
  1492. if (offset[j] < 0)
  1493. offset[j] = -(abs(offset[j] + 4) / 8);
  1494. else
  1495. offset[j] = (offset[j] + 4) / 8;
  1496. b43_nphy_scale_offset_rssi(dev, 0,
  1497. offset[2 * core], core + 1, j % 2, i);
  1498. }
  1499. }
  1500. }
  1501. }
  1502. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, saved_regs_phy_rfctl[0]);
  1503. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, saved_regs_phy_rfctl[1]);
  1504. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1505. b43_phy_set(dev, B43_NPHY_TXF_40CO_B1S1, 0x1);
  1506. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_START);
  1507. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1, ~0x1);
  1508. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1509. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_RXTX);
  1510. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1, ~0x1);
  1511. for (i = 0; i < ARRAY_SIZE(regs_to_store); i++)
  1512. b43_phy_write(dev, regs_to_store[i], saved_regs_phy[i]);
  1513. /* Store for future configuration */
  1514. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1515. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1516. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1517. } else {
  1518. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1519. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1520. }
  1521. rssical_radio_regs[0] = b43_radio_read(dev, 0x602B);
  1522. rssical_radio_regs[0] = b43_radio_read(dev, 0x702B);
  1523. rssical_phy_regs[0] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_Z);
  1524. rssical_phy_regs[1] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z);
  1525. rssical_phy_regs[2] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_Z);
  1526. rssical_phy_regs[3] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z);
  1527. rssical_phy_regs[4] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_X);
  1528. rssical_phy_regs[5] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_X);
  1529. rssical_phy_regs[6] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_X);
  1530. rssical_phy_regs[7] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_X);
  1531. rssical_phy_regs[8] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_Y);
  1532. rssical_phy_regs[9] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y);
  1533. rssical_phy_regs[10] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_Y);
  1534. rssical_phy_regs[11] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y);
  1535. /* Remember for which channel we store configuration */
  1536. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1537. nphy->rssical_chanspec_2G.center_freq = dev->phy.channel_freq;
  1538. else
  1539. nphy->rssical_chanspec_5G.center_freq = dev->phy.channel_freq;
  1540. /* End of calibration, restore configuration */
  1541. b43_nphy_classifier(dev, 7, class);
  1542. b43_nphy_write_clip_detection(dev, clip_state);
  1543. }
  1544. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1545. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1546. {
  1547. int i, j;
  1548. u8 state[4];
  1549. u8 code, val;
  1550. u16 class, override;
  1551. u8 regs_save_radio[2];
  1552. u16 regs_save_phy[2];
  1553. s32 offset[4];
  1554. u8 core;
  1555. u8 rail;
  1556. u16 clip_state[2];
  1557. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1558. s32 results_min[4] = { };
  1559. u8 vcm_final[4] = { };
  1560. s32 results[4][4] = { };
  1561. s32 miniq[4][2] = { };
  1562. if (type == 2) {
  1563. code = 0;
  1564. val = 6;
  1565. } else if (type < 2) {
  1566. code = 25;
  1567. val = 4;
  1568. } else {
  1569. B43_WARN_ON(1);
  1570. return;
  1571. }
  1572. class = b43_nphy_classifier(dev, 0, 0);
  1573. b43_nphy_classifier(dev, 7, 4);
  1574. b43_nphy_read_clip_detection(dev, clip_state);
  1575. b43_nphy_write_clip_detection(dev, clip_off);
  1576. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1577. override = 0x140;
  1578. else
  1579. override = 0x110;
  1580. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1581. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1582. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1583. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1584. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1585. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1586. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1587. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1588. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1589. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1590. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1591. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1592. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1593. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1594. b43_nphy_rssi_select(dev, 5, type);
  1595. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, N_RAIL_I, type);
  1596. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, N_RAIL_Q, type);
  1597. for (i = 0; i < 4; i++) {
  1598. u8 tmp[4];
  1599. for (j = 0; j < 4; j++)
  1600. tmp[j] = i;
  1601. if (type != 1)
  1602. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1603. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1604. if (type < 2)
  1605. for (j = 0; j < 2; j++)
  1606. miniq[i][j] = min(results[i][2 * j],
  1607. results[i][2 * j + 1]);
  1608. }
  1609. for (i = 0; i < 4; i++) {
  1610. s32 mind = 0x100000;
  1611. u8 minvcm = 0;
  1612. s32 minpoll = 249;
  1613. s32 curr;
  1614. for (j = 0; j < 4; j++) {
  1615. if (type == 2)
  1616. curr = abs(results[j][i]);
  1617. else
  1618. curr = abs(miniq[j][i / 2] - code * 8);
  1619. if (curr < mind) {
  1620. mind = curr;
  1621. minvcm = j;
  1622. }
  1623. if (results[j][i] < minpoll)
  1624. minpoll = results[j][i];
  1625. }
  1626. results_min[i] = minpoll;
  1627. vcm_final[i] = minvcm;
  1628. }
  1629. if (type != 1)
  1630. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1631. for (i = 0; i < 4; i++) {
  1632. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1633. if (offset[i] < 0)
  1634. offset[i] = -((abs(offset[i]) + 4) / 8);
  1635. else
  1636. offset[i] = (offset[i] + 4) / 8;
  1637. if (results_min[i] == 248)
  1638. offset[i] = code - 32;
  1639. core = (i / 2) ? 2 : 1;
  1640. rail = (i % 2) ? N_RAIL_Q : N_RAIL_I;
  1641. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  1642. type);
  1643. }
  1644. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1645. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  1646. switch (state[2]) {
  1647. case 1:
  1648. b43_nphy_rssi_select(dev, 1, 2);
  1649. break;
  1650. case 4:
  1651. b43_nphy_rssi_select(dev, 1, 0);
  1652. break;
  1653. case 2:
  1654. b43_nphy_rssi_select(dev, 1, 1);
  1655. break;
  1656. default:
  1657. b43_nphy_rssi_select(dev, 1, 1);
  1658. break;
  1659. }
  1660. switch (state[3]) {
  1661. case 1:
  1662. b43_nphy_rssi_select(dev, 2, 2);
  1663. break;
  1664. case 4:
  1665. b43_nphy_rssi_select(dev, 2, 0);
  1666. break;
  1667. default:
  1668. b43_nphy_rssi_select(dev, 2, 1);
  1669. break;
  1670. }
  1671. b43_nphy_rssi_select(dev, 0, type);
  1672. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1673. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1674. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1675. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1676. b43_nphy_classifier(dev, 7, class);
  1677. b43_nphy_write_clip_detection(dev, clip_state);
  1678. /* Specs don't say about reset here, but it makes wl and b43 dumps
  1679. identical, it really seems wl performs this */
  1680. b43_nphy_reset_cca(dev);
  1681. }
  1682. /*
  1683. * RSSI Calibration
  1684. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1685. */
  1686. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1687. {
  1688. if (dev->phy.rev >= 3) {
  1689. b43_nphy_rev3_rssi_cal(dev);
  1690. } else {
  1691. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  1692. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  1693. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  1694. }
  1695. }
  1696. /**************************************************
  1697. * Workarounds
  1698. **************************************************/
  1699. static void b43_nphy_gain_ctl_workarounds_rev3plus(struct b43_wldev *dev)
  1700. {
  1701. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1702. bool ghz5;
  1703. bool ext_lna;
  1704. u16 rssi_gain;
  1705. struct nphy_gain_ctl_workaround_entry *e;
  1706. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  1707. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  1708. /* Prepare values */
  1709. ghz5 = b43_phy_read(dev, B43_NPHY_BANDCTL)
  1710. & B43_NPHY_BANDCTL_5GHZ;
  1711. ext_lna = ghz5 ? sprom->boardflags_hi & B43_BFH_EXTLNA_5GHZ :
  1712. sprom->boardflags_lo & B43_BFL_EXTLNA;
  1713. e = b43_nphy_get_gain_ctl_workaround_ent(dev, ghz5, ext_lna);
  1714. if (ghz5 && dev->phy.rev >= 5)
  1715. rssi_gain = 0x90;
  1716. else
  1717. rssi_gain = 0x50;
  1718. b43_phy_set(dev, B43_NPHY_RXCTL, 0x0040);
  1719. /* Set Clip 2 detect */
  1720. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1721. B43_NPHY_C1_CGAINI_CL2DETECT);
  1722. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1723. B43_NPHY_C2_CGAINI_CL2DETECT);
  1724. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1725. 0x17);
  1726. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1727. 0x17);
  1728. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG2_IDAC, 0xF0);
  1729. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG2_IDAC, 0xF0);
  1730. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_POLE, 0x00);
  1731. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_POLE, 0x00);
  1732. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_GAIN,
  1733. rssi_gain);
  1734. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_GAIN,
  1735. rssi_gain);
  1736. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1737. 0x17);
  1738. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1739. 0x17);
  1740. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA2_IDAC, 0xFF);
  1741. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA2_IDAC, 0xFF);
  1742. b43_ntab_write_bulk(dev, B43_NTAB8(0, 8), 4, e->lna1_gain);
  1743. b43_ntab_write_bulk(dev, B43_NTAB8(1, 8), 4, e->lna1_gain);
  1744. b43_ntab_write_bulk(dev, B43_NTAB8(0, 16), 4, e->lna2_gain);
  1745. b43_ntab_write_bulk(dev, B43_NTAB8(1, 16), 4, e->lna2_gain);
  1746. b43_ntab_write_bulk(dev, B43_NTAB8(0, 32), 10, e->gain_db);
  1747. b43_ntab_write_bulk(dev, B43_NTAB8(1, 32), 10, e->gain_db);
  1748. b43_ntab_write_bulk(dev, B43_NTAB8(2, 32), 10, e->gain_bits);
  1749. b43_ntab_write_bulk(dev, B43_NTAB8(3, 32), 10, e->gain_bits);
  1750. b43_ntab_write_bulk(dev, B43_NTAB8(0, 0x40), 6, lpf_gain);
  1751. b43_ntab_write_bulk(dev, B43_NTAB8(1, 0x40), 6, lpf_gain);
  1752. b43_ntab_write_bulk(dev, B43_NTAB8(2, 0x40), 6, lpf_bits);
  1753. b43_ntab_write_bulk(dev, B43_NTAB8(3, 0x40), 6, lpf_bits);
  1754. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1755. b43_phy_write(dev, 0x2A7, e->init_gain);
  1756. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x106), 2,
  1757. e->rfseq_init);
  1758. /* TODO: check defines. Do not match variables names */
  1759. b43_phy_write(dev, B43_NPHY_C1_CLIP1_MEDGAIN, e->cliphi_gain);
  1760. b43_phy_write(dev, 0x2A9, e->cliphi_gain);
  1761. b43_phy_write(dev, B43_NPHY_C1_CLIP2_GAIN, e->clipmd_gain);
  1762. b43_phy_write(dev, 0x2AB, e->clipmd_gain);
  1763. b43_phy_write(dev, B43_NPHY_C2_CLIP1_HIGAIN, e->cliplo_gain);
  1764. b43_phy_write(dev, 0x2AD, e->cliplo_gain);
  1765. b43_phy_maskset(dev, 0x27D, 0xFF00, e->crsmin);
  1766. b43_phy_maskset(dev, 0x280, 0xFF00, e->crsminl);
  1767. b43_phy_maskset(dev, 0x283, 0xFF00, e->crsminu);
  1768. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, e->nbclip);
  1769. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, e->nbclip);
  1770. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1771. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, e->wlclip);
  1772. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1773. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, e->wlclip);
  1774. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1775. }
  1776. static void b43_nphy_gain_ctl_workarounds_rev1_2(struct b43_wldev *dev)
  1777. {
  1778. struct b43_phy_n *nphy = dev->phy.n;
  1779. u8 i, j;
  1780. u8 code;
  1781. u16 tmp;
  1782. u8 rfseq_events[3] = { 6, 8, 7 };
  1783. u8 rfseq_delays[3] = { 10, 30, 1 };
  1784. /* Set Clip 2 detect */
  1785. b43_phy_set(dev, B43_NPHY_C1_CGAINI, B43_NPHY_C1_CGAINI_CL2DETECT);
  1786. b43_phy_set(dev, B43_NPHY_C2_CGAINI, B43_NPHY_C2_CGAINI_CL2DETECT);
  1787. /* Set narrowband clip threshold */
  1788. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  1789. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  1790. if (!dev->phy.is_40mhz) {
  1791. /* Set dwell lengths */
  1792. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  1793. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  1794. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  1795. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  1796. }
  1797. /* Set wideband clip 2 threshold */
  1798. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1799. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, 21);
  1800. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1801. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, 21);
  1802. if (!dev->phy.is_40mhz) {
  1803. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  1804. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  1805. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  1806. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  1807. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  1808. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  1809. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  1810. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  1811. }
  1812. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1813. if (nphy->gain_boost) {
  1814. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  1815. dev->phy.is_40mhz)
  1816. code = 4;
  1817. else
  1818. code = 5;
  1819. } else {
  1820. code = dev->phy.is_40mhz ? 6 : 7;
  1821. }
  1822. /* Set HPVGA2 index */
  1823. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN, ~B43_NPHY_C1_INITGAIN_HPVGA2,
  1824. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  1825. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN, ~B43_NPHY_C2_INITGAIN_HPVGA2,
  1826. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  1827. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1828. /* specs say about 2 loops, but wl does 4 */
  1829. for (i = 0; i < 4; i++)
  1830. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, (code << 8 | 0x7C));
  1831. b43_nphy_adjust_lna_gain_table(dev);
  1832. if (nphy->elna_gain_config) {
  1833. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  1834. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1835. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1836. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1837. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1838. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  1839. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1840. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1841. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1842. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1843. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1844. /* specs say about 2 loops, but wl does 4 */
  1845. for (i = 0; i < 4; i++)
  1846. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1847. (code << 8 | 0x74));
  1848. }
  1849. if (dev->phy.rev == 2) {
  1850. for (i = 0; i < 4; i++) {
  1851. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1852. (0x0400 * i) + 0x0020);
  1853. for (j = 0; j < 21; j++) {
  1854. tmp = j * (i < 2 ? 3 : 1);
  1855. b43_phy_write(dev,
  1856. B43_NPHY_TABLE_DATALO, tmp);
  1857. }
  1858. }
  1859. }
  1860. b43_nphy_set_rf_sequence(dev, 5, rfseq_events, rfseq_delays, 3);
  1861. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1862. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1863. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1864. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1865. b43_phy_maskset(dev, B43_PHY_N(0xC5D), 0xFF80, 4);
  1866. }
  1867. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  1868. static void b43_nphy_gain_ctl_workarounds(struct b43_wldev *dev)
  1869. {
  1870. if (dev->phy.rev >= 7)
  1871. ; /* TODO */
  1872. else if (dev->phy.rev >= 3)
  1873. b43_nphy_gain_ctl_workarounds_rev3plus(dev);
  1874. else
  1875. b43_nphy_gain_ctl_workarounds_rev1_2(dev);
  1876. }
  1877. /* http://bcm-v4.sipsolutions.net/PHY/N/Read_Lpf_Bw_Ctl */
  1878. static u16 b43_nphy_read_lpf_ctl(struct b43_wldev *dev, u16 offset)
  1879. {
  1880. if (!offset)
  1881. offset = (dev->phy.is_40mhz) ? 0x159 : 0x154;
  1882. return b43_ntab_read(dev, B43_NTAB16(7, offset)) & 0x7;
  1883. }
  1884. static void b43_nphy_workarounds_rev7plus(struct b43_wldev *dev)
  1885. {
  1886. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1887. struct b43_phy *phy = &dev->phy;
  1888. u8 rx2tx_events_ipa[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0xF, 0x3,
  1889. 0x1F };
  1890. u8 rx2tx_delays_ipa[9] = { 8, 6, 6, 4, 4, 16, 43, 1, 1 };
  1891. u16 ntab7_15e_16e[] = { 0x10f, 0x10f };
  1892. u8 ntab7_138_146[] = { 0x11, 0x11 };
  1893. u8 ntab7_133[] = { 0x77, 0x11, 0x11 };
  1894. u16 lpf_20, lpf_40, lpf_11b;
  1895. u16 bcap_val, bcap_val_11b, bcap_val_11n_20, bcap_val_11n_40;
  1896. u16 scap_val, scap_val_11b, scap_val_11n_20, scap_val_11n_40;
  1897. bool rccal_ovrd = false;
  1898. u16 rx2tx_lut_20_11b, rx2tx_lut_20_11n, rx2tx_lut_40_11n;
  1899. u16 bias, conv, filt;
  1900. u32 tmp32;
  1901. u8 core;
  1902. if (phy->rev == 7) {
  1903. b43_phy_set(dev, B43_NPHY_FINERX2_CGC, 0x10);
  1904. b43_phy_maskset(dev, B43_NPHY_FREQGAIN0, 0xFF80, 0x0020);
  1905. b43_phy_maskset(dev, B43_NPHY_FREQGAIN0, 0x80FF, 0x2700);
  1906. b43_phy_maskset(dev, B43_NPHY_FREQGAIN1, 0xFF80, 0x002E);
  1907. b43_phy_maskset(dev, B43_NPHY_FREQGAIN1, 0x80FF, 0x3300);
  1908. b43_phy_maskset(dev, B43_NPHY_FREQGAIN2, 0xFF80, 0x0037);
  1909. b43_phy_maskset(dev, B43_NPHY_FREQGAIN2, 0x80FF, 0x3A00);
  1910. b43_phy_maskset(dev, B43_NPHY_FREQGAIN3, 0xFF80, 0x003C);
  1911. b43_phy_maskset(dev, B43_NPHY_FREQGAIN3, 0x80FF, 0x3E00);
  1912. b43_phy_maskset(dev, B43_NPHY_FREQGAIN4, 0xFF80, 0x003E);
  1913. b43_phy_maskset(dev, B43_NPHY_FREQGAIN4, 0x80FF, 0x3F00);
  1914. b43_phy_maskset(dev, B43_NPHY_FREQGAIN5, 0xFF80, 0x0040);
  1915. b43_phy_maskset(dev, B43_NPHY_FREQGAIN5, 0x80FF, 0x4000);
  1916. b43_phy_maskset(dev, B43_NPHY_FREQGAIN6, 0xFF80, 0x0040);
  1917. b43_phy_maskset(dev, B43_NPHY_FREQGAIN6, 0x80FF, 0x4000);
  1918. b43_phy_maskset(dev, B43_NPHY_FREQGAIN7, 0xFF80, 0x0040);
  1919. b43_phy_maskset(dev, B43_NPHY_FREQGAIN7, 0x80FF, 0x4000);
  1920. }
  1921. if (phy->rev <= 8) {
  1922. b43_phy_write(dev, 0x23F, 0x1B0);
  1923. b43_phy_write(dev, 0x240, 0x1B0);
  1924. }
  1925. if (phy->rev >= 8)
  1926. b43_phy_maskset(dev, B43_NPHY_TXTAILCNT, ~0xFF, 0x72);
  1927. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 2);
  1928. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 2);
  1929. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  1930. tmp32 &= 0xffffff;
  1931. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  1932. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x15e), 2, ntab7_15e_16e);
  1933. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x16e), 2, ntab7_15e_16e);
  1934. if (b43_nphy_ipa(dev))
  1935. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events_ipa,
  1936. rx2tx_delays_ipa, ARRAY_SIZE(rx2tx_events_ipa));
  1937. b43_phy_maskset(dev, 0x299, 0x3FFF, 0x4000);
  1938. b43_phy_maskset(dev, 0x29D, 0x3FFF, 0x4000);
  1939. lpf_20 = b43_nphy_read_lpf_ctl(dev, 0x154);
  1940. lpf_40 = b43_nphy_read_lpf_ctl(dev, 0x159);
  1941. lpf_11b = b43_nphy_read_lpf_ctl(dev, 0x152);
  1942. if (b43_nphy_ipa(dev)) {
  1943. if ((phy->radio_rev == 5 && phy->is_40mhz) ||
  1944. phy->radio_rev == 7 || phy->radio_rev == 8) {
  1945. bcap_val = b43_radio_read(dev, 0x16b);
  1946. scap_val = b43_radio_read(dev, 0x16a);
  1947. scap_val_11b = scap_val;
  1948. bcap_val_11b = bcap_val;
  1949. if (phy->radio_rev == 5 && phy->is_40mhz) {
  1950. scap_val_11n_20 = scap_val;
  1951. bcap_val_11n_20 = bcap_val;
  1952. scap_val_11n_40 = bcap_val_11n_40 = 0xc;
  1953. rccal_ovrd = true;
  1954. } else { /* Rev 7/8 */
  1955. lpf_20 = 4;
  1956. lpf_11b = 1;
  1957. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1958. scap_val_11n_20 = 0xc;
  1959. bcap_val_11n_20 = 0xc;
  1960. scap_val_11n_40 = 0xa;
  1961. bcap_val_11n_40 = 0xa;
  1962. } else {
  1963. scap_val_11n_20 = 0x14;
  1964. bcap_val_11n_20 = 0x14;
  1965. scap_val_11n_40 = 0xf;
  1966. bcap_val_11n_40 = 0xf;
  1967. }
  1968. rccal_ovrd = true;
  1969. }
  1970. }
  1971. } else {
  1972. if (phy->radio_rev == 5) {
  1973. lpf_20 = 1;
  1974. lpf_40 = 3;
  1975. bcap_val = b43_radio_read(dev, 0x16b);
  1976. scap_val = b43_radio_read(dev, 0x16a);
  1977. scap_val_11b = scap_val;
  1978. bcap_val_11b = bcap_val;
  1979. scap_val_11n_20 = 0x11;
  1980. scap_val_11n_40 = 0x11;
  1981. bcap_val_11n_20 = 0x13;
  1982. bcap_val_11n_40 = 0x13;
  1983. rccal_ovrd = true;
  1984. }
  1985. }
  1986. if (rccal_ovrd) {
  1987. rx2tx_lut_20_11b = (bcap_val_11b << 8) |
  1988. (scap_val_11b << 3) |
  1989. lpf_11b;
  1990. rx2tx_lut_20_11n = (bcap_val_11n_20 << 8) |
  1991. (scap_val_11n_20 << 3) |
  1992. lpf_20;
  1993. rx2tx_lut_40_11n = (bcap_val_11n_40 << 8) |
  1994. (scap_val_11n_40 << 3) |
  1995. lpf_40;
  1996. for (core = 0; core < 2; core++) {
  1997. b43_ntab_write(dev, B43_NTAB16(7, 0x152 + core * 16),
  1998. rx2tx_lut_20_11b);
  1999. b43_ntab_write(dev, B43_NTAB16(7, 0x153 + core * 16),
  2000. rx2tx_lut_20_11n);
  2001. b43_ntab_write(dev, B43_NTAB16(7, 0x154 + core * 16),
  2002. rx2tx_lut_20_11n);
  2003. b43_ntab_write(dev, B43_NTAB16(7, 0x155 + core * 16),
  2004. rx2tx_lut_40_11n);
  2005. b43_ntab_write(dev, B43_NTAB16(7, 0x156 + core * 16),
  2006. rx2tx_lut_40_11n);
  2007. b43_ntab_write(dev, B43_NTAB16(7, 0x157 + core * 16),
  2008. rx2tx_lut_40_11n);
  2009. b43_ntab_write(dev, B43_NTAB16(7, 0x158 + core * 16),
  2010. rx2tx_lut_40_11n);
  2011. b43_ntab_write(dev, B43_NTAB16(7, 0x159 + core * 16),
  2012. rx2tx_lut_40_11n);
  2013. }
  2014. b43_nphy_rf_control_override_rev7(dev, 16, 1, 3, false, 2);
  2015. }
  2016. b43_phy_write(dev, 0x32F, 0x3);
  2017. if (phy->radio_rev == 4 || phy->radio_rev == 6)
  2018. b43_nphy_rf_control_override_rev7(dev, 4, 1, 3, false, 0);
  2019. if (phy->radio_rev == 3 || phy->radio_rev == 4 || phy->radio_rev == 6) {
  2020. if (sprom->revision &&
  2021. sprom->boardflags2_hi & B43_BFH2_IPALVLSHIFT_3P3) {
  2022. b43_radio_write(dev, 0x5, 0x05);
  2023. b43_radio_write(dev, 0x6, 0x30);
  2024. b43_radio_write(dev, 0x7, 0x00);
  2025. b43_radio_set(dev, 0x4f, 0x1);
  2026. b43_radio_set(dev, 0xd4, 0x1);
  2027. bias = 0x1f;
  2028. conv = 0x6f;
  2029. filt = 0xaa;
  2030. } else {
  2031. bias = 0x2b;
  2032. conv = 0x7f;
  2033. filt = 0xee;
  2034. }
  2035. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2036. for (core = 0; core < 2; core++) {
  2037. if (core == 0) {
  2038. b43_radio_write(dev, 0x5F, bias);
  2039. b43_radio_write(dev, 0x64, conv);
  2040. b43_radio_write(dev, 0x66, filt);
  2041. } else {
  2042. b43_radio_write(dev, 0xE8, bias);
  2043. b43_radio_write(dev, 0xE9, conv);
  2044. b43_radio_write(dev, 0xEB, filt);
  2045. }
  2046. }
  2047. }
  2048. }
  2049. if (b43_nphy_ipa(dev)) {
  2050. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2051. if (phy->radio_rev == 3 || phy->radio_rev == 4 ||
  2052. phy->radio_rev == 6) {
  2053. for (core = 0; core < 2; core++) {
  2054. if (core == 0)
  2055. b43_radio_write(dev, 0x51,
  2056. 0x7f);
  2057. else
  2058. b43_radio_write(dev, 0xd6,
  2059. 0x7f);
  2060. }
  2061. }
  2062. if (phy->radio_rev == 3) {
  2063. for (core = 0; core < 2; core++) {
  2064. if (core == 0) {
  2065. b43_radio_write(dev, 0x64,
  2066. 0x13);
  2067. b43_radio_write(dev, 0x5F,
  2068. 0x1F);
  2069. b43_radio_write(dev, 0x66,
  2070. 0xEE);
  2071. b43_radio_write(dev, 0x59,
  2072. 0x8A);
  2073. b43_radio_write(dev, 0x80,
  2074. 0x3E);
  2075. } else {
  2076. b43_radio_write(dev, 0x69,
  2077. 0x13);
  2078. b43_radio_write(dev, 0xE8,
  2079. 0x1F);
  2080. b43_radio_write(dev, 0xEB,
  2081. 0xEE);
  2082. b43_radio_write(dev, 0xDE,
  2083. 0x8A);
  2084. b43_radio_write(dev, 0x105,
  2085. 0x3E);
  2086. }
  2087. }
  2088. } else if (phy->radio_rev == 7 || phy->radio_rev == 8) {
  2089. if (!phy->is_40mhz) {
  2090. b43_radio_write(dev, 0x5F, 0x14);
  2091. b43_radio_write(dev, 0xE8, 0x12);
  2092. } else {
  2093. b43_radio_write(dev, 0x5F, 0x16);
  2094. b43_radio_write(dev, 0xE8, 0x16);
  2095. }
  2096. }
  2097. } else {
  2098. u16 freq = phy->channel_freq;
  2099. if ((freq >= 5180 && freq <= 5230) ||
  2100. (freq >= 5745 && freq <= 5805)) {
  2101. b43_radio_write(dev, 0x7D, 0xFF);
  2102. b43_radio_write(dev, 0xFE, 0xFF);
  2103. }
  2104. }
  2105. } else {
  2106. if (phy->radio_rev != 5) {
  2107. for (core = 0; core < 2; core++) {
  2108. if (core == 0) {
  2109. b43_radio_write(dev, 0x5c, 0x61);
  2110. b43_radio_write(dev, 0x51, 0x70);
  2111. } else {
  2112. b43_radio_write(dev, 0xe1, 0x61);
  2113. b43_radio_write(dev, 0xd6, 0x70);
  2114. }
  2115. }
  2116. }
  2117. }
  2118. if (phy->radio_rev == 4) {
  2119. b43_ntab_write(dev, B43_NTAB16(8, 0x05), 0x20);
  2120. b43_ntab_write(dev, B43_NTAB16(8, 0x15), 0x20);
  2121. for (core = 0; core < 2; core++) {
  2122. if (core == 0) {
  2123. b43_radio_write(dev, 0x1a1, 0x00);
  2124. b43_radio_write(dev, 0x1a2, 0x3f);
  2125. b43_radio_write(dev, 0x1a6, 0x3f);
  2126. } else {
  2127. b43_radio_write(dev, 0x1a7, 0x00);
  2128. b43_radio_write(dev, 0x1ab, 0x3f);
  2129. b43_radio_write(dev, 0x1ac, 0x3f);
  2130. }
  2131. }
  2132. } else {
  2133. b43_phy_set(dev, B43_NPHY_AFECTL_C1, 0x4);
  2134. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x4);
  2135. b43_phy_set(dev, B43_NPHY_AFECTL_C2, 0x4);
  2136. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4);
  2137. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x1);
  2138. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x1);
  2139. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x1);
  2140. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x1);
  2141. b43_ntab_write(dev, B43_NTAB16(8, 0x05), 0x20);
  2142. b43_ntab_write(dev, B43_NTAB16(8, 0x15), 0x20);
  2143. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x4);
  2144. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x4);
  2145. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x4);
  2146. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4);
  2147. }
  2148. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, 0x2);
  2149. b43_ntab_write(dev, B43_NTAB32(16, 0x100), 20);
  2150. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x138), 2, ntab7_138_146);
  2151. b43_ntab_write(dev, B43_NTAB16(7, 0x141), 0x77);
  2152. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x133), 3, ntab7_133);
  2153. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x146), 2, ntab7_138_146);
  2154. b43_ntab_write(dev, B43_NTAB16(7, 0x123), 0x77);
  2155. b43_ntab_write(dev, B43_NTAB16(7, 0x12A), 0x77);
  2156. if (!phy->is_40mhz) {
  2157. b43_ntab_write(dev, B43_NTAB32(16, 0x03), 0x18D);
  2158. b43_ntab_write(dev, B43_NTAB32(16, 0x7F), 0x18D);
  2159. } else {
  2160. b43_ntab_write(dev, B43_NTAB32(16, 0x03), 0x14D);
  2161. b43_ntab_write(dev, B43_NTAB32(16, 0x7F), 0x14D);
  2162. }
  2163. b43_nphy_gain_ctl_workarounds(dev);
  2164. /* TODO
  2165. b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x08), 4,
  2166. aux_adc_vmid_rev7_core0);
  2167. b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x18), 4,
  2168. aux_adc_vmid_rev7_core1);
  2169. b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x0C), 4,
  2170. aux_adc_gain_rev7);
  2171. b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x1C), 4,
  2172. aux_adc_gain_rev7);
  2173. */
  2174. }
  2175. static void b43_nphy_workarounds_rev3plus(struct b43_wldev *dev)
  2176. {
  2177. struct b43_phy_n *nphy = dev->phy.n;
  2178. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2179. /* TX to RX */
  2180. u8 tx2rx_events[8] = { 0x4, 0x3, 0x6, 0x5, 0x2, 0x1, 0x8, 0x1F };
  2181. u8 tx2rx_delays[8] = { 8, 4, 2, 2, 4, 4, 6, 1 };
  2182. /* RX to TX */
  2183. u8 rx2tx_events_ipa[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0xF, 0x3,
  2184. 0x1F };
  2185. u8 rx2tx_delays_ipa[9] = { 8, 6, 6, 4, 4, 16, 43, 1, 1 };
  2186. u8 rx2tx_events[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0x3, 0x4, 0x1F };
  2187. u8 rx2tx_delays[9] = { 8, 6, 6, 4, 4, 18, 42, 1, 1 };
  2188. u16 tmp16;
  2189. u32 tmp32;
  2190. b43_phy_write(dev, 0x23f, 0x1f8);
  2191. b43_phy_write(dev, 0x240, 0x1f8);
  2192. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  2193. tmp32 &= 0xffffff;
  2194. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  2195. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
  2196. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01B3);
  2197. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
  2198. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016E);
  2199. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00CD);
  2200. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
  2201. b43_phy_write(dev, B43_NPHY_C2_CLIP1_MEDGAIN, 0x000C);
  2202. b43_phy_write(dev, 0x2AE, 0x000C);
  2203. /* TX to RX */
  2204. b43_nphy_set_rf_sequence(dev, 1, tx2rx_events, tx2rx_delays,
  2205. ARRAY_SIZE(tx2rx_events));
  2206. /* RX to TX */
  2207. if (b43_nphy_ipa(dev))
  2208. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events_ipa,
  2209. rx2tx_delays_ipa, ARRAY_SIZE(rx2tx_events_ipa));
  2210. if (nphy->hw_phyrxchain != 3 &&
  2211. nphy->hw_phyrxchain != nphy->hw_phytxchain) {
  2212. if (b43_nphy_ipa(dev)) {
  2213. rx2tx_delays[5] = 59;
  2214. rx2tx_delays[6] = 1;
  2215. rx2tx_events[7] = 0x1F;
  2216. }
  2217. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events, rx2tx_delays,
  2218. ARRAY_SIZE(rx2tx_events));
  2219. }
  2220. tmp16 = (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ?
  2221. 0x2 : 0x9C40;
  2222. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, tmp16);
  2223. b43_phy_maskset(dev, 0x294, 0xF0FF, 0x0700);
  2224. if (!dev->phy.is_40mhz) {
  2225. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x18D);
  2226. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x18D);
  2227. } else {
  2228. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x14D);
  2229. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x14D);
  2230. }
  2231. b43_nphy_gain_ctl_workarounds(dev);
  2232. b43_ntab_write(dev, B43_NTAB16(8, 0), 2);
  2233. b43_ntab_write(dev, B43_NTAB16(8, 16), 2);
  2234. /* TODO */
  2235. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  2236. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  2237. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  2238. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  2239. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  2240. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  2241. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  2242. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  2243. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  2244. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  2245. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  2246. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  2247. /* N PHY WAR TX Chain Update with hw_phytxchain as argument */
  2248. if ((sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  2249. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ||
  2250. (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  2251. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ))
  2252. tmp32 = 0x00088888;
  2253. else
  2254. tmp32 = 0x88888888;
  2255. b43_ntab_write(dev, B43_NTAB32(30, 1), tmp32);
  2256. b43_ntab_write(dev, B43_NTAB32(30, 2), tmp32);
  2257. b43_ntab_write(dev, B43_NTAB32(30, 3), tmp32);
  2258. if (dev->phy.rev == 4 &&
  2259. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2260. b43_radio_write(dev, B2056_TX0 | B2056_TX_GMBB_IDAC,
  2261. 0x70);
  2262. b43_radio_write(dev, B2056_TX1 | B2056_TX_GMBB_IDAC,
  2263. 0x70);
  2264. }
  2265. /* Dropped probably-always-true condition */
  2266. b43_phy_write(dev, 0x224, 0x03eb);
  2267. b43_phy_write(dev, 0x225, 0x03eb);
  2268. b43_phy_write(dev, 0x226, 0x0341);
  2269. b43_phy_write(dev, 0x227, 0x0341);
  2270. b43_phy_write(dev, 0x228, 0x042b);
  2271. b43_phy_write(dev, 0x229, 0x042b);
  2272. b43_phy_write(dev, 0x22a, 0x0381);
  2273. b43_phy_write(dev, 0x22b, 0x0381);
  2274. b43_phy_write(dev, 0x22c, 0x042b);
  2275. b43_phy_write(dev, 0x22d, 0x042b);
  2276. b43_phy_write(dev, 0x22e, 0x0381);
  2277. b43_phy_write(dev, 0x22f, 0x0381);
  2278. if (dev->phy.rev >= 6 && sprom->boardflags2_lo & B43_BFL2_SINGLEANT_CCK)
  2279. ; /* TODO: 0x0080000000000000 HF */
  2280. }
  2281. static void b43_nphy_workarounds_rev1_2(struct b43_wldev *dev)
  2282. {
  2283. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2284. struct b43_phy *phy = &dev->phy;
  2285. struct b43_phy_n *nphy = phy->n;
  2286. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  2287. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  2288. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  2289. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  2290. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD ||
  2291. dev->dev->board_type == 0x8B) {
  2292. delays1[0] = 0x1;
  2293. delays1[5] = 0x14;
  2294. }
  2295. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  2296. nphy->band5g_pwrgain) {
  2297. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  2298. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  2299. } else {
  2300. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  2301. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  2302. }
  2303. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
  2304. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
  2305. if (dev->phy.rev < 3) {
  2306. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  2307. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  2308. }
  2309. if (dev->phy.rev < 2) {
  2310. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
  2311. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
  2312. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  2313. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  2314. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
  2315. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
  2316. }
  2317. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  2318. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  2319. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  2320. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  2321. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  2322. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  2323. b43_nphy_gain_ctl_workarounds(dev);
  2324. if (dev->phy.rev < 2) {
  2325. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  2326. b43_hf_write(dev, b43_hf_read(dev) |
  2327. B43_HF_MLADVW);
  2328. } else if (dev->phy.rev == 2) {
  2329. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  2330. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  2331. }
  2332. if (dev->phy.rev < 2)
  2333. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  2334. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  2335. /* Set phase track alpha and beta */
  2336. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  2337. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  2338. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  2339. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  2340. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  2341. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  2342. if (dev->phy.rev < 3) {
  2343. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  2344. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  2345. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  2346. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  2347. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  2348. }
  2349. if (dev->phy.rev == 2)
  2350. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  2351. B43_NPHY_FINERX2_CGC_DECGC);
  2352. }
  2353. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  2354. static void b43_nphy_workarounds(struct b43_wldev *dev)
  2355. {
  2356. struct b43_phy *phy = &dev->phy;
  2357. struct b43_phy_n *nphy = phy->n;
  2358. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2359. b43_nphy_classifier(dev, 1, 0);
  2360. else
  2361. b43_nphy_classifier(dev, 1, 1);
  2362. if (nphy->hang_avoid)
  2363. b43_nphy_stay_in_carrier_search(dev, 1);
  2364. b43_phy_set(dev, B43_NPHY_IQFLIP,
  2365. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  2366. if (dev->phy.rev >= 7)
  2367. b43_nphy_workarounds_rev7plus(dev);
  2368. else if (dev->phy.rev >= 3)
  2369. b43_nphy_workarounds_rev3plus(dev);
  2370. else
  2371. b43_nphy_workarounds_rev1_2(dev);
  2372. if (nphy->hang_avoid)
  2373. b43_nphy_stay_in_carrier_search(dev, 0);
  2374. }
  2375. /**************************************************
  2376. * Tx/Rx common
  2377. **************************************************/
  2378. /*
  2379. * Transmits a known value for LO calibration
  2380. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  2381. */
  2382. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  2383. bool iqmode, bool dac_test)
  2384. {
  2385. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  2386. if (samp == 0)
  2387. return -1;
  2388. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  2389. return 0;
  2390. }
  2391. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  2392. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  2393. {
  2394. struct b43_phy_n *nphy = dev->phy.n;
  2395. bool override = false;
  2396. u16 chain = 0x33;
  2397. if (nphy->txrx_chain == 0) {
  2398. chain = 0x11;
  2399. override = true;
  2400. } else if (nphy->txrx_chain == 1) {
  2401. chain = 0x22;
  2402. override = true;
  2403. }
  2404. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2405. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  2406. chain);
  2407. if (override)
  2408. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  2409. B43_NPHY_RFSEQMODE_CAOVER);
  2410. else
  2411. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2412. ~B43_NPHY_RFSEQMODE_CAOVER);
  2413. }
  2414. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  2415. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  2416. {
  2417. struct b43_phy_n *nphy = dev->phy.n;
  2418. u16 tmp;
  2419. if (nphy->hang_avoid)
  2420. b43_nphy_stay_in_carrier_search(dev, 1);
  2421. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  2422. if (tmp & 0x1)
  2423. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  2424. else if (tmp & 0x2)
  2425. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  2426. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  2427. if (nphy->bb_mult_save & 0x80000000) {
  2428. tmp = nphy->bb_mult_save & 0xFFFF;
  2429. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  2430. nphy->bb_mult_save = 0;
  2431. }
  2432. if (nphy->hang_avoid)
  2433. b43_nphy_stay_in_carrier_search(dev, 0);
  2434. }
  2435. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2436. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2437. struct nphy_txgains target,
  2438. struct nphy_iqcal_params *params)
  2439. {
  2440. int i, j, indx;
  2441. u16 gain;
  2442. if (dev->phy.rev >= 3) {
  2443. params->txgm = target.txgm[core];
  2444. params->pga = target.pga[core];
  2445. params->pad = target.pad[core];
  2446. params->ipa = target.ipa[core];
  2447. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2448. (params->pad << 4) | (params->ipa);
  2449. for (j = 0; j < 5; j++)
  2450. params->ncorr[j] = 0x79;
  2451. } else {
  2452. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2453. (target.txgm[core] << 8);
  2454. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2455. 1 : 0;
  2456. for (i = 0; i < 9; i++)
  2457. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2458. break;
  2459. i = min(i, 8);
  2460. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2461. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2462. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2463. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2464. (params->pad << 2);
  2465. for (j = 0; j < 4; j++)
  2466. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2467. }
  2468. }
  2469. /**************************************************
  2470. * Tx and Rx
  2471. **************************************************/
  2472. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  2473. {//TODO
  2474. }
  2475. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  2476. bool ignore_tssi)
  2477. {//TODO
  2478. return B43_TXPWR_RES_DONE;
  2479. }
  2480. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  2481. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  2482. {
  2483. struct b43_phy_n *nphy = dev->phy.n;
  2484. u8 i;
  2485. u16 bmask, val, tmp;
  2486. enum ieee80211_band band = b43_current_band(dev->wl);
  2487. if (nphy->hang_avoid)
  2488. b43_nphy_stay_in_carrier_search(dev, 1);
  2489. nphy->txpwrctrl = enable;
  2490. if (!enable) {
  2491. if (dev->phy.rev >= 3 &&
  2492. (b43_phy_read(dev, B43_NPHY_TXPCTL_CMD) &
  2493. (B43_NPHY_TXPCTL_CMD_COEFF |
  2494. B43_NPHY_TXPCTL_CMD_HWPCTLEN |
  2495. B43_NPHY_TXPCTL_CMD_PCTLEN))) {
  2496. /* We disable enabled TX pwr ctl, save it's state */
  2497. nphy->tx_pwr_idx[0] = b43_phy_read(dev,
  2498. B43_NPHY_C1_TXPCTL_STAT) & 0x7f;
  2499. nphy->tx_pwr_idx[1] = b43_phy_read(dev,
  2500. B43_NPHY_C2_TXPCTL_STAT) & 0x7f;
  2501. }
  2502. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  2503. for (i = 0; i < 84; i++)
  2504. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  2505. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  2506. for (i = 0; i < 84; i++)
  2507. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  2508. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  2509. if (dev->phy.rev >= 3)
  2510. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  2511. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  2512. if (dev->phy.rev >= 3) {
  2513. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  2514. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  2515. } else {
  2516. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  2517. }
  2518. if (dev->phy.rev == 2)
  2519. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2520. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  2521. else if (dev->phy.rev < 2)
  2522. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2523. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  2524. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  2525. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_TSSIRPSMW);
  2526. } else {
  2527. b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84,
  2528. nphy->adj_pwr_tbl);
  2529. b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84,
  2530. nphy->adj_pwr_tbl);
  2531. bmask = B43_NPHY_TXPCTL_CMD_COEFF |
  2532. B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  2533. /* wl does useless check for "enable" param here */
  2534. val = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  2535. if (dev->phy.rev >= 3) {
  2536. bmask |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  2537. if (val)
  2538. val |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  2539. }
  2540. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD, ~(bmask), val);
  2541. if (band == IEEE80211_BAND_5GHZ) {
  2542. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2543. ~B43_NPHY_TXPCTL_CMD_INIT, 0x64);
  2544. if (dev->phy.rev > 1)
  2545. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  2546. ~B43_NPHY_TXPCTL_INIT_PIDXI1,
  2547. 0x64);
  2548. }
  2549. if (dev->phy.rev >= 3) {
  2550. if (nphy->tx_pwr_idx[0] != 128 &&
  2551. nphy->tx_pwr_idx[1] != 128) {
  2552. /* Recover TX pwr ctl state */
  2553. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2554. ~B43_NPHY_TXPCTL_CMD_INIT,
  2555. nphy->tx_pwr_idx[0]);
  2556. if (dev->phy.rev > 1)
  2557. b43_phy_maskset(dev,
  2558. B43_NPHY_TXPCTL_INIT,
  2559. ~0xff, nphy->tx_pwr_idx[1]);
  2560. }
  2561. }
  2562. if (dev->phy.rev >= 3) {
  2563. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x100);
  2564. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x100);
  2565. } else {
  2566. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4000);
  2567. }
  2568. if (dev->phy.rev == 2)
  2569. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x3b);
  2570. else if (dev->phy.rev < 2)
  2571. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x40);
  2572. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  2573. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_TSSIRPSMW);
  2574. if (b43_nphy_ipa(dev)) {
  2575. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x4);
  2576. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x4);
  2577. }
  2578. }
  2579. if (nphy->hang_avoid)
  2580. b43_nphy_stay_in_carrier_search(dev, 0);
  2581. }
  2582. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  2583. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  2584. {
  2585. struct b43_phy_n *nphy = dev->phy.n;
  2586. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2587. u8 txpi[2], bbmult, i;
  2588. u16 tmp, radio_gain, dac_gain;
  2589. u16 freq = dev->phy.channel_freq;
  2590. u32 txgain;
  2591. /* u32 gaintbl; rev3+ */
  2592. if (nphy->hang_avoid)
  2593. b43_nphy_stay_in_carrier_search(dev, 1);
  2594. if (dev->phy.rev >= 7) {
  2595. txpi[0] = txpi[1] = 30;
  2596. } else if (dev->phy.rev >= 3) {
  2597. txpi[0] = 40;
  2598. txpi[1] = 40;
  2599. } else if (sprom->revision < 4) {
  2600. txpi[0] = 72;
  2601. txpi[1] = 72;
  2602. } else {
  2603. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2604. txpi[0] = sprom->txpid2g[0];
  2605. txpi[1] = sprom->txpid2g[1];
  2606. } else if (freq >= 4900 && freq < 5100) {
  2607. txpi[0] = sprom->txpid5gl[0];
  2608. txpi[1] = sprom->txpid5gl[1];
  2609. } else if (freq >= 5100 && freq < 5500) {
  2610. txpi[0] = sprom->txpid5g[0];
  2611. txpi[1] = sprom->txpid5g[1];
  2612. } else if (freq >= 5500) {
  2613. txpi[0] = sprom->txpid5gh[0];
  2614. txpi[1] = sprom->txpid5gh[1];
  2615. } else {
  2616. txpi[0] = 91;
  2617. txpi[1] = 91;
  2618. }
  2619. }
  2620. if (dev->phy.rev < 7 &&
  2621. (txpi[0] < 40 || txpi[0] > 100 || txpi[1] < 40 || txpi[1] > 100))
  2622. txpi[0] = txpi[1] = 91;
  2623. /*
  2624. for (i = 0; i < 2; i++) {
  2625. nphy->txpwrindex[i].index_internal = txpi[i];
  2626. nphy->txpwrindex[i].index_internal_save = txpi[i];
  2627. }
  2628. */
  2629. for (i = 0; i < 2; i++) {
  2630. txgain = *(b43_nphy_get_tx_gain_table(dev) + txpi[i]);
  2631. if (dev->phy.rev >= 3)
  2632. radio_gain = (txgain >> 16) & 0x1FFFF;
  2633. else
  2634. radio_gain = (txgain >> 16) & 0x1FFF;
  2635. if (dev->phy.rev >= 7)
  2636. dac_gain = (txgain >> 8) & 0x7;
  2637. else
  2638. dac_gain = (txgain >> 8) & 0x3F;
  2639. bbmult = txgain & 0xFF;
  2640. if (dev->phy.rev >= 3) {
  2641. if (i == 0)
  2642. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  2643. else
  2644. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  2645. } else {
  2646. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  2647. }
  2648. if (i == 0)
  2649. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  2650. else
  2651. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  2652. b43_ntab_write(dev, B43_NTAB16(0x7, 0x110 + i), radio_gain);
  2653. tmp = b43_ntab_read(dev, B43_NTAB16(0xF, 0x57));
  2654. if (i == 0)
  2655. tmp = (tmp & 0x00FF) | (bbmult << 8);
  2656. else
  2657. tmp = (tmp & 0xFF00) | bbmult;
  2658. b43_ntab_write(dev, B43_NTAB16(0xF, 0x57), tmp);
  2659. if (b43_nphy_ipa(dev)) {
  2660. u32 tmp32;
  2661. u16 reg = (i == 0) ?
  2662. B43_NPHY_PAPD_EN0 : B43_NPHY_PAPD_EN1;
  2663. tmp32 = b43_ntab_read(dev, B43_NTAB32(26 + i,
  2664. 576 + txpi[i]));
  2665. b43_phy_maskset(dev, reg, 0xE00F, (u32) tmp32 << 4);
  2666. b43_phy_set(dev, reg, 0x4);
  2667. }
  2668. }
  2669. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  2670. if (nphy->hang_avoid)
  2671. b43_nphy_stay_in_carrier_search(dev, 0);
  2672. }
  2673. static void b43_nphy_ipa_internal_tssi_setup(struct b43_wldev *dev)
  2674. {
  2675. struct b43_phy *phy = &dev->phy;
  2676. u8 core;
  2677. u16 r; /* routing */
  2678. if (phy->rev >= 7) {
  2679. for (core = 0; core < 2; core++) {
  2680. r = core ? 0x190 : 0x170;
  2681. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2682. b43_radio_write(dev, r + 0x5, 0x5);
  2683. b43_radio_write(dev, r + 0x9, 0xE);
  2684. if (phy->rev != 5)
  2685. b43_radio_write(dev, r + 0xA, 0);
  2686. if (phy->rev != 7)
  2687. b43_radio_write(dev, r + 0xB, 1);
  2688. else
  2689. b43_radio_write(dev, r + 0xB, 0x31);
  2690. } else {
  2691. b43_radio_write(dev, r + 0x5, 0x9);
  2692. b43_radio_write(dev, r + 0x9, 0xC);
  2693. b43_radio_write(dev, r + 0xB, 0x0);
  2694. if (phy->rev != 5)
  2695. b43_radio_write(dev, r + 0xA, 1);
  2696. else
  2697. b43_radio_write(dev, r + 0xA, 0x31);
  2698. }
  2699. b43_radio_write(dev, r + 0x6, 0);
  2700. b43_radio_write(dev, r + 0x7, 0);
  2701. b43_radio_write(dev, r + 0x8, 3);
  2702. b43_radio_write(dev, r + 0xC, 0);
  2703. }
  2704. } else {
  2705. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2706. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR31, 0x128);
  2707. else
  2708. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR31, 0x80);
  2709. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR30, 0);
  2710. b43_radio_write(dev, B2056_SYN_GPIO_MASTER1, 0x29);
  2711. for (core = 0; core < 2; core++) {
  2712. r = core ? B2056_TX1 : B2056_TX0;
  2713. b43_radio_write(dev, r | B2056_TX_IQCAL_VCM_HG, 0);
  2714. b43_radio_write(dev, r | B2056_TX_IQCAL_IDAC, 0);
  2715. b43_radio_write(dev, r | B2056_TX_TSSI_VCM, 3);
  2716. b43_radio_write(dev, r | B2056_TX_TX_AMP_DET, 0);
  2717. b43_radio_write(dev, r | B2056_TX_TSSI_MISC1, 8);
  2718. b43_radio_write(dev, r | B2056_TX_TSSI_MISC2, 0);
  2719. b43_radio_write(dev, r | B2056_TX_TSSI_MISC3, 0);
  2720. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2721. b43_radio_write(dev, r | B2056_TX_TX_SSI_MASTER,
  2722. 0x5);
  2723. if (phy->rev != 5)
  2724. b43_radio_write(dev, r | B2056_TX_TSSIA,
  2725. 0x00);
  2726. if (phy->rev >= 5)
  2727. b43_radio_write(dev, r | B2056_TX_TSSIG,
  2728. 0x31);
  2729. else
  2730. b43_radio_write(dev, r | B2056_TX_TSSIG,
  2731. 0x11);
  2732. b43_radio_write(dev, r | B2056_TX_TX_SSI_MUX,
  2733. 0xE);
  2734. } else {
  2735. b43_radio_write(dev, r | B2056_TX_TX_SSI_MASTER,
  2736. 0x9);
  2737. b43_radio_write(dev, r | B2056_TX_TSSIA, 0x31);
  2738. b43_radio_write(dev, r | B2056_TX_TSSIG, 0x0);
  2739. b43_radio_write(dev, r | B2056_TX_TX_SSI_MUX,
  2740. 0xC);
  2741. }
  2742. }
  2743. }
  2744. }
  2745. /*
  2746. * Stop radio and transmit known signal. Then check received signal strength to
  2747. * get TSSI (Transmit Signal Strength Indicator).
  2748. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlIdleTssi
  2749. */
  2750. static void b43_nphy_tx_power_ctl_idle_tssi(struct b43_wldev *dev)
  2751. {
  2752. struct b43_phy *phy = &dev->phy;
  2753. struct b43_phy_n *nphy = dev->phy.n;
  2754. u32 tmp;
  2755. s32 rssi[4] = { };
  2756. /* TODO: check if we can transmit */
  2757. if (b43_nphy_ipa(dev))
  2758. b43_nphy_ipa_internal_tssi_setup(dev);
  2759. if (phy->rev >= 7)
  2760. b43_nphy_rf_control_override_rev7(dev, 0x2000, 0, 3, false, 0);
  2761. else if (phy->rev >= 3)
  2762. b43_nphy_rf_control_override(dev, 0x2000, 0, 3, false);
  2763. b43_nphy_stop_playback(dev);
  2764. b43_nphy_tx_tone(dev, 0xFA0, 0, false, false);
  2765. udelay(20);
  2766. tmp = b43_nphy_poll_rssi(dev, 4, rssi, 1);
  2767. b43_nphy_stop_playback(dev);
  2768. b43_nphy_rssi_select(dev, 0, 0);
  2769. if (phy->rev >= 7)
  2770. b43_nphy_rf_control_override_rev7(dev, 0x2000, 0, 3, true, 0);
  2771. else if (phy->rev >= 3)
  2772. b43_nphy_rf_control_override(dev, 0x2000, 0, 3, true);
  2773. if (phy->rev >= 3) {
  2774. nphy->pwr_ctl_info[0].idle_tssi_5g = (tmp >> 24) & 0xFF;
  2775. nphy->pwr_ctl_info[1].idle_tssi_5g = (tmp >> 8) & 0xFF;
  2776. } else {
  2777. nphy->pwr_ctl_info[0].idle_tssi_5g = (tmp >> 16) & 0xFF;
  2778. nphy->pwr_ctl_info[1].idle_tssi_5g = tmp & 0xFF;
  2779. }
  2780. nphy->pwr_ctl_info[0].idle_tssi_2g = (tmp >> 24) & 0xFF;
  2781. nphy->pwr_ctl_info[1].idle_tssi_2g = (tmp >> 8) & 0xFF;
  2782. }
  2783. /* http://bcm-v4.sipsolutions.net/PHY/N/TxPwrLimitToTbl */
  2784. static void b43_nphy_tx_prepare_adjusted_power_table(struct b43_wldev *dev)
  2785. {
  2786. struct b43_phy_n *nphy = dev->phy.n;
  2787. u8 idx, delta;
  2788. u8 i, stf_mode;
  2789. for (i = 0; i < 4; i++)
  2790. nphy->adj_pwr_tbl[i] = nphy->tx_power_offset[i];
  2791. for (stf_mode = 0; stf_mode < 4; stf_mode++) {
  2792. delta = 0;
  2793. switch (stf_mode) {
  2794. case 0:
  2795. if (dev->phy.is_40mhz && dev->phy.rev >= 5) {
  2796. idx = 68;
  2797. } else {
  2798. delta = 1;
  2799. idx = dev->phy.is_40mhz ? 52 : 4;
  2800. }
  2801. break;
  2802. case 1:
  2803. idx = dev->phy.is_40mhz ? 76 : 28;
  2804. break;
  2805. case 2:
  2806. idx = dev->phy.is_40mhz ? 84 : 36;
  2807. break;
  2808. case 3:
  2809. idx = dev->phy.is_40mhz ? 92 : 44;
  2810. break;
  2811. }
  2812. for (i = 0; i < 20; i++) {
  2813. nphy->adj_pwr_tbl[4 + 4 * i + stf_mode] =
  2814. nphy->tx_power_offset[idx];
  2815. if (i == 0)
  2816. idx += delta;
  2817. if (i == 14)
  2818. idx += 1 - delta;
  2819. if (i == 3 || i == 4 || i == 7 || i == 8 || i == 11 ||
  2820. i == 13)
  2821. idx += 1;
  2822. }
  2823. }
  2824. }
  2825. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlSetup */
  2826. static void b43_nphy_tx_power_ctl_setup(struct b43_wldev *dev)
  2827. {
  2828. struct b43_phy_n *nphy = dev->phy.n;
  2829. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2830. s16 a1[2], b0[2], b1[2];
  2831. u8 idle[2];
  2832. s8 target[2];
  2833. s32 num, den, pwr;
  2834. u32 regval[64];
  2835. u16 freq = dev->phy.channel_freq;
  2836. u16 tmp;
  2837. u16 r; /* routing */
  2838. u8 i, c;
  2839. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12) {
  2840. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, 0x200000);
  2841. b43_read32(dev, B43_MMIO_MACCTL);
  2842. udelay(1);
  2843. }
  2844. if (nphy->hang_avoid)
  2845. b43_nphy_stay_in_carrier_search(dev, true);
  2846. b43_phy_set(dev, B43_NPHY_TSSIMODE, B43_NPHY_TSSIMODE_EN);
  2847. if (dev->phy.rev >= 3)
  2848. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD,
  2849. ~B43_NPHY_TXPCTL_CMD_PCTLEN & 0xFFFF);
  2850. else
  2851. b43_phy_set(dev, B43_NPHY_TXPCTL_CMD,
  2852. B43_NPHY_TXPCTL_CMD_PCTLEN);
  2853. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12)
  2854. b43_maskset32(dev, B43_MMIO_MACCTL, ~0x200000, 0);
  2855. if (sprom->revision < 4) {
  2856. idle[0] = nphy->pwr_ctl_info[0].idle_tssi_2g;
  2857. idle[1] = nphy->pwr_ctl_info[1].idle_tssi_2g;
  2858. target[0] = target[1] = 52;
  2859. a1[0] = a1[1] = -424;
  2860. b0[0] = b0[1] = 5612;
  2861. b1[0] = b1[1] = -1393;
  2862. } else {
  2863. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2864. for (c = 0; c < 2; c++) {
  2865. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_2g;
  2866. target[c] = sprom->core_pwr_info[c].maxpwr_2g;
  2867. a1[c] = sprom->core_pwr_info[c].pa_2g[0];
  2868. b0[c] = sprom->core_pwr_info[c].pa_2g[1];
  2869. b1[c] = sprom->core_pwr_info[c].pa_2g[2];
  2870. }
  2871. } else if (freq >= 4900 && freq < 5100) {
  2872. for (c = 0; c < 2; c++) {
  2873. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
  2874. target[c] = sprom->core_pwr_info[c].maxpwr_5gl;
  2875. a1[c] = sprom->core_pwr_info[c].pa_5gl[0];
  2876. b0[c] = sprom->core_pwr_info[c].pa_5gl[1];
  2877. b1[c] = sprom->core_pwr_info[c].pa_5gl[2];
  2878. }
  2879. } else if (freq >= 5100 && freq < 5500) {
  2880. for (c = 0; c < 2; c++) {
  2881. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
  2882. target[c] = sprom->core_pwr_info[c].maxpwr_5g;
  2883. a1[c] = sprom->core_pwr_info[c].pa_5g[0];
  2884. b0[c] = sprom->core_pwr_info[c].pa_5g[1];
  2885. b1[c] = sprom->core_pwr_info[c].pa_5g[2];
  2886. }
  2887. } else if (freq >= 5500) {
  2888. for (c = 0; c < 2; c++) {
  2889. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
  2890. target[c] = sprom->core_pwr_info[c].maxpwr_5gh;
  2891. a1[c] = sprom->core_pwr_info[c].pa_5gh[0];
  2892. b0[c] = sprom->core_pwr_info[c].pa_5gh[1];
  2893. b1[c] = sprom->core_pwr_info[c].pa_5gh[2];
  2894. }
  2895. } else {
  2896. idle[0] = nphy->pwr_ctl_info[0].idle_tssi_5g;
  2897. idle[1] = nphy->pwr_ctl_info[1].idle_tssi_5g;
  2898. target[0] = target[1] = 52;
  2899. a1[0] = a1[1] = -424;
  2900. b0[0] = b0[1] = 5612;
  2901. b1[0] = b1[1] = -1393;
  2902. }
  2903. }
  2904. /* target[0] = target[1] = nphy->tx_power_max; */
  2905. if (dev->phy.rev >= 3) {
  2906. if (sprom->fem.ghz2.tssipos)
  2907. b43_phy_set(dev, B43_NPHY_TXPCTL_ITSSI, 0x4000);
  2908. if (dev->phy.rev >= 7) {
  2909. for (c = 0; c < 2; c++) {
  2910. r = c ? 0x190 : 0x170;
  2911. if (b43_nphy_ipa(dev))
  2912. b43_radio_write(dev, r + 0x9, (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ? 0xE : 0xC);
  2913. }
  2914. } else {
  2915. if (b43_nphy_ipa(dev)) {
  2916. tmp = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  2917. b43_radio_write(dev,
  2918. B2056_TX0 | B2056_TX_TX_SSI_MUX, tmp);
  2919. b43_radio_write(dev,
  2920. B2056_TX1 | B2056_TX_TX_SSI_MUX, tmp);
  2921. } else {
  2922. b43_radio_write(dev,
  2923. B2056_TX0 | B2056_TX_TX_SSI_MUX, 0x11);
  2924. b43_radio_write(dev,
  2925. B2056_TX1 | B2056_TX_TX_SSI_MUX, 0x11);
  2926. }
  2927. }
  2928. }
  2929. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12) {
  2930. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, 0x200000);
  2931. b43_read32(dev, B43_MMIO_MACCTL);
  2932. udelay(1);
  2933. }
  2934. if (dev->phy.rev >= 7) {
  2935. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2936. ~B43_NPHY_TXPCTL_CMD_INIT, 0x19);
  2937. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  2938. ~B43_NPHY_TXPCTL_INIT_PIDXI1, 0x19);
  2939. } else {
  2940. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2941. ~B43_NPHY_TXPCTL_CMD_INIT, 0x40);
  2942. if (dev->phy.rev > 1)
  2943. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  2944. ~B43_NPHY_TXPCTL_INIT_PIDXI1, 0x40);
  2945. }
  2946. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12)
  2947. b43_maskset32(dev, B43_MMIO_MACCTL, ~0x200000, 0);
  2948. b43_phy_write(dev, B43_NPHY_TXPCTL_N,
  2949. 0xF0 << B43_NPHY_TXPCTL_N_TSSID_SHIFT |
  2950. 3 << B43_NPHY_TXPCTL_N_NPTIL2_SHIFT);
  2951. b43_phy_write(dev, B43_NPHY_TXPCTL_ITSSI,
  2952. idle[0] << B43_NPHY_TXPCTL_ITSSI_0_SHIFT |
  2953. idle[1] << B43_NPHY_TXPCTL_ITSSI_1_SHIFT |
  2954. B43_NPHY_TXPCTL_ITSSI_BINF);
  2955. b43_phy_write(dev, B43_NPHY_TXPCTL_TPWR,
  2956. target[0] << B43_NPHY_TXPCTL_TPWR_0_SHIFT |
  2957. target[1] << B43_NPHY_TXPCTL_TPWR_1_SHIFT);
  2958. for (c = 0; c < 2; c++) {
  2959. for (i = 0; i < 64; i++) {
  2960. num = 8 * (16 * b0[c] + b1[c] * i);
  2961. den = 32768 + a1[c] * i;
  2962. pwr = max((4 * num + den / 2) / den, -8);
  2963. if (dev->phy.rev < 3 && (i <= (31 - idle[c] + 1)))
  2964. pwr = max(pwr, target[c] + 1);
  2965. regval[i] = pwr;
  2966. }
  2967. b43_ntab_write_bulk(dev, B43_NTAB32(26 + c, 0), 64, regval);
  2968. }
  2969. b43_nphy_tx_prepare_adjusted_power_table(dev);
  2970. /*
  2971. b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84, nphy->adj_pwr_tbl);
  2972. b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84, nphy->adj_pwr_tbl);
  2973. */
  2974. if (nphy->hang_avoid)
  2975. b43_nphy_stay_in_carrier_search(dev, false);
  2976. }
  2977. static void b43_nphy_tx_gain_table_upload(struct b43_wldev *dev)
  2978. {
  2979. struct b43_phy *phy = &dev->phy;
  2980. const u32 *table = NULL;
  2981. u32 rfpwr_offset;
  2982. u8 pga_gain;
  2983. int i;
  2984. table = b43_nphy_get_tx_gain_table(dev);
  2985. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128, table);
  2986. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128, table);
  2987. if (phy->rev >= 3) {
  2988. #if 0
  2989. nphy->gmval = (table[0] >> 16) & 0x7000;
  2990. #endif
  2991. for (i = 0; i < 128; i++) {
  2992. pga_gain = (table[i] >> 24) & 0xF;
  2993. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2994. rfpwr_offset =
  2995. b43_ntab_papd_pga_gain_delta_ipa_2g[pga_gain];
  2996. else
  2997. rfpwr_offset =
  2998. 0; /* FIXME */
  2999. b43_ntab_write(dev, B43_NTAB32(26, 576 + i),
  3000. rfpwr_offset);
  3001. b43_ntab_write(dev, B43_NTAB32(27, 576 + i),
  3002. rfpwr_offset);
  3003. }
  3004. }
  3005. }
  3006. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  3007. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  3008. {
  3009. struct b43_phy_n *nphy = dev->phy.n;
  3010. enum ieee80211_band band;
  3011. u16 tmp;
  3012. if (!enable) {
  3013. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  3014. B43_NPHY_RFCTL_INTC1);
  3015. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  3016. B43_NPHY_RFCTL_INTC2);
  3017. band = b43_current_band(dev->wl);
  3018. if (dev->phy.rev >= 3) {
  3019. if (band == IEEE80211_BAND_5GHZ)
  3020. tmp = 0x600;
  3021. else
  3022. tmp = 0x480;
  3023. } else {
  3024. if (band == IEEE80211_BAND_5GHZ)
  3025. tmp = 0x180;
  3026. else
  3027. tmp = 0x120;
  3028. }
  3029. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  3030. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  3031. } else {
  3032. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  3033. nphy->rfctrl_intc1_save);
  3034. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  3035. nphy->rfctrl_intc2_save);
  3036. }
  3037. }
  3038. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  3039. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  3040. {
  3041. u16 tmp;
  3042. if (dev->phy.rev >= 3) {
  3043. if (b43_nphy_ipa(dev)) {
  3044. tmp = 4;
  3045. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  3046. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  3047. }
  3048. tmp = 1;
  3049. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  3050. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  3051. }
  3052. }
  3053. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  3054. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  3055. u16 samps, u8 time, bool wait)
  3056. {
  3057. int i;
  3058. u16 tmp;
  3059. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  3060. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  3061. if (wait)
  3062. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  3063. else
  3064. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  3065. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  3066. for (i = 1000; i; i--) {
  3067. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  3068. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  3069. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  3070. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  3071. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  3072. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  3073. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  3074. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  3075. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  3076. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  3077. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  3078. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  3079. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  3080. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  3081. return;
  3082. }
  3083. udelay(10);
  3084. }
  3085. memset(est, 0, sizeof(*est));
  3086. }
  3087. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  3088. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  3089. struct b43_phy_n_iq_comp *pcomp)
  3090. {
  3091. if (write) {
  3092. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  3093. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  3094. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  3095. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  3096. } else {
  3097. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  3098. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  3099. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  3100. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  3101. }
  3102. }
  3103. #if 0
  3104. /* Ready but not used anywhere */
  3105. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  3106. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  3107. {
  3108. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3109. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  3110. if (core == 0) {
  3111. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  3112. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  3113. } else {
  3114. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  3115. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  3116. }
  3117. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  3118. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  3119. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  3120. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  3121. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  3122. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  3123. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  3124. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  3125. }
  3126. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  3127. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  3128. {
  3129. u8 rxval, txval;
  3130. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3131. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  3132. if (core == 0) {
  3133. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  3134. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  3135. } else {
  3136. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  3137. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3138. }
  3139. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  3140. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  3141. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  3142. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  3143. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  3144. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  3145. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  3146. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  3147. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  3148. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  3149. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  3150. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  3151. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  3152. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  3153. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  3154. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  3155. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  3156. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  3157. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  3158. if (core == 0) {
  3159. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  3160. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  3161. } else {
  3162. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  3163. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  3164. }
  3165. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  3166. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  3167. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  3168. if (core == 0) {
  3169. rxval = 1;
  3170. txval = 8;
  3171. } else {
  3172. rxval = 4;
  3173. txval = 2;
  3174. }
  3175. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  3176. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  3177. }
  3178. #endif
  3179. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  3180. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  3181. {
  3182. int i;
  3183. s32 iq;
  3184. u32 ii;
  3185. u32 qq;
  3186. int iq_nbits, qq_nbits;
  3187. int arsh, brsh;
  3188. u16 tmp, a, b;
  3189. struct nphy_iq_est est;
  3190. struct b43_phy_n_iq_comp old;
  3191. struct b43_phy_n_iq_comp new = { };
  3192. bool error = false;
  3193. if (mask == 0)
  3194. return;
  3195. b43_nphy_rx_iq_coeffs(dev, false, &old);
  3196. b43_nphy_rx_iq_coeffs(dev, true, &new);
  3197. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  3198. new = old;
  3199. for (i = 0; i < 2; i++) {
  3200. if (i == 0 && (mask & 1)) {
  3201. iq = est.iq0_prod;
  3202. ii = est.i0_pwr;
  3203. qq = est.q0_pwr;
  3204. } else if (i == 1 && (mask & 2)) {
  3205. iq = est.iq1_prod;
  3206. ii = est.i1_pwr;
  3207. qq = est.q1_pwr;
  3208. } else {
  3209. continue;
  3210. }
  3211. if (ii + qq < 2) {
  3212. error = true;
  3213. break;
  3214. }
  3215. iq_nbits = fls(abs(iq));
  3216. qq_nbits = fls(qq);
  3217. arsh = iq_nbits - 20;
  3218. if (arsh >= 0) {
  3219. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  3220. tmp = ii >> arsh;
  3221. } else {
  3222. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  3223. tmp = ii << -arsh;
  3224. }
  3225. if (tmp == 0) {
  3226. error = true;
  3227. break;
  3228. }
  3229. a /= tmp;
  3230. brsh = qq_nbits - 11;
  3231. if (brsh >= 0) {
  3232. b = (qq << (31 - qq_nbits));
  3233. tmp = ii >> brsh;
  3234. } else {
  3235. b = (qq << (31 - qq_nbits));
  3236. tmp = ii << -brsh;
  3237. }
  3238. if (tmp == 0) {
  3239. error = true;
  3240. break;
  3241. }
  3242. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  3243. if (i == 0 && (mask & 0x1)) {
  3244. if (dev->phy.rev >= 3) {
  3245. new.a0 = a & 0x3FF;
  3246. new.b0 = b & 0x3FF;
  3247. } else {
  3248. new.a0 = b & 0x3FF;
  3249. new.b0 = a & 0x3FF;
  3250. }
  3251. } else if (i == 1 && (mask & 0x2)) {
  3252. if (dev->phy.rev >= 3) {
  3253. new.a1 = a & 0x3FF;
  3254. new.b1 = b & 0x3FF;
  3255. } else {
  3256. new.a1 = b & 0x3FF;
  3257. new.b1 = a & 0x3FF;
  3258. }
  3259. }
  3260. }
  3261. if (error)
  3262. new = old;
  3263. b43_nphy_rx_iq_coeffs(dev, true, &new);
  3264. }
  3265. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  3266. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  3267. {
  3268. u16 array[4];
  3269. b43_ntab_read_bulk(dev, B43_NTAB16(0xF, 0x50), 4, array);
  3270. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  3271. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  3272. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  3273. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  3274. }
  3275. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  3276. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  3277. {
  3278. struct b43_phy_n *nphy = dev->phy.n;
  3279. u8 channel = dev->phy.channel;
  3280. int tone[2] = { 57, 58 };
  3281. u32 noise[2] = { 0x3FF, 0x3FF };
  3282. B43_WARN_ON(dev->phy.rev < 3);
  3283. if (nphy->hang_avoid)
  3284. b43_nphy_stay_in_carrier_search(dev, 1);
  3285. if (nphy->gband_spurwar_en) {
  3286. /* TODO: N PHY Adjust Analog Pfbw (7) */
  3287. if (channel == 11 && dev->phy.is_40mhz)
  3288. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  3289. else
  3290. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  3291. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  3292. }
  3293. if (nphy->aband_spurwar_en) {
  3294. if (channel == 54) {
  3295. tone[0] = 0x20;
  3296. noise[0] = 0x25F;
  3297. } else if (channel == 38 || channel == 102 || channel == 118) {
  3298. if (0 /* FIXME */) {
  3299. tone[0] = 0x20;
  3300. noise[0] = 0x21F;
  3301. } else {
  3302. tone[0] = 0;
  3303. noise[0] = 0;
  3304. }
  3305. } else if (channel == 134) {
  3306. tone[0] = 0x20;
  3307. noise[0] = 0x21F;
  3308. } else if (channel == 151) {
  3309. tone[0] = 0x10;
  3310. noise[0] = 0x23F;
  3311. } else if (channel == 153 || channel == 161) {
  3312. tone[0] = 0x30;
  3313. noise[0] = 0x23F;
  3314. } else {
  3315. tone[0] = 0;
  3316. noise[0] = 0;
  3317. }
  3318. if (!tone[0] && !noise[0])
  3319. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  3320. else
  3321. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  3322. }
  3323. if (nphy->hang_avoid)
  3324. b43_nphy_stay_in_carrier_search(dev, 0);
  3325. }
  3326. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  3327. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  3328. {
  3329. struct b43_phy_n *nphy = dev->phy.n;
  3330. int i, j;
  3331. u32 tmp;
  3332. u32 cur_real, cur_imag, real_part, imag_part;
  3333. u16 buffer[7];
  3334. if (nphy->hang_avoid)
  3335. b43_nphy_stay_in_carrier_search(dev, true);
  3336. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  3337. for (i = 0; i < 2; i++) {
  3338. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  3339. (buffer[i * 2 + 1] & 0x3FF);
  3340. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  3341. (((i + 26) << 10) | 320));
  3342. for (j = 0; j < 128; j++) {
  3343. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  3344. ((tmp >> 16) & 0xFFFF));
  3345. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  3346. (tmp & 0xFFFF));
  3347. }
  3348. }
  3349. for (i = 0; i < 2; i++) {
  3350. tmp = buffer[5 + i];
  3351. real_part = (tmp >> 8) & 0xFF;
  3352. imag_part = (tmp & 0xFF);
  3353. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  3354. (((i + 26) << 10) | 448));
  3355. if (dev->phy.rev >= 3) {
  3356. cur_real = real_part;
  3357. cur_imag = imag_part;
  3358. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  3359. }
  3360. for (j = 0; j < 128; j++) {
  3361. if (dev->phy.rev < 3) {
  3362. cur_real = (real_part * loscale[j] + 128) >> 8;
  3363. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  3364. tmp = ((cur_real & 0xFF) << 8) |
  3365. (cur_imag & 0xFF);
  3366. }
  3367. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  3368. ((tmp >> 16) & 0xFFFF));
  3369. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  3370. (tmp & 0xFFFF));
  3371. }
  3372. }
  3373. if (dev->phy.rev >= 3) {
  3374. b43_shm_write16(dev, B43_SHM_SHARED,
  3375. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  3376. b43_shm_write16(dev, B43_SHM_SHARED,
  3377. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  3378. }
  3379. if (nphy->hang_avoid)
  3380. b43_nphy_stay_in_carrier_search(dev, false);
  3381. }
  3382. /*
  3383. * Restore RSSI Calibration
  3384. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  3385. */
  3386. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  3387. {
  3388. struct b43_phy_n *nphy = dev->phy.n;
  3389. u16 *rssical_radio_regs = NULL;
  3390. u16 *rssical_phy_regs = NULL;
  3391. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3392. if (!nphy->rssical_chanspec_2G.center_freq)
  3393. return;
  3394. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  3395. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  3396. } else {
  3397. if (!nphy->rssical_chanspec_5G.center_freq)
  3398. return;
  3399. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  3400. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  3401. }
  3402. /* TODO use some definitions */
  3403. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  3404. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  3405. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  3406. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  3407. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  3408. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  3409. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  3410. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  3411. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  3412. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  3413. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  3414. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  3415. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  3416. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  3417. }
  3418. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  3419. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  3420. {
  3421. struct b43_phy_n *nphy = dev->phy.n;
  3422. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  3423. u16 tmp;
  3424. u8 offset, i;
  3425. if (dev->phy.rev >= 3) {
  3426. for (i = 0; i < 2; i++) {
  3427. tmp = (i == 0) ? 0x2000 : 0x3000;
  3428. offset = i * 11;
  3429. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  3430. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  3431. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  3432. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  3433. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  3434. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  3435. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  3436. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  3437. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  3438. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  3439. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  3440. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  3441. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  3442. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  3443. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  3444. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  3445. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  3446. if (nphy->ipa5g_on) {
  3447. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  3448. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  3449. } else {
  3450. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  3451. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  3452. }
  3453. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  3454. } else {
  3455. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  3456. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  3457. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  3458. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  3459. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  3460. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  3461. if (nphy->ipa2g_on) {
  3462. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  3463. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  3464. (dev->phy.rev < 5) ? 0x11 : 0x01);
  3465. } else {
  3466. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  3467. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  3468. }
  3469. }
  3470. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  3471. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  3472. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  3473. }
  3474. } else {
  3475. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  3476. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  3477. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  3478. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  3479. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  3480. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  3481. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  3482. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  3483. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  3484. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  3485. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  3486. B43_NPHY_BANDCTL_5GHZ)) {
  3487. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  3488. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  3489. } else {
  3490. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  3491. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  3492. }
  3493. if (dev->phy.rev < 2) {
  3494. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  3495. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  3496. } else {
  3497. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  3498. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  3499. }
  3500. }
  3501. }
  3502. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  3503. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  3504. {
  3505. struct b43_phy_n *nphy = dev->phy.n;
  3506. int i;
  3507. u16 scale, entry;
  3508. u16 tmp = nphy->txcal_bbmult;
  3509. if (core == 0)
  3510. tmp >>= 8;
  3511. tmp &= 0xff;
  3512. for (i = 0; i < 18; i++) {
  3513. scale = (ladder_lo[i].percent * tmp) / 100;
  3514. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  3515. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  3516. scale = (ladder_iq[i].percent * tmp) / 100;
  3517. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  3518. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  3519. }
  3520. }
  3521. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  3522. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  3523. {
  3524. int i;
  3525. for (i = 0; i < 15; i++)
  3526. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  3527. tbl_tx_filter_coef_rev4[2][i]);
  3528. }
  3529. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  3530. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  3531. {
  3532. int i, j;
  3533. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  3534. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  3535. for (i = 0; i < 3; i++)
  3536. for (j = 0; j < 15; j++)
  3537. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  3538. tbl_tx_filter_coef_rev4[i][j]);
  3539. if (dev->phy.is_40mhz) {
  3540. for (j = 0; j < 15; j++)
  3541. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  3542. tbl_tx_filter_coef_rev4[3][j]);
  3543. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  3544. for (j = 0; j < 15; j++)
  3545. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  3546. tbl_tx_filter_coef_rev4[5][j]);
  3547. }
  3548. if (dev->phy.channel == 14)
  3549. for (j = 0; j < 15; j++)
  3550. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  3551. tbl_tx_filter_coef_rev4[6][j]);
  3552. }
  3553. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  3554. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  3555. {
  3556. struct b43_phy_n *nphy = dev->phy.n;
  3557. u16 curr_gain[2];
  3558. struct nphy_txgains target;
  3559. const u32 *table = NULL;
  3560. if (!nphy->txpwrctrl) {
  3561. int i;
  3562. if (nphy->hang_avoid)
  3563. b43_nphy_stay_in_carrier_search(dev, true);
  3564. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  3565. if (nphy->hang_avoid)
  3566. b43_nphy_stay_in_carrier_search(dev, false);
  3567. for (i = 0; i < 2; ++i) {
  3568. if (dev->phy.rev >= 3) {
  3569. target.ipa[i] = curr_gain[i] & 0x000F;
  3570. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  3571. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  3572. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  3573. } else {
  3574. target.ipa[i] = curr_gain[i] & 0x0003;
  3575. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  3576. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  3577. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  3578. }
  3579. }
  3580. } else {
  3581. int i;
  3582. u16 index[2];
  3583. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  3584. B43_NPHY_TXPCTL_STAT_BIDX) >>
  3585. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  3586. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  3587. B43_NPHY_TXPCTL_STAT_BIDX) >>
  3588. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  3589. for (i = 0; i < 2; ++i) {
  3590. table = b43_nphy_get_tx_gain_table(dev);
  3591. if (dev->phy.rev >= 3) {
  3592. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  3593. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  3594. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  3595. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  3596. } else {
  3597. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  3598. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  3599. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  3600. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  3601. }
  3602. }
  3603. }
  3604. return target;
  3605. }
  3606. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  3607. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  3608. {
  3609. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3610. if (dev->phy.rev >= 3) {
  3611. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  3612. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  3613. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  3614. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  3615. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  3616. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  3617. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  3618. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  3619. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  3620. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  3621. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  3622. b43_nphy_reset_cca(dev);
  3623. } else {
  3624. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  3625. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  3626. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  3627. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  3628. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  3629. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  3630. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  3631. }
  3632. }
  3633. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  3634. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  3635. {
  3636. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3637. u16 tmp;
  3638. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  3639. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  3640. if (dev->phy.rev >= 3) {
  3641. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  3642. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  3643. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  3644. regs[2] = tmp;
  3645. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  3646. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3647. regs[3] = tmp;
  3648. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  3649. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  3650. b43_phy_mask(dev, B43_NPHY_BBCFG,
  3651. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  3652. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  3653. regs[5] = tmp;
  3654. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  3655. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  3656. regs[6] = tmp;
  3657. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  3658. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  3659. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  3660. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  3661. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  3662. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  3663. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  3664. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  3665. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  3666. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  3667. } else {
  3668. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  3669. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  3670. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3671. regs[2] = tmp;
  3672. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  3673. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  3674. regs[3] = tmp;
  3675. tmp |= 0x2000;
  3676. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  3677. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  3678. regs[4] = tmp;
  3679. tmp |= 0x2000;
  3680. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  3681. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  3682. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  3683. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  3684. tmp = 0x0180;
  3685. else
  3686. tmp = 0x0120;
  3687. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  3688. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  3689. }
  3690. }
  3691. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  3692. static void b43_nphy_save_cal(struct b43_wldev *dev)
  3693. {
  3694. struct b43_phy_n *nphy = dev->phy.n;
  3695. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  3696. u16 *txcal_radio_regs = NULL;
  3697. struct b43_chanspec *iqcal_chanspec;
  3698. u16 *table = NULL;
  3699. if (nphy->hang_avoid)
  3700. b43_nphy_stay_in_carrier_search(dev, 1);
  3701. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3702. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  3703. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  3704. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  3705. table = nphy->cal_cache.txcal_coeffs_2G;
  3706. } else {
  3707. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  3708. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  3709. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  3710. table = nphy->cal_cache.txcal_coeffs_5G;
  3711. }
  3712. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  3713. /* TODO use some definitions */
  3714. if (dev->phy.rev >= 3) {
  3715. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  3716. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  3717. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  3718. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  3719. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  3720. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  3721. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  3722. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  3723. } else {
  3724. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  3725. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  3726. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  3727. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  3728. }
  3729. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  3730. iqcal_chanspec->channel_type = dev->phy.channel_type;
  3731. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  3732. if (nphy->hang_avoid)
  3733. b43_nphy_stay_in_carrier_search(dev, 0);
  3734. }
  3735. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  3736. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  3737. {
  3738. struct b43_phy_n *nphy = dev->phy.n;
  3739. u16 coef[4];
  3740. u16 *loft = NULL;
  3741. u16 *table = NULL;
  3742. int i;
  3743. u16 *txcal_radio_regs = NULL;
  3744. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  3745. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3746. if (!nphy->iqcal_chanspec_2G.center_freq)
  3747. return;
  3748. table = nphy->cal_cache.txcal_coeffs_2G;
  3749. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  3750. } else {
  3751. if (!nphy->iqcal_chanspec_5G.center_freq)
  3752. return;
  3753. table = nphy->cal_cache.txcal_coeffs_5G;
  3754. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  3755. }
  3756. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  3757. for (i = 0; i < 4; i++) {
  3758. if (dev->phy.rev >= 3)
  3759. table[i] = coef[i];
  3760. else
  3761. coef[i] = 0;
  3762. }
  3763. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  3764. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  3765. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  3766. if (dev->phy.rev < 2)
  3767. b43_nphy_tx_iq_workaround(dev);
  3768. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3769. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  3770. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  3771. } else {
  3772. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  3773. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  3774. }
  3775. /* TODO use some definitions */
  3776. if (dev->phy.rev >= 3) {
  3777. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  3778. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  3779. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  3780. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  3781. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  3782. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  3783. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  3784. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  3785. } else {
  3786. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  3787. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  3788. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  3789. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  3790. }
  3791. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  3792. }
  3793. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  3794. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  3795. struct nphy_txgains target,
  3796. bool full, bool mphase)
  3797. {
  3798. struct b43_phy_n *nphy = dev->phy.n;
  3799. int i;
  3800. int error = 0;
  3801. int freq;
  3802. bool avoid = false;
  3803. u8 length;
  3804. u16 tmp, core, type, count, max, numb, last = 0, cmd;
  3805. const u16 *table;
  3806. bool phy6or5x;
  3807. u16 buffer[11];
  3808. u16 diq_start = 0;
  3809. u16 save[2];
  3810. u16 gain[2];
  3811. struct nphy_iqcal_params params[2];
  3812. bool updated[2] = { };
  3813. b43_nphy_stay_in_carrier_search(dev, true);
  3814. if (dev->phy.rev >= 4) {
  3815. avoid = nphy->hang_avoid;
  3816. nphy->hang_avoid = false;
  3817. }
  3818. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  3819. for (i = 0; i < 2; i++) {
  3820. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  3821. gain[i] = params[i].cal_gain;
  3822. }
  3823. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  3824. b43_nphy_tx_cal_radio_setup(dev);
  3825. b43_nphy_tx_cal_phy_setup(dev);
  3826. phy6or5x = dev->phy.rev >= 6 ||
  3827. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  3828. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  3829. if (phy6or5x) {
  3830. if (dev->phy.is_40mhz) {
  3831. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  3832. tbl_tx_iqlo_cal_loft_ladder_40);
  3833. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  3834. tbl_tx_iqlo_cal_iqimb_ladder_40);
  3835. } else {
  3836. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  3837. tbl_tx_iqlo_cal_loft_ladder_20);
  3838. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  3839. tbl_tx_iqlo_cal_iqimb_ladder_20);
  3840. }
  3841. }
  3842. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  3843. if (!dev->phy.is_40mhz)
  3844. freq = 2500;
  3845. else
  3846. freq = 5000;
  3847. if (nphy->mphase_cal_phase_id > 2)
  3848. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  3849. 0xFFFF, 0, true, false);
  3850. else
  3851. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  3852. if (error == 0) {
  3853. if (nphy->mphase_cal_phase_id > 2) {
  3854. table = nphy->mphase_txcal_bestcoeffs;
  3855. length = 11;
  3856. if (dev->phy.rev < 3)
  3857. length -= 2;
  3858. } else {
  3859. if (!full && nphy->txiqlocal_coeffsvalid) {
  3860. table = nphy->txiqlocal_bestc;
  3861. length = 11;
  3862. if (dev->phy.rev < 3)
  3863. length -= 2;
  3864. } else {
  3865. full = true;
  3866. if (dev->phy.rev >= 3) {
  3867. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  3868. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  3869. } else {
  3870. table = tbl_tx_iqlo_cal_startcoefs;
  3871. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  3872. }
  3873. }
  3874. }
  3875. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  3876. if (full) {
  3877. if (dev->phy.rev >= 3)
  3878. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  3879. else
  3880. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  3881. } else {
  3882. if (dev->phy.rev >= 3)
  3883. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  3884. else
  3885. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  3886. }
  3887. if (mphase) {
  3888. count = nphy->mphase_txcal_cmdidx;
  3889. numb = min(max,
  3890. (u16)(count + nphy->mphase_txcal_numcmds));
  3891. } else {
  3892. count = 0;
  3893. numb = max;
  3894. }
  3895. for (; count < numb; count++) {
  3896. if (full) {
  3897. if (dev->phy.rev >= 3)
  3898. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  3899. else
  3900. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  3901. } else {
  3902. if (dev->phy.rev >= 3)
  3903. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  3904. else
  3905. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  3906. }
  3907. core = (cmd & 0x3000) >> 12;
  3908. type = (cmd & 0x0F00) >> 8;
  3909. if (phy6or5x && updated[core] == 0) {
  3910. b43_nphy_update_tx_cal_ladder(dev, core);
  3911. updated[core] = true;
  3912. }
  3913. tmp = (params[core].ncorr[type] << 8) | 0x66;
  3914. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  3915. if (type == 1 || type == 3 || type == 4) {
  3916. buffer[0] = b43_ntab_read(dev,
  3917. B43_NTAB16(15, 69 + core));
  3918. diq_start = buffer[0];
  3919. buffer[0] = 0;
  3920. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  3921. 0);
  3922. }
  3923. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  3924. for (i = 0; i < 2000; i++) {
  3925. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  3926. if (tmp & 0xC000)
  3927. break;
  3928. udelay(10);
  3929. }
  3930. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3931. buffer);
  3932. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  3933. buffer);
  3934. if (type == 1 || type == 3 || type == 4)
  3935. buffer[0] = diq_start;
  3936. }
  3937. if (mphase)
  3938. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  3939. last = (dev->phy.rev < 3) ? 6 : 7;
  3940. if (!mphase || nphy->mphase_cal_phase_id == last) {
  3941. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  3942. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  3943. if (dev->phy.rev < 3) {
  3944. buffer[0] = 0;
  3945. buffer[1] = 0;
  3946. buffer[2] = 0;
  3947. buffer[3] = 0;
  3948. }
  3949. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3950. buffer);
  3951. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  3952. buffer);
  3953. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3954. buffer);
  3955. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3956. buffer);
  3957. length = 11;
  3958. if (dev->phy.rev < 3)
  3959. length -= 2;
  3960. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3961. nphy->txiqlocal_bestc);
  3962. nphy->txiqlocal_coeffsvalid = true;
  3963. nphy->txiqlocal_chanspec.center_freq =
  3964. dev->phy.channel_freq;
  3965. nphy->txiqlocal_chanspec.channel_type =
  3966. dev->phy.channel_type;
  3967. } else {
  3968. length = 11;
  3969. if (dev->phy.rev < 3)
  3970. length -= 2;
  3971. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3972. nphy->mphase_txcal_bestcoeffs);
  3973. }
  3974. b43_nphy_stop_playback(dev);
  3975. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  3976. }
  3977. b43_nphy_tx_cal_phy_cleanup(dev);
  3978. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  3979. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  3980. b43_nphy_tx_iq_workaround(dev);
  3981. if (dev->phy.rev >= 4)
  3982. nphy->hang_avoid = avoid;
  3983. b43_nphy_stay_in_carrier_search(dev, false);
  3984. return error;
  3985. }
  3986. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  3987. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  3988. {
  3989. struct b43_phy_n *nphy = dev->phy.n;
  3990. u8 i;
  3991. u16 buffer[7];
  3992. bool equal = true;
  3993. if (!nphy->txiqlocal_coeffsvalid ||
  3994. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  3995. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  3996. return;
  3997. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  3998. for (i = 0; i < 4; i++) {
  3999. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  4000. equal = false;
  4001. break;
  4002. }
  4003. }
  4004. if (!equal) {
  4005. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  4006. nphy->txiqlocal_bestc);
  4007. for (i = 0; i < 4; i++)
  4008. buffer[i] = 0;
  4009. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  4010. buffer);
  4011. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  4012. &nphy->txiqlocal_bestc[5]);
  4013. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  4014. &nphy->txiqlocal_bestc[5]);
  4015. }
  4016. }
  4017. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  4018. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  4019. struct nphy_txgains target, u8 type, bool debug)
  4020. {
  4021. struct b43_phy_n *nphy = dev->phy.n;
  4022. int i, j, index;
  4023. u8 rfctl[2];
  4024. u8 afectl_core;
  4025. u16 tmp[6];
  4026. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  4027. u32 real, imag;
  4028. enum ieee80211_band band;
  4029. u8 use;
  4030. u16 cur_hpf;
  4031. u16 lna[3] = { 3, 3, 1 };
  4032. u16 hpf1[3] = { 7, 2, 0 };
  4033. u16 hpf2[3] = { 2, 0, 0 };
  4034. u32 power[3] = { };
  4035. u16 gain_save[2];
  4036. u16 cal_gain[2];
  4037. struct nphy_iqcal_params cal_params[2];
  4038. struct nphy_iq_est est;
  4039. int ret = 0;
  4040. bool playtone = true;
  4041. int desired = 13;
  4042. b43_nphy_stay_in_carrier_search(dev, 1);
  4043. if (dev->phy.rev < 2)
  4044. b43_nphy_reapply_tx_cal_coeffs(dev);
  4045. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  4046. for (i = 0; i < 2; i++) {
  4047. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  4048. cal_gain[i] = cal_params[i].cal_gain;
  4049. }
  4050. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  4051. for (i = 0; i < 2; i++) {
  4052. if (i == 0) {
  4053. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  4054. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  4055. afectl_core = B43_NPHY_AFECTL_C1;
  4056. } else {
  4057. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  4058. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  4059. afectl_core = B43_NPHY_AFECTL_C2;
  4060. }
  4061. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  4062. tmp[2] = b43_phy_read(dev, afectl_core);
  4063. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  4064. tmp[4] = b43_phy_read(dev, rfctl[0]);
  4065. tmp[5] = b43_phy_read(dev, rfctl[1]);
  4066. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  4067. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  4068. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  4069. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  4070. (1 - i));
  4071. b43_phy_set(dev, afectl_core, 0x0006);
  4072. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  4073. band = b43_current_band(dev->wl);
  4074. if (nphy->rxcalparams & 0xFF000000) {
  4075. if (band == IEEE80211_BAND_5GHZ)
  4076. b43_phy_write(dev, rfctl[0], 0x140);
  4077. else
  4078. b43_phy_write(dev, rfctl[0], 0x110);
  4079. } else {
  4080. if (band == IEEE80211_BAND_5GHZ)
  4081. b43_phy_write(dev, rfctl[0], 0x180);
  4082. else
  4083. b43_phy_write(dev, rfctl[0], 0x120);
  4084. }
  4085. if (band == IEEE80211_BAND_5GHZ)
  4086. b43_phy_write(dev, rfctl[1], 0x148);
  4087. else
  4088. b43_phy_write(dev, rfctl[1], 0x114);
  4089. if (nphy->rxcalparams & 0x10000) {
  4090. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  4091. (i + 1));
  4092. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  4093. (2 - i));
  4094. }
  4095. for (j = 0; j < 4; j++) {
  4096. if (j < 3) {
  4097. cur_lna = lna[j];
  4098. cur_hpf1 = hpf1[j];
  4099. cur_hpf2 = hpf2[j];
  4100. } else {
  4101. if (power[1] > 10000) {
  4102. use = 1;
  4103. cur_hpf = cur_hpf1;
  4104. index = 2;
  4105. } else {
  4106. if (power[0] > 10000) {
  4107. use = 1;
  4108. cur_hpf = cur_hpf1;
  4109. index = 1;
  4110. } else {
  4111. index = 0;
  4112. use = 2;
  4113. cur_hpf = cur_hpf2;
  4114. }
  4115. }
  4116. cur_lna = lna[index];
  4117. cur_hpf1 = hpf1[index];
  4118. cur_hpf2 = hpf2[index];
  4119. cur_hpf += desired - hweight32(power[index]);
  4120. cur_hpf = clamp_val(cur_hpf, 0, 10);
  4121. if (use == 1)
  4122. cur_hpf1 = cur_hpf;
  4123. else
  4124. cur_hpf2 = cur_hpf;
  4125. }
  4126. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  4127. (cur_lna << 2));
  4128. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  4129. false);
  4130. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  4131. b43_nphy_stop_playback(dev);
  4132. if (playtone) {
  4133. ret = b43_nphy_tx_tone(dev, 4000,
  4134. (nphy->rxcalparams & 0xFFFF),
  4135. false, false);
  4136. playtone = false;
  4137. } else {
  4138. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  4139. false, false);
  4140. }
  4141. if (ret == 0) {
  4142. if (j < 3) {
  4143. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  4144. false);
  4145. if (i == 0) {
  4146. real = est.i0_pwr;
  4147. imag = est.q0_pwr;
  4148. } else {
  4149. real = est.i1_pwr;
  4150. imag = est.q1_pwr;
  4151. }
  4152. power[i] = ((real + imag) / 1024) + 1;
  4153. } else {
  4154. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  4155. }
  4156. b43_nphy_stop_playback(dev);
  4157. }
  4158. if (ret != 0)
  4159. break;
  4160. }
  4161. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  4162. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  4163. b43_phy_write(dev, rfctl[1], tmp[5]);
  4164. b43_phy_write(dev, rfctl[0], tmp[4]);
  4165. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  4166. b43_phy_write(dev, afectl_core, tmp[2]);
  4167. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  4168. if (ret != 0)
  4169. break;
  4170. }
  4171. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  4172. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  4173. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  4174. b43_nphy_stay_in_carrier_search(dev, 0);
  4175. return ret;
  4176. }
  4177. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  4178. struct nphy_txgains target, u8 type, bool debug)
  4179. {
  4180. return -1;
  4181. }
  4182. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  4183. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  4184. struct nphy_txgains target, u8 type, bool debug)
  4185. {
  4186. if (dev->phy.rev >= 3)
  4187. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  4188. else
  4189. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  4190. }
  4191. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  4192. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  4193. {
  4194. struct b43_phy *phy = &dev->phy;
  4195. struct b43_phy_n *nphy = phy->n;
  4196. /* u16 buf[16]; it's rev3+ */
  4197. nphy->phyrxchain = mask;
  4198. if (0 /* FIXME clk */)
  4199. return;
  4200. b43_mac_suspend(dev);
  4201. if (nphy->hang_avoid)
  4202. b43_nphy_stay_in_carrier_search(dev, true);
  4203. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  4204. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  4205. if ((mask & 0x3) != 0x3) {
  4206. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  4207. if (dev->phy.rev >= 3) {
  4208. /* TODO */
  4209. }
  4210. } else {
  4211. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  4212. if (dev->phy.rev >= 3) {
  4213. /* TODO */
  4214. }
  4215. }
  4216. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  4217. if (nphy->hang_avoid)
  4218. b43_nphy_stay_in_carrier_search(dev, false);
  4219. b43_mac_enable(dev);
  4220. }
  4221. /**************************************************
  4222. * N-PHY init
  4223. **************************************************/
  4224. /*
  4225. * Upload the N-PHY tables.
  4226. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  4227. */
  4228. static void b43_nphy_tables_init(struct b43_wldev *dev)
  4229. {
  4230. if (dev->phy.rev < 3)
  4231. b43_nphy_rev0_1_2_tables_init(dev);
  4232. else
  4233. b43_nphy_rev3plus_tables_init(dev);
  4234. }
  4235. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  4236. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  4237. {
  4238. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  4239. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  4240. if (preamble == 1)
  4241. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  4242. else
  4243. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  4244. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  4245. }
  4246. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  4247. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  4248. {
  4249. unsigned int i;
  4250. u16 val;
  4251. val = 0x1E1F;
  4252. for (i = 0; i < 16; i++) {
  4253. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  4254. val -= 0x202;
  4255. }
  4256. val = 0x3E3F;
  4257. for (i = 0; i < 16; i++) {
  4258. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  4259. val -= 0x202;
  4260. }
  4261. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  4262. }
  4263. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  4264. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  4265. {
  4266. if (dev->phy.rev >= 3) {
  4267. if (!init)
  4268. return;
  4269. if (0 /* FIXME */) {
  4270. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  4271. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  4272. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  4273. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  4274. }
  4275. } else {
  4276. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  4277. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  4278. switch (dev->dev->bus_type) {
  4279. #ifdef CONFIG_B43_BCMA
  4280. case B43_BUS_BCMA:
  4281. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc,
  4282. 0xFC00, 0xFC00);
  4283. break;
  4284. #endif
  4285. #ifdef CONFIG_B43_SSB
  4286. case B43_BUS_SSB:
  4287. ssb_chipco_gpio_control(&dev->dev->sdev->bus->chipco,
  4288. 0xFC00, 0xFC00);
  4289. break;
  4290. #endif
  4291. }
  4292. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
  4293. b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xFC00);
  4294. b43_maskset16(dev, B43_MMIO_GPIO_CONTROL, (~0xFC00 & 0xFFFF),
  4295. 0);
  4296. if (init) {
  4297. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  4298. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  4299. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  4300. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  4301. }
  4302. }
  4303. }
  4304. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N */
  4305. static int b43_phy_initn(struct b43_wldev *dev)
  4306. {
  4307. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4308. struct b43_phy *phy = &dev->phy;
  4309. struct b43_phy_n *nphy = phy->n;
  4310. u8 tx_pwr_state;
  4311. struct nphy_txgains target;
  4312. u16 tmp;
  4313. enum ieee80211_band tmp2;
  4314. bool do_rssi_cal;
  4315. u16 clip[2];
  4316. bool do_cal = false;
  4317. if ((dev->phy.rev >= 3) &&
  4318. (sprom->boardflags_lo & B43_BFL_EXTLNA) &&
  4319. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  4320. switch (dev->dev->bus_type) {
  4321. #ifdef CONFIG_B43_BCMA
  4322. case B43_BUS_BCMA:
  4323. bcma_cc_set32(&dev->dev->bdev->bus->drv_cc,
  4324. BCMA_CC_CHIPCTL, 0x40);
  4325. break;
  4326. #endif
  4327. #ifdef CONFIG_B43_SSB
  4328. case B43_BUS_SSB:
  4329. chipco_set32(&dev->dev->sdev->bus->chipco,
  4330. SSB_CHIPCO_CHIPCTL, 0x40);
  4331. break;
  4332. #endif
  4333. }
  4334. }
  4335. nphy->deaf_count = 0;
  4336. b43_nphy_tables_init(dev);
  4337. nphy->crsminpwr_adjusted = false;
  4338. nphy->noisevars_adjusted = false;
  4339. /* Clear all overrides */
  4340. if (dev->phy.rev >= 3) {
  4341. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  4342. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  4343. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  4344. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  4345. } else {
  4346. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  4347. }
  4348. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  4349. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  4350. if (dev->phy.rev < 6) {
  4351. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  4352. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  4353. }
  4354. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  4355. ~(B43_NPHY_RFSEQMODE_CAOVER |
  4356. B43_NPHY_RFSEQMODE_TROVER));
  4357. if (dev->phy.rev >= 3)
  4358. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  4359. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  4360. if (dev->phy.rev <= 2) {
  4361. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  4362. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  4363. ~B43_NPHY_BPHY_CTL3_SCALE,
  4364. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  4365. }
  4366. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  4367. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  4368. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD ||
  4369. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  4370. dev->dev->board_type == 0x8B))
  4371. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  4372. else
  4373. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  4374. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  4375. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  4376. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  4377. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  4378. b43_nphy_update_txrx_chain(dev);
  4379. if (phy->rev < 2) {
  4380. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  4381. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  4382. }
  4383. tmp2 = b43_current_band(dev->wl);
  4384. if (b43_nphy_ipa(dev)) {
  4385. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  4386. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  4387. nphy->papd_epsilon_offset[0] << 7);
  4388. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  4389. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  4390. nphy->papd_epsilon_offset[1] << 7);
  4391. b43_nphy_int_pa_set_tx_dig_filters(dev);
  4392. } else if (phy->rev >= 5) {
  4393. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  4394. }
  4395. b43_nphy_workarounds(dev);
  4396. /* Reset CCA, in init code it differs a little from standard way */
  4397. b43_phy_force_clock(dev, 1);
  4398. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  4399. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  4400. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  4401. b43_phy_force_clock(dev, 0);
  4402. b43_mac_phy_clock_set(dev, true);
  4403. b43_nphy_pa_override(dev, false);
  4404. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  4405. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  4406. b43_nphy_pa_override(dev, true);
  4407. b43_nphy_classifier(dev, 0, 0);
  4408. b43_nphy_read_clip_detection(dev, clip);
  4409. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4410. b43_nphy_bphy_init(dev);
  4411. tx_pwr_state = nphy->txpwrctrl;
  4412. b43_nphy_tx_power_ctrl(dev, false);
  4413. b43_nphy_tx_power_fix(dev);
  4414. b43_nphy_tx_power_ctl_idle_tssi(dev);
  4415. b43_nphy_tx_power_ctl_setup(dev);
  4416. b43_nphy_tx_gain_table_upload(dev);
  4417. if (nphy->phyrxchain != 3)
  4418. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  4419. if (nphy->mphase_cal_phase_id > 0)
  4420. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  4421. do_rssi_cal = false;
  4422. if (phy->rev >= 3) {
  4423. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4424. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  4425. else
  4426. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  4427. if (do_rssi_cal)
  4428. b43_nphy_rssi_cal(dev);
  4429. else
  4430. b43_nphy_restore_rssi_cal(dev);
  4431. } else {
  4432. b43_nphy_rssi_cal(dev);
  4433. }
  4434. if (!((nphy->measure_hold & 0x6) != 0)) {
  4435. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4436. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  4437. else
  4438. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  4439. if (nphy->mute)
  4440. do_cal = false;
  4441. if (do_cal) {
  4442. target = b43_nphy_get_tx_gains(dev);
  4443. if (nphy->antsel_type == 2)
  4444. b43_nphy_superswitch_init(dev, true);
  4445. if (nphy->perical != 2) {
  4446. b43_nphy_rssi_cal(dev);
  4447. if (phy->rev >= 3) {
  4448. nphy->cal_orig_pwr_idx[0] =
  4449. nphy->txpwrindex[0].index_internal;
  4450. nphy->cal_orig_pwr_idx[1] =
  4451. nphy->txpwrindex[1].index_internal;
  4452. /* TODO N PHY Pre Calibrate TX Gain */
  4453. target = b43_nphy_get_tx_gains(dev);
  4454. }
  4455. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  4456. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  4457. b43_nphy_save_cal(dev);
  4458. } else if (nphy->mphase_cal_phase_id == 0)
  4459. ;/* N PHY Periodic Calibration with arg 3 */
  4460. } else {
  4461. b43_nphy_restore_cal(dev);
  4462. }
  4463. }
  4464. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  4465. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  4466. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  4467. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  4468. if (phy->rev >= 3 && phy->rev <= 6)
  4469. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  4470. b43_nphy_tx_lp_fbw(dev);
  4471. if (phy->rev >= 3)
  4472. b43_nphy_spur_workaround(dev);
  4473. return 0;
  4474. }
  4475. /**************************************************
  4476. * Channel switching ops.
  4477. **************************************************/
  4478. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  4479. const struct b43_phy_n_sfo_cfg *e)
  4480. {
  4481. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  4482. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  4483. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  4484. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  4485. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  4486. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  4487. }
  4488. /* http://bcm-v4.sipsolutions.net/802.11/PmuSpurAvoid */
  4489. static void b43_nphy_pmu_spur_avoid(struct b43_wldev *dev, bool avoid)
  4490. {
  4491. switch (dev->dev->bus_type) {
  4492. #ifdef CONFIG_B43_BCMA
  4493. case B43_BUS_BCMA:
  4494. bcma_pmu_spuravoid_pllupdate(&dev->dev->bdev->bus->drv_cc,
  4495. avoid);
  4496. break;
  4497. #endif
  4498. #ifdef CONFIG_B43_SSB
  4499. case B43_BUS_SSB:
  4500. /* FIXME */
  4501. break;
  4502. #endif
  4503. }
  4504. }
  4505. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  4506. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  4507. const struct b43_phy_n_sfo_cfg *e,
  4508. struct ieee80211_channel *new_channel)
  4509. {
  4510. struct b43_phy *phy = &dev->phy;
  4511. struct b43_phy_n *nphy = dev->phy.n;
  4512. int ch = new_channel->hw_value;
  4513. u16 old_band_5ghz;
  4514. u32 tmp32;
  4515. old_band_5ghz =
  4516. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  4517. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  4518. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  4519. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  4520. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  4521. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  4522. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  4523. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  4524. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  4525. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  4526. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  4527. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  4528. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  4529. }
  4530. b43_chantab_phy_upload(dev, e);
  4531. if (new_channel->hw_value == 14) {
  4532. b43_nphy_classifier(dev, 2, 0);
  4533. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  4534. } else {
  4535. b43_nphy_classifier(dev, 2, 2);
  4536. if (new_channel->band == IEEE80211_BAND_2GHZ)
  4537. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  4538. }
  4539. if (!nphy->txpwrctrl)
  4540. b43_nphy_tx_power_fix(dev);
  4541. if (dev->phy.rev < 3)
  4542. b43_nphy_adjust_lna_gain_table(dev);
  4543. b43_nphy_tx_lp_fbw(dev);
  4544. if (dev->phy.rev >= 3 &&
  4545. dev->phy.n->spur_avoid != B43_SPUR_AVOID_DISABLE) {
  4546. bool avoid = false;
  4547. if (dev->phy.n->spur_avoid == B43_SPUR_AVOID_FORCE) {
  4548. avoid = true;
  4549. } else if (!b43_channel_type_is_40mhz(phy->channel_type)) {
  4550. if ((ch >= 5 && ch <= 8) || ch == 13 || ch == 14)
  4551. avoid = true;
  4552. } else { /* 40MHz */
  4553. if (nphy->aband_spurwar_en &&
  4554. (ch == 38 || ch == 102 || ch == 118))
  4555. avoid = dev->dev->chip_id == 0x4716;
  4556. }
  4557. b43_nphy_pmu_spur_avoid(dev, avoid);
  4558. if (dev->dev->chip_id == 43222 || dev->dev->chip_id == 43224 ||
  4559. dev->dev->chip_id == 43225) {
  4560. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW,
  4561. avoid ? 0x5341 : 0x8889);
  4562. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  4563. }
  4564. if (dev->phy.rev == 3 || dev->phy.rev == 4)
  4565. ; /* TODO: reset PLL */
  4566. if (avoid)
  4567. b43_phy_set(dev, B43_NPHY_BBCFG, B43_NPHY_BBCFG_RSTRX);
  4568. else
  4569. b43_phy_mask(dev, B43_NPHY_BBCFG,
  4570. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  4571. b43_nphy_reset_cca(dev);
  4572. /* wl sets useless phy_isspuravoid here */
  4573. }
  4574. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  4575. if (phy->rev >= 3)
  4576. b43_nphy_spur_workaround(dev);
  4577. }
  4578. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  4579. static int b43_nphy_set_channel(struct b43_wldev *dev,
  4580. struct ieee80211_channel *channel,
  4581. enum nl80211_channel_type channel_type)
  4582. {
  4583. struct b43_phy *phy = &dev->phy;
  4584. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2 = NULL;
  4585. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3 = NULL;
  4586. u8 tmp;
  4587. if (dev->phy.rev >= 3) {
  4588. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  4589. channel->center_freq);
  4590. if (!tabent_r3)
  4591. return -ESRCH;
  4592. } else {
  4593. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  4594. channel->hw_value);
  4595. if (!tabent_r2)
  4596. return -ESRCH;
  4597. }
  4598. /* Channel is set later in common code, but we need to set it on our
  4599. own to let this function's subcalls work properly. */
  4600. phy->channel = channel->hw_value;
  4601. phy->channel_freq = channel->center_freq;
  4602. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  4603. b43_channel_type_is_40mhz(channel_type))
  4604. ; /* TODO: BMAC BW Set (channel_type) */
  4605. if (channel_type == NL80211_CHAN_HT40PLUS)
  4606. b43_phy_set(dev, B43_NPHY_RXCTL,
  4607. B43_NPHY_RXCTL_BSELU20);
  4608. else if (channel_type == NL80211_CHAN_HT40MINUS)
  4609. b43_phy_mask(dev, B43_NPHY_RXCTL,
  4610. ~B43_NPHY_RXCTL_BSELU20);
  4611. if (dev->phy.rev >= 3) {
  4612. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  4613. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  4614. b43_radio_2056_setup(dev, tabent_r3);
  4615. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  4616. } else {
  4617. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  4618. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  4619. b43_radio_2055_setup(dev, tabent_r2);
  4620. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  4621. }
  4622. return 0;
  4623. }
  4624. /**************************************************
  4625. * Basic PHY ops.
  4626. **************************************************/
  4627. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  4628. {
  4629. struct b43_phy_n *nphy;
  4630. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  4631. if (!nphy)
  4632. return -ENOMEM;
  4633. dev->phy.n = nphy;
  4634. return 0;
  4635. }
  4636. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  4637. {
  4638. struct b43_phy *phy = &dev->phy;
  4639. struct b43_phy_n *nphy = phy->n;
  4640. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4641. memset(nphy, 0, sizeof(*nphy));
  4642. nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
  4643. nphy->spur_avoid = (phy->rev >= 3) ?
  4644. B43_SPUR_AVOID_AUTO : B43_SPUR_AVOID_DISABLE;
  4645. nphy->init_por = true;
  4646. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  4647. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  4648. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  4649. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  4650. /* 128 can mean disabled-by-default state of TX pwr ctl. Max value is
  4651. * 0x7f == 127 and we check for 128 when restoring TX pwr ctl. */
  4652. nphy->tx_pwr_idx[0] = 128;
  4653. nphy->tx_pwr_idx[1] = 128;
  4654. /* Hardware TX power control and 5GHz power gain */
  4655. nphy->txpwrctrl = false;
  4656. nphy->pwg_gain_5ghz = false;
  4657. if (dev->phy.rev >= 3 ||
  4658. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  4659. (dev->dev->core_rev == 11 || dev->dev->core_rev == 12))) {
  4660. nphy->txpwrctrl = true;
  4661. nphy->pwg_gain_5ghz = true;
  4662. } else if (sprom->revision >= 4) {
  4663. if (dev->phy.rev >= 2 &&
  4664. (sprom->boardflags2_lo & B43_BFL2_TXPWRCTRL_EN)) {
  4665. nphy->txpwrctrl = true;
  4666. #ifdef CONFIG_B43_SSB
  4667. if (dev->dev->bus_type == B43_BUS_SSB &&
  4668. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI) {
  4669. struct pci_dev *pdev =
  4670. dev->dev->sdev->bus->host_pci;
  4671. if (pdev->device == 0x4328 ||
  4672. pdev->device == 0x432a)
  4673. nphy->pwg_gain_5ghz = true;
  4674. }
  4675. #endif
  4676. } else if (sprom->boardflags2_lo & B43_BFL2_5G_PWRGAIN) {
  4677. nphy->pwg_gain_5ghz = true;
  4678. }
  4679. }
  4680. if (dev->phy.rev >= 3) {
  4681. nphy->ipa2g_on = sprom->fem.ghz2.extpa_gain == 2;
  4682. nphy->ipa5g_on = sprom->fem.ghz5.extpa_gain == 2;
  4683. }
  4684. nphy->init_por = true;
  4685. }
  4686. static void b43_nphy_op_free(struct b43_wldev *dev)
  4687. {
  4688. struct b43_phy *phy = &dev->phy;
  4689. struct b43_phy_n *nphy = phy->n;
  4690. kfree(nphy);
  4691. phy->n = NULL;
  4692. }
  4693. static int b43_nphy_op_init(struct b43_wldev *dev)
  4694. {
  4695. return b43_phy_initn(dev);
  4696. }
  4697. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  4698. {
  4699. #if B43_DEBUG
  4700. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  4701. /* OFDM registers are onnly available on A/G-PHYs */
  4702. b43err(dev->wl, "Invalid OFDM PHY access at "
  4703. "0x%04X on N-PHY\n", offset);
  4704. dump_stack();
  4705. }
  4706. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  4707. /* Ext-G registers are only available on G-PHYs */
  4708. b43err(dev->wl, "Invalid EXT-G PHY access at "
  4709. "0x%04X on N-PHY\n", offset);
  4710. dump_stack();
  4711. }
  4712. #endif /* B43_DEBUG */
  4713. }
  4714. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  4715. {
  4716. check_phyreg(dev, reg);
  4717. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  4718. return b43_read16(dev, B43_MMIO_PHY_DATA);
  4719. }
  4720. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  4721. {
  4722. check_phyreg(dev, reg);
  4723. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  4724. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  4725. }
  4726. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  4727. u16 set)
  4728. {
  4729. check_phyreg(dev, reg);
  4730. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  4731. b43_maskset16(dev, B43_MMIO_PHY_DATA, mask, set);
  4732. }
  4733. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  4734. {
  4735. /* Register 1 is a 32-bit register. */
  4736. B43_WARN_ON(reg == 1);
  4737. /* N-PHY needs 0x100 for read access */
  4738. reg |= 0x100;
  4739. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  4740. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  4741. }
  4742. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  4743. {
  4744. /* Register 1 is a 32-bit register. */
  4745. B43_WARN_ON(reg == 1);
  4746. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  4747. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  4748. }
  4749. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  4750. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  4751. bool blocked)
  4752. {
  4753. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  4754. b43err(dev->wl, "MAC not suspended\n");
  4755. if (blocked) {
  4756. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  4757. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  4758. if (dev->phy.rev >= 7) {
  4759. /* TODO */
  4760. } else if (dev->phy.rev >= 3) {
  4761. b43_radio_mask(dev, 0x09, ~0x2);
  4762. b43_radio_write(dev, 0x204D, 0);
  4763. b43_radio_write(dev, 0x2053, 0);
  4764. b43_radio_write(dev, 0x2058, 0);
  4765. b43_radio_write(dev, 0x205E, 0);
  4766. b43_radio_mask(dev, 0x2062, ~0xF0);
  4767. b43_radio_write(dev, 0x2064, 0);
  4768. b43_radio_write(dev, 0x304D, 0);
  4769. b43_radio_write(dev, 0x3053, 0);
  4770. b43_radio_write(dev, 0x3058, 0);
  4771. b43_radio_write(dev, 0x305E, 0);
  4772. b43_radio_mask(dev, 0x3062, ~0xF0);
  4773. b43_radio_write(dev, 0x3064, 0);
  4774. }
  4775. } else {
  4776. if (dev->phy.rev >= 7) {
  4777. b43_radio_2057_init(dev);
  4778. b43_switch_channel(dev, dev->phy.channel);
  4779. } else if (dev->phy.rev >= 3) {
  4780. b43_radio_init2056(dev);
  4781. b43_switch_channel(dev, dev->phy.channel);
  4782. } else {
  4783. b43_radio_init2055(dev);
  4784. }
  4785. }
  4786. }
  4787. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Anacore */
  4788. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  4789. {
  4790. u16 override = on ? 0x0 : 0x7FFF;
  4791. u16 core = on ? 0xD : 0x00FD;
  4792. if (dev->phy.rev >= 3) {
  4793. if (on) {
  4794. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  4795. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  4796. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  4797. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4798. } else {
  4799. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  4800. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  4801. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4802. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  4803. }
  4804. } else {
  4805. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4806. }
  4807. }
  4808. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  4809. unsigned int new_channel)
  4810. {
  4811. struct ieee80211_channel *channel = dev->wl->hw->conf.chandef.chan;
  4812. enum nl80211_channel_type channel_type =
  4813. cfg80211_get_chandef_type(&dev->wl->hw->conf.chandef);
  4814. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  4815. if ((new_channel < 1) || (new_channel > 14))
  4816. return -EINVAL;
  4817. } else {
  4818. if (new_channel > 200)
  4819. return -EINVAL;
  4820. }
  4821. return b43_nphy_set_channel(dev, channel, channel_type);
  4822. }
  4823. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  4824. {
  4825. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4826. return 1;
  4827. return 36;
  4828. }
  4829. const struct b43_phy_operations b43_phyops_n = {
  4830. .allocate = b43_nphy_op_allocate,
  4831. .free = b43_nphy_op_free,
  4832. .prepare_structs = b43_nphy_op_prepare_structs,
  4833. .init = b43_nphy_op_init,
  4834. .phy_read = b43_nphy_op_read,
  4835. .phy_write = b43_nphy_op_write,
  4836. .phy_maskset = b43_nphy_op_maskset,
  4837. .radio_read = b43_nphy_op_radio_read,
  4838. .radio_write = b43_nphy_op_radio_write,
  4839. .software_rfkill = b43_nphy_op_software_rfkill,
  4840. .switch_analog = b43_nphy_op_switch_analog,
  4841. .switch_channel = b43_nphy_op_switch_channel,
  4842. .get_default_chan = b43_nphy_op_get_default_chan,
  4843. .recalc_txpower = b43_nphy_op_recalc_txpower,
  4844. .adjust_txpower = b43_nphy_op_adjust_txpower,
  4845. };