pm8001_init.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980
  1. /*
  2. * PMC-Sierra PM8001/8081/8088/8089 SAS/SATA based host adapters driver
  3. *
  4. * Copyright (c) 2008-2009 USI Co., Ltd.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions, and the following disclaimer,
  12. * without modification.
  13. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  14. * substantially similar to the "NO WARRANTY" disclaimer below
  15. * ("Disclaimer") and any redistribution must be conditioned upon
  16. * including a substantially similar Disclaimer requirement for further
  17. * binary redistribution.
  18. * 3. Neither the names of the above-listed copyright holders nor the names
  19. * of any contributors may be used to endorse or promote products derived
  20. * from this software without specific prior written permission.
  21. *
  22. * Alternatively, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2 as published by the Free
  24. * Software Foundation.
  25. *
  26. * NO WARRANTY
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  32. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  33. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  34. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  35. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  36. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  37. * POSSIBILITY OF SUCH DAMAGES.
  38. *
  39. */
  40. #include <linux/slab.h>
  41. #include "pm8001_sas.h"
  42. #include "pm8001_chips.h"
  43. static struct scsi_transport_template *pm8001_stt;
  44. /**
  45. * chip info structure to identify chip key functionality as
  46. * encryption available/not, no of ports, hw specific function ref
  47. */
  48. static const struct pm8001_chip_info pm8001_chips[] = {
  49. [chip_8001] = {0, 8, &pm8001_8001_dispatch,},
  50. };
  51. static int pm8001_id;
  52. LIST_HEAD(hba_list);
  53. struct workqueue_struct *pm8001_wq;
  54. /**
  55. * The main structure which LLDD must register for scsi core.
  56. */
  57. static struct scsi_host_template pm8001_sht = {
  58. .module = THIS_MODULE,
  59. .name = DRV_NAME,
  60. .queuecommand = sas_queuecommand,
  61. .target_alloc = sas_target_alloc,
  62. .slave_configure = sas_slave_configure,
  63. .scan_finished = pm8001_scan_finished,
  64. .scan_start = pm8001_scan_start,
  65. .change_queue_depth = sas_change_queue_depth,
  66. .change_queue_type = sas_change_queue_type,
  67. .bios_param = sas_bios_param,
  68. .can_queue = 1,
  69. .cmd_per_lun = 1,
  70. .this_id = -1,
  71. .sg_tablesize = SG_ALL,
  72. .max_sectors = SCSI_DEFAULT_MAX_SECTORS,
  73. .use_clustering = ENABLE_CLUSTERING,
  74. .eh_device_reset_handler = sas_eh_device_reset_handler,
  75. .eh_bus_reset_handler = sas_eh_bus_reset_handler,
  76. .target_destroy = sas_target_destroy,
  77. .ioctl = sas_ioctl,
  78. .shost_attrs = pm8001_host_attrs,
  79. };
  80. /**
  81. * Sas layer call this function to execute specific task.
  82. */
  83. static struct sas_domain_function_template pm8001_transport_ops = {
  84. .lldd_dev_found = pm8001_dev_found,
  85. .lldd_dev_gone = pm8001_dev_gone,
  86. .lldd_execute_task = pm8001_queue_command,
  87. .lldd_control_phy = pm8001_phy_control,
  88. .lldd_abort_task = pm8001_abort_task,
  89. .lldd_abort_task_set = pm8001_abort_task_set,
  90. .lldd_clear_aca = pm8001_clear_aca,
  91. .lldd_clear_task_set = pm8001_clear_task_set,
  92. .lldd_I_T_nexus_reset = pm8001_I_T_nexus_reset,
  93. .lldd_lu_reset = pm8001_lu_reset,
  94. .lldd_query_task = pm8001_query_task,
  95. };
  96. /**
  97. *pm8001_phy_init - initiate our adapter phys
  98. *@pm8001_ha: our hba structure.
  99. *@phy_id: phy id.
  100. */
  101. static void pm8001_phy_init(struct pm8001_hba_info *pm8001_ha, int phy_id)
  102. {
  103. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  104. struct asd_sas_phy *sas_phy = &phy->sas_phy;
  105. phy->phy_state = 0;
  106. phy->pm8001_ha = pm8001_ha;
  107. sas_phy->enabled = (phy_id < pm8001_ha->chip->n_phy) ? 1 : 0;
  108. sas_phy->class = SAS;
  109. sas_phy->iproto = SAS_PROTOCOL_ALL;
  110. sas_phy->tproto = 0;
  111. sas_phy->type = PHY_TYPE_PHYSICAL;
  112. sas_phy->role = PHY_ROLE_INITIATOR;
  113. sas_phy->oob_mode = OOB_NOT_CONNECTED;
  114. sas_phy->linkrate = SAS_LINK_RATE_UNKNOWN;
  115. sas_phy->id = phy_id;
  116. sas_phy->sas_addr = &pm8001_ha->sas_addr[0];
  117. sas_phy->frame_rcvd = &phy->frame_rcvd[0];
  118. sas_phy->ha = (struct sas_ha_struct *)pm8001_ha->shost->hostdata;
  119. sas_phy->lldd_phy = phy;
  120. }
  121. /**
  122. *pm8001_free - free hba
  123. *@pm8001_ha: our hba structure.
  124. *
  125. */
  126. static void pm8001_free(struct pm8001_hba_info *pm8001_ha)
  127. {
  128. int i;
  129. if (!pm8001_ha)
  130. return;
  131. for (i = 0; i < USI_MAX_MEMCNT; i++) {
  132. if (pm8001_ha->memoryMap.region[i].virt_ptr != NULL) {
  133. pci_free_consistent(pm8001_ha->pdev,
  134. (pm8001_ha->memoryMap.region[i].total_len +
  135. pm8001_ha->memoryMap.region[i].alignment),
  136. pm8001_ha->memoryMap.region[i].virt_ptr,
  137. pm8001_ha->memoryMap.region[i].phys_addr);
  138. }
  139. }
  140. PM8001_CHIP_DISP->chip_iounmap(pm8001_ha);
  141. if (pm8001_ha->shost)
  142. scsi_host_put(pm8001_ha->shost);
  143. flush_workqueue(pm8001_wq);
  144. kfree(pm8001_ha->tags);
  145. kfree(pm8001_ha);
  146. }
  147. #ifdef PM8001_USE_TASKLET
  148. static void pm8001_tasklet(unsigned long opaque)
  149. {
  150. struct pm8001_hba_info *pm8001_ha;
  151. pm8001_ha = (struct pm8001_hba_info *)opaque;
  152. if (unlikely(!pm8001_ha))
  153. BUG_ON(1);
  154. PM8001_CHIP_DISP->isr(pm8001_ha);
  155. }
  156. #endif
  157. /**
  158. * pm8001_interrupt - when HBA originate a interrupt,we should invoke this
  159. * dispatcher to handle each case.
  160. * @irq: irq number.
  161. * @opaque: the passed general host adapter struct
  162. */
  163. static irqreturn_t pm8001_interrupt(int irq, void *opaque)
  164. {
  165. struct pm8001_hba_info *pm8001_ha;
  166. irqreturn_t ret = IRQ_HANDLED;
  167. struct sas_ha_struct *sha = opaque;
  168. pm8001_ha = sha->lldd_ha;
  169. if (unlikely(!pm8001_ha))
  170. return IRQ_NONE;
  171. if (!PM8001_CHIP_DISP->is_our_interupt(pm8001_ha))
  172. return IRQ_NONE;
  173. #ifdef PM8001_USE_TASKLET
  174. tasklet_schedule(&pm8001_ha->tasklet);
  175. #else
  176. ret = PM8001_CHIP_DISP->isr(pm8001_ha);
  177. #endif
  178. return ret;
  179. }
  180. /**
  181. * pm8001_alloc - initiate our hba structure and 6 DMAs area.
  182. * @pm8001_ha:our hba structure.
  183. *
  184. */
  185. static int pm8001_alloc(struct pm8001_hba_info *pm8001_ha,
  186. const struct pci_device_id *ent)
  187. {
  188. int i;
  189. spin_lock_init(&pm8001_ha->lock);
  190. PM8001_INIT_DBG(pm8001_ha,
  191. pm8001_printk("pm8001_alloc: PHY:%x\n",
  192. pm8001_ha->chip->n_phy));
  193. for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
  194. pm8001_phy_init(pm8001_ha, i);
  195. pm8001_ha->port[i].wide_port_phymap = 0;
  196. pm8001_ha->port[i].port_attached = 0;
  197. pm8001_ha->port[i].port_state = 0;
  198. INIT_LIST_HEAD(&pm8001_ha->port[i].list);
  199. }
  200. pm8001_ha->tags = kzalloc(PM8001_MAX_CCB, GFP_KERNEL);
  201. if (!pm8001_ha->tags)
  202. goto err_out;
  203. /* MPI Memory region 1 for AAP Event Log for fw */
  204. pm8001_ha->memoryMap.region[AAP1].num_elements = 1;
  205. pm8001_ha->memoryMap.region[AAP1].element_size = PM8001_EVENT_LOG_SIZE;
  206. pm8001_ha->memoryMap.region[AAP1].total_len = PM8001_EVENT_LOG_SIZE;
  207. pm8001_ha->memoryMap.region[AAP1].alignment = 32;
  208. /* MPI Memory region 2 for IOP Event Log for fw */
  209. pm8001_ha->memoryMap.region[IOP].num_elements = 1;
  210. pm8001_ha->memoryMap.region[IOP].element_size = PM8001_EVENT_LOG_SIZE;
  211. pm8001_ha->memoryMap.region[IOP].total_len = PM8001_EVENT_LOG_SIZE;
  212. pm8001_ha->memoryMap.region[IOP].alignment = 32;
  213. for (i = 0; i < PM8001_MAX_SPCV_INB_NUM; i++) {
  214. /* MPI Memory region 3 for consumer Index of inbound queues */
  215. pm8001_ha->memoryMap.region[CI+i].num_elements = 1;
  216. pm8001_ha->memoryMap.region[CI+i].element_size = 4;
  217. pm8001_ha->memoryMap.region[CI+i].total_len = 4;
  218. pm8001_ha->memoryMap.region[CI+i].alignment = 4;
  219. if ((ent->driver_data) != chip_8001) {
  220. /* MPI Memory region 5 inbound queues */
  221. pm8001_ha->memoryMap.region[IB+i].num_elements =
  222. PM8001_MPI_QUEUE;
  223. pm8001_ha->memoryMap.region[IB+i].element_size = 128;
  224. pm8001_ha->memoryMap.region[IB+i].total_len =
  225. PM8001_MPI_QUEUE * 128;
  226. pm8001_ha->memoryMap.region[IB+i].alignment = 128;
  227. } else {
  228. pm8001_ha->memoryMap.region[IB+i].num_elements =
  229. PM8001_MPI_QUEUE;
  230. pm8001_ha->memoryMap.region[IB+i].element_size = 64;
  231. pm8001_ha->memoryMap.region[IB+i].total_len =
  232. PM8001_MPI_QUEUE * 64;
  233. pm8001_ha->memoryMap.region[IB+i].alignment = 64;
  234. }
  235. }
  236. for (i = 0; i < PM8001_MAX_SPCV_OUTB_NUM; i++) {
  237. /* MPI Memory region 4 for producer Index of outbound queues */
  238. pm8001_ha->memoryMap.region[PI+i].num_elements = 1;
  239. pm8001_ha->memoryMap.region[PI+i].element_size = 4;
  240. pm8001_ha->memoryMap.region[PI+i].total_len = 4;
  241. pm8001_ha->memoryMap.region[PI+i].alignment = 4;
  242. if (ent->driver_data != chip_8001) {
  243. /* MPI Memory region 6 Outbound queues */
  244. pm8001_ha->memoryMap.region[OB+i].num_elements =
  245. PM8001_MPI_QUEUE;
  246. pm8001_ha->memoryMap.region[OB+i].element_size = 128;
  247. pm8001_ha->memoryMap.region[OB+i].total_len =
  248. PM8001_MPI_QUEUE * 128;
  249. pm8001_ha->memoryMap.region[OB+i].alignment = 128;
  250. } else {
  251. /* MPI Memory region 6 Outbound queues */
  252. pm8001_ha->memoryMap.region[OB+i].num_elements =
  253. PM8001_MPI_QUEUE;
  254. pm8001_ha->memoryMap.region[OB+i].element_size = 64;
  255. pm8001_ha->memoryMap.region[OB+i].total_len =
  256. PM8001_MPI_QUEUE * 64;
  257. pm8001_ha->memoryMap.region[OB+i].alignment = 64;
  258. }
  259. }
  260. /* Memory region write DMA*/
  261. pm8001_ha->memoryMap.region[NVMD].num_elements = 1;
  262. pm8001_ha->memoryMap.region[NVMD].element_size = 4096;
  263. pm8001_ha->memoryMap.region[NVMD].total_len = 4096;
  264. /* Memory region for devices*/
  265. pm8001_ha->memoryMap.region[DEV_MEM].num_elements = 1;
  266. pm8001_ha->memoryMap.region[DEV_MEM].element_size = PM8001_MAX_DEVICES *
  267. sizeof(struct pm8001_device);
  268. pm8001_ha->memoryMap.region[DEV_MEM].total_len = PM8001_MAX_DEVICES *
  269. sizeof(struct pm8001_device);
  270. /* Memory region for ccb_info*/
  271. pm8001_ha->memoryMap.region[CCB_MEM].num_elements = 1;
  272. pm8001_ha->memoryMap.region[CCB_MEM].element_size = PM8001_MAX_CCB *
  273. sizeof(struct pm8001_ccb_info);
  274. pm8001_ha->memoryMap.region[CCB_MEM].total_len = PM8001_MAX_CCB *
  275. sizeof(struct pm8001_ccb_info);
  276. for (i = 0; i < USI_MAX_MEMCNT; i++) {
  277. if (pm8001_mem_alloc(pm8001_ha->pdev,
  278. &pm8001_ha->memoryMap.region[i].virt_ptr,
  279. &pm8001_ha->memoryMap.region[i].phys_addr,
  280. &pm8001_ha->memoryMap.region[i].phys_addr_hi,
  281. &pm8001_ha->memoryMap.region[i].phys_addr_lo,
  282. pm8001_ha->memoryMap.region[i].total_len,
  283. pm8001_ha->memoryMap.region[i].alignment) != 0) {
  284. PM8001_FAIL_DBG(pm8001_ha,
  285. pm8001_printk("Mem%d alloc failed\n",
  286. i));
  287. goto err_out;
  288. }
  289. }
  290. pm8001_ha->devices = pm8001_ha->memoryMap.region[DEV_MEM].virt_ptr;
  291. for (i = 0; i < PM8001_MAX_DEVICES; i++) {
  292. pm8001_ha->devices[i].dev_type = NO_DEVICE;
  293. pm8001_ha->devices[i].id = i;
  294. pm8001_ha->devices[i].device_id = PM8001_MAX_DEVICES;
  295. pm8001_ha->devices[i].running_req = 0;
  296. }
  297. pm8001_ha->ccb_info = pm8001_ha->memoryMap.region[CCB_MEM].virt_ptr;
  298. for (i = 0; i < PM8001_MAX_CCB; i++) {
  299. pm8001_ha->ccb_info[i].ccb_dma_handle =
  300. pm8001_ha->memoryMap.region[CCB_MEM].phys_addr +
  301. i * sizeof(struct pm8001_ccb_info);
  302. pm8001_ha->ccb_info[i].task = NULL;
  303. pm8001_ha->ccb_info[i].ccb_tag = 0xffffffff;
  304. pm8001_ha->ccb_info[i].device = NULL;
  305. ++pm8001_ha->tags_num;
  306. }
  307. pm8001_ha->flags = PM8001F_INIT_TIME;
  308. /* Initialize tags */
  309. pm8001_tag_init(pm8001_ha);
  310. return 0;
  311. err_out:
  312. return 1;
  313. }
  314. /**
  315. * pm8001_ioremap - remap the pci high physical address to kernal virtual
  316. * address so that we can access them.
  317. * @pm8001_ha:our hba structure.
  318. */
  319. static int pm8001_ioremap(struct pm8001_hba_info *pm8001_ha)
  320. {
  321. u32 bar;
  322. u32 logicalBar = 0;
  323. struct pci_dev *pdev;
  324. pdev = pm8001_ha->pdev;
  325. /* map pci mem (PMC pci base 0-3)*/
  326. for (bar = 0; bar < 6; bar++) {
  327. /*
  328. ** logical BARs for SPC:
  329. ** bar 0 and 1 - logical BAR0
  330. ** bar 2 and 3 - logical BAR1
  331. ** bar4 - logical BAR2
  332. ** bar5 - logical BAR3
  333. ** Skip the appropriate assignments:
  334. */
  335. if ((bar == 1) || (bar == 3))
  336. continue;
  337. if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  338. pm8001_ha->io_mem[logicalBar].membase =
  339. pci_resource_start(pdev, bar);
  340. pm8001_ha->io_mem[logicalBar].membase &=
  341. (u32)PCI_BASE_ADDRESS_MEM_MASK;
  342. pm8001_ha->io_mem[logicalBar].memsize =
  343. pci_resource_len(pdev, bar);
  344. pm8001_ha->io_mem[logicalBar].memvirtaddr =
  345. ioremap(pm8001_ha->io_mem[logicalBar].membase,
  346. pm8001_ha->io_mem[logicalBar].memsize);
  347. PM8001_INIT_DBG(pm8001_ha,
  348. pm8001_printk("PCI: bar %d, logicalBar %d ",
  349. bar, logicalBar));
  350. PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
  351. "base addr %llx virt_addr=%llx len=%d\n",
  352. (u64)pm8001_ha->io_mem[logicalBar].membase,
  353. (u64)pm8001_ha->io_mem[logicalBar].memvirtaddr,
  354. pm8001_ha->io_mem[logicalBar].memsize));
  355. } else {
  356. pm8001_ha->io_mem[logicalBar].membase = 0;
  357. pm8001_ha->io_mem[logicalBar].memsize = 0;
  358. pm8001_ha->io_mem[logicalBar].memvirtaddr = 0;
  359. }
  360. logicalBar++;
  361. }
  362. return 0;
  363. }
  364. /**
  365. * pm8001_pci_alloc - initialize our ha card structure
  366. * @pdev: pci device.
  367. * @ent: ent
  368. * @shost: scsi host struct which has been initialized before.
  369. */
  370. static struct pm8001_hba_info *pm8001_pci_alloc(struct pci_dev *pdev,
  371. const struct pci_device_id *ent,
  372. struct Scsi_Host *shost)
  373. {
  374. struct pm8001_hba_info *pm8001_ha;
  375. struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
  376. pm8001_ha = sha->lldd_ha;
  377. if (!pm8001_ha)
  378. return NULL;
  379. pm8001_ha->pdev = pdev;
  380. pm8001_ha->dev = &pdev->dev;
  381. pm8001_ha->chip_id = ent->driver_data;
  382. pm8001_ha->chip = &pm8001_chips[pm8001_ha->chip_id];
  383. pm8001_ha->irq = pdev->irq;
  384. pm8001_ha->sas = sha;
  385. pm8001_ha->shost = shost;
  386. pm8001_ha->id = pm8001_id++;
  387. pm8001_ha->logging_level = 0x01;
  388. sprintf(pm8001_ha->name, "%s%d", DRV_NAME, pm8001_ha->id);
  389. #ifdef PM8001_USE_TASKLET
  390. tasklet_init(&pm8001_ha->tasklet, pm8001_tasklet,
  391. (unsigned long)pm8001_ha);
  392. #endif
  393. pm8001_ioremap(pm8001_ha);
  394. if (!pm8001_alloc(pm8001_ha, ent))
  395. return pm8001_ha;
  396. pm8001_free(pm8001_ha);
  397. return NULL;
  398. }
  399. /**
  400. * pci_go_44 - pm8001 specified, its DMA is 44 bit rather than 64 bit
  401. * @pdev: pci device.
  402. */
  403. static int pci_go_44(struct pci_dev *pdev)
  404. {
  405. int rc;
  406. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(44))) {
  407. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(44));
  408. if (rc) {
  409. rc = pci_set_consistent_dma_mask(pdev,
  410. DMA_BIT_MASK(32));
  411. if (rc) {
  412. dev_printk(KERN_ERR, &pdev->dev,
  413. "44-bit DMA enable failed\n");
  414. return rc;
  415. }
  416. }
  417. } else {
  418. rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  419. if (rc) {
  420. dev_printk(KERN_ERR, &pdev->dev,
  421. "32-bit DMA enable failed\n");
  422. return rc;
  423. }
  424. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  425. if (rc) {
  426. dev_printk(KERN_ERR, &pdev->dev,
  427. "32-bit consistent DMA enable failed\n");
  428. return rc;
  429. }
  430. }
  431. return rc;
  432. }
  433. /**
  434. * pm8001_prep_sas_ha_init - allocate memory in general hba struct && init them.
  435. * @shost: scsi host which has been allocated outside.
  436. * @chip_info: our ha struct.
  437. */
  438. static int pm8001_prep_sas_ha_init(struct Scsi_Host *shost,
  439. const struct pm8001_chip_info *chip_info)
  440. {
  441. int phy_nr, port_nr;
  442. struct asd_sas_phy **arr_phy;
  443. struct asd_sas_port **arr_port;
  444. struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
  445. phy_nr = chip_info->n_phy;
  446. port_nr = phy_nr;
  447. memset(sha, 0x00, sizeof(*sha));
  448. arr_phy = kcalloc(phy_nr, sizeof(void *), GFP_KERNEL);
  449. if (!arr_phy)
  450. goto exit;
  451. arr_port = kcalloc(port_nr, sizeof(void *), GFP_KERNEL);
  452. if (!arr_port)
  453. goto exit_free2;
  454. sha->sas_phy = arr_phy;
  455. sha->sas_port = arr_port;
  456. sha->lldd_ha = kzalloc(sizeof(struct pm8001_hba_info), GFP_KERNEL);
  457. if (!sha->lldd_ha)
  458. goto exit_free1;
  459. shost->transportt = pm8001_stt;
  460. shost->max_id = PM8001_MAX_DEVICES;
  461. shost->max_lun = 8;
  462. shost->max_channel = 0;
  463. shost->unique_id = pm8001_id;
  464. shost->max_cmd_len = 16;
  465. shost->can_queue = PM8001_CAN_QUEUE;
  466. shost->cmd_per_lun = 32;
  467. return 0;
  468. exit_free1:
  469. kfree(arr_port);
  470. exit_free2:
  471. kfree(arr_phy);
  472. exit:
  473. return -1;
  474. }
  475. /**
  476. * pm8001_post_sas_ha_init - initialize general hba struct defined in libsas
  477. * @shost: scsi host which has been allocated outside
  478. * @chip_info: our ha struct.
  479. */
  480. static void pm8001_post_sas_ha_init(struct Scsi_Host *shost,
  481. const struct pm8001_chip_info *chip_info)
  482. {
  483. int i = 0;
  484. struct pm8001_hba_info *pm8001_ha;
  485. struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
  486. pm8001_ha = sha->lldd_ha;
  487. for (i = 0; i < chip_info->n_phy; i++) {
  488. sha->sas_phy[i] = &pm8001_ha->phy[i].sas_phy;
  489. sha->sas_port[i] = &pm8001_ha->port[i].sas_port;
  490. }
  491. sha->sas_ha_name = DRV_NAME;
  492. sha->dev = pm8001_ha->dev;
  493. sha->lldd_module = THIS_MODULE;
  494. sha->sas_addr = &pm8001_ha->sas_addr[0];
  495. sha->num_phys = chip_info->n_phy;
  496. sha->lldd_max_execute_num = 1;
  497. sha->lldd_queue_size = PM8001_CAN_QUEUE;
  498. sha->core.shost = shost;
  499. }
  500. /**
  501. * pm8001_init_sas_add - initialize sas address
  502. * @chip_info: our ha struct.
  503. *
  504. * Currently we just set the fixed SAS address to our HBA,for manufacture,
  505. * it should read from the EEPROM
  506. */
  507. static void pm8001_init_sas_add(struct pm8001_hba_info *pm8001_ha)
  508. {
  509. u8 i;
  510. #ifdef PM8001_READ_VPD
  511. DECLARE_COMPLETION_ONSTACK(completion);
  512. struct pm8001_ioctl_payload payload;
  513. pm8001_ha->nvmd_completion = &completion;
  514. payload.minor_function = 0;
  515. payload.length = 128;
  516. payload.func_specific = kzalloc(128, GFP_KERNEL);
  517. PM8001_CHIP_DISP->get_nvmd_req(pm8001_ha, &payload);
  518. wait_for_completion(&completion);
  519. for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
  520. memcpy(&pm8001_ha->phy[i].dev_sas_addr, pm8001_ha->sas_addr,
  521. SAS_ADDR_SIZE);
  522. PM8001_INIT_DBG(pm8001_ha,
  523. pm8001_printk("phy %d sas_addr = %016llx \n", i,
  524. pm8001_ha->phy[i].dev_sas_addr));
  525. }
  526. #else
  527. for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
  528. pm8001_ha->phy[i].dev_sas_addr = 0x50010c600047f9d0ULL;
  529. pm8001_ha->phy[i].dev_sas_addr =
  530. cpu_to_be64((u64)
  531. (*(u64 *)&pm8001_ha->phy[i].dev_sas_addr));
  532. }
  533. memcpy(pm8001_ha->sas_addr, &pm8001_ha->phy[0].dev_sas_addr,
  534. SAS_ADDR_SIZE);
  535. #endif
  536. }
  537. #ifdef PM8001_USE_MSIX
  538. /**
  539. * pm8001_setup_msix - enable MSI-X interrupt
  540. * @chip_info: our ha struct.
  541. * @irq_handler: irq_handler
  542. */
  543. static u32 pm8001_setup_msix(struct pm8001_hba_info *pm8001_ha,
  544. irq_handler_t irq_handler)
  545. {
  546. u32 i = 0, j = 0;
  547. u32 number_of_intr = 1;
  548. int flag = 0;
  549. u32 max_entry;
  550. int rc;
  551. max_entry = sizeof(pm8001_ha->msix_entries) /
  552. sizeof(pm8001_ha->msix_entries[0]);
  553. flag |= IRQF_DISABLED;
  554. for (i = 0; i < max_entry ; i++)
  555. pm8001_ha->msix_entries[i].entry = i;
  556. rc = pci_enable_msix(pm8001_ha->pdev, pm8001_ha->msix_entries,
  557. number_of_intr);
  558. pm8001_ha->number_of_intr = number_of_intr;
  559. if (!rc) {
  560. for (i = 0; i < number_of_intr; i++) {
  561. if (request_irq(pm8001_ha->msix_entries[i].vector,
  562. irq_handler, flag, DRV_NAME,
  563. SHOST_TO_SAS_HA(pm8001_ha->shost))) {
  564. for (j = 0; j < i; j++)
  565. free_irq(
  566. pm8001_ha->msix_entries[j].vector,
  567. SHOST_TO_SAS_HA(pm8001_ha->shost));
  568. pci_disable_msix(pm8001_ha->pdev);
  569. break;
  570. }
  571. }
  572. }
  573. return rc;
  574. }
  575. #endif
  576. /**
  577. * pm8001_request_irq - register interrupt
  578. * @chip_info: our ha struct.
  579. */
  580. static u32 pm8001_request_irq(struct pm8001_hba_info *pm8001_ha)
  581. {
  582. struct pci_dev *pdev;
  583. irq_handler_t irq_handler = pm8001_interrupt;
  584. int rc;
  585. pdev = pm8001_ha->pdev;
  586. #ifdef PM8001_USE_MSIX
  587. if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
  588. return pm8001_setup_msix(pm8001_ha, irq_handler);
  589. else
  590. goto intx;
  591. #endif
  592. intx:
  593. /* initialize the INT-X interrupt */
  594. rc = request_irq(pdev->irq, irq_handler, IRQF_SHARED, DRV_NAME,
  595. SHOST_TO_SAS_HA(pm8001_ha->shost));
  596. return rc;
  597. }
  598. /**
  599. * pm8001_pci_probe - probe supported device
  600. * @pdev: pci device which kernel has been prepared for.
  601. * @ent: pci device id
  602. *
  603. * This function is the main initialization function, when register a new
  604. * pci driver it is invoked, all struct an hardware initilization should be done
  605. * here, also, register interrupt
  606. */
  607. static int pm8001_pci_probe(struct pci_dev *pdev,
  608. const struct pci_device_id *ent)
  609. {
  610. unsigned int rc;
  611. u32 pci_reg;
  612. struct pm8001_hba_info *pm8001_ha;
  613. struct Scsi_Host *shost = NULL;
  614. const struct pm8001_chip_info *chip;
  615. dev_printk(KERN_INFO, &pdev->dev,
  616. "pm8001: driver version %s\n", DRV_VERSION);
  617. rc = pci_enable_device(pdev);
  618. if (rc)
  619. goto err_out_enable;
  620. pci_set_master(pdev);
  621. /*
  622. * Enable pci slot busmaster by setting pci command register.
  623. * This is required by FW for Cyclone card.
  624. */
  625. pci_read_config_dword(pdev, PCI_COMMAND, &pci_reg);
  626. pci_reg |= 0x157;
  627. pci_write_config_dword(pdev, PCI_COMMAND, pci_reg);
  628. rc = pci_request_regions(pdev, DRV_NAME);
  629. if (rc)
  630. goto err_out_disable;
  631. rc = pci_go_44(pdev);
  632. if (rc)
  633. goto err_out_regions;
  634. shost = scsi_host_alloc(&pm8001_sht, sizeof(void *));
  635. if (!shost) {
  636. rc = -ENOMEM;
  637. goto err_out_regions;
  638. }
  639. chip = &pm8001_chips[ent->driver_data];
  640. SHOST_TO_SAS_HA(shost) =
  641. kzalloc(sizeof(struct sas_ha_struct), GFP_KERNEL);
  642. if (!SHOST_TO_SAS_HA(shost)) {
  643. rc = -ENOMEM;
  644. goto err_out_free_host;
  645. }
  646. rc = pm8001_prep_sas_ha_init(shost, chip);
  647. if (rc) {
  648. rc = -ENOMEM;
  649. goto err_out_free;
  650. }
  651. pci_set_drvdata(pdev, SHOST_TO_SAS_HA(shost));
  652. /* ent->driver variable is used to differentiate between controllers */
  653. pm8001_ha = pm8001_pci_alloc(pdev, ent, shost);
  654. if (!pm8001_ha) {
  655. rc = -ENOMEM;
  656. goto err_out_free;
  657. }
  658. list_add_tail(&pm8001_ha->list, &hba_list);
  659. PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha, 0x252acbcd);
  660. rc = PM8001_CHIP_DISP->chip_init(pm8001_ha);
  661. if (rc)
  662. goto err_out_ha_free;
  663. rc = scsi_add_host(shost, &pdev->dev);
  664. if (rc)
  665. goto err_out_ha_free;
  666. rc = pm8001_request_irq(pm8001_ha);
  667. if (rc)
  668. goto err_out_shost;
  669. PM8001_CHIP_DISP->interrupt_enable(pm8001_ha);
  670. pm8001_init_sas_add(pm8001_ha);
  671. pm8001_post_sas_ha_init(shost, chip);
  672. rc = sas_register_ha(SHOST_TO_SAS_HA(shost));
  673. if (rc)
  674. goto err_out_shost;
  675. scsi_scan_host(pm8001_ha->shost);
  676. return 0;
  677. err_out_shost:
  678. scsi_remove_host(pm8001_ha->shost);
  679. err_out_ha_free:
  680. pm8001_free(pm8001_ha);
  681. err_out_free:
  682. kfree(SHOST_TO_SAS_HA(shost));
  683. err_out_free_host:
  684. kfree(shost);
  685. err_out_regions:
  686. pci_release_regions(pdev);
  687. err_out_disable:
  688. pci_disable_device(pdev);
  689. err_out_enable:
  690. return rc;
  691. }
  692. static void pm8001_pci_remove(struct pci_dev *pdev)
  693. {
  694. struct sas_ha_struct *sha = pci_get_drvdata(pdev);
  695. struct pm8001_hba_info *pm8001_ha;
  696. int i;
  697. pm8001_ha = sha->lldd_ha;
  698. pci_set_drvdata(pdev, NULL);
  699. sas_unregister_ha(sha);
  700. sas_remove_host(pm8001_ha->shost);
  701. list_del(&pm8001_ha->list);
  702. scsi_remove_host(pm8001_ha->shost);
  703. PM8001_CHIP_DISP->interrupt_disable(pm8001_ha);
  704. PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha, 0x252acbcd);
  705. #ifdef PM8001_USE_MSIX
  706. for (i = 0; i < pm8001_ha->number_of_intr; i++)
  707. synchronize_irq(pm8001_ha->msix_entries[i].vector);
  708. for (i = 0; i < pm8001_ha->number_of_intr; i++)
  709. free_irq(pm8001_ha->msix_entries[i].vector, sha);
  710. pci_disable_msix(pdev);
  711. #else
  712. free_irq(pm8001_ha->irq, sha);
  713. #endif
  714. #ifdef PM8001_USE_TASKLET
  715. tasklet_kill(&pm8001_ha->tasklet);
  716. #endif
  717. pm8001_free(pm8001_ha);
  718. kfree(sha->sas_phy);
  719. kfree(sha->sas_port);
  720. kfree(sha);
  721. pci_release_regions(pdev);
  722. pci_disable_device(pdev);
  723. }
  724. /**
  725. * pm8001_pci_suspend - power management suspend main entry point
  726. * @pdev: PCI device struct
  727. * @state: PM state change to (usually PCI_D3)
  728. *
  729. * Returns 0 success, anything else error.
  730. */
  731. static int pm8001_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  732. {
  733. struct sas_ha_struct *sha = pci_get_drvdata(pdev);
  734. struct pm8001_hba_info *pm8001_ha;
  735. int i , pos;
  736. u32 device_state;
  737. pm8001_ha = sha->lldd_ha;
  738. flush_workqueue(pm8001_wq);
  739. scsi_block_requests(pm8001_ha->shost);
  740. pos = pci_find_capability(pdev, PCI_CAP_ID_PM);
  741. if (pos == 0) {
  742. printk(KERN_ERR " PCI PM not supported\n");
  743. return -ENODEV;
  744. }
  745. PM8001_CHIP_DISP->interrupt_disable(pm8001_ha);
  746. PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha, 0x252acbcd);
  747. #ifdef PM8001_USE_MSIX
  748. for (i = 0; i < pm8001_ha->number_of_intr; i++)
  749. synchronize_irq(pm8001_ha->msix_entries[i].vector);
  750. for (i = 0; i < pm8001_ha->number_of_intr; i++)
  751. free_irq(pm8001_ha->msix_entries[i].vector, sha);
  752. pci_disable_msix(pdev);
  753. #else
  754. free_irq(pm8001_ha->irq, sha);
  755. #endif
  756. #ifdef PM8001_USE_TASKLET
  757. tasklet_kill(&pm8001_ha->tasklet);
  758. #endif
  759. device_state = pci_choose_state(pdev, state);
  760. pm8001_printk("pdev=0x%p, slot=%s, entering "
  761. "operating state [D%d]\n", pdev,
  762. pm8001_ha->name, device_state);
  763. pci_save_state(pdev);
  764. pci_disable_device(pdev);
  765. pci_set_power_state(pdev, device_state);
  766. return 0;
  767. }
  768. /**
  769. * pm8001_pci_resume - power management resume main entry point
  770. * @pdev: PCI device struct
  771. *
  772. * Returns 0 success, anything else error.
  773. */
  774. static int pm8001_pci_resume(struct pci_dev *pdev)
  775. {
  776. struct sas_ha_struct *sha = pci_get_drvdata(pdev);
  777. struct pm8001_hba_info *pm8001_ha;
  778. int rc;
  779. u32 device_state;
  780. pm8001_ha = sha->lldd_ha;
  781. device_state = pdev->current_state;
  782. pm8001_printk("pdev=0x%p, slot=%s, resuming from previous "
  783. "operating state [D%d]\n", pdev, pm8001_ha->name, device_state);
  784. pci_set_power_state(pdev, PCI_D0);
  785. pci_enable_wake(pdev, PCI_D0, 0);
  786. pci_restore_state(pdev);
  787. rc = pci_enable_device(pdev);
  788. if (rc) {
  789. pm8001_printk("slot=%s Enable device failed during resume\n",
  790. pm8001_ha->name);
  791. goto err_out_enable;
  792. }
  793. pci_set_master(pdev);
  794. rc = pci_go_44(pdev);
  795. if (rc)
  796. goto err_out_disable;
  797. PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha, 0x252acbcd);
  798. rc = PM8001_CHIP_DISP->chip_init(pm8001_ha);
  799. if (rc)
  800. goto err_out_disable;
  801. PM8001_CHIP_DISP->interrupt_disable(pm8001_ha);
  802. rc = pm8001_request_irq(pm8001_ha);
  803. if (rc)
  804. goto err_out_disable;
  805. #ifdef PM8001_USE_TASKLET
  806. tasklet_init(&pm8001_ha->tasklet, pm8001_tasklet,
  807. (unsigned long)pm8001_ha);
  808. #endif
  809. PM8001_CHIP_DISP->interrupt_enable(pm8001_ha);
  810. scsi_unblock_requests(pm8001_ha->shost);
  811. return 0;
  812. err_out_disable:
  813. scsi_remove_host(pm8001_ha->shost);
  814. pci_disable_device(pdev);
  815. err_out_enable:
  816. return rc;
  817. }
  818. /* update of pci device, vendor id and driver data with
  819. * unique value for each of the controller
  820. */
  821. static struct pci_device_id pm8001_pci_table[] = {
  822. { PCI_VDEVICE(PMC_Sierra, 0x8001), chip_8001 },
  823. {
  824. PCI_DEVICE(0x117c, 0x0042),
  825. .driver_data = chip_8001
  826. },
  827. /* Support for SPC/SPCv/SPCve controllers */
  828. { PCI_VDEVICE(ADAPTEC2, 0x8001), chip_8001 },
  829. { PCI_VDEVICE(PMC_Sierra, 0x8008), chip_8008 },
  830. { PCI_VDEVICE(ADAPTEC2, 0x8008), chip_8008 },
  831. { PCI_VDEVICE(PMC_Sierra, 0x8018), chip_8018 },
  832. { PCI_VDEVICE(ADAPTEC2, 0x8018), chip_8018 },
  833. { PCI_VDEVICE(PMC_Sierra, 0x8009), chip_8009 },
  834. { PCI_VDEVICE(ADAPTEC2, 0x8009), chip_8009 },
  835. { PCI_VDEVICE(PMC_Sierra, 0x8019), chip_8019 },
  836. { PCI_VDEVICE(ADAPTEC2, 0x8019), chip_8019 },
  837. { PCI_VENDOR_ID_ADAPTEC2, 0x8081,
  838. PCI_VENDOR_ID_ADAPTEC2, 0x0400, 0, 0, chip_8001 },
  839. { PCI_VENDOR_ID_ADAPTEC2, 0x8081,
  840. PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8001 },
  841. { PCI_VENDOR_ID_ADAPTEC2, 0x8088,
  842. PCI_VENDOR_ID_ADAPTEC2, 0x0008, 0, 0, chip_8008 },
  843. { PCI_VENDOR_ID_ADAPTEC2, 0x8088,
  844. PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8008 },
  845. { PCI_VENDOR_ID_ADAPTEC2, 0x8089,
  846. PCI_VENDOR_ID_ADAPTEC2, 0x0008, 0, 0, chip_8009 },
  847. { PCI_VENDOR_ID_ADAPTEC2, 0x8089,
  848. PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8009 },
  849. { PCI_VENDOR_ID_ADAPTEC2, 0x8088,
  850. PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8018 },
  851. { PCI_VENDOR_ID_ADAPTEC2, 0x8088,
  852. PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8018 },
  853. { PCI_VENDOR_ID_ADAPTEC2, 0x8089,
  854. PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8019 },
  855. { PCI_VENDOR_ID_ADAPTEC2, 0x8089,
  856. PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8019 },
  857. {} /* terminate list */
  858. };
  859. static struct pci_driver pm8001_pci_driver = {
  860. .name = DRV_NAME,
  861. .id_table = pm8001_pci_table,
  862. .probe = pm8001_pci_probe,
  863. .remove = pm8001_pci_remove,
  864. .suspend = pm8001_pci_suspend,
  865. .resume = pm8001_pci_resume,
  866. };
  867. /**
  868. * pm8001_init - initialize scsi transport template
  869. */
  870. static int __init pm8001_init(void)
  871. {
  872. int rc = -ENOMEM;
  873. pm8001_wq = alloc_workqueue("pm8001", 0, 0);
  874. if (!pm8001_wq)
  875. goto err;
  876. pm8001_id = 0;
  877. pm8001_stt = sas_domain_attach_transport(&pm8001_transport_ops);
  878. if (!pm8001_stt)
  879. goto err_wq;
  880. rc = pci_register_driver(&pm8001_pci_driver);
  881. if (rc)
  882. goto err_tp;
  883. return 0;
  884. err_tp:
  885. sas_release_transport(pm8001_stt);
  886. err_wq:
  887. destroy_workqueue(pm8001_wq);
  888. err:
  889. return rc;
  890. }
  891. static void __exit pm8001_exit(void)
  892. {
  893. pci_unregister_driver(&pm8001_pci_driver);
  894. sas_release_transport(pm8001_stt);
  895. destroy_workqueue(pm8001_wq);
  896. }
  897. module_init(pm8001_init);
  898. module_exit(pm8001_exit);
  899. MODULE_AUTHOR("Jack Wang <jack_wang@usish.com>");
  900. MODULE_DESCRIPTION(
  901. "PMC-Sierra PM8001/8081/8088/8089 SAS/SATA controller driver");
  902. MODULE_VERSION(DRV_VERSION);
  903. MODULE_LICENSE("GPL");
  904. MODULE_DEVICE_TABLE(pci, pm8001_pci_table);