pm8001_hwi.c 152 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753
  1. /*
  2. * PMC-Sierra SPC 8001 SAS/SATA based host adapters driver
  3. *
  4. * Copyright (c) 2008-2009 USI Co., Ltd.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions, and the following disclaimer,
  12. * without modification.
  13. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  14. * substantially similar to the "NO WARRANTY" disclaimer below
  15. * ("Disclaimer") and any redistribution must be conditioned upon
  16. * including a substantially similar Disclaimer requirement for further
  17. * binary redistribution.
  18. * 3. Neither the names of the above-listed copyright holders nor the names
  19. * of any contributors may be used to endorse or promote products derived
  20. * from this software without specific prior written permission.
  21. *
  22. * Alternatively, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2 as published by the Free
  24. * Software Foundation.
  25. *
  26. * NO WARRANTY
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  32. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  33. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  34. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  35. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  36. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  37. * POSSIBILITY OF SUCH DAMAGES.
  38. *
  39. */
  40. #include <linux/slab.h>
  41. #include "pm8001_sas.h"
  42. #include "pm8001_hwi.h"
  43. #include "pm8001_chips.h"
  44. #include "pm8001_ctl.h"
  45. /**
  46. * read_main_config_table - read the configure table and save it.
  47. * @pm8001_ha: our hba card information
  48. */
  49. static void read_main_config_table(struct pm8001_hba_info *pm8001_ha)
  50. {
  51. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  52. pm8001_ha->main_cfg_tbl.pm8001_tbl.signature =
  53. pm8001_mr32(address, 0x00);
  54. pm8001_ha->main_cfg_tbl.pm8001_tbl.interface_rev =
  55. pm8001_mr32(address, 0x04);
  56. pm8001_ha->main_cfg_tbl.pm8001_tbl.firmware_rev =
  57. pm8001_mr32(address, 0x08);
  58. pm8001_ha->main_cfg_tbl.pm8001_tbl.max_out_io =
  59. pm8001_mr32(address, 0x0C);
  60. pm8001_ha->main_cfg_tbl.pm8001_tbl.max_sgl =
  61. pm8001_mr32(address, 0x10);
  62. pm8001_ha->main_cfg_tbl.pm8001_tbl.ctrl_cap_flag =
  63. pm8001_mr32(address, 0x14);
  64. pm8001_ha->main_cfg_tbl.pm8001_tbl.gst_offset =
  65. pm8001_mr32(address, 0x18);
  66. pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_queue_offset =
  67. pm8001_mr32(address, MAIN_IBQ_OFFSET);
  68. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_queue_offset =
  69. pm8001_mr32(address, MAIN_OBQ_OFFSET);
  70. pm8001_ha->main_cfg_tbl.pm8001_tbl.hda_mode_flag =
  71. pm8001_mr32(address, MAIN_HDA_FLAGS_OFFSET);
  72. /* read analog Setting offset from the configuration table */
  73. pm8001_ha->main_cfg_tbl.pm8001_tbl.anolog_setup_table_offset =
  74. pm8001_mr32(address, MAIN_ANALOG_SETUP_OFFSET);
  75. /* read Error Dump Offset and Length */
  76. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_offset0 =
  77. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_OFFSET);
  78. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_length0 =
  79. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_LENGTH);
  80. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_offset1 =
  81. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_OFFSET);
  82. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_length1 =
  83. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_LENGTH);
  84. }
  85. /**
  86. * read_general_status_table - read the general status table and save it.
  87. * @pm8001_ha: our hba card information
  88. */
  89. static void read_general_status_table(struct pm8001_hba_info *pm8001_ha)
  90. {
  91. void __iomem *address = pm8001_ha->general_stat_tbl_addr;
  92. pm8001_ha->gs_tbl.pm8001_tbl.gst_len_mpistate =
  93. pm8001_mr32(address, 0x00);
  94. pm8001_ha->gs_tbl.pm8001_tbl.iq_freeze_state0 =
  95. pm8001_mr32(address, 0x04);
  96. pm8001_ha->gs_tbl.pm8001_tbl.iq_freeze_state1 =
  97. pm8001_mr32(address, 0x08);
  98. pm8001_ha->gs_tbl.pm8001_tbl.msgu_tcnt =
  99. pm8001_mr32(address, 0x0C);
  100. pm8001_ha->gs_tbl.pm8001_tbl.iop_tcnt =
  101. pm8001_mr32(address, 0x10);
  102. pm8001_ha->gs_tbl.pm8001_tbl.rsvd =
  103. pm8001_mr32(address, 0x14);
  104. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[0] =
  105. pm8001_mr32(address, 0x18);
  106. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[1] =
  107. pm8001_mr32(address, 0x1C);
  108. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[2] =
  109. pm8001_mr32(address, 0x20);
  110. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[3] =
  111. pm8001_mr32(address, 0x24);
  112. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[4] =
  113. pm8001_mr32(address, 0x28);
  114. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[5] =
  115. pm8001_mr32(address, 0x2C);
  116. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[6] =
  117. pm8001_mr32(address, 0x30);
  118. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[7] =
  119. pm8001_mr32(address, 0x34);
  120. pm8001_ha->gs_tbl.pm8001_tbl.gpio_input_val =
  121. pm8001_mr32(address, 0x38);
  122. pm8001_ha->gs_tbl.pm8001_tbl.rsvd1[0] =
  123. pm8001_mr32(address, 0x3C);
  124. pm8001_ha->gs_tbl.pm8001_tbl.rsvd1[1] =
  125. pm8001_mr32(address, 0x40);
  126. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[0] =
  127. pm8001_mr32(address, 0x44);
  128. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[1] =
  129. pm8001_mr32(address, 0x48);
  130. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[2] =
  131. pm8001_mr32(address, 0x4C);
  132. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[3] =
  133. pm8001_mr32(address, 0x50);
  134. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[4] =
  135. pm8001_mr32(address, 0x54);
  136. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[5] =
  137. pm8001_mr32(address, 0x58);
  138. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[6] =
  139. pm8001_mr32(address, 0x5C);
  140. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[7] =
  141. pm8001_mr32(address, 0x60);
  142. }
  143. /**
  144. * read_inbnd_queue_table - read the inbound queue table and save it.
  145. * @pm8001_ha: our hba card information
  146. */
  147. static void read_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  148. {
  149. int i;
  150. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  151. for (i = 0; i < PM8001_MAX_INB_NUM; i++) {
  152. u32 offset = i * 0x20;
  153. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  154. get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
  155. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  156. pm8001_mr32(address, (offset + 0x18));
  157. }
  158. }
  159. /**
  160. * read_outbnd_queue_table - read the outbound queue table and save it.
  161. * @pm8001_ha: our hba card information
  162. */
  163. static void read_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  164. {
  165. int i;
  166. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  167. for (i = 0; i < PM8001_MAX_OUTB_NUM; i++) {
  168. u32 offset = i * 0x24;
  169. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  170. get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
  171. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  172. pm8001_mr32(address, (offset + 0x18));
  173. }
  174. }
  175. /**
  176. * init_default_table_values - init the default table.
  177. * @pm8001_ha: our hba card information
  178. */
  179. static void init_default_table_values(struct pm8001_hba_info *pm8001_ha)
  180. {
  181. int i;
  182. u32 offsetib, offsetob;
  183. void __iomem *addressib = pm8001_ha->inbnd_q_tbl_addr;
  184. void __iomem *addressob = pm8001_ha->outbnd_q_tbl_addr;
  185. pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_q_nppd_hppd = 0;
  186. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid0_3 = 0;
  187. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid4_7 = 0;
  188. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid0_3 = 0;
  189. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid4_7 = 0;
  190. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ITNexus_event_pid0_3 =
  191. 0;
  192. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ITNexus_event_pid4_7 =
  193. 0;
  194. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ssp_event_pid0_3 = 0;
  195. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ssp_event_pid4_7 = 0;
  196. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_smp_event_pid0_3 = 0;
  197. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_smp_event_pid4_7 = 0;
  198. pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_event_log_addr =
  199. pm8001_ha->memoryMap.region[AAP1].phys_addr_hi;
  200. pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_event_log_addr =
  201. pm8001_ha->memoryMap.region[AAP1].phys_addr_lo;
  202. pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_size =
  203. PM8001_EVENT_LOG_SIZE;
  204. pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_option = 0x01;
  205. pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_iop_event_log_addr =
  206. pm8001_ha->memoryMap.region[IOP].phys_addr_hi;
  207. pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_iop_event_log_addr =
  208. pm8001_ha->memoryMap.region[IOP].phys_addr_lo;
  209. pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_size =
  210. PM8001_EVENT_LOG_SIZE;
  211. pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_option = 0x01;
  212. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_interrupt = 0x01;
  213. for (i = 0; i < PM8001_MAX_INB_NUM; i++) {
  214. pm8001_ha->inbnd_q_tbl[i].element_pri_size_cnt =
  215. PM8001_MPI_QUEUE | (64 << 16) | (0x00<<30);
  216. pm8001_ha->inbnd_q_tbl[i].upper_base_addr =
  217. pm8001_ha->memoryMap.region[IB + i].phys_addr_hi;
  218. pm8001_ha->inbnd_q_tbl[i].lower_base_addr =
  219. pm8001_ha->memoryMap.region[IB + i].phys_addr_lo;
  220. pm8001_ha->inbnd_q_tbl[i].base_virt =
  221. (u8 *)pm8001_ha->memoryMap.region[IB + i].virt_ptr;
  222. pm8001_ha->inbnd_q_tbl[i].total_length =
  223. pm8001_ha->memoryMap.region[IB + i].total_len;
  224. pm8001_ha->inbnd_q_tbl[i].ci_upper_base_addr =
  225. pm8001_ha->memoryMap.region[CI + i].phys_addr_hi;
  226. pm8001_ha->inbnd_q_tbl[i].ci_lower_base_addr =
  227. pm8001_ha->memoryMap.region[CI + i].phys_addr_lo;
  228. pm8001_ha->inbnd_q_tbl[i].ci_virt =
  229. pm8001_ha->memoryMap.region[CI + i].virt_ptr;
  230. offsetib = i * 0x20;
  231. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  232. get_pci_bar_index(pm8001_mr32(addressib,
  233. (offsetib + 0x14)));
  234. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  235. pm8001_mr32(addressib, (offsetib + 0x18));
  236. pm8001_ha->inbnd_q_tbl[i].producer_idx = 0;
  237. pm8001_ha->inbnd_q_tbl[i].consumer_index = 0;
  238. }
  239. for (i = 0; i < PM8001_MAX_OUTB_NUM; i++) {
  240. pm8001_ha->outbnd_q_tbl[i].element_size_cnt =
  241. PM8001_MPI_QUEUE | (64 << 16) | (0x01<<30);
  242. pm8001_ha->outbnd_q_tbl[i].upper_base_addr =
  243. pm8001_ha->memoryMap.region[OB + i].phys_addr_hi;
  244. pm8001_ha->outbnd_q_tbl[i].lower_base_addr =
  245. pm8001_ha->memoryMap.region[OB + i].phys_addr_lo;
  246. pm8001_ha->outbnd_q_tbl[i].base_virt =
  247. (u8 *)pm8001_ha->memoryMap.region[OB + i].virt_ptr;
  248. pm8001_ha->outbnd_q_tbl[i].total_length =
  249. pm8001_ha->memoryMap.region[OB + i].total_len;
  250. pm8001_ha->outbnd_q_tbl[i].pi_upper_base_addr =
  251. pm8001_ha->memoryMap.region[PI + i].phys_addr_hi;
  252. pm8001_ha->outbnd_q_tbl[i].pi_lower_base_addr =
  253. pm8001_ha->memoryMap.region[PI + i].phys_addr_lo;
  254. pm8001_ha->outbnd_q_tbl[i].interrup_vec_cnt_delay =
  255. 0 | (10 << 16) | (i << 24);
  256. pm8001_ha->outbnd_q_tbl[i].pi_virt =
  257. pm8001_ha->memoryMap.region[PI + i].virt_ptr;
  258. offsetob = i * 0x24;
  259. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  260. get_pci_bar_index(pm8001_mr32(addressob,
  261. offsetob + 0x14));
  262. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  263. pm8001_mr32(addressob, (offsetob + 0x18));
  264. pm8001_ha->outbnd_q_tbl[i].consumer_idx = 0;
  265. pm8001_ha->outbnd_q_tbl[i].producer_index = 0;
  266. }
  267. }
  268. /**
  269. * update_main_config_table - update the main default table to the HBA.
  270. * @pm8001_ha: our hba card information
  271. */
  272. static void update_main_config_table(struct pm8001_hba_info *pm8001_ha)
  273. {
  274. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  275. pm8001_mw32(address, 0x24,
  276. pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_q_nppd_hppd);
  277. pm8001_mw32(address, 0x28,
  278. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid0_3);
  279. pm8001_mw32(address, 0x2C,
  280. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid4_7);
  281. pm8001_mw32(address, 0x30,
  282. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid0_3);
  283. pm8001_mw32(address, 0x34,
  284. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid4_7);
  285. pm8001_mw32(address, 0x38,
  286. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  287. outbound_tgt_ITNexus_event_pid0_3);
  288. pm8001_mw32(address, 0x3C,
  289. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  290. outbound_tgt_ITNexus_event_pid4_7);
  291. pm8001_mw32(address, 0x40,
  292. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  293. outbound_tgt_ssp_event_pid0_3);
  294. pm8001_mw32(address, 0x44,
  295. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  296. outbound_tgt_ssp_event_pid4_7);
  297. pm8001_mw32(address, 0x48,
  298. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  299. outbound_tgt_smp_event_pid0_3);
  300. pm8001_mw32(address, 0x4C,
  301. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  302. outbound_tgt_smp_event_pid4_7);
  303. pm8001_mw32(address, 0x50,
  304. pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_event_log_addr);
  305. pm8001_mw32(address, 0x54,
  306. pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_event_log_addr);
  307. pm8001_mw32(address, 0x58,
  308. pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_size);
  309. pm8001_mw32(address, 0x5C,
  310. pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_option);
  311. pm8001_mw32(address, 0x60,
  312. pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_iop_event_log_addr);
  313. pm8001_mw32(address, 0x64,
  314. pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_iop_event_log_addr);
  315. pm8001_mw32(address, 0x68,
  316. pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_size);
  317. pm8001_mw32(address, 0x6C,
  318. pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_option);
  319. pm8001_mw32(address, 0x70,
  320. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_interrupt);
  321. }
  322. /**
  323. * update_inbnd_queue_table - update the inbound queue table to the HBA.
  324. * @pm8001_ha: our hba card information
  325. */
  326. static void update_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
  327. int number)
  328. {
  329. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  330. u16 offset = number * 0x20;
  331. pm8001_mw32(address, offset + 0x00,
  332. pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
  333. pm8001_mw32(address, offset + 0x04,
  334. pm8001_ha->inbnd_q_tbl[number].upper_base_addr);
  335. pm8001_mw32(address, offset + 0x08,
  336. pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
  337. pm8001_mw32(address, offset + 0x0C,
  338. pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr);
  339. pm8001_mw32(address, offset + 0x10,
  340. pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
  341. }
  342. /**
  343. * update_outbnd_queue_table - update the outbound queue table to the HBA.
  344. * @pm8001_ha: our hba card information
  345. */
  346. static void update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
  347. int number)
  348. {
  349. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  350. u16 offset = number * 0x24;
  351. pm8001_mw32(address, offset + 0x00,
  352. pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
  353. pm8001_mw32(address, offset + 0x04,
  354. pm8001_ha->outbnd_q_tbl[number].upper_base_addr);
  355. pm8001_mw32(address, offset + 0x08,
  356. pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
  357. pm8001_mw32(address, offset + 0x0C,
  358. pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr);
  359. pm8001_mw32(address, offset + 0x10,
  360. pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
  361. pm8001_mw32(address, offset + 0x1C,
  362. pm8001_ha->outbnd_q_tbl[number].interrup_vec_cnt_delay);
  363. }
  364. /**
  365. * pm8001_bar4_shift - function is called to shift BAR base address
  366. * @pm8001_ha : our hba card infomation
  367. * @shiftValue : shifting value in memory bar.
  368. */
  369. int pm8001_bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue)
  370. {
  371. u32 regVal;
  372. unsigned long start;
  373. /* program the inbound AXI translation Lower Address */
  374. pm8001_cw32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW, shiftValue);
  375. /* confirm the setting is written */
  376. start = jiffies + HZ; /* 1 sec */
  377. do {
  378. regVal = pm8001_cr32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW);
  379. } while ((regVal != shiftValue) && time_before(jiffies, start));
  380. if (regVal != shiftValue) {
  381. PM8001_INIT_DBG(pm8001_ha,
  382. pm8001_printk("TIMEOUT:SPC_IBW_AXI_TRANSLATION_LOW"
  383. " = 0x%x\n", regVal));
  384. return -1;
  385. }
  386. return 0;
  387. }
  388. /**
  389. * mpi_set_phys_g3_with_ssc
  390. * @pm8001_ha: our hba card information
  391. * @SSCbit: set SSCbit to 0 to disable all phys ssc; 1 to enable all phys ssc.
  392. */
  393. static void mpi_set_phys_g3_with_ssc(struct pm8001_hba_info *pm8001_ha,
  394. u32 SSCbit)
  395. {
  396. u32 value, offset, i;
  397. unsigned long flags;
  398. #define SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR 0x00030000
  399. #define SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR 0x00040000
  400. #define SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET 0x1074
  401. #define SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET 0x1074
  402. #define PHY_G3_WITHOUT_SSC_BIT_SHIFT 12
  403. #define PHY_G3_WITH_SSC_BIT_SHIFT 13
  404. #define SNW3_PHY_CAPABILITIES_PARITY 31
  405. /*
  406. * Using shifted destination address 0x3_0000:0x1074 + 0x4000*N (N=0:3)
  407. * Using shifted destination address 0x4_0000:0x1074 + 0x4000*(N-4) (N=4:7)
  408. */
  409. spin_lock_irqsave(&pm8001_ha->lock, flags);
  410. if (-1 == pm8001_bar4_shift(pm8001_ha,
  411. SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR)) {
  412. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  413. return;
  414. }
  415. for (i = 0; i < 4; i++) {
  416. offset = SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET + 0x4000 * i;
  417. pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
  418. }
  419. /* shift membase 3 for SAS2_SETTINGS_LOCAL_PHY 4 - 7 */
  420. if (-1 == pm8001_bar4_shift(pm8001_ha,
  421. SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR)) {
  422. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  423. return;
  424. }
  425. for (i = 4; i < 8; i++) {
  426. offset = SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
  427. pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
  428. }
  429. /*************************************************************
  430. Change the SSC upspreading value to 0x0 so that upspreading is disabled.
  431. Device MABC SMOD0 Controls
  432. Address: (via MEMBASE-III):
  433. Using shifted destination address 0x0_0000: with Offset 0xD8
  434. 31:28 R/W Reserved Do not change
  435. 27:24 R/W SAS_SMOD_SPRDUP 0000
  436. 23:20 R/W SAS_SMOD_SPRDDN 0000
  437. 19:0 R/W Reserved Do not change
  438. Upon power-up this register will read as 0x8990c016,
  439. and I would like you to change the SAS_SMOD_SPRDUP bits to 0b0000
  440. so that the written value will be 0x8090c016.
  441. This will ensure only down-spreading SSC is enabled on the SPC.
  442. *************************************************************/
  443. value = pm8001_cr32(pm8001_ha, 2, 0xd8);
  444. pm8001_cw32(pm8001_ha, 2, 0xd8, 0x8000C016);
  445. /*set the shifted destination address to 0x0 to avoid error operation */
  446. pm8001_bar4_shift(pm8001_ha, 0x0);
  447. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  448. return;
  449. }
  450. /**
  451. * mpi_set_open_retry_interval_reg
  452. * @pm8001_ha: our hba card information
  453. * @interval - interval time for each OPEN_REJECT (RETRY). The units are in 1us.
  454. */
  455. static void mpi_set_open_retry_interval_reg(struct pm8001_hba_info *pm8001_ha,
  456. u32 interval)
  457. {
  458. u32 offset;
  459. u32 value;
  460. u32 i;
  461. unsigned long flags;
  462. #define OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR 0x00030000
  463. #define OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR 0x00040000
  464. #define OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET 0x30B4
  465. #define OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET 0x30B4
  466. #define OPEN_RETRY_INTERVAL_REG_MASK 0x0000FFFF
  467. value = interval & OPEN_RETRY_INTERVAL_REG_MASK;
  468. spin_lock_irqsave(&pm8001_ha->lock, flags);
  469. /* shift bar and set the OPEN_REJECT(RETRY) interval time of PHY 0 -3.*/
  470. if (-1 == pm8001_bar4_shift(pm8001_ha,
  471. OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR)) {
  472. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  473. return;
  474. }
  475. for (i = 0; i < 4; i++) {
  476. offset = OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET + 0x4000 * i;
  477. pm8001_cw32(pm8001_ha, 2, offset, value);
  478. }
  479. if (-1 == pm8001_bar4_shift(pm8001_ha,
  480. OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR)) {
  481. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  482. return;
  483. }
  484. for (i = 4; i < 8; i++) {
  485. offset = OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
  486. pm8001_cw32(pm8001_ha, 2, offset, value);
  487. }
  488. /*set the shifted destination address to 0x0 to avoid error operation */
  489. pm8001_bar4_shift(pm8001_ha, 0x0);
  490. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  491. return;
  492. }
  493. /**
  494. * mpi_init_check - check firmware initialization status.
  495. * @pm8001_ha: our hba card information
  496. */
  497. static int mpi_init_check(struct pm8001_hba_info *pm8001_ha)
  498. {
  499. u32 max_wait_count;
  500. u32 value;
  501. u32 gst_len_mpistate;
  502. /* Write bit0=1 to Inbound DoorBell Register to tell the SPC FW the
  503. table is updated */
  504. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_UPDATE);
  505. /* wait until Inbound DoorBell Clear Register toggled */
  506. max_wait_count = 1 * 1000 * 1000;/* 1 sec */
  507. do {
  508. udelay(1);
  509. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  510. value &= SPC_MSGU_CFG_TABLE_UPDATE;
  511. } while ((value != 0) && (--max_wait_count));
  512. if (!max_wait_count)
  513. return -1;
  514. /* check the MPI-State for initialization */
  515. gst_len_mpistate =
  516. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  517. GST_GSTLEN_MPIS_OFFSET);
  518. if (GST_MPI_STATE_INIT != (gst_len_mpistate & GST_MPI_STATE_MASK))
  519. return -1;
  520. /* check MPI Initialization error */
  521. gst_len_mpistate = gst_len_mpistate >> 16;
  522. if (0x0000 != gst_len_mpistate)
  523. return -1;
  524. return 0;
  525. }
  526. /**
  527. * check_fw_ready - The LLDD check if the FW is ready, if not, return error.
  528. * @pm8001_ha: our hba card information
  529. */
  530. static int check_fw_ready(struct pm8001_hba_info *pm8001_ha)
  531. {
  532. u32 value, value1;
  533. u32 max_wait_count;
  534. /* check error state */
  535. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  536. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  537. /* check AAP error */
  538. if (SCRATCH_PAD1_ERR == (value & SCRATCH_PAD_STATE_MASK)) {
  539. /* error state */
  540. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  541. return -1;
  542. }
  543. /* check IOP error */
  544. if (SCRATCH_PAD2_ERR == (value1 & SCRATCH_PAD_STATE_MASK)) {
  545. /* error state */
  546. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
  547. return -1;
  548. }
  549. /* bit 4-31 of scratch pad1 should be zeros if it is not
  550. in error state*/
  551. if (value & SCRATCH_PAD1_STATE_MASK) {
  552. /* error case */
  553. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  554. return -1;
  555. }
  556. /* bit 2, 4-31 of scratch pad2 should be zeros if it is not
  557. in error state */
  558. if (value1 & SCRATCH_PAD2_STATE_MASK) {
  559. /* error case */
  560. return -1;
  561. }
  562. max_wait_count = 1 * 1000 * 1000;/* 1 sec timeout */
  563. /* wait until scratch pad 1 and 2 registers in ready state */
  564. do {
  565. udelay(1);
  566. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
  567. & SCRATCH_PAD1_RDY;
  568. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
  569. & SCRATCH_PAD2_RDY;
  570. if ((--max_wait_count) == 0)
  571. return -1;
  572. } while ((value != SCRATCH_PAD1_RDY) || (value1 != SCRATCH_PAD2_RDY));
  573. return 0;
  574. }
  575. static void init_pci_device_addresses(struct pm8001_hba_info *pm8001_ha)
  576. {
  577. void __iomem *base_addr;
  578. u32 value;
  579. u32 offset;
  580. u32 pcibar;
  581. u32 pcilogic;
  582. value = pm8001_cr32(pm8001_ha, 0, 0x44);
  583. offset = value & 0x03FFFFFF;
  584. PM8001_INIT_DBG(pm8001_ha,
  585. pm8001_printk("Scratchpad 0 Offset: %x\n", offset));
  586. pcilogic = (value & 0xFC000000) >> 26;
  587. pcibar = get_pci_bar_index(pcilogic);
  588. PM8001_INIT_DBG(pm8001_ha,
  589. pm8001_printk("Scratchpad 0 PCI BAR: %d\n", pcibar));
  590. pm8001_ha->main_cfg_tbl_addr = base_addr =
  591. pm8001_ha->io_mem[pcibar].memvirtaddr + offset;
  592. pm8001_ha->general_stat_tbl_addr =
  593. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x18);
  594. pm8001_ha->inbnd_q_tbl_addr =
  595. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C);
  596. pm8001_ha->outbnd_q_tbl_addr =
  597. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x20);
  598. }
  599. /**
  600. * pm8001_chip_init - the main init function that initialize whole PM8001 chip.
  601. * @pm8001_ha: our hba card information
  602. */
  603. static int pm8001_chip_init(struct pm8001_hba_info *pm8001_ha)
  604. {
  605. u8 i = 0;
  606. /* check the firmware status */
  607. if (-1 == check_fw_ready(pm8001_ha)) {
  608. PM8001_FAIL_DBG(pm8001_ha,
  609. pm8001_printk("Firmware is not ready!\n"));
  610. return -EBUSY;
  611. }
  612. /* Initialize pci space address eg: mpi offset */
  613. init_pci_device_addresses(pm8001_ha);
  614. init_default_table_values(pm8001_ha);
  615. read_main_config_table(pm8001_ha);
  616. read_general_status_table(pm8001_ha);
  617. read_inbnd_queue_table(pm8001_ha);
  618. read_outbnd_queue_table(pm8001_ha);
  619. /* update main config table ,inbound table and outbound table */
  620. update_main_config_table(pm8001_ha);
  621. for (i = 0; i < PM8001_MAX_INB_NUM; i++)
  622. update_inbnd_queue_table(pm8001_ha, i);
  623. for (i = 0; i < PM8001_MAX_OUTB_NUM; i++)
  624. update_outbnd_queue_table(pm8001_ha, i);
  625. mpi_set_phys_g3_with_ssc(pm8001_ha, 0);
  626. /* 7->130ms, 34->500ms, 119->1.5s */
  627. mpi_set_open_retry_interval_reg(pm8001_ha, 119);
  628. /* notify firmware update finished and check initialization status */
  629. if (0 == mpi_init_check(pm8001_ha)) {
  630. PM8001_INIT_DBG(pm8001_ha,
  631. pm8001_printk("MPI initialize successful!\n"));
  632. } else
  633. return -EBUSY;
  634. /*This register is a 16-bit timer with a resolution of 1us. This is the
  635. timer used for interrupt delay/coalescing in the PCIe Application Layer.
  636. Zero is not a valid value. A value of 1 in the register will cause the
  637. interrupts to be normal. A value greater than 1 will cause coalescing
  638. delays.*/
  639. pm8001_cw32(pm8001_ha, 1, 0x0033c0, 0x1);
  640. pm8001_cw32(pm8001_ha, 1, 0x0033c4, 0x0);
  641. return 0;
  642. }
  643. static int mpi_uninit_check(struct pm8001_hba_info *pm8001_ha)
  644. {
  645. u32 max_wait_count;
  646. u32 value;
  647. u32 gst_len_mpistate;
  648. init_pci_device_addresses(pm8001_ha);
  649. /* Write bit1=1 to Inbound DoorBell Register to tell the SPC FW the
  650. table is stop */
  651. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_RESET);
  652. /* wait until Inbound DoorBell Clear Register toggled */
  653. max_wait_count = 1 * 1000 * 1000;/* 1 sec */
  654. do {
  655. udelay(1);
  656. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  657. value &= SPC_MSGU_CFG_TABLE_RESET;
  658. } while ((value != 0) && (--max_wait_count));
  659. if (!max_wait_count) {
  660. PM8001_FAIL_DBG(pm8001_ha,
  661. pm8001_printk("TIMEOUT:IBDB value/=0x%x\n", value));
  662. return -1;
  663. }
  664. /* check the MPI-State for termination in progress */
  665. /* wait until Inbound DoorBell Clear Register toggled */
  666. max_wait_count = 1 * 1000 * 1000; /* 1 sec */
  667. do {
  668. udelay(1);
  669. gst_len_mpistate =
  670. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  671. GST_GSTLEN_MPIS_OFFSET);
  672. if (GST_MPI_STATE_UNINIT ==
  673. (gst_len_mpistate & GST_MPI_STATE_MASK))
  674. break;
  675. } while (--max_wait_count);
  676. if (!max_wait_count) {
  677. PM8001_FAIL_DBG(pm8001_ha,
  678. pm8001_printk(" TIME OUT MPI State = 0x%x\n",
  679. gst_len_mpistate & GST_MPI_STATE_MASK));
  680. return -1;
  681. }
  682. return 0;
  683. }
  684. /**
  685. * soft_reset_ready_check - Function to check FW is ready for soft reset.
  686. * @pm8001_ha: our hba card information
  687. */
  688. static u32 soft_reset_ready_check(struct pm8001_hba_info *pm8001_ha)
  689. {
  690. u32 regVal, regVal1, regVal2;
  691. if (mpi_uninit_check(pm8001_ha) != 0) {
  692. PM8001_FAIL_DBG(pm8001_ha,
  693. pm8001_printk("MPI state is not ready\n"));
  694. return -1;
  695. }
  696. /* read the scratch pad 2 register bit 2 */
  697. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
  698. & SCRATCH_PAD2_FWRDY_RST;
  699. if (regVal == SCRATCH_PAD2_FWRDY_RST) {
  700. PM8001_INIT_DBG(pm8001_ha,
  701. pm8001_printk("Firmware is ready for reset .\n"));
  702. } else {
  703. unsigned long flags;
  704. /* Trigger NMI twice via RB6 */
  705. spin_lock_irqsave(&pm8001_ha->lock, flags);
  706. if (-1 == pm8001_bar4_shift(pm8001_ha, RB6_ACCESS_REG)) {
  707. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  708. PM8001_FAIL_DBG(pm8001_ha,
  709. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  710. RB6_ACCESS_REG));
  711. return -1;
  712. }
  713. pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET,
  714. RB6_MAGIC_NUMBER_RST);
  715. pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET, RB6_MAGIC_NUMBER_RST);
  716. /* wait for 100 ms */
  717. mdelay(100);
  718. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2) &
  719. SCRATCH_PAD2_FWRDY_RST;
  720. if (regVal != SCRATCH_PAD2_FWRDY_RST) {
  721. regVal1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  722. regVal2 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  723. PM8001_FAIL_DBG(pm8001_ha,
  724. pm8001_printk("TIMEOUT:MSGU_SCRATCH_PAD1"
  725. "=0x%x, MSGU_SCRATCH_PAD2=0x%x\n",
  726. regVal1, regVal2));
  727. PM8001_FAIL_DBG(pm8001_ha,
  728. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  729. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0)));
  730. PM8001_FAIL_DBG(pm8001_ha,
  731. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  732. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3)));
  733. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  734. return -1;
  735. }
  736. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  737. }
  738. return 0;
  739. }
  740. /**
  741. * pm8001_chip_soft_rst - soft reset the PM8001 chip, so that the clear all
  742. * the FW register status to the originated status.
  743. * @pm8001_ha: our hba card information
  744. * @signature: signature in host scratch pad0 register.
  745. */
  746. static int
  747. pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
  748. {
  749. u32 regVal, toggleVal;
  750. u32 max_wait_count;
  751. u32 regVal1, regVal2, regVal3;
  752. unsigned long flags;
  753. /* step1: Check FW is ready for soft reset */
  754. if (soft_reset_ready_check(pm8001_ha) != 0) {
  755. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("FW is not ready\n"));
  756. return -1;
  757. }
  758. /* step 2: clear NMI status register on AAP1 and IOP, write the same
  759. value to clear */
  760. /* map 0x60000 to BAR4(0x20), BAR2(win) */
  761. spin_lock_irqsave(&pm8001_ha->lock, flags);
  762. if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_AAP1_ADDR_BASE)) {
  763. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  764. PM8001_FAIL_DBG(pm8001_ha,
  765. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  766. MBIC_AAP1_ADDR_BASE));
  767. return -1;
  768. }
  769. regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP);
  770. PM8001_INIT_DBG(pm8001_ha,
  771. pm8001_printk("MBIC - NMI Enable VPE0 (IOP)= 0x%x\n", regVal));
  772. pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP, 0x0);
  773. /* map 0x70000 to BAR4(0x20), BAR2(win) */
  774. if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_IOP_ADDR_BASE)) {
  775. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  776. PM8001_FAIL_DBG(pm8001_ha,
  777. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  778. MBIC_IOP_ADDR_BASE));
  779. return -1;
  780. }
  781. regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1);
  782. PM8001_INIT_DBG(pm8001_ha,
  783. pm8001_printk("MBIC - NMI Enable VPE0 (AAP1)= 0x%x\n", regVal));
  784. pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1, 0x0);
  785. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE);
  786. PM8001_INIT_DBG(pm8001_ha,
  787. pm8001_printk("PCIE -Event Interrupt Enable = 0x%x\n", regVal));
  788. pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE, 0x0);
  789. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT);
  790. PM8001_INIT_DBG(pm8001_ha,
  791. pm8001_printk("PCIE - Event Interrupt = 0x%x\n", regVal));
  792. pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT, regVal);
  793. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE);
  794. PM8001_INIT_DBG(pm8001_ha,
  795. pm8001_printk("PCIE -Error Interrupt Enable = 0x%x\n", regVal));
  796. pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE, 0x0);
  797. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT);
  798. PM8001_INIT_DBG(pm8001_ha,
  799. pm8001_printk("PCIE - Error Interrupt = 0x%x\n", regVal));
  800. pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT, regVal);
  801. /* read the scratch pad 1 register bit 2 */
  802. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
  803. & SCRATCH_PAD1_RST;
  804. toggleVal = regVal ^ SCRATCH_PAD1_RST;
  805. /* set signature in host scratch pad0 register to tell SPC that the
  806. host performs the soft reset */
  807. pm8001_cw32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_0, signature);
  808. /* read required registers for confirmming */
  809. /* map 0x0700000 to BAR4(0x20), BAR2(win) */
  810. if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
  811. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  812. PM8001_FAIL_DBG(pm8001_ha,
  813. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  814. GSM_ADDR_BASE));
  815. return -1;
  816. }
  817. PM8001_INIT_DBG(pm8001_ha,
  818. pm8001_printk("GSM 0x0(0x00007b88)-GSM Configuration and"
  819. " Reset = 0x%x\n",
  820. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  821. /* step 3: host read GSM Configuration and Reset register */
  822. regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
  823. /* Put those bits to low */
  824. /* GSM XCBI offset = 0x70 0000
  825. 0x00 Bit 13 COM_SLV_SW_RSTB 1
  826. 0x00 Bit 12 QSSP_SW_RSTB 1
  827. 0x00 Bit 11 RAAE_SW_RSTB 1
  828. 0x00 Bit 9 RB_1_SW_RSTB 1
  829. 0x00 Bit 8 SM_SW_RSTB 1
  830. */
  831. regVal &= ~(0x00003b00);
  832. /* host write GSM Configuration and Reset register */
  833. pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
  834. PM8001_INIT_DBG(pm8001_ha,
  835. pm8001_printk("GSM 0x0 (0x00007b88 ==> 0x00004088) - GSM "
  836. "Configuration and Reset is set to = 0x%x\n",
  837. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  838. /* step 4: */
  839. /* disable GSM - Read Address Parity Check */
  840. regVal1 = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
  841. PM8001_INIT_DBG(pm8001_ha,
  842. pm8001_printk("GSM 0x700038 - Read Address Parity Check "
  843. "Enable = 0x%x\n", regVal1));
  844. pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, 0x0);
  845. PM8001_INIT_DBG(pm8001_ha,
  846. pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
  847. "is set to = 0x%x\n",
  848. pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
  849. /* disable GSM - Write Address Parity Check */
  850. regVal2 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
  851. PM8001_INIT_DBG(pm8001_ha,
  852. pm8001_printk("GSM 0x700040 - Write Address Parity Check"
  853. " Enable = 0x%x\n", regVal2));
  854. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, 0x0);
  855. PM8001_INIT_DBG(pm8001_ha,
  856. pm8001_printk("GSM 0x700040 - Write Address Parity Check "
  857. "Enable is set to = 0x%x\n",
  858. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
  859. /* disable GSM - Write Data Parity Check */
  860. regVal3 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
  861. PM8001_INIT_DBG(pm8001_ha,
  862. pm8001_printk("GSM 0x300048 - Write Data Parity Check"
  863. " Enable = 0x%x\n", regVal3));
  864. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, 0x0);
  865. PM8001_INIT_DBG(pm8001_ha,
  866. pm8001_printk("GSM 0x300048 - Write Data Parity Check Enable"
  867. "is set to = 0x%x\n",
  868. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
  869. /* step 5: delay 10 usec */
  870. udelay(10);
  871. /* step 5-b: set GPIO-0 output control to tristate anyway */
  872. if (-1 == pm8001_bar4_shift(pm8001_ha, GPIO_ADDR_BASE)) {
  873. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  874. PM8001_INIT_DBG(pm8001_ha,
  875. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  876. GPIO_ADDR_BASE));
  877. return -1;
  878. }
  879. regVal = pm8001_cr32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET);
  880. PM8001_INIT_DBG(pm8001_ha,
  881. pm8001_printk("GPIO Output Control Register:"
  882. " = 0x%x\n", regVal));
  883. /* set GPIO-0 output control to tri-state */
  884. regVal &= 0xFFFFFFFC;
  885. pm8001_cw32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET, regVal);
  886. /* Step 6: Reset the IOP and AAP1 */
  887. /* map 0x00000 to BAR4(0x20), BAR2(win) */
  888. if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
  889. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  890. PM8001_FAIL_DBG(pm8001_ha,
  891. pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
  892. SPC_TOP_LEVEL_ADDR_BASE));
  893. return -1;
  894. }
  895. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  896. PM8001_INIT_DBG(pm8001_ha,
  897. pm8001_printk("Top Register before resetting IOP/AAP1"
  898. ":= 0x%x\n", regVal));
  899. regVal &= ~(SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
  900. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  901. /* step 7: Reset the BDMA/OSSP */
  902. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  903. PM8001_INIT_DBG(pm8001_ha,
  904. pm8001_printk("Top Register before resetting BDMA/OSSP"
  905. ": = 0x%x\n", regVal));
  906. regVal &= ~(SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
  907. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  908. /* step 8: delay 10 usec */
  909. udelay(10);
  910. /* step 9: bring the BDMA and OSSP out of reset */
  911. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  912. PM8001_INIT_DBG(pm8001_ha,
  913. pm8001_printk("Top Register before bringing up BDMA/OSSP"
  914. ":= 0x%x\n", regVal));
  915. regVal |= (SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
  916. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  917. /* step 10: delay 10 usec */
  918. udelay(10);
  919. /* step 11: reads and sets the GSM Configuration and Reset Register */
  920. /* map 0x0700000 to BAR4(0x20), BAR2(win) */
  921. if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
  922. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  923. PM8001_FAIL_DBG(pm8001_ha,
  924. pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
  925. GSM_ADDR_BASE));
  926. return -1;
  927. }
  928. PM8001_INIT_DBG(pm8001_ha,
  929. pm8001_printk("GSM 0x0 (0x00007b88)-GSM Configuration and "
  930. "Reset = 0x%x\n", pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  931. regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
  932. /* Put those bits to high */
  933. /* GSM XCBI offset = 0x70 0000
  934. 0x00 Bit 13 COM_SLV_SW_RSTB 1
  935. 0x00 Bit 12 QSSP_SW_RSTB 1
  936. 0x00 Bit 11 RAAE_SW_RSTB 1
  937. 0x00 Bit 9 RB_1_SW_RSTB 1
  938. 0x00 Bit 8 SM_SW_RSTB 1
  939. */
  940. regVal |= (GSM_CONFIG_RESET_VALUE);
  941. pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
  942. PM8001_INIT_DBG(pm8001_ha,
  943. pm8001_printk("GSM (0x00004088 ==> 0x00007b88) - GSM"
  944. " Configuration and Reset is set to = 0x%x\n",
  945. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  946. /* step 12: Restore GSM - Read Address Parity Check */
  947. regVal = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
  948. /* just for debugging */
  949. PM8001_INIT_DBG(pm8001_ha,
  950. pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
  951. " = 0x%x\n", regVal));
  952. pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, regVal1);
  953. PM8001_INIT_DBG(pm8001_ha,
  954. pm8001_printk("GSM 0x700038 - Read Address Parity"
  955. " Check Enable is set to = 0x%x\n",
  956. pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
  957. /* Restore GSM - Write Address Parity Check */
  958. regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
  959. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, regVal2);
  960. PM8001_INIT_DBG(pm8001_ha,
  961. pm8001_printk("GSM 0x700040 - Write Address Parity Check"
  962. " Enable is set to = 0x%x\n",
  963. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
  964. /* Restore GSM - Write Data Parity Check */
  965. regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
  966. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, regVal3);
  967. PM8001_INIT_DBG(pm8001_ha,
  968. pm8001_printk("GSM 0x700048 - Write Data Parity Check Enable"
  969. "is set to = 0x%x\n",
  970. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
  971. /* step 13: bring the IOP and AAP1 out of reset */
  972. /* map 0x00000 to BAR4(0x20), BAR2(win) */
  973. if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
  974. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  975. PM8001_FAIL_DBG(pm8001_ha,
  976. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  977. SPC_TOP_LEVEL_ADDR_BASE));
  978. return -1;
  979. }
  980. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  981. regVal |= (SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
  982. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  983. /* step 14: delay 10 usec - Normal Mode */
  984. udelay(10);
  985. /* check Soft Reset Normal mode or Soft Reset HDA mode */
  986. if (signature == SPC_SOFT_RESET_SIGNATURE) {
  987. /* step 15 (Normal Mode): wait until scratch pad1 register
  988. bit 2 toggled */
  989. max_wait_count = 2 * 1000 * 1000;/* 2 sec */
  990. do {
  991. udelay(1);
  992. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1) &
  993. SCRATCH_PAD1_RST;
  994. } while ((regVal != toggleVal) && (--max_wait_count));
  995. if (!max_wait_count) {
  996. regVal = pm8001_cr32(pm8001_ha, 0,
  997. MSGU_SCRATCH_PAD_1);
  998. PM8001_FAIL_DBG(pm8001_ha,
  999. pm8001_printk("TIMEOUT : ToggleVal 0x%x,"
  1000. "MSGU_SCRATCH_PAD1 = 0x%x\n",
  1001. toggleVal, regVal));
  1002. PM8001_FAIL_DBG(pm8001_ha,
  1003. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  1004. pm8001_cr32(pm8001_ha, 0,
  1005. MSGU_SCRATCH_PAD_0)));
  1006. PM8001_FAIL_DBG(pm8001_ha,
  1007. pm8001_printk("SCRATCH_PAD2 value = 0x%x\n",
  1008. pm8001_cr32(pm8001_ha, 0,
  1009. MSGU_SCRATCH_PAD_2)));
  1010. PM8001_FAIL_DBG(pm8001_ha,
  1011. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  1012. pm8001_cr32(pm8001_ha, 0,
  1013. MSGU_SCRATCH_PAD_3)));
  1014. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1015. return -1;
  1016. }
  1017. /* step 16 (Normal) - Clear ODMR and ODCR */
  1018. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  1019. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  1020. /* step 17 (Normal Mode): wait for the FW and IOP to get
  1021. ready - 1 sec timeout */
  1022. /* Wait for the SPC Configuration Table to be ready */
  1023. if (check_fw_ready(pm8001_ha) == -1) {
  1024. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  1025. /* return error if MPI Configuration Table not ready */
  1026. PM8001_INIT_DBG(pm8001_ha,
  1027. pm8001_printk("FW not ready SCRATCH_PAD1"
  1028. " = 0x%x\n", regVal));
  1029. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  1030. /* return error if MPI Configuration Table not ready */
  1031. PM8001_INIT_DBG(pm8001_ha,
  1032. pm8001_printk("FW not ready SCRATCH_PAD2"
  1033. " = 0x%x\n", regVal));
  1034. PM8001_INIT_DBG(pm8001_ha,
  1035. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  1036. pm8001_cr32(pm8001_ha, 0,
  1037. MSGU_SCRATCH_PAD_0)));
  1038. PM8001_INIT_DBG(pm8001_ha,
  1039. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  1040. pm8001_cr32(pm8001_ha, 0,
  1041. MSGU_SCRATCH_PAD_3)));
  1042. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1043. return -1;
  1044. }
  1045. }
  1046. pm8001_bar4_shift(pm8001_ha, 0);
  1047. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1048. PM8001_INIT_DBG(pm8001_ha,
  1049. pm8001_printk("SPC soft reset Complete\n"));
  1050. return 0;
  1051. }
  1052. static void pm8001_hw_chip_rst(struct pm8001_hba_info *pm8001_ha)
  1053. {
  1054. u32 i;
  1055. u32 regVal;
  1056. PM8001_INIT_DBG(pm8001_ha,
  1057. pm8001_printk("chip reset start\n"));
  1058. /* do SPC chip reset. */
  1059. regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
  1060. regVal &= ~(SPC_REG_RESET_DEVICE);
  1061. pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
  1062. /* delay 10 usec */
  1063. udelay(10);
  1064. /* bring chip reset out of reset */
  1065. regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
  1066. regVal |= SPC_REG_RESET_DEVICE;
  1067. pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
  1068. /* delay 10 usec */
  1069. udelay(10);
  1070. /* wait for 20 msec until the firmware gets reloaded */
  1071. i = 20;
  1072. do {
  1073. mdelay(1);
  1074. } while ((--i) != 0);
  1075. PM8001_INIT_DBG(pm8001_ha,
  1076. pm8001_printk("chip reset finished\n"));
  1077. }
  1078. /**
  1079. * pm8001_chip_iounmap - which maped when initialized.
  1080. * @pm8001_ha: our hba card information
  1081. */
  1082. static void pm8001_chip_iounmap(struct pm8001_hba_info *pm8001_ha)
  1083. {
  1084. s8 bar, logical = 0;
  1085. for (bar = 0; bar < 6; bar++) {
  1086. /*
  1087. ** logical BARs for SPC:
  1088. ** bar 0 and 1 - logical BAR0
  1089. ** bar 2 and 3 - logical BAR1
  1090. ** bar4 - logical BAR2
  1091. ** bar5 - logical BAR3
  1092. ** Skip the appropriate assignments:
  1093. */
  1094. if ((bar == 1) || (bar == 3))
  1095. continue;
  1096. if (pm8001_ha->io_mem[logical].memvirtaddr) {
  1097. iounmap(pm8001_ha->io_mem[logical].memvirtaddr);
  1098. logical++;
  1099. }
  1100. }
  1101. }
  1102. /**
  1103. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1104. * @pm8001_ha: our hba card information
  1105. */
  1106. static void
  1107. pm8001_chip_intx_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
  1108. {
  1109. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  1110. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  1111. }
  1112. /**
  1113. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1114. * @pm8001_ha: our hba card information
  1115. */
  1116. static void
  1117. pm8001_chip_intx_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
  1118. {
  1119. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_MASK_ALL);
  1120. }
  1121. /**
  1122. * pm8001_chip_msix_interrupt_enable - enable PM8001 chip interrupt
  1123. * @pm8001_ha: our hba card information
  1124. */
  1125. static void
  1126. pm8001_chip_msix_interrupt_enable(struct pm8001_hba_info *pm8001_ha,
  1127. u32 int_vec_idx)
  1128. {
  1129. u32 msi_index;
  1130. u32 value;
  1131. msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
  1132. msi_index += MSIX_TABLE_BASE;
  1133. pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_ENABLE);
  1134. value = (1 << int_vec_idx);
  1135. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, value);
  1136. }
  1137. /**
  1138. * pm8001_chip_msix_interrupt_disable - disable PM8001 chip interrupt
  1139. * @pm8001_ha: our hba card information
  1140. */
  1141. static void
  1142. pm8001_chip_msix_interrupt_disable(struct pm8001_hba_info *pm8001_ha,
  1143. u32 int_vec_idx)
  1144. {
  1145. u32 msi_index;
  1146. msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
  1147. msi_index += MSIX_TABLE_BASE;
  1148. pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_DISABLE);
  1149. }
  1150. /**
  1151. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1152. * @pm8001_ha: our hba card information
  1153. */
  1154. static void
  1155. pm8001_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
  1156. {
  1157. #ifdef PM8001_USE_MSIX
  1158. pm8001_chip_msix_interrupt_enable(pm8001_ha, 0);
  1159. return;
  1160. #endif
  1161. pm8001_chip_intx_interrupt_enable(pm8001_ha);
  1162. }
  1163. /**
  1164. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1165. * @pm8001_ha: our hba card information
  1166. */
  1167. static void
  1168. pm8001_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
  1169. {
  1170. #ifdef PM8001_USE_MSIX
  1171. pm8001_chip_msix_interrupt_disable(pm8001_ha, 0);
  1172. return;
  1173. #endif
  1174. pm8001_chip_intx_interrupt_disable(pm8001_ha);
  1175. }
  1176. /**
  1177. * mpi_msg_free_get- get the free message buffer for transfer inbound queue.
  1178. * @circularQ: the inbound queue we want to transfer to HBA.
  1179. * @messageSize: the message size of this transfer, normally it is 64 bytes
  1180. * @messagePtr: the pointer to message.
  1181. */
  1182. static int mpi_msg_free_get(struct inbound_queue_table *circularQ,
  1183. u16 messageSize, void **messagePtr)
  1184. {
  1185. u32 offset, consumer_index;
  1186. struct mpi_msg_hdr *msgHeader;
  1187. u8 bcCount = 1; /* only support single buffer */
  1188. /* Checks is the requested message size can be allocated in this queue*/
  1189. if (messageSize > 64) {
  1190. *messagePtr = NULL;
  1191. return -1;
  1192. }
  1193. /* Stores the new consumer index */
  1194. consumer_index = pm8001_read_32(circularQ->ci_virt);
  1195. circularQ->consumer_index = cpu_to_le32(consumer_index);
  1196. if (((circularQ->producer_idx + bcCount) % PM8001_MPI_QUEUE) ==
  1197. le32_to_cpu(circularQ->consumer_index)) {
  1198. *messagePtr = NULL;
  1199. return -1;
  1200. }
  1201. /* get memory IOMB buffer address */
  1202. offset = circularQ->producer_idx * 64;
  1203. /* increment to next bcCount element */
  1204. circularQ->producer_idx = (circularQ->producer_idx + bcCount)
  1205. % PM8001_MPI_QUEUE;
  1206. /* Adds that distance to the base of the region virtual address plus
  1207. the message header size*/
  1208. msgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt + offset);
  1209. *messagePtr = ((void *)msgHeader) + sizeof(struct mpi_msg_hdr);
  1210. return 0;
  1211. }
  1212. /**
  1213. * mpi_build_cmd- build the message queue for transfer, update the PI to FW
  1214. * to tell the fw to get this message from IOMB.
  1215. * @pm8001_ha: our hba card information
  1216. * @circularQ: the inbound queue we want to transfer to HBA.
  1217. * @opCode: the operation code represents commands which LLDD and fw recognized.
  1218. * @payload: the command payload of each operation command.
  1219. */
  1220. static int mpi_build_cmd(struct pm8001_hba_info *pm8001_ha,
  1221. struct inbound_queue_table *circularQ,
  1222. u32 opCode, void *payload)
  1223. {
  1224. u32 Header = 0, hpriority = 0, bc = 1, category = 0x02;
  1225. u32 responseQueue = 0;
  1226. void *pMessage;
  1227. if (mpi_msg_free_get(circularQ, 64, &pMessage) < 0) {
  1228. PM8001_IO_DBG(pm8001_ha,
  1229. pm8001_printk("No free mpi buffer\n"));
  1230. return -1;
  1231. }
  1232. BUG_ON(!payload);
  1233. /*Copy to the payload*/
  1234. memcpy(pMessage, payload, (64 - sizeof(struct mpi_msg_hdr)));
  1235. /*Build the header*/
  1236. Header = ((1 << 31) | (hpriority << 30) | ((bc & 0x1f) << 24)
  1237. | ((responseQueue & 0x3F) << 16)
  1238. | ((category & 0xF) << 12) | (opCode & 0xFFF));
  1239. pm8001_write_32((pMessage - 4), 0, cpu_to_le32(Header));
  1240. /*Update the PI to the firmware*/
  1241. pm8001_cw32(pm8001_ha, circularQ->pi_pci_bar,
  1242. circularQ->pi_offset, circularQ->producer_idx);
  1243. PM8001_IO_DBG(pm8001_ha,
  1244. pm8001_printk("after PI= %d CI= %d\n", circularQ->producer_idx,
  1245. circularQ->consumer_index));
  1246. return 0;
  1247. }
  1248. static u32 mpi_msg_free_set(struct pm8001_hba_info *pm8001_ha, void *pMsg,
  1249. struct outbound_queue_table *circularQ, u8 bc)
  1250. {
  1251. u32 producer_index;
  1252. struct mpi_msg_hdr *msgHeader;
  1253. struct mpi_msg_hdr *pOutBoundMsgHeader;
  1254. msgHeader = (struct mpi_msg_hdr *)(pMsg - sizeof(struct mpi_msg_hdr));
  1255. pOutBoundMsgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt +
  1256. circularQ->consumer_idx * 64);
  1257. if (pOutBoundMsgHeader != msgHeader) {
  1258. PM8001_FAIL_DBG(pm8001_ha,
  1259. pm8001_printk("consumer_idx = %d msgHeader = %p\n",
  1260. circularQ->consumer_idx, msgHeader));
  1261. /* Update the producer index from SPC */
  1262. producer_index = pm8001_read_32(circularQ->pi_virt);
  1263. circularQ->producer_index = cpu_to_le32(producer_index);
  1264. PM8001_FAIL_DBG(pm8001_ha,
  1265. pm8001_printk("consumer_idx = %d producer_index = %d"
  1266. "msgHeader = %p\n", circularQ->consumer_idx,
  1267. circularQ->producer_index, msgHeader));
  1268. return 0;
  1269. }
  1270. /* free the circular queue buffer elements associated with the message*/
  1271. circularQ->consumer_idx = (circularQ->consumer_idx + bc)
  1272. % PM8001_MPI_QUEUE;
  1273. /* update the CI of outbound queue */
  1274. pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar, circularQ->ci_offset,
  1275. circularQ->consumer_idx);
  1276. /* Update the producer index from SPC*/
  1277. producer_index = pm8001_read_32(circularQ->pi_virt);
  1278. circularQ->producer_index = cpu_to_le32(producer_index);
  1279. PM8001_IO_DBG(pm8001_ha,
  1280. pm8001_printk(" CI=%d PI=%d\n", circularQ->consumer_idx,
  1281. circularQ->producer_index));
  1282. return 0;
  1283. }
  1284. /**
  1285. * mpi_msg_consume- get the MPI message from outbound queue message table.
  1286. * @pm8001_ha: our hba card information
  1287. * @circularQ: the outbound queue table.
  1288. * @messagePtr1: the message contents of this outbound message.
  1289. * @pBC: the message size.
  1290. */
  1291. static u32 mpi_msg_consume(struct pm8001_hba_info *pm8001_ha,
  1292. struct outbound_queue_table *circularQ,
  1293. void **messagePtr1, u8 *pBC)
  1294. {
  1295. struct mpi_msg_hdr *msgHeader;
  1296. __le32 msgHeader_tmp;
  1297. u32 header_tmp;
  1298. do {
  1299. /* If there are not-yet-delivered messages ... */
  1300. if (le32_to_cpu(circularQ->producer_index)
  1301. != circularQ->consumer_idx) {
  1302. /*Get the pointer to the circular queue buffer element*/
  1303. msgHeader = (struct mpi_msg_hdr *)
  1304. (circularQ->base_virt +
  1305. circularQ->consumer_idx * 64);
  1306. /* read header */
  1307. header_tmp = pm8001_read_32(msgHeader);
  1308. msgHeader_tmp = cpu_to_le32(header_tmp);
  1309. if (0 != (le32_to_cpu(msgHeader_tmp) & 0x80000000)) {
  1310. if (OPC_OUB_SKIP_ENTRY !=
  1311. (le32_to_cpu(msgHeader_tmp) & 0xfff)) {
  1312. *messagePtr1 =
  1313. ((u8 *)msgHeader) +
  1314. sizeof(struct mpi_msg_hdr);
  1315. *pBC = (u8)((le32_to_cpu(msgHeader_tmp)
  1316. >> 24) & 0x1f);
  1317. PM8001_IO_DBG(pm8001_ha,
  1318. pm8001_printk(": CI=%d PI=%d "
  1319. "msgHeader=%x\n",
  1320. circularQ->consumer_idx,
  1321. circularQ->producer_index,
  1322. msgHeader_tmp));
  1323. return MPI_IO_STATUS_SUCCESS;
  1324. } else {
  1325. circularQ->consumer_idx =
  1326. (circularQ->consumer_idx +
  1327. ((le32_to_cpu(msgHeader_tmp)
  1328. >> 24) & 0x1f))
  1329. % PM8001_MPI_QUEUE;
  1330. msgHeader_tmp = 0;
  1331. pm8001_write_32(msgHeader, 0, 0);
  1332. /* update the CI of outbound queue */
  1333. pm8001_cw32(pm8001_ha,
  1334. circularQ->ci_pci_bar,
  1335. circularQ->ci_offset,
  1336. circularQ->consumer_idx);
  1337. }
  1338. } else {
  1339. circularQ->consumer_idx =
  1340. (circularQ->consumer_idx +
  1341. ((le32_to_cpu(msgHeader_tmp) >> 24) &
  1342. 0x1f)) % PM8001_MPI_QUEUE;
  1343. msgHeader_tmp = 0;
  1344. pm8001_write_32(msgHeader, 0, 0);
  1345. /* update the CI of outbound queue */
  1346. pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar,
  1347. circularQ->ci_offset,
  1348. circularQ->consumer_idx);
  1349. return MPI_IO_STATUS_FAIL;
  1350. }
  1351. } else {
  1352. u32 producer_index;
  1353. void *pi_virt = circularQ->pi_virt;
  1354. /* Update the producer index from SPC */
  1355. producer_index = pm8001_read_32(pi_virt);
  1356. circularQ->producer_index = cpu_to_le32(producer_index);
  1357. }
  1358. } while (le32_to_cpu(circularQ->producer_index) !=
  1359. circularQ->consumer_idx);
  1360. /* while we don't have any more not-yet-delivered message */
  1361. /* report empty */
  1362. return MPI_IO_STATUS_BUSY;
  1363. }
  1364. static void pm8001_work_fn(struct work_struct *work)
  1365. {
  1366. struct pm8001_work *pw = container_of(work, struct pm8001_work, work);
  1367. struct pm8001_device *pm8001_dev;
  1368. struct domain_device *dev;
  1369. /*
  1370. * So far, all users of this stash an associated structure here.
  1371. * If we get here, and this pointer is null, then the action
  1372. * was cancelled. This nullification happens when the device
  1373. * goes away.
  1374. */
  1375. pm8001_dev = pw->data; /* Most stash device structure */
  1376. if ((pm8001_dev == NULL)
  1377. || ((pw->handler != IO_XFER_ERROR_BREAK)
  1378. && (pm8001_dev->dev_type == NO_DEVICE))) {
  1379. kfree(pw);
  1380. return;
  1381. }
  1382. switch (pw->handler) {
  1383. case IO_XFER_ERROR_BREAK:
  1384. { /* This one stashes the sas_task instead */
  1385. struct sas_task *t = (struct sas_task *)pm8001_dev;
  1386. u32 tag;
  1387. struct pm8001_ccb_info *ccb;
  1388. struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
  1389. unsigned long flags, flags1;
  1390. struct task_status_struct *ts;
  1391. int i;
  1392. if (pm8001_query_task(t) == TMF_RESP_FUNC_SUCC)
  1393. break; /* Task still on lu */
  1394. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1395. spin_lock_irqsave(&t->task_state_lock, flags1);
  1396. if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
  1397. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1398. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1399. break; /* Task got completed by another */
  1400. }
  1401. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1402. /* Search for a possible ccb that matches the task */
  1403. for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
  1404. ccb = &pm8001_ha->ccb_info[i];
  1405. tag = ccb->ccb_tag;
  1406. if ((tag != 0xFFFFFFFF) && (ccb->task == t))
  1407. break;
  1408. }
  1409. if (!ccb) {
  1410. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1411. break; /* Task got freed by another */
  1412. }
  1413. ts = &t->task_status;
  1414. ts->resp = SAS_TASK_COMPLETE;
  1415. /* Force the midlayer to retry */
  1416. ts->stat = SAS_QUEUE_FULL;
  1417. pm8001_dev = ccb->device;
  1418. if (pm8001_dev)
  1419. pm8001_dev->running_req--;
  1420. spin_lock_irqsave(&t->task_state_lock, flags1);
  1421. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1422. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1423. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1424. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1425. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1426. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p"
  1427. " done with event 0x%x resp 0x%x stat 0x%x but"
  1428. " aborted by upper layer!\n",
  1429. t, pw->handler, ts->resp, ts->stat));
  1430. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1431. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1432. } else {
  1433. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1434. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1435. mb();/* in order to force CPU ordering */
  1436. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1437. t->task_done(t);
  1438. }
  1439. } break;
  1440. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1441. { /* This one stashes the sas_task instead */
  1442. struct sas_task *t = (struct sas_task *)pm8001_dev;
  1443. u32 tag;
  1444. struct pm8001_ccb_info *ccb;
  1445. struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
  1446. unsigned long flags, flags1;
  1447. int i, ret = 0;
  1448. PM8001_IO_DBG(pm8001_ha,
  1449. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1450. ret = pm8001_query_task(t);
  1451. PM8001_IO_DBG(pm8001_ha,
  1452. switch (ret) {
  1453. case TMF_RESP_FUNC_SUCC:
  1454. pm8001_printk("...Task on lu\n");
  1455. break;
  1456. case TMF_RESP_FUNC_COMPLETE:
  1457. pm8001_printk("...Task NOT on lu\n");
  1458. break;
  1459. default:
  1460. pm8001_printk("...query task failed!!!\n");
  1461. break;
  1462. });
  1463. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1464. spin_lock_irqsave(&t->task_state_lock, flags1);
  1465. if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
  1466. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1467. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1468. if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
  1469. (void)pm8001_abort_task(t);
  1470. break; /* Task got completed by another */
  1471. }
  1472. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1473. /* Search for a possible ccb that matches the task */
  1474. for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
  1475. ccb = &pm8001_ha->ccb_info[i];
  1476. tag = ccb->ccb_tag;
  1477. if ((tag != 0xFFFFFFFF) && (ccb->task == t))
  1478. break;
  1479. }
  1480. if (!ccb) {
  1481. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1482. if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
  1483. (void)pm8001_abort_task(t);
  1484. break; /* Task got freed by another */
  1485. }
  1486. pm8001_dev = ccb->device;
  1487. dev = pm8001_dev->sas_device;
  1488. switch (ret) {
  1489. case TMF_RESP_FUNC_SUCC: /* task on lu */
  1490. ccb->open_retry = 1; /* Snub completion */
  1491. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1492. ret = pm8001_abort_task(t);
  1493. ccb->open_retry = 0;
  1494. switch (ret) {
  1495. case TMF_RESP_FUNC_SUCC:
  1496. case TMF_RESP_FUNC_COMPLETE:
  1497. break;
  1498. default: /* device misbehavior */
  1499. ret = TMF_RESP_FUNC_FAILED;
  1500. PM8001_IO_DBG(pm8001_ha,
  1501. pm8001_printk("...Reset phy\n"));
  1502. pm8001_I_T_nexus_reset(dev);
  1503. break;
  1504. }
  1505. break;
  1506. case TMF_RESP_FUNC_COMPLETE: /* task not on lu */
  1507. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1508. /* Do we need to abort the task locally? */
  1509. break;
  1510. default: /* device misbehavior */
  1511. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1512. ret = TMF_RESP_FUNC_FAILED;
  1513. PM8001_IO_DBG(pm8001_ha,
  1514. pm8001_printk("...Reset phy\n"));
  1515. pm8001_I_T_nexus_reset(dev);
  1516. }
  1517. if (ret == TMF_RESP_FUNC_FAILED)
  1518. t = NULL;
  1519. pm8001_open_reject_retry(pm8001_ha, t, pm8001_dev);
  1520. PM8001_IO_DBG(pm8001_ha, pm8001_printk("...Complete\n"));
  1521. } break;
  1522. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1523. dev = pm8001_dev->sas_device;
  1524. pm8001_I_T_nexus_reset(dev);
  1525. break;
  1526. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  1527. dev = pm8001_dev->sas_device;
  1528. pm8001_I_T_nexus_reset(dev);
  1529. break;
  1530. case IO_DS_IN_ERROR:
  1531. dev = pm8001_dev->sas_device;
  1532. pm8001_I_T_nexus_reset(dev);
  1533. break;
  1534. case IO_DS_NON_OPERATIONAL:
  1535. dev = pm8001_dev->sas_device;
  1536. pm8001_I_T_nexus_reset(dev);
  1537. break;
  1538. }
  1539. kfree(pw);
  1540. }
  1541. static int pm8001_handle_event(struct pm8001_hba_info *pm8001_ha, void *data,
  1542. int handler)
  1543. {
  1544. struct pm8001_work *pw;
  1545. int ret = 0;
  1546. pw = kmalloc(sizeof(struct pm8001_work), GFP_ATOMIC);
  1547. if (pw) {
  1548. pw->pm8001_ha = pm8001_ha;
  1549. pw->data = data;
  1550. pw->handler = handler;
  1551. INIT_WORK(&pw->work, pm8001_work_fn);
  1552. queue_work(pm8001_wq, &pw->work);
  1553. } else
  1554. ret = -ENOMEM;
  1555. return ret;
  1556. }
  1557. /**
  1558. * mpi_ssp_completion- process the event that FW response to the SSP request.
  1559. * @pm8001_ha: our hba card information
  1560. * @piomb: the message contents of this outbound message.
  1561. *
  1562. * When FW has completed a ssp request for example a IO request, after it has
  1563. * filled the SG data with the data, it will trigger this event represent
  1564. * that he has finished the job,please check the coresponding buffer.
  1565. * So we will tell the caller who maybe waiting the result to tell upper layer
  1566. * that the task has been finished.
  1567. */
  1568. static void
  1569. mpi_ssp_completion(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1570. {
  1571. struct sas_task *t;
  1572. struct pm8001_ccb_info *ccb;
  1573. unsigned long flags;
  1574. u32 status;
  1575. u32 param;
  1576. u32 tag;
  1577. struct ssp_completion_resp *psspPayload;
  1578. struct task_status_struct *ts;
  1579. struct ssp_response_iu *iu;
  1580. struct pm8001_device *pm8001_dev;
  1581. psspPayload = (struct ssp_completion_resp *)(piomb + 4);
  1582. status = le32_to_cpu(psspPayload->status);
  1583. tag = le32_to_cpu(psspPayload->tag);
  1584. ccb = &pm8001_ha->ccb_info[tag];
  1585. if ((status == IO_ABORTED) && ccb->open_retry) {
  1586. /* Being completed by another */
  1587. ccb->open_retry = 0;
  1588. return;
  1589. }
  1590. pm8001_dev = ccb->device;
  1591. param = le32_to_cpu(psspPayload->param);
  1592. t = ccb->task;
  1593. if (status && status != IO_UNDERFLOW)
  1594. PM8001_FAIL_DBG(pm8001_ha,
  1595. pm8001_printk("sas IO status 0x%x\n", status));
  1596. if (unlikely(!t || !t->lldd_task || !t->dev))
  1597. return;
  1598. ts = &t->task_status;
  1599. switch (status) {
  1600. case IO_SUCCESS:
  1601. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS"
  1602. ",param = %d\n", param));
  1603. if (param == 0) {
  1604. ts->resp = SAS_TASK_COMPLETE;
  1605. ts->stat = SAM_STAT_GOOD;
  1606. } else {
  1607. ts->resp = SAS_TASK_COMPLETE;
  1608. ts->stat = SAS_PROTO_RESPONSE;
  1609. ts->residual = param;
  1610. iu = &psspPayload->ssp_resp_iu;
  1611. sas_ssp_task_response(pm8001_ha->dev, t, iu);
  1612. }
  1613. if (pm8001_dev)
  1614. pm8001_dev->running_req--;
  1615. break;
  1616. case IO_ABORTED:
  1617. PM8001_IO_DBG(pm8001_ha,
  1618. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  1619. ts->resp = SAS_TASK_COMPLETE;
  1620. ts->stat = SAS_ABORTED_TASK;
  1621. break;
  1622. case IO_UNDERFLOW:
  1623. /* SSP Completion with error */
  1624. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW"
  1625. ",param = %d\n", param));
  1626. ts->resp = SAS_TASK_COMPLETE;
  1627. ts->stat = SAS_DATA_UNDERRUN;
  1628. ts->residual = param;
  1629. if (pm8001_dev)
  1630. pm8001_dev->running_req--;
  1631. break;
  1632. case IO_NO_DEVICE:
  1633. PM8001_IO_DBG(pm8001_ha,
  1634. pm8001_printk("IO_NO_DEVICE\n"));
  1635. ts->resp = SAS_TASK_UNDELIVERED;
  1636. ts->stat = SAS_PHY_DOWN;
  1637. break;
  1638. case IO_XFER_ERROR_BREAK:
  1639. PM8001_IO_DBG(pm8001_ha,
  1640. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1641. ts->resp = SAS_TASK_COMPLETE;
  1642. ts->stat = SAS_OPEN_REJECT;
  1643. /* Force the midlayer to retry */
  1644. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1645. break;
  1646. case IO_XFER_ERROR_PHY_NOT_READY:
  1647. PM8001_IO_DBG(pm8001_ha,
  1648. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1649. ts->resp = SAS_TASK_COMPLETE;
  1650. ts->stat = SAS_OPEN_REJECT;
  1651. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1652. break;
  1653. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1654. PM8001_IO_DBG(pm8001_ha,
  1655. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  1656. ts->resp = SAS_TASK_COMPLETE;
  1657. ts->stat = SAS_OPEN_REJECT;
  1658. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1659. break;
  1660. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1661. PM8001_IO_DBG(pm8001_ha,
  1662. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1663. ts->resp = SAS_TASK_COMPLETE;
  1664. ts->stat = SAS_OPEN_REJECT;
  1665. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1666. break;
  1667. case IO_OPEN_CNX_ERROR_BREAK:
  1668. PM8001_IO_DBG(pm8001_ha,
  1669. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1670. ts->resp = SAS_TASK_COMPLETE;
  1671. ts->stat = SAS_OPEN_REJECT;
  1672. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1673. break;
  1674. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1675. PM8001_IO_DBG(pm8001_ha,
  1676. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1677. ts->resp = SAS_TASK_COMPLETE;
  1678. ts->stat = SAS_OPEN_REJECT;
  1679. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1680. if (!t->uldd_task)
  1681. pm8001_handle_event(pm8001_ha,
  1682. pm8001_dev,
  1683. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1684. break;
  1685. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1686. PM8001_IO_DBG(pm8001_ha,
  1687. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1688. ts->resp = SAS_TASK_COMPLETE;
  1689. ts->stat = SAS_OPEN_REJECT;
  1690. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1691. break;
  1692. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1693. PM8001_IO_DBG(pm8001_ha,
  1694. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1695. "NOT_SUPPORTED\n"));
  1696. ts->resp = SAS_TASK_COMPLETE;
  1697. ts->stat = SAS_OPEN_REJECT;
  1698. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1699. break;
  1700. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1701. PM8001_IO_DBG(pm8001_ha,
  1702. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1703. ts->resp = SAS_TASK_UNDELIVERED;
  1704. ts->stat = SAS_OPEN_REJECT;
  1705. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1706. break;
  1707. case IO_XFER_ERROR_NAK_RECEIVED:
  1708. PM8001_IO_DBG(pm8001_ha,
  1709. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1710. ts->resp = SAS_TASK_COMPLETE;
  1711. ts->stat = SAS_OPEN_REJECT;
  1712. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1713. break;
  1714. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1715. PM8001_IO_DBG(pm8001_ha,
  1716. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1717. ts->resp = SAS_TASK_COMPLETE;
  1718. ts->stat = SAS_NAK_R_ERR;
  1719. break;
  1720. case IO_XFER_ERROR_DMA:
  1721. PM8001_IO_DBG(pm8001_ha,
  1722. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  1723. ts->resp = SAS_TASK_COMPLETE;
  1724. ts->stat = SAS_OPEN_REJECT;
  1725. break;
  1726. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1727. PM8001_IO_DBG(pm8001_ha,
  1728. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1729. ts->resp = SAS_TASK_COMPLETE;
  1730. ts->stat = SAS_OPEN_REJECT;
  1731. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1732. break;
  1733. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1734. PM8001_IO_DBG(pm8001_ha,
  1735. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1736. ts->resp = SAS_TASK_COMPLETE;
  1737. ts->stat = SAS_OPEN_REJECT;
  1738. break;
  1739. case IO_PORT_IN_RESET:
  1740. PM8001_IO_DBG(pm8001_ha,
  1741. pm8001_printk("IO_PORT_IN_RESET\n"));
  1742. ts->resp = SAS_TASK_COMPLETE;
  1743. ts->stat = SAS_OPEN_REJECT;
  1744. break;
  1745. case IO_DS_NON_OPERATIONAL:
  1746. PM8001_IO_DBG(pm8001_ha,
  1747. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  1748. ts->resp = SAS_TASK_COMPLETE;
  1749. ts->stat = SAS_OPEN_REJECT;
  1750. if (!t->uldd_task)
  1751. pm8001_handle_event(pm8001_ha,
  1752. pm8001_dev,
  1753. IO_DS_NON_OPERATIONAL);
  1754. break;
  1755. case IO_DS_IN_RECOVERY:
  1756. PM8001_IO_DBG(pm8001_ha,
  1757. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  1758. ts->resp = SAS_TASK_COMPLETE;
  1759. ts->stat = SAS_OPEN_REJECT;
  1760. break;
  1761. case IO_TM_TAG_NOT_FOUND:
  1762. PM8001_IO_DBG(pm8001_ha,
  1763. pm8001_printk("IO_TM_TAG_NOT_FOUND\n"));
  1764. ts->resp = SAS_TASK_COMPLETE;
  1765. ts->stat = SAS_OPEN_REJECT;
  1766. break;
  1767. case IO_SSP_EXT_IU_ZERO_LEN_ERROR:
  1768. PM8001_IO_DBG(pm8001_ha,
  1769. pm8001_printk("IO_SSP_EXT_IU_ZERO_LEN_ERROR\n"));
  1770. ts->resp = SAS_TASK_COMPLETE;
  1771. ts->stat = SAS_OPEN_REJECT;
  1772. break;
  1773. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  1774. PM8001_IO_DBG(pm8001_ha,
  1775. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  1776. ts->resp = SAS_TASK_COMPLETE;
  1777. ts->stat = SAS_OPEN_REJECT;
  1778. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1779. break;
  1780. default:
  1781. PM8001_IO_DBG(pm8001_ha,
  1782. pm8001_printk("Unknown status 0x%x\n", status));
  1783. /* not allowed case. Therefore, return failed status */
  1784. ts->resp = SAS_TASK_COMPLETE;
  1785. ts->stat = SAS_OPEN_REJECT;
  1786. break;
  1787. }
  1788. PM8001_IO_DBG(pm8001_ha,
  1789. pm8001_printk("scsi_status = %x \n ",
  1790. psspPayload->ssp_resp_iu.status));
  1791. spin_lock_irqsave(&t->task_state_lock, flags);
  1792. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1793. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1794. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1795. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1796. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1797. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  1798. " io_status 0x%x resp 0x%x "
  1799. "stat 0x%x but aborted by upper layer!\n",
  1800. t, status, ts->resp, ts->stat));
  1801. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1802. } else {
  1803. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1804. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1805. mb();/* in order to force CPU ordering */
  1806. t->task_done(t);
  1807. }
  1808. }
  1809. /*See the comments for mpi_ssp_completion */
  1810. static void mpi_ssp_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1811. {
  1812. struct sas_task *t;
  1813. unsigned long flags;
  1814. struct task_status_struct *ts;
  1815. struct pm8001_ccb_info *ccb;
  1816. struct pm8001_device *pm8001_dev;
  1817. struct ssp_event_resp *psspPayload =
  1818. (struct ssp_event_resp *)(piomb + 4);
  1819. u32 event = le32_to_cpu(psspPayload->event);
  1820. u32 tag = le32_to_cpu(psspPayload->tag);
  1821. u32 port_id = le32_to_cpu(psspPayload->port_id);
  1822. u32 dev_id = le32_to_cpu(psspPayload->device_id);
  1823. ccb = &pm8001_ha->ccb_info[tag];
  1824. t = ccb->task;
  1825. pm8001_dev = ccb->device;
  1826. if (event)
  1827. PM8001_FAIL_DBG(pm8001_ha,
  1828. pm8001_printk("sas IO status 0x%x\n", event));
  1829. if (unlikely(!t || !t->lldd_task || !t->dev))
  1830. return;
  1831. ts = &t->task_status;
  1832. PM8001_IO_DBG(pm8001_ha,
  1833. pm8001_printk("port_id = %x,device_id = %x\n",
  1834. port_id, dev_id));
  1835. switch (event) {
  1836. case IO_OVERFLOW:
  1837. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n");)
  1838. ts->resp = SAS_TASK_COMPLETE;
  1839. ts->stat = SAS_DATA_OVERRUN;
  1840. ts->residual = 0;
  1841. if (pm8001_dev)
  1842. pm8001_dev->running_req--;
  1843. break;
  1844. case IO_XFER_ERROR_BREAK:
  1845. PM8001_IO_DBG(pm8001_ha,
  1846. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1847. pm8001_handle_event(pm8001_ha, t, IO_XFER_ERROR_BREAK);
  1848. return;
  1849. case IO_XFER_ERROR_PHY_NOT_READY:
  1850. PM8001_IO_DBG(pm8001_ha,
  1851. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1852. ts->resp = SAS_TASK_COMPLETE;
  1853. ts->stat = SAS_OPEN_REJECT;
  1854. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1855. break;
  1856. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1857. PM8001_IO_DBG(pm8001_ha,
  1858. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  1859. "_SUPPORTED\n"));
  1860. ts->resp = SAS_TASK_COMPLETE;
  1861. ts->stat = SAS_OPEN_REJECT;
  1862. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1863. break;
  1864. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1865. PM8001_IO_DBG(pm8001_ha,
  1866. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1867. ts->resp = SAS_TASK_COMPLETE;
  1868. ts->stat = SAS_OPEN_REJECT;
  1869. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1870. break;
  1871. case IO_OPEN_CNX_ERROR_BREAK:
  1872. PM8001_IO_DBG(pm8001_ha,
  1873. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1874. ts->resp = SAS_TASK_COMPLETE;
  1875. ts->stat = SAS_OPEN_REJECT;
  1876. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1877. break;
  1878. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1879. PM8001_IO_DBG(pm8001_ha,
  1880. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1881. ts->resp = SAS_TASK_COMPLETE;
  1882. ts->stat = SAS_OPEN_REJECT;
  1883. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1884. if (!t->uldd_task)
  1885. pm8001_handle_event(pm8001_ha,
  1886. pm8001_dev,
  1887. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1888. break;
  1889. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1890. PM8001_IO_DBG(pm8001_ha,
  1891. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1892. ts->resp = SAS_TASK_COMPLETE;
  1893. ts->stat = SAS_OPEN_REJECT;
  1894. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1895. break;
  1896. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1897. PM8001_IO_DBG(pm8001_ha,
  1898. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1899. "NOT_SUPPORTED\n"));
  1900. ts->resp = SAS_TASK_COMPLETE;
  1901. ts->stat = SAS_OPEN_REJECT;
  1902. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1903. break;
  1904. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1905. PM8001_IO_DBG(pm8001_ha,
  1906. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1907. ts->resp = SAS_TASK_COMPLETE;
  1908. ts->stat = SAS_OPEN_REJECT;
  1909. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1910. break;
  1911. case IO_XFER_ERROR_NAK_RECEIVED:
  1912. PM8001_IO_DBG(pm8001_ha,
  1913. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1914. ts->resp = SAS_TASK_COMPLETE;
  1915. ts->stat = SAS_OPEN_REJECT;
  1916. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1917. break;
  1918. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1919. PM8001_IO_DBG(pm8001_ha,
  1920. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1921. ts->resp = SAS_TASK_COMPLETE;
  1922. ts->stat = SAS_NAK_R_ERR;
  1923. break;
  1924. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1925. PM8001_IO_DBG(pm8001_ha,
  1926. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1927. pm8001_handle_event(pm8001_ha, t, IO_XFER_OPEN_RETRY_TIMEOUT);
  1928. return;
  1929. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  1930. PM8001_IO_DBG(pm8001_ha,
  1931. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  1932. ts->resp = SAS_TASK_COMPLETE;
  1933. ts->stat = SAS_DATA_OVERRUN;
  1934. break;
  1935. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  1936. PM8001_IO_DBG(pm8001_ha,
  1937. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  1938. ts->resp = SAS_TASK_COMPLETE;
  1939. ts->stat = SAS_DATA_OVERRUN;
  1940. break;
  1941. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  1942. PM8001_IO_DBG(pm8001_ha,
  1943. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  1944. ts->resp = SAS_TASK_COMPLETE;
  1945. ts->stat = SAS_DATA_OVERRUN;
  1946. break;
  1947. case IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT:
  1948. PM8001_IO_DBG(pm8001_ha,
  1949. pm8001_printk("IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT\n"));
  1950. ts->resp = SAS_TASK_COMPLETE;
  1951. ts->stat = SAS_DATA_OVERRUN;
  1952. break;
  1953. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1954. PM8001_IO_DBG(pm8001_ha,
  1955. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1956. ts->resp = SAS_TASK_COMPLETE;
  1957. ts->stat = SAS_DATA_OVERRUN;
  1958. break;
  1959. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  1960. PM8001_IO_DBG(pm8001_ha,
  1961. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  1962. ts->resp = SAS_TASK_COMPLETE;
  1963. ts->stat = SAS_DATA_OVERRUN;
  1964. break;
  1965. case IO_XFER_CMD_FRAME_ISSUED:
  1966. PM8001_IO_DBG(pm8001_ha,
  1967. pm8001_printk(" IO_XFER_CMD_FRAME_ISSUED\n"));
  1968. return;
  1969. default:
  1970. PM8001_IO_DBG(pm8001_ha,
  1971. pm8001_printk("Unknown status 0x%x\n", event));
  1972. /* not allowed case. Therefore, return failed status */
  1973. ts->resp = SAS_TASK_COMPLETE;
  1974. ts->stat = SAS_DATA_OVERRUN;
  1975. break;
  1976. }
  1977. spin_lock_irqsave(&t->task_state_lock, flags);
  1978. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1979. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1980. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1981. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1982. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1983. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  1984. " event 0x%x resp 0x%x "
  1985. "stat 0x%x but aborted by upper layer!\n",
  1986. t, event, ts->resp, ts->stat));
  1987. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1988. } else {
  1989. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1990. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1991. mb();/* in order to force CPU ordering */
  1992. t->task_done(t);
  1993. }
  1994. }
  1995. /*See the comments for mpi_ssp_completion */
  1996. static void
  1997. mpi_sata_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  1998. {
  1999. struct sas_task *t;
  2000. struct pm8001_ccb_info *ccb;
  2001. u32 param;
  2002. u32 status;
  2003. u32 tag;
  2004. struct sata_completion_resp *psataPayload;
  2005. struct task_status_struct *ts;
  2006. struct ata_task_resp *resp ;
  2007. u32 *sata_resp;
  2008. struct pm8001_device *pm8001_dev;
  2009. unsigned long flags;
  2010. psataPayload = (struct sata_completion_resp *)(piomb + 4);
  2011. status = le32_to_cpu(psataPayload->status);
  2012. tag = le32_to_cpu(psataPayload->tag);
  2013. ccb = &pm8001_ha->ccb_info[tag];
  2014. param = le32_to_cpu(psataPayload->param);
  2015. t = ccb->task;
  2016. ts = &t->task_status;
  2017. pm8001_dev = ccb->device;
  2018. if (status)
  2019. PM8001_FAIL_DBG(pm8001_ha,
  2020. pm8001_printk("sata IO status 0x%x\n", status));
  2021. if (unlikely(!t || !t->lldd_task || !t->dev))
  2022. return;
  2023. switch (status) {
  2024. case IO_SUCCESS:
  2025. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  2026. if (param == 0) {
  2027. ts->resp = SAS_TASK_COMPLETE;
  2028. ts->stat = SAM_STAT_GOOD;
  2029. } else {
  2030. u8 len;
  2031. ts->resp = SAS_TASK_COMPLETE;
  2032. ts->stat = SAS_PROTO_RESPONSE;
  2033. ts->residual = param;
  2034. PM8001_IO_DBG(pm8001_ha,
  2035. pm8001_printk("SAS_PROTO_RESPONSE len = %d\n",
  2036. param));
  2037. sata_resp = &psataPayload->sata_resp[0];
  2038. resp = (struct ata_task_resp *)ts->buf;
  2039. if (t->ata_task.dma_xfer == 0 &&
  2040. t->data_dir == PCI_DMA_FROMDEVICE) {
  2041. len = sizeof(struct pio_setup_fis);
  2042. PM8001_IO_DBG(pm8001_ha,
  2043. pm8001_printk("PIO read len = %d\n", len));
  2044. } else if (t->ata_task.use_ncq) {
  2045. len = sizeof(struct set_dev_bits_fis);
  2046. PM8001_IO_DBG(pm8001_ha,
  2047. pm8001_printk("FPDMA len = %d\n", len));
  2048. } else {
  2049. len = sizeof(struct dev_to_host_fis);
  2050. PM8001_IO_DBG(pm8001_ha,
  2051. pm8001_printk("other len = %d\n", len));
  2052. }
  2053. if (SAS_STATUS_BUF_SIZE >= sizeof(*resp)) {
  2054. resp->frame_len = len;
  2055. memcpy(&resp->ending_fis[0], sata_resp, len);
  2056. ts->buf_valid_size = sizeof(*resp);
  2057. } else
  2058. PM8001_IO_DBG(pm8001_ha,
  2059. pm8001_printk("response to large\n"));
  2060. }
  2061. if (pm8001_dev)
  2062. pm8001_dev->running_req--;
  2063. break;
  2064. case IO_ABORTED:
  2065. PM8001_IO_DBG(pm8001_ha,
  2066. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  2067. ts->resp = SAS_TASK_COMPLETE;
  2068. ts->stat = SAS_ABORTED_TASK;
  2069. if (pm8001_dev)
  2070. pm8001_dev->running_req--;
  2071. break;
  2072. /* following cases are to do cases */
  2073. case IO_UNDERFLOW:
  2074. /* SATA Completion with error */
  2075. PM8001_IO_DBG(pm8001_ha,
  2076. pm8001_printk("IO_UNDERFLOW param = %d\n", param));
  2077. ts->resp = SAS_TASK_COMPLETE;
  2078. ts->stat = SAS_DATA_UNDERRUN;
  2079. ts->residual = param;
  2080. if (pm8001_dev)
  2081. pm8001_dev->running_req--;
  2082. break;
  2083. case IO_NO_DEVICE:
  2084. PM8001_IO_DBG(pm8001_ha,
  2085. pm8001_printk("IO_NO_DEVICE\n"));
  2086. ts->resp = SAS_TASK_UNDELIVERED;
  2087. ts->stat = SAS_PHY_DOWN;
  2088. break;
  2089. case IO_XFER_ERROR_BREAK:
  2090. PM8001_IO_DBG(pm8001_ha,
  2091. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2092. ts->resp = SAS_TASK_COMPLETE;
  2093. ts->stat = SAS_INTERRUPTED;
  2094. break;
  2095. case IO_XFER_ERROR_PHY_NOT_READY:
  2096. PM8001_IO_DBG(pm8001_ha,
  2097. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2098. ts->resp = SAS_TASK_COMPLETE;
  2099. ts->stat = SAS_OPEN_REJECT;
  2100. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2101. break;
  2102. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2103. PM8001_IO_DBG(pm8001_ha,
  2104. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  2105. "_SUPPORTED\n"));
  2106. ts->resp = SAS_TASK_COMPLETE;
  2107. ts->stat = SAS_OPEN_REJECT;
  2108. ts->open_rej_reason = SAS_OREJ_EPROTO;
  2109. break;
  2110. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2111. PM8001_IO_DBG(pm8001_ha,
  2112. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2113. ts->resp = SAS_TASK_COMPLETE;
  2114. ts->stat = SAS_OPEN_REJECT;
  2115. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2116. break;
  2117. case IO_OPEN_CNX_ERROR_BREAK:
  2118. PM8001_IO_DBG(pm8001_ha,
  2119. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2120. ts->resp = SAS_TASK_COMPLETE;
  2121. ts->stat = SAS_OPEN_REJECT;
  2122. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2123. break;
  2124. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2125. PM8001_IO_DBG(pm8001_ha,
  2126. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2127. ts->resp = SAS_TASK_COMPLETE;
  2128. ts->stat = SAS_DEV_NO_RESPONSE;
  2129. if (!t->uldd_task) {
  2130. pm8001_handle_event(pm8001_ha,
  2131. pm8001_dev,
  2132. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2133. ts->resp = SAS_TASK_UNDELIVERED;
  2134. ts->stat = SAS_QUEUE_FULL;
  2135. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2136. mb();/*in order to force CPU ordering*/
  2137. spin_unlock_irq(&pm8001_ha->lock);
  2138. t->task_done(t);
  2139. spin_lock_irq(&pm8001_ha->lock);
  2140. return;
  2141. }
  2142. break;
  2143. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2144. PM8001_IO_DBG(pm8001_ha,
  2145. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2146. ts->resp = SAS_TASK_UNDELIVERED;
  2147. ts->stat = SAS_OPEN_REJECT;
  2148. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2149. if (!t->uldd_task) {
  2150. pm8001_handle_event(pm8001_ha,
  2151. pm8001_dev,
  2152. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2153. ts->resp = SAS_TASK_UNDELIVERED;
  2154. ts->stat = SAS_QUEUE_FULL;
  2155. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2156. mb();/*ditto*/
  2157. spin_unlock_irq(&pm8001_ha->lock);
  2158. t->task_done(t);
  2159. spin_lock_irq(&pm8001_ha->lock);
  2160. return;
  2161. }
  2162. break;
  2163. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2164. PM8001_IO_DBG(pm8001_ha,
  2165. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2166. "NOT_SUPPORTED\n"));
  2167. ts->resp = SAS_TASK_COMPLETE;
  2168. ts->stat = SAS_OPEN_REJECT;
  2169. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2170. break;
  2171. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  2172. PM8001_IO_DBG(pm8001_ha,
  2173. pm8001_printk("IO_OPEN_CNX_ERROR_STP_RESOURCES"
  2174. "_BUSY\n"));
  2175. ts->resp = SAS_TASK_COMPLETE;
  2176. ts->stat = SAS_DEV_NO_RESPONSE;
  2177. if (!t->uldd_task) {
  2178. pm8001_handle_event(pm8001_ha,
  2179. pm8001_dev,
  2180. IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY);
  2181. ts->resp = SAS_TASK_UNDELIVERED;
  2182. ts->stat = SAS_QUEUE_FULL;
  2183. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2184. mb();/* ditto*/
  2185. spin_unlock_irq(&pm8001_ha->lock);
  2186. t->task_done(t);
  2187. spin_lock_irq(&pm8001_ha->lock);
  2188. return;
  2189. }
  2190. break;
  2191. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2192. PM8001_IO_DBG(pm8001_ha,
  2193. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2194. ts->resp = SAS_TASK_COMPLETE;
  2195. ts->stat = SAS_OPEN_REJECT;
  2196. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2197. break;
  2198. case IO_XFER_ERROR_NAK_RECEIVED:
  2199. PM8001_IO_DBG(pm8001_ha,
  2200. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2201. ts->resp = SAS_TASK_COMPLETE;
  2202. ts->stat = SAS_NAK_R_ERR;
  2203. break;
  2204. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  2205. PM8001_IO_DBG(pm8001_ha,
  2206. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  2207. ts->resp = SAS_TASK_COMPLETE;
  2208. ts->stat = SAS_NAK_R_ERR;
  2209. break;
  2210. case IO_XFER_ERROR_DMA:
  2211. PM8001_IO_DBG(pm8001_ha,
  2212. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  2213. ts->resp = SAS_TASK_COMPLETE;
  2214. ts->stat = SAS_ABORTED_TASK;
  2215. break;
  2216. case IO_XFER_ERROR_SATA_LINK_TIMEOUT:
  2217. PM8001_IO_DBG(pm8001_ha,
  2218. pm8001_printk("IO_XFER_ERROR_SATA_LINK_TIMEOUT\n"));
  2219. ts->resp = SAS_TASK_UNDELIVERED;
  2220. ts->stat = SAS_DEV_NO_RESPONSE;
  2221. break;
  2222. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2223. PM8001_IO_DBG(pm8001_ha,
  2224. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2225. ts->resp = SAS_TASK_COMPLETE;
  2226. ts->stat = SAS_DATA_UNDERRUN;
  2227. break;
  2228. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2229. PM8001_IO_DBG(pm8001_ha,
  2230. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2231. ts->resp = SAS_TASK_COMPLETE;
  2232. ts->stat = SAS_OPEN_TO;
  2233. break;
  2234. case IO_PORT_IN_RESET:
  2235. PM8001_IO_DBG(pm8001_ha,
  2236. pm8001_printk("IO_PORT_IN_RESET\n"));
  2237. ts->resp = SAS_TASK_COMPLETE;
  2238. ts->stat = SAS_DEV_NO_RESPONSE;
  2239. break;
  2240. case IO_DS_NON_OPERATIONAL:
  2241. PM8001_IO_DBG(pm8001_ha,
  2242. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2243. ts->resp = SAS_TASK_COMPLETE;
  2244. ts->stat = SAS_DEV_NO_RESPONSE;
  2245. if (!t->uldd_task) {
  2246. pm8001_handle_event(pm8001_ha, pm8001_dev,
  2247. IO_DS_NON_OPERATIONAL);
  2248. ts->resp = SAS_TASK_UNDELIVERED;
  2249. ts->stat = SAS_QUEUE_FULL;
  2250. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2251. mb();/*ditto*/
  2252. spin_unlock_irq(&pm8001_ha->lock);
  2253. t->task_done(t);
  2254. spin_lock_irq(&pm8001_ha->lock);
  2255. return;
  2256. }
  2257. break;
  2258. case IO_DS_IN_RECOVERY:
  2259. PM8001_IO_DBG(pm8001_ha,
  2260. pm8001_printk(" IO_DS_IN_RECOVERY\n"));
  2261. ts->resp = SAS_TASK_COMPLETE;
  2262. ts->stat = SAS_DEV_NO_RESPONSE;
  2263. break;
  2264. case IO_DS_IN_ERROR:
  2265. PM8001_IO_DBG(pm8001_ha,
  2266. pm8001_printk("IO_DS_IN_ERROR\n"));
  2267. ts->resp = SAS_TASK_COMPLETE;
  2268. ts->stat = SAS_DEV_NO_RESPONSE;
  2269. if (!t->uldd_task) {
  2270. pm8001_handle_event(pm8001_ha, pm8001_dev,
  2271. IO_DS_IN_ERROR);
  2272. ts->resp = SAS_TASK_UNDELIVERED;
  2273. ts->stat = SAS_QUEUE_FULL;
  2274. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2275. mb();/*ditto*/
  2276. spin_unlock_irq(&pm8001_ha->lock);
  2277. t->task_done(t);
  2278. spin_lock_irq(&pm8001_ha->lock);
  2279. return;
  2280. }
  2281. break;
  2282. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2283. PM8001_IO_DBG(pm8001_ha,
  2284. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2285. ts->resp = SAS_TASK_COMPLETE;
  2286. ts->stat = SAS_OPEN_REJECT;
  2287. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2288. default:
  2289. PM8001_IO_DBG(pm8001_ha,
  2290. pm8001_printk("Unknown status 0x%x\n", status));
  2291. /* not allowed case. Therefore, return failed status */
  2292. ts->resp = SAS_TASK_COMPLETE;
  2293. ts->stat = SAS_DEV_NO_RESPONSE;
  2294. break;
  2295. }
  2296. spin_lock_irqsave(&t->task_state_lock, flags);
  2297. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2298. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2299. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2300. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2301. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2302. PM8001_FAIL_DBG(pm8001_ha,
  2303. pm8001_printk("task 0x%p done with io_status 0x%x"
  2304. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2305. t, status, ts->resp, ts->stat));
  2306. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2307. } else if (t->uldd_task) {
  2308. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2309. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2310. mb();/* ditto */
  2311. spin_unlock_irq(&pm8001_ha->lock);
  2312. t->task_done(t);
  2313. spin_lock_irq(&pm8001_ha->lock);
  2314. } else if (!t->uldd_task) {
  2315. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2316. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2317. mb();/*ditto*/
  2318. spin_unlock_irq(&pm8001_ha->lock);
  2319. t->task_done(t);
  2320. spin_lock_irq(&pm8001_ha->lock);
  2321. }
  2322. }
  2323. /*See the comments for mpi_ssp_completion */
  2324. static void mpi_sata_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  2325. {
  2326. struct sas_task *t;
  2327. struct task_status_struct *ts;
  2328. struct pm8001_ccb_info *ccb;
  2329. struct pm8001_device *pm8001_dev;
  2330. struct sata_event_resp *psataPayload =
  2331. (struct sata_event_resp *)(piomb + 4);
  2332. u32 event = le32_to_cpu(psataPayload->event);
  2333. u32 tag = le32_to_cpu(psataPayload->tag);
  2334. u32 port_id = le32_to_cpu(psataPayload->port_id);
  2335. u32 dev_id = le32_to_cpu(psataPayload->device_id);
  2336. unsigned long flags;
  2337. ccb = &pm8001_ha->ccb_info[tag];
  2338. t = ccb->task;
  2339. pm8001_dev = ccb->device;
  2340. if (event)
  2341. PM8001_FAIL_DBG(pm8001_ha,
  2342. pm8001_printk("sata IO status 0x%x\n", event));
  2343. if (unlikely(!t || !t->lldd_task || !t->dev))
  2344. return;
  2345. ts = &t->task_status;
  2346. PM8001_IO_DBG(pm8001_ha,
  2347. pm8001_printk("port_id = %x,device_id = %x\n",
  2348. port_id, dev_id));
  2349. switch (event) {
  2350. case IO_OVERFLOW:
  2351. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2352. ts->resp = SAS_TASK_COMPLETE;
  2353. ts->stat = SAS_DATA_OVERRUN;
  2354. ts->residual = 0;
  2355. if (pm8001_dev)
  2356. pm8001_dev->running_req--;
  2357. break;
  2358. case IO_XFER_ERROR_BREAK:
  2359. PM8001_IO_DBG(pm8001_ha,
  2360. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2361. ts->resp = SAS_TASK_COMPLETE;
  2362. ts->stat = SAS_INTERRUPTED;
  2363. break;
  2364. case IO_XFER_ERROR_PHY_NOT_READY:
  2365. PM8001_IO_DBG(pm8001_ha,
  2366. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2367. ts->resp = SAS_TASK_COMPLETE;
  2368. ts->stat = SAS_OPEN_REJECT;
  2369. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2370. break;
  2371. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2372. PM8001_IO_DBG(pm8001_ha,
  2373. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  2374. "_SUPPORTED\n"));
  2375. ts->resp = SAS_TASK_COMPLETE;
  2376. ts->stat = SAS_OPEN_REJECT;
  2377. ts->open_rej_reason = SAS_OREJ_EPROTO;
  2378. break;
  2379. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2380. PM8001_IO_DBG(pm8001_ha,
  2381. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2382. ts->resp = SAS_TASK_COMPLETE;
  2383. ts->stat = SAS_OPEN_REJECT;
  2384. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2385. break;
  2386. case IO_OPEN_CNX_ERROR_BREAK:
  2387. PM8001_IO_DBG(pm8001_ha,
  2388. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2389. ts->resp = SAS_TASK_COMPLETE;
  2390. ts->stat = SAS_OPEN_REJECT;
  2391. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2392. break;
  2393. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2394. PM8001_IO_DBG(pm8001_ha,
  2395. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2396. ts->resp = SAS_TASK_UNDELIVERED;
  2397. ts->stat = SAS_DEV_NO_RESPONSE;
  2398. if (!t->uldd_task) {
  2399. pm8001_handle_event(pm8001_ha,
  2400. pm8001_dev,
  2401. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2402. ts->resp = SAS_TASK_COMPLETE;
  2403. ts->stat = SAS_QUEUE_FULL;
  2404. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2405. mb();/*ditto*/
  2406. spin_unlock_irq(&pm8001_ha->lock);
  2407. t->task_done(t);
  2408. spin_lock_irq(&pm8001_ha->lock);
  2409. return;
  2410. }
  2411. break;
  2412. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2413. PM8001_IO_DBG(pm8001_ha,
  2414. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2415. ts->resp = SAS_TASK_UNDELIVERED;
  2416. ts->stat = SAS_OPEN_REJECT;
  2417. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2418. break;
  2419. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2420. PM8001_IO_DBG(pm8001_ha,
  2421. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2422. "NOT_SUPPORTED\n"));
  2423. ts->resp = SAS_TASK_COMPLETE;
  2424. ts->stat = SAS_OPEN_REJECT;
  2425. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2426. break;
  2427. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2428. PM8001_IO_DBG(pm8001_ha,
  2429. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2430. ts->resp = SAS_TASK_COMPLETE;
  2431. ts->stat = SAS_OPEN_REJECT;
  2432. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2433. break;
  2434. case IO_XFER_ERROR_NAK_RECEIVED:
  2435. PM8001_IO_DBG(pm8001_ha,
  2436. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2437. ts->resp = SAS_TASK_COMPLETE;
  2438. ts->stat = SAS_NAK_R_ERR;
  2439. break;
  2440. case IO_XFER_ERROR_PEER_ABORTED:
  2441. PM8001_IO_DBG(pm8001_ha,
  2442. pm8001_printk("IO_XFER_ERROR_PEER_ABORTED\n"));
  2443. ts->resp = SAS_TASK_COMPLETE;
  2444. ts->stat = SAS_NAK_R_ERR;
  2445. break;
  2446. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2447. PM8001_IO_DBG(pm8001_ha,
  2448. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2449. ts->resp = SAS_TASK_COMPLETE;
  2450. ts->stat = SAS_DATA_UNDERRUN;
  2451. break;
  2452. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2453. PM8001_IO_DBG(pm8001_ha,
  2454. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2455. ts->resp = SAS_TASK_COMPLETE;
  2456. ts->stat = SAS_OPEN_TO;
  2457. break;
  2458. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  2459. PM8001_IO_DBG(pm8001_ha,
  2460. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  2461. ts->resp = SAS_TASK_COMPLETE;
  2462. ts->stat = SAS_OPEN_TO;
  2463. break;
  2464. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  2465. PM8001_IO_DBG(pm8001_ha,
  2466. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  2467. ts->resp = SAS_TASK_COMPLETE;
  2468. ts->stat = SAS_OPEN_TO;
  2469. break;
  2470. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  2471. PM8001_IO_DBG(pm8001_ha,
  2472. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  2473. ts->resp = SAS_TASK_COMPLETE;
  2474. ts->stat = SAS_OPEN_TO;
  2475. break;
  2476. case IO_XFER_ERROR_OFFSET_MISMATCH:
  2477. PM8001_IO_DBG(pm8001_ha,
  2478. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  2479. ts->resp = SAS_TASK_COMPLETE;
  2480. ts->stat = SAS_OPEN_TO;
  2481. break;
  2482. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  2483. PM8001_IO_DBG(pm8001_ha,
  2484. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  2485. ts->resp = SAS_TASK_COMPLETE;
  2486. ts->stat = SAS_OPEN_TO;
  2487. break;
  2488. case IO_XFER_CMD_FRAME_ISSUED:
  2489. PM8001_IO_DBG(pm8001_ha,
  2490. pm8001_printk("IO_XFER_CMD_FRAME_ISSUED\n"));
  2491. break;
  2492. case IO_XFER_PIO_SETUP_ERROR:
  2493. PM8001_IO_DBG(pm8001_ha,
  2494. pm8001_printk("IO_XFER_PIO_SETUP_ERROR\n"));
  2495. ts->resp = SAS_TASK_COMPLETE;
  2496. ts->stat = SAS_OPEN_TO;
  2497. break;
  2498. default:
  2499. PM8001_IO_DBG(pm8001_ha,
  2500. pm8001_printk("Unknown status 0x%x\n", event));
  2501. /* not allowed case. Therefore, return failed status */
  2502. ts->resp = SAS_TASK_COMPLETE;
  2503. ts->stat = SAS_OPEN_TO;
  2504. break;
  2505. }
  2506. spin_lock_irqsave(&t->task_state_lock, flags);
  2507. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2508. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2509. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2510. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2511. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2512. PM8001_FAIL_DBG(pm8001_ha,
  2513. pm8001_printk("task 0x%p done with io_status 0x%x"
  2514. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2515. t, event, ts->resp, ts->stat));
  2516. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2517. } else if (t->uldd_task) {
  2518. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2519. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2520. mb();/* ditto */
  2521. spin_unlock_irq(&pm8001_ha->lock);
  2522. t->task_done(t);
  2523. spin_lock_irq(&pm8001_ha->lock);
  2524. } else if (!t->uldd_task) {
  2525. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2526. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2527. mb();/*ditto*/
  2528. spin_unlock_irq(&pm8001_ha->lock);
  2529. t->task_done(t);
  2530. spin_lock_irq(&pm8001_ha->lock);
  2531. }
  2532. }
  2533. /*See the comments for mpi_ssp_completion */
  2534. static void
  2535. mpi_smp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2536. {
  2537. u32 param;
  2538. struct sas_task *t;
  2539. struct pm8001_ccb_info *ccb;
  2540. unsigned long flags;
  2541. u32 status;
  2542. u32 tag;
  2543. struct smp_completion_resp *psmpPayload;
  2544. struct task_status_struct *ts;
  2545. struct pm8001_device *pm8001_dev;
  2546. psmpPayload = (struct smp_completion_resp *)(piomb + 4);
  2547. status = le32_to_cpu(psmpPayload->status);
  2548. tag = le32_to_cpu(psmpPayload->tag);
  2549. ccb = &pm8001_ha->ccb_info[tag];
  2550. param = le32_to_cpu(psmpPayload->param);
  2551. t = ccb->task;
  2552. ts = &t->task_status;
  2553. pm8001_dev = ccb->device;
  2554. if (status)
  2555. PM8001_FAIL_DBG(pm8001_ha,
  2556. pm8001_printk("smp IO status 0x%x\n", status));
  2557. if (unlikely(!t || !t->lldd_task || !t->dev))
  2558. return;
  2559. switch (status) {
  2560. case IO_SUCCESS:
  2561. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  2562. ts->resp = SAS_TASK_COMPLETE;
  2563. ts->stat = SAM_STAT_GOOD;
  2564. if (pm8001_dev)
  2565. pm8001_dev->running_req--;
  2566. break;
  2567. case IO_ABORTED:
  2568. PM8001_IO_DBG(pm8001_ha,
  2569. pm8001_printk("IO_ABORTED IOMB\n"));
  2570. ts->resp = SAS_TASK_COMPLETE;
  2571. ts->stat = SAS_ABORTED_TASK;
  2572. if (pm8001_dev)
  2573. pm8001_dev->running_req--;
  2574. break;
  2575. case IO_OVERFLOW:
  2576. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2577. ts->resp = SAS_TASK_COMPLETE;
  2578. ts->stat = SAS_DATA_OVERRUN;
  2579. ts->residual = 0;
  2580. if (pm8001_dev)
  2581. pm8001_dev->running_req--;
  2582. break;
  2583. case IO_NO_DEVICE:
  2584. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_NO_DEVICE\n"));
  2585. ts->resp = SAS_TASK_COMPLETE;
  2586. ts->stat = SAS_PHY_DOWN;
  2587. break;
  2588. case IO_ERROR_HW_TIMEOUT:
  2589. PM8001_IO_DBG(pm8001_ha,
  2590. pm8001_printk("IO_ERROR_HW_TIMEOUT\n"));
  2591. ts->resp = SAS_TASK_COMPLETE;
  2592. ts->stat = SAM_STAT_BUSY;
  2593. break;
  2594. case IO_XFER_ERROR_BREAK:
  2595. PM8001_IO_DBG(pm8001_ha,
  2596. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2597. ts->resp = SAS_TASK_COMPLETE;
  2598. ts->stat = SAM_STAT_BUSY;
  2599. break;
  2600. case IO_XFER_ERROR_PHY_NOT_READY:
  2601. PM8001_IO_DBG(pm8001_ha,
  2602. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2603. ts->resp = SAS_TASK_COMPLETE;
  2604. ts->stat = SAM_STAT_BUSY;
  2605. break;
  2606. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2607. PM8001_IO_DBG(pm8001_ha,
  2608. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  2609. ts->resp = SAS_TASK_COMPLETE;
  2610. ts->stat = SAS_OPEN_REJECT;
  2611. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2612. break;
  2613. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2614. PM8001_IO_DBG(pm8001_ha,
  2615. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2616. ts->resp = SAS_TASK_COMPLETE;
  2617. ts->stat = SAS_OPEN_REJECT;
  2618. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2619. break;
  2620. case IO_OPEN_CNX_ERROR_BREAK:
  2621. PM8001_IO_DBG(pm8001_ha,
  2622. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2623. ts->resp = SAS_TASK_COMPLETE;
  2624. ts->stat = SAS_OPEN_REJECT;
  2625. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2626. break;
  2627. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2628. PM8001_IO_DBG(pm8001_ha,
  2629. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2630. ts->resp = SAS_TASK_COMPLETE;
  2631. ts->stat = SAS_OPEN_REJECT;
  2632. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2633. pm8001_handle_event(pm8001_ha,
  2634. pm8001_dev,
  2635. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2636. break;
  2637. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2638. PM8001_IO_DBG(pm8001_ha,
  2639. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2640. ts->resp = SAS_TASK_COMPLETE;
  2641. ts->stat = SAS_OPEN_REJECT;
  2642. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2643. break;
  2644. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2645. PM8001_IO_DBG(pm8001_ha,
  2646. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2647. "NOT_SUPPORTED\n"));
  2648. ts->resp = SAS_TASK_COMPLETE;
  2649. ts->stat = SAS_OPEN_REJECT;
  2650. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2651. break;
  2652. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2653. PM8001_IO_DBG(pm8001_ha,
  2654. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2655. ts->resp = SAS_TASK_COMPLETE;
  2656. ts->stat = SAS_OPEN_REJECT;
  2657. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2658. break;
  2659. case IO_XFER_ERROR_RX_FRAME:
  2660. PM8001_IO_DBG(pm8001_ha,
  2661. pm8001_printk("IO_XFER_ERROR_RX_FRAME\n"));
  2662. ts->resp = SAS_TASK_COMPLETE;
  2663. ts->stat = SAS_DEV_NO_RESPONSE;
  2664. break;
  2665. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2666. PM8001_IO_DBG(pm8001_ha,
  2667. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2668. ts->resp = SAS_TASK_COMPLETE;
  2669. ts->stat = SAS_OPEN_REJECT;
  2670. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2671. break;
  2672. case IO_ERROR_INTERNAL_SMP_RESOURCE:
  2673. PM8001_IO_DBG(pm8001_ha,
  2674. pm8001_printk("IO_ERROR_INTERNAL_SMP_RESOURCE\n"));
  2675. ts->resp = SAS_TASK_COMPLETE;
  2676. ts->stat = SAS_QUEUE_FULL;
  2677. break;
  2678. case IO_PORT_IN_RESET:
  2679. PM8001_IO_DBG(pm8001_ha,
  2680. pm8001_printk("IO_PORT_IN_RESET\n"));
  2681. ts->resp = SAS_TASK_COMPLETE;
  2682. ts->stat = SAS_OPEN_REJECT;
  2683. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2684. break;
  2685. case IO_DS_NON_OPERATIONAL:
  2686. PM8001_IO_DBG(pm8001_ha,
  2687. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2688. ts->resp = SAS_TASK_COMPLETE;
  2689. ts->stat = SAS_DEV_NO_RESPONSE;
  2690. break;
  2691. case IO_DS_IN_RECOVERY:
  2692. PM8001_IO_DBG(pm8001_ha,
  2693. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  2694. ts->resp = SAS_TASK_COMPLETE;
  2695. ts->stat = SAS_OPEN_REJECT;
  2696. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2697. break;
  2698. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2699. PM8001_IO_DBG(pm8001_ha,
  2700. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2701. ts->resp = SAS_TASK_COMPLETE;
  2702. ts->stat = SAS_OPEN_REJECT;
  2703. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2704. break;
  2705. default:
  2706. PM8001_IO_DBG(pm8001_ha,
  2707. pm8001_printk("Unknown status 0x%x\n", status));
  2708. ts->resp = SAS_TASK_COMPLETE;
  2709. ts->stat = SAS_DEV_NO_RESPONSE;
  2710. /* not allowed case. Therefore, return failed status */
  2711. break;
  2712. }
  2713. spin_lock_irqsave(&t->task_state_lock, flags);
  2714. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2715. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2716. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2717. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2718. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2719. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  2720. " io_status 0x%x resp 0x%x "
  2721. "stat 0x%x but aborted by upper layer!\n",
  2722. t, status, ts->resp, ts->stat));
  2723. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2724. } else {
  2725. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2726. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2727. mb();/* in order to force CPU ordering */
  2728. t->task_done(t);
  2729. }
  2730. }
  2731. static void
  2732. mpi_set_dev_state_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2733. {
  2734. struct set_dev_state_resp *pPayload =
  2735. (struct set_dev_state_resp *)(piomb + 4);
  2736. u32 tag = le32_to_cpu(pPayload->tag);
  2737. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2738. struct pm8001_device *pm8001_dev = ccb->device;
  2739. u32 status = le32_to_cpu(pPayload->status);
  2740. u32 device_id = le32_to_cpu(pPayload->device_id);
  2741. u8 pds = le32_to_cpu(pPayload->pds_nds) | PDS_BITS;
  2742. u8 nds = le32_to_cpu(pPayload->pds_nds) | NDS_BITS;
  2743. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set device id = 0x%x state "
  2744. "from 0x%x to 0x%x status = 0x%x!\n",
  2745. device_id, pds, nds, status));
  2746. complete(pm8001_dev->setds_completion);
  2747. ccb->task = NULL;
  2748. ccb->ccb_tag = 0xFFFFFFFF;
  2749. pm8001_ccb_free(pm8001_ha, tag);
  2750. }
  2751. static void
  2752. mpi_set_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2753. {
  2754. struct get_nvm_data_resp *pPayload =
  2755. (struct get_nvm_data_resp *)(piomb + 4);
  2756. u32 tag = le32_to_cpu(pPayload->tag);
  2757. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2758. u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
  2759. complete(pm8001_ha->nvmd_completion);
  2760. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set nvm data complete!\n"));
  2761. if ((dlen_status & NVMD_STAT) != 0) {
  2762. PM8001_FAIL_DBG(pm8001_ha,
  2763. pm8001_printk("Set nvm data error!\n"));
  2764. return;
  2765. }
  2766. ccb->task = NULL;
  2767. ccb->ccb_tag = 0xFFFFFFFF;
  2768. pm8001_ccb_free(pm8001_ha, tag);
  2769. }
  2770. static void
  2771. mpi_get_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2772. {
  2773. struct fw_control_ex *fw_control_context;
  2774. struct get_nvm_data_resp *pPayload =
  2775. (struct get_nvm_data_resp *)(piomb + 4);
  2776. u32 tag = le32_to_cpu(pPayload->tag);
  2777. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2778. u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
  2779. u32 ir_tds_bn_dps_das_nvm =
  2780. le32_to_cpu(pPayload->ir_tda_bn_dps_das_nvm);
  2781. void *virt_addr = pm8001_ha->memoryMap.region[NVMD].virt_ptr;
  2782. fw_control_context = ccb->fw_control_context;
  2783. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Get nvm data complete!\n"));
  2784. if ((dlen_status & NVMD_STAT) != 0) {
  2785. PM8001_FAIL_DBG(pm8001_ha,
  2786. pm8001_printk("Get nvm data error!\n"));
  2787. complete(pm8001_ha->nvmd_completion);
  2788. return;
  2789. }
  2790. if (ir_tds_bn_dps_das_nvm & IPMode) {
  2791. /* indirect mode - IR bit set */
  2792. PM8001_MSG_DBG(pm8001_ha,
  2793. pm8001_printk("Get NVMD success, IR=1\n"));
  2794. if ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == TWI_DEVICE) {
  2795. if (ir_tds_bn_dps_das_nvm == 0x80a80200) {
  2796. memcpy(pm8001_ha->sas_addr,
  2797. ((u8 *)virt_addr + 4),
  2798. SAS_ADDR_SIZE);
  2799. PM8001_MSG_DBG(pm8001_ha,
  2800. pm8001_printk("Get SAS address"
  2801. " from VPD successfully!\n"));
  2802. }
  2803. } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == C_SEEPROM)
  2804. || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == VPD_FLASH) ||
  2805. ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == EXPAN_ROM)) {
  2806. ;
  2807. } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == AAP1_RDUMP)
  2808. || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == IOP_RDUMP)) {
  2809. ;
  2810. } else {
  2811. /* Should not be happened*/
  2812. PM8001_MSG_DBG(pm8001_ha,
  2813. pm8001_printk("(IR=1)Wrong Device type 0x%x\n",
  2814. ir_tds_bn_dps_das_nvm));
  2815. }
  2816. } else /* direct mode */{
  2817. PM8001_MSG_DBG(pm8001_ha,
  2818. pm8001_printk("Get NVMD success, IR=0, dataLen=%d\n",
  2819. (dlen_status & NVMD_LEN) >> 24));
  2820. }
  2821. memcpy(fw_control_context->usrAddr,
  2822. pm8001_ha->memoryMap.region[NVMD].virt_ptr,
  2823. fw_control_context->len);
  2824. complete(pm8001_ha->nvmd_completion);
  2825. ccb->task = NULL;
  2826. ccb->ccb_tag = 0xFFFFFFFF;
  2827. pm8001_ccb_free(pm8001_ha, tag);
  2828. }
  2829. static int mpi_local_phy_ctl(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2830. {
  2831. struct local_phy_ctl_resp *pPayload =
  2832. (struct local_phy_ctl_resp *)(piomb + 4);
  2833. u32 status = le32_to_cpu(pPayload->status);
  2834. u32 phy_id = le32_to_cpu(pPayload->phyop_phyid) & ID_BITS;
  2835. u32 phy_op = le32_to_cpu(pPayload->phyop_phyid) & OP_BITS;
  2836. if (status != 0) {
  2837. PM8001_MSG_DBG(pm8001_ha,
  2838. pm8001_printk("%x phy execute %x phy op failed!\n",
  2839. phy_id, phy_op));
  2840. } else
  2841. PM8001_MSG_DBG(pm8001_ha,
  2842. pm8001_printk("%x phy execute %x phy op success!\n",
  2843. phy_id, phy_op));
  2844. return 0;
  2845. }
  2846. /**
  2847. * pm8001_bytes_dmaed - one of the interface function communication with libsas
  2848. * @pm8001_ha: our hba card information
  2849. * @i: which phy that received the event.
  2850. *
  2851. * when HBA driver received the identify done event or initiate FIS received
  2852. * event(for SATA), it will invoke this function to notify the sas layer that
  2853. * the sas toplogy has formed, please discover the the whole sas domain,
  2854. * while receive a broadcast(change) primitive just tell the sas
  2855. * layer to discover the changed domain rather than the whole domain.
  2856. */
  2857. static void pm8001_bytes_dmaed(struct pm8001_hba_info *pm8001_ha, int i)
  2858. {
  2859. struct pm8001_phy *phy = &pm8001_ha->phy[i];
  2860. struct asd_sas_phy *sas_phy = &phy->sas_phy;
  2861. struct sas_ha_struct *sas_ha;
  2862. if (!phy->phy_attached)
  2863. return;
  2864. sas_ha = pm8001_ha->sas;
  2865. if (sas_phy->phy) {
  2866. struct sas_phy *sphy = sas_phy->phy;
  2867. sphy->negotiated_linkrate = sas_phy->linkrate;
  2868. sphy->minimum_linkrate = phy->minimum_linkrate;
  2869. sphy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
  2870. sphy->maximum_linkrate = phy->maximum_linkrate;
  2871. sphy->maximum_linkrate_hw = phy->maximum_linkrate;
  2872. }
  2873. if (phy->phy_type & PORT_TYPE_SAS) {
  2874. struct sas_identify_frame *id;
  2875. id = (struct sas_identify_frame *)phy->frame_rcvd;
  2876. id->dev_type = phy->identify.device_type;
  2877. id->initiator_bits = SAS_PROTOCOL_ALL;
  2878. id->target_bits = phy->identify.target_port_protocols;
  2879. } else if (phy->phy_type & PORT_TYPE_SATA) {
  2880. /*Nothing*/
  2881. }
  2882. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("phy %d byte dmaded.\n", i));
  2883. sas_phy->frame_rcvd_size = phy->frame_rcvd_size;
  2884. pm8001_ha->sas->notify_port_event(sas_phy, PORTE_BYTES_DMAED);
  2885. }
  2886. /* Get the link rate speed */
  2887. static void get_lrate_mode(struct pm8001_phy *phy, u8 link_rate)
  2888. {
  2889. struct sas_phy *sas_phy = phy->sas_phy.phy;
  2890. switch (link_rate) {
  2891. case PHY_SPEED_60:
  2892. phy->sas_phy.linkrate = SAS_LINK_RATE_6_0_GBPS;
  2893. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_6_0_GBPS;
  2894. break;
  2895. case PHY_SPEED_30:
  2896. phy->sas_phy.linkrate = SAS_LINK_RATE_3_0_GBPS;
  2897. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_3_0_GBPS;
  2898. break;
  2899. case PHY_SPEED_15:
  2900. phy->sas_phy.linkrate = SAS_LINK_RATE_1_5_GBPS;
  2901. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_1_5_GBPS;
  2902. break;
  2903. }
  2904. sas_phy->negotiated_linkrate = phy->sas_phy.linkrate;
  2905. sas_phy->maximum_linkrate_hw = SAS_LINK_RATE_6_0_GBPS;
  2906. sas_phy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
  2907. sas_phy->maximum_linkrate = SAS_LINK_RATE_6_0_GBPS;
  2908. sas_phy->minimum_linkrate = SAS_LINK_RATE_1_5_GBPS;
  2909. }
  2910. /**
  2911. * asd_get_attached_sas_addr -- extract/generate attached SAS address
  2912. * @phy: pointer to asd_phy
  2913. * @sas_addr: pointer to buffer where the SAS address is to be written
  2914. *
  2915. * This function extracts the SAS address from an IDENTIFY frame
  2916. * received. If OOB is SATA, then a SAS address is generated from the
  2917. * HA tables.
  2918. *
  2919. * LOCKING: the frame_rcvd_lock needs to be held since this parses the frame
  2920. * buffer.
  2921. */
  2922. static void pm8001_get_attached_sas_addr(struct pm8001_phy *phy,
  2923. u8 *sas_addr)
  2924. {
  2925. if (phy->sas_phy.frame_rcvd[0] == 0x34
  2926. && phy->sas_phy.oob_mode == SATA_OOB_MODE) {
  2927. struct pm8001_hba_info *pm8001_ha = phy->sas_phy.ha->lldd_ha;
  2928. /* FIS device-to-host */
  2929. u64 addr = be64_to_cpu(*(__be64 *)pm8001_ha->sas_addr);
  2930. addr += phy->sas_phy.id;
  2931. *(__be64 *)sas_addr = cpu_to_be64(addr);
  2932. } else {
  2933. struct sas_identify_frame *idframe =
  2934. (void *) phy->sas_phy.frame_rcvd;
  2935. memcpy(sas_addr, idframe->sas_addr, SAS_ADDR_SIZE);
  2936. }
  2937. }
  2938. /**
  2939. * pm8001_hw_event_ack_req- For PM8001,some events need to acknowage to FW.
  2940. * @pm8001_ha: our hba card information
  2941. * @Qnum: the outbound queue message number.
  2942. * @SEA: source of event to ack
  2943. * @port_id: port id.
  2944. * @phyId: phy id.
  2945. * @param0: parameter 0.
  2946. * @param1: parameter 1.
  2947. */
  2948. static void pm8001_hw_event_ack_req(struct pm8001_hba_info *pm8001_ha,
  2949. u32 Qnum, u32 SEA, u32 port_id, u32 phyId, u32 param0, u32 param1)
  2950. {
  2951. struct hw_event_ack_req payload;
  2952. u32 opc = OPC_INB_SAS_HW_EVENT_ACK;
  2953. struct inbound_queue_table *circularQ;
  2954. memset((u8 *)&payload, 0, sizeof(payload));
  2955. circularQ = &pm8001_ha->inbnd_q_tbl[Qnum];
  2956. payload.tag = cpu_to_le32(1);
  2957. payload.sea_phyid_portid = cpu_to_le32(((SEA & 0xFFFF) << 8) |
  2958. ((phyId & 0x0F) << 4) | (port_id & 0x0F));
  2959. payload.param0 = cpu_to_le32(param0);
  2960. payload.param1 = cpu_to_le32(param1);
  2961. mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  2962. }
  2963. static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  2964. u32 phyId, u32 phy_op);
  2965. /**
  2966. * hw_event_sas_phy_up -FW tells me a SAS phy up event.
  2967. * @pm8001_ha: our hba card information
  2968. * @piomb: IO message buffer
  2969. */
  2970. static void
  2971. hw_event_sas_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2972. {
  2973. struct hw_event_resp *pPayload =
  2974. (struct hw_event_resp *)(piomb + 4);
  2975. u32 lr_evt_status_phyid_portid =
  2976. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  2977. u8 link_rate =
  2978. (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
  2979. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  2980. u8 phy_id =
  2981. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  2982. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  2983. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  2984. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2985. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  2986. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2987. unsigned long flags;
  2988. u8 deviceType = pPayload->sas_identify.dev_type;
  2989. port->port_state = portstate;
  2990. PM8001_MSG_DBG(pm8001_ha,
  2991. pm8001_printk("HW_EVENT_SAS_PHY_UP port id = %d, phy id = %d\n",
  2992. port_id, phy_id));
  2993. switch (deviceType) {
  2994. case SAS_PHY_UNUSED:
  2995. PM8001_MSG_DBG(pm8001_ha,
  2996. pm8001_printk("device type no device.\n"));
  2997. break;
  2998. case SAS_END_DEVICE:
  2999. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("end device.\n"));
  3000. pm8001_chip_phy_ctl_req(pm8001_ha, phy_id,
  3001. PHY_NOTIFY_ENABLE_SPINUP);
  3002. port->port_attached = 1;
  3003. get_lrate_mode(phy, link_rate);
  3004. break;
  3005. case SAS_EDGE_EXPANDER_DEVICE:
  3006. PM8001_MSG_DBG(pm8001_ha,
  3007. pm8001_printk("expander device.\n"));
  3008. port->port_attached = 1;
  3009. get_lrate_mode(phy, link_rate);
  3010. break;
  3011. case SAS_FANOUT_EXPANDER_DEVICE:
  3012. PM8001_MSG_DBG(pm8001_ha,
  3013. pm8001_printk("fanout expander device.\n"));
  3014. port->port_attached = 1;
  3015. get_lrate_mode(phy, link_rate);
  3016. break;
  3017. default:
  3018. PM8001_MSG_DBG(pm8001_ha,
  3019. pm8001_printk("unknown device type(%x)\n", deviceType));
  3020. break;
  3021. }
  3022. phy->phy_type |= PORT_TYPE_SAS;
  3023. phy->identify.device_type = deviceType;
  3024. phy->phy_attached = 1;
  3025. if (phy->identify.device_type == SAS_END_DEVICE)
  3026. phy->identify.target_port_protocols = SAS_PROTOCOL_SSP;
  3027. else if (phy->identify.device_type != SAS_PHY_UNUSED)
  3028. phy->identify.target_port_protocols = SAS_PROTOCOL_SMP;
  3029. phy->sas_phy.oob_mode = SAS_OOB_MODE;
  3030. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  3031. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  3032. memcpy(phy->frame_rcvd, &pPayload->sas_identify,
  3033. sizeof(struct sas_identify_frame)-4);
  3034. phy->frame_rcvd_size = sizeof(struct sas_identify_frame) - 4;
  3035. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  3036. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  3037. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  3038. mdelay(200);/*delay a moment to wait disk to spinup*/
  3039. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  3040. }
  3041. /**
  3042. * hw_event_sata_phy_up -FW tells me a SATA phy up event.
  3043. * @pm8001_ha: our hba card information
  3044. * @piomb: IO message buffer
  3045. */
  3046. static void
  3047. hw_event_sata_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3048. {
  3049. struct hw_event_resp *pPayload =
  3050. (struct hw_event_resp *)(piomb + 4);
  3051. u32 lr_evt_status_phyid_portid =
  3052. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3053. u8 link_rate =
  3054. (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
  3055. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3056. u8 phy_id =
  3057. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3058. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  3059. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  3060. struct pm8001_port *port = &pm8001_ha->port[port_id];
  3061. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  3062. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3063. unsigned long flags;
  3064. PM8001_MSG_DBG(pm8001_ha,
  3065. pm8001_printk("HW_EVENT_SATA_PHY_UP port id = %d,"
  3066. " phy id = %d\n", port_id, phy_id));
  3067. port->port_state = portstate;
  3068. port->port_attached = 1;
  3069. get_lrate_mode(phy, link_rate);
  3070. phy->phy_type |= PORT_TYPE_SATA;
  3071. phy->phy_attached = 1;
  3072. phy->sas_phy.oob_mode = SATA_OOB_MODE;
  3073. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  3074. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  3075. memcpy(phy->frame_rcvd, ((u8 *)&pPayload->sata_fis - 4),
  3076. sizeof(struct dev_to_host_fis));
  3077. phy->frame_rcvd_size = sizeof(struct dev_to_host_fis);
  3078. phy->identify.target_port_protocols = SAS_PROTOCOL_SATA;
  3079. phy->identify.device_type = SATA_DEV;
  3080. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  3081. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  3082. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  3083. }
  3084. /**
  3085. * hw_event_phy_down -we should notify the libsas the phy is down.
  3086. * @pm8001_ha: our hba card information
  3087. * @piomb: IO message buffer
  3088. */
  3089. static void
  3090. hw_event_phy_down(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3091. {
  3092. struct hw_event_resp *pPayload =
  3093. (struct hw_event_resp *)(piomb + 4);
  3094. u32 lr_evt_status_phyid_portid =
  3095. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3096. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3097. u8 phy_id =
  3098. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3099. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  3100. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  3101. struct pm8001_port *port = &pm8001_ha->port[port_id];
  3102. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3103. port->port_state = portstate;
  3104. phy->phy_type = 0;
  3105. phy->identify.device_type = 0;
  3106. phy->phy_attached = 0;
  3107. memset(&phy->dev_sas_addr, 0, SAS_ADDR_SIZE);
  3108. switch (portstate) {
  3109. case PORT_VALID:
  3110. break;
  3111. case PORT_INVALID:
  3112. PM8001_MSG_DBG(pm8001_ha,
  3113. pm8001_printk(" PortInvalid portID %d\n", port_id));
  3114. PM8001_MSG_DBG(pm8001_ha,
  3115. pm8001_printk(" Last phy Down and port invalid\n"));
  3116. port->port_attached = 0;
  3117. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  3118. port_id, phy_id, 0, 0);
  3119. break;
  3120. case PORT_IN_RESET:
  3121. PM8001_MSG_DBG(pm8001_ha,
  3122. pm8001_printk(" Port In Reset portID %d\n", port_id));
  3123. break;
  3124. case PORT_NOT_ESTABLISHED:
  3125. PM8001_MSG_DBG(pm8001_ha,
  3126. pm8001_printk(" phy Down and PORT_NOT_ESTABLISHED\n"));
  3127. port->port_attached = 0;
  3128. break;
  3129. case PORT_LOSTCOMM:
  3130. PM8001_MSG_DBG(pm8001_ha,
  3131. pm8001_printk(" phy Down and PORT_LOSTCOMM\n"));
  3132. PM8001_MSG_DBG(pm8001_ha,
  3133. pm8001_printk(" Last phy Down and port invalid\n"));
  3134. port->port_attached = 0;
  3135. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  3136. port_id, phy_id, 0, 0);
  3137. break;
  3138. default:
  3139. port->port_attached = 0;
  3140. PM8001_MSG_DBG(pm8001_ha,
  3141. pm8001_printk(" phy Down and(default) = %x\n",
  3142. portstate));
  3143. break;
  3144. }
  3145. }
  3146. /**
  3147. * mpi_reg_resp -process register device ID response.
  3148. * @pm8001_ha: our hba card information
  3149. * @piomb: IO message buffer
  3150. *
  3151. * when sas layer find a device it will notify LLDD, then the driver register
  3152. * the domain device to FW, this event is the return device ID which the FW
  3153. * has assigned, from now,inter-communication with FW is no longer using the
  3154. * SAS address, use device ID which FW assigned.
  3155. */
  3156. static int mpi_reg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3157. {
  3158. u32 status;
  3159. u32 device_id;
  3160. u32 htag;
  3161. struct pm8001_ccb_info *ccb;
  3162. struct pm8001_device *pm8001_dev;
  3163. struct dev_reg_resp *registerRespPayload =
  3164. (struct dev_reg_resp *)(piomb + 4);
  3165. htag = le32_to_cpu(registerRespPayload->tag);
  3166. ccb = &pm8001_ha->ccb_info[htag];
  3167. pm8001_dev = ccb->device;
  3168. status = le32_to_cpu(registerRespPayload->status);
  3169. device_id = le32_to_cpu(registerRespPayload->device_id);
  3170. PM8001_MSG_DBG(pm8001_ha,
  3171. pm8001_printk(" register device is status = %d\n", status));
  3172. switch (status) {
  3173. case DEVREG_SUCCESS:
  3174. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("DEVREG_SUCCESS\n"));
  3175. pm8001_dev->device_id = device_id;
  3176. break;
  3177. case DEVREG_FAILURE_OUT_OF_RESOURCE:
  3178. PM8001_MSG_DBG(pm8001_ha,
  3179. pm8001_printk("DEVREG_FAILURE_OUT_OF_RESOURCE\n"));
  3180. break;
  3181. case DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED:
  3182. PM8001_MSG_DBG(pm8001_ha,
  3183. pm8001_printk("DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED\n"));
  3184. break;
  3185. case DEVREG_FAILURE_INVALID_PHY_ID:
  3186. PM8001_MSG_DBG(pm8001_ha,
  3187. pm8001_printk("DEVREG_FAILURE_INVALID_PHY_ID\n"));
  3188. break;
  3189. case DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED:
  3190. PM8001_MSG_DBG(pm8001_ha,
  3191. pm8001_printk("DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED\n"));
  3192. break;
  3193. case DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE:
  3194. PM8001_MSG_DBG(pm8001_ha,
  3195. pm8001_printk("DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE\n"));
  3196. break;
  3197. case DEVREG_FAILURE_PORT_NOT_VALID_STATE:
  3198. PM8001_MSG_DBG(pm8001_ha,
  3199. pm8001_printk("DEVREG_FAILURE_PORT_NOT_VALID_STATE\n"));
  3200. break;
  3201. case DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID:
  3202. PM8001_MSG_DBG(pm8001_ha,
  3203. pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID\n"));
  3204. break;
  3205. default:
  3206. PM8001_MSG_DBG(pm8001_ha,
  3207. pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_UNSORPORTED\n"));
  3208. break;
  3209. }
  3210. complete(pm8001_dev->dcompletion);
  3211. ccb->task = NULL;
  3212. ccb->ccb_tag = 0xFFFFFFFF;
  3213. pm8001_ccb_free(pm8001_ha, htag);
  3214. return 0;
  3215. }
  3216. static int mpi_dereg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3217. {
  3218. u32 status;
  3219. u32 device_id;
  3220. struct dev_reg_resp *registerRespPayload =
  3221. (struct dev_reg_resp *)(piomb + 4);
  3222. status = le32_to_cpu(registerRespPayload->status);
  3223. device_id = le32_to_cpu(registerRespPayload->device_id);
  3224. if (status != 0)
  3225. PM8001_MSG_DBG(pm8001_ha,
  3226. pm8001_printk(" deregister device failed ,status = %x"
  3227. ", device_id = %x\n", status, device_id));
  3228. return 0;
  3229. }
  3230. static int
  3231. mpi_fw_flash_update_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3232. {
  3233. u32 status;
  3234. struct fw_control_ex fw_control_context;
  3235. struct fw_flash_Update_resp *ppayload =
  3236. (struct fw_flash_Update_resp *)(piomb + 4);
  3237. u32 tag = le32_to_cpu(ppayload->tag);
  3238. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  3239. status = le32_to_cpu(ppayload->status);
  3240. memcpy(&fw_control_context,
  3241. ccb->fw_control_context,
  3242. sizeof(fw_control_context));
  3243. switch (status) {
  3244. case FLASH_UPDATE_COMPLETE_PENDING_REBOOT:
  3245. PM8001_MSG_DBG(pm8001_ha,
  3246. pm8001_printk(": FLASH_UPDATE_COMPLETE_PENDING_REBOOT\n"));
  3247. break;
  3248. case FLASH_UPDATE_IN_PROGRESS:
  3249. PM8001_MSG_DBG(pm8001_ha,
  3250. pm8001_printk(": FLASH_UPDATE_IN_PROGRESS\n"));
  3251. break;
  3252. case FLASH_UPDATE_HDR_ERR:
  3253. PM8001_MSG_DBG(pm8001_ha,
  3254. pm8001_printk(": FLASH_UPDATE_HDR_ERR\n"));
  3255. break;
  3256. case FLASH_UPDATE_OFFSET_ERR:
  3257. PM8001_MSG_DBG(pm8001_ha,
  3258. pm8001_printk(": FLASH_UPDATE_OFFSET_ERR\n"));
  3259. break;
  3260. case FLASH_UPDATE_CRC_ERR:
  3261. PM8001_MSG_DBG(pm8001_ha,
  3262. pm8001_printk(": FLASH_UPDATE_CRC_ERR\n"));
  3263. break;
  3264. case FLASH_UPDATE_LENGTH_ERR:
  3265. PM8001_MSG_DBG(pm8001_ha,
  3266. pm8001_printk(": FLASH_UPDATE_LENGTH_ERR\n"));
  3267. break;
  3268. case FLASH_UPDATE_HW_ERR:
  3269. PM8001_MSG_DBG(pm8001_ha,
  3270. pm8001_printk(": FLASH_UPDATE_HW_ERR\n"));
  3271. break;
  3272. case FLASH_UPDATE_DNLD_NOT_SUPPORTED:
  3273. PM8001_MSG_DBG(pm8001_ha,
  3274. pm8001_printk(": FLASH_UPDATE_DNLD_NOT_SUPPORTED\n"));
  3275. break;
  3276. case FLASH_UPDATE_DISABLED:
  3277. PM8001_MSG_DBG(pm8001_ha,
  3278. pm8001_printk(": FLASH_UPDATE_DISABLED\n"));
  3279. break;
  3280. default:
  3281. PM8001_MSG_DBG(pm8001_ha,
  3282. pm8001_printk("No matched status = %d\n", status));
  3283. break;
  3284. }
  3285. ccb->fw_control_context->fw_control->retcode = status;
  3286. pci_free_consistent(pm8001_ha->pdev,
  3287. fw_control_context.len,
  3288. fw_control_context.virtAddr,
  3289. fw_control_context.phys_addr);
  3290. complete(pm8001_ha->nvmd_completion);
  3291. ccb->task = NULL;
  3292. ccb->ccb_tag = 0xFFFFFFFF;
  3293. pm8001_ccb_free(pm8001_ha, tag);
  3294. return 0;
  3295. }
  3296. static int
  3297. mpi_general_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  3298. {
  3299. u32 status;
  3300. int i;
  3301. struct general_event_resp *pPayload =
  3302. (struct general_event_resp *)(piomb + 4);
  3303. status = le32_to_cpu(pPayload->status);
  3304. PM8001_MSG_DBG(pm8001_ha,
  3305. pm8001_printk(" status = 0x%x\n", status));
  3306. for (i = 0; i < GENERAL_EVENT_PAYLOAD; i++)
  3307. PM8001_MSG_DBG(pm8001_ha,
  3308. pm8001_printk("inb_IOMB_payload[0x%x] 0x%x,\n", i,
  3309. pPayload->inb_IOMB_payload[i]));
  3310. return 0;
  3311. }
  3312. static int
  3313. mpi_task_abort_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3314. {
  3315. struct sas_task *t;
  3316. struct pm8001_ccb_info *ccb;
  3317. unsigned long flags;
  3318. u32 status ;
  3319. u32 tag, scp;
  3320. struct task_status_struct *ts;
  3321. struct task_abort_resp *pPayload =
  3322. (struct task_abort_resp *)(piomb + 4);
  3323. status = le32_to_cpu(pPayload->status);
  3324. tag = le32_to_cpu(pPayload->tag);
  3325. scp = le32_to_cpu(pPayload->scp);
  3326. ccb = &pm8001_ha->ccb_info[tag];
  3327. t = ccb->task;
  3328. PM8001_IO_DBG(pm8001_ha,
  3329. pm8001_printk(" status = 0x%x\n", status));
  3330. if (t == NULL)
  3331. return -1;
  3332. ts = &t->task_status;
  3333. if (status != 0)
  3334. PM8001_FAIL_DBG(pm8001_ha,
  3335. pm8001_printk("task abort failed status 0x%x ,"
  3336. "tag = 0x%x, scp= 0x%x\n", status, tag, scp));
  3337. switch (status) {
  3338. case IO_SUCCESS:
  3339. PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  3340. ts->resp = SAS_TASK_COMPLETE;
  3341. ts->stat = SAM_STAT_GOOD;
  3342. break;
  3343. case IO_NOT_VALID:
  3344. PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_NOT_VALID\n"));
  3345. ts->resp = TMF_RESP_FUNC_FAILED;
  3346. break;
  3347. }
  3348. spin_lock_irqsave(&t->task_state_lock, flags);
  3349. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  3350. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  3351. t->task_state_flags |= SAS_TASK_STATE_DONE;
  3352. spin_unlock_irqrestore(&t->task_state_lock, flags);
  3353. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  3354. mb();
  3355. t->task_done(t);
  3356. return 0;
  3357. }
  3358. /**
  3359. * mpi_hw_event -The hw event has come.
  3360. * @pm8001_ha: our hba card information
  3361. * @piomb: IO message buffer
  3362. */
  3363. static int mpi_hw_event(struct pm8001_hba_info *pm8001_ha, void* piomb)
  3364. {
  3365. unsigned long flags;
  3366. struct hw_event_resp *pPayload =
  3367. (struct hw_event_resp *)(piomb + 4);
  3368. u32 lr_evt_status_phyid_portid =
  3369. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3370. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3371. u8 phy_id =
  3372. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3373. u16 eventType =
  3374. (u16)((lr_evt_status_phyid_portid & 0x00FFFF00) >> 8);
  3375. u8 status =
  3376. (u8)((lr_evt_status_phyid_portid & 0x0F000000) >> 24);
  3377. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  3378. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3379. struct asd_sas_phy *sas_phy = sas_ha->sas_phy[phy_id];
  3380. PM8001_MSG_DBG(pm8001_ha,
  3381. pm8001_printk("outbound queue HW event & event type : "));
  3382. switch (eventType) {
  3383. case HW_EVENT_PHY_START_STATUS:
  3384. PM8001_MSG_DBG(pm8001_ha,
  3385. pm8001_printk("HW_EVENT_PHY_START_STATUS"
  3386. " status = %x\n", status));
  3387. if (status == 0) {
  3388. phy->phy_state = 1;
  3389. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  3390. complete(phy->enable_completion);
  3391. }
  3392. break;
  3393. case HW_EVENT_SAS_PHY_UP:
  3394. PM8001_MSG_DBG(pm8001_ha,
  3395. pm8001_printk("HW_EVENT_PHY_START_STATUS\n"));
  3396. hw_event_sas_phy_up(pm8001_ha, piomb);
  3397. break;
  3398. case HW_EVENT_SATA_PHY_UP:
  3399. PM8001_MSG_DBG(pm8001_ha,
  3400. pm8001_printk("HW_EVENT_SATA_PHY_UP\n"));
  3401. hw_event_sata_phy_up(pm8001_ha, piomb);
  3402. break;
  3403. case HW_EVENT_PHY_STOP_STATUS:
  3404. PM8001_MSG_DBG(pm8001_ha,
  3405. pm8001_printk("HW_EVENT_PHY_STOP_STATUS "
  3406. "status = %x\n", status));
  3407. if (status == 0)
  3408. phy->phy_state = 0;
  3409. break;
  3410. case HW_EVENT_SATA_SPINUP_HOLD:
  3411. PM8001_MSG_DBG(pm8001_ha,
  3412. pm8001_printk("HW_EVENT_SATA_SPINUP_HOLD\n"));
  3413. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_SPINUP_HOLD);
  3414. break;
  3415. case HW_EVENT_PHY_DOWN:
  3416. PM8001_MSG_DBG(pm8001_ha,
  3417. pm8001_printk("HW_EVENT_PHY_DOWN\n"));
  3418. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_LOSS_OF_SIGNAL);
  3419. phy->phy_attached = 0;
  3420. phy->phy_state = 0;
  3421. hw_event_phy_down(pm8001_ha, piomb);
  3422. break;
  3423. case HW_EVENT_PORT_INVALID:
  3424. PM8001_MSG_DBG(pm8001_ha,
  3425. pm8001_printk("HW_EVENT_PORT_INVALID\n"));
  3426. sas_phy_disconnected(sas_phy);
  3427. phy->phy_attached = 0;
  3428. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3429. break;
  3430. /* the broadcast change primitive received, tell the LIBSAS this event
  3431. to revalidate the sas domain*/
  3432. case HW_EVENT_BROADCAST_CHANGE:
  3433. PM8001_MSG_DBG(pm8001_ha,
  3434. pm8001_printk("HW_EVENT_BROADCAST_CHANGE\n"));
  3435. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_BROADCAST_CHANGE,
  3436. port_id, phy_id, 1, 0);
  3437. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3438. sas_phy->sas_prim = HW_EVENT_BROADCAST_CHANGE;
  3439. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3440. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3441. break;
  3442. case HW_EVENT_PHY_ERROR:
  3443. PM8001_MSG_DBG(pm8001_ha,
  3444. pm8001_printk("HW_EVENT_PHY_ERROR\n"));
  3445. sas_phy_disconnected(&phy->sas_phy);
  3446. phy->phy_attached = 0;
  3447. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_ERROR);
  3448. break;
  3449. case HW_EVENT_BROADCAST_EXP:
  3450. PM8001_MSG_DBG(pm8001_ha,
  3451. pm8001_printk("HW_EVENT_BROADCAST_EXP\n"));
  3452. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3453. sas_phy->sas_prim = HW_EVENT_BROADCAST_EXP;
  3454. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3455. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3456. break;
  3457. case HW_EVENT_LINK_ERR_INVALID_DWORD:
  3458. PM8001_MSG_DBG(pm8001_ha,
  3459. pm8001_printk("HW_EVENT_LINK_ERR_INVALID_DWORD\n"));
  3460. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3461. HW_EVENT_LINK_ERR_INVALID_DWORD, port_id, phy_id, 0, 0);
  3462. sas_phy_disconnected(sas_phy);
  3463. phy->phy_attached = 0;
  3464. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3465. break;
  3466. case HW_EVENT_LINK_ERR_DISPARITY_ERROR:
  3467. PM8001_MSG_DBG(pm8001_ha,
  3468. pm8001_printk("HW_EVENT_LINK_ERR_DISPARITY_ERROR\n"));
  3469. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3470. HW_EVENT_LINK_ERR_DISPARITY_ERROR,
  3471. port_id, phy_id, 0, 0);
  3472. sas_phy_disconnected(sas_phy);
  3473. phy->phy_attached = 0;
  3474. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3475. break;
  3476. case HW_EVENT_LINK_ERR_CODE_VIOLATION:
  3477. PM8001_MSG_DBG(pm8001_ha,
  3478. pm8001_printk("HW_EVENT_LINK_ERR_CODE_VIOLATION\n"));
  3479. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3480. HW_EVENT_LINK_ERR_CODE_VIOLATION,
  3481. port_id, phy_id, 0, 0);
  3482. sas_phy_disconnected(sas_phy);
  3483. phy->phy_attached = 0;
  3484. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3485. break;
  3486. case HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH:
  3487. PM8001_MSG_DBG(pm8001_ha,
  3488. pm8001_printk("HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH\n"));
  3489. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3490. HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH,
  3491. port_id, phy_id, 0, 0);
  3492. sas_phy_disconnected(sas_phy);
  3493. phy->phy_attached = 0;
  3494. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3495. break;
  3496. case HW_EVENT_MALFUNCTION:
  3497. PM8001_MSG_DBG(pm8001_ha,
  3498. pm8001_printk("HW_EVENT_MALFUNCTION\n"));
  3499. break;
  3500. case HW_EVENT_BROADCAST_SES:
  3501. PM8001_MSG_DBG(pm8001_ha,
  3502. pm8001_printk("HW_EVENT_BROADCAST_SES\n"));
  3503. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3504. sas_phy->sas_prim = HW_EVENT_BROADCAST_SES;
  3505. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3506. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3507. break;
  3508. case HW_EVENT_INBOUND_CRC_ERROR:
  3509. PM8001_MSG_DBG(pm8001_ha,
  3510. pm8001_printk("HW_EVENT_INBOUND_CRC_ERROR\n"));
  3511. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3512. HW_EVENT_INBOUND_CRC_ERROR,
  3513. port_id, phy_id, 0, 0);
  3514. break;
  3515. case HW_EVENT_HARD_RESET_RECEIVED:
  3516. PM8001_MSG_DBG(pm8001_ha,
  3517. pm8001_printk("HW_EVENT_HARD_RESET_RECEIVED\n"));
  3518. sas_ha->notify_port_event(sas_phy, PORTE_HARD_RESET);
  3519. break;
  3520. case HW_EVENT_ID_FRAME_TIMEOUT:
  3521. PM8001_MSG_DBG(pm8001_ha,
  3522. pm8001_printk("HW_EVENT_ID_FRAME_TIMEOUT\n"));
  3523. sas_phy_disconnected(sas_phy);
  3524. phy->phy_attached = 0;
  3525. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3526. break;
  3527. case HW_EVENT_LINK_ERR_PHY_RESET_FAILED:
  3528. PM8001_MSG_DBG(pm8001_ha,
  3529. pm8001_printk("HW_EVENT_LINK_ERR_PHY_RESET_FAILED\n"));
  3530. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3531. HW_EVENT_LINK_ERR_PHY_RESET_FAILED,
  3532. port_id, phy_id, 0, 0);
  3533. sas_phy_disconnected(sas_phy);
  3534. phy->phy_attached = 0;
  3535. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3536. break;
  3537. case HW_EVENT_PORT_RESET_TIMER_TMO:
  3538. PM8001_MSG_DBG(pm8001_ha,
  3539. pm8001_printk("HW_EVENT_PORT_RESET_TIMER_TMO\n"));
  3540. sas_phy_disconnected(sas_phy);
  3541. phy->phy_attached = 0;
  3542. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3543. break;
  3544. case HW_EVENT_PORT_RECOVERY_TIMER_TMO:
  3545. PM8001_MSG_DBG(pm8001_ha,
  3546. pm8001_printk("HW_EVENT_PORT_RECOVERY_TIMER_TMO\n"));
  3547. sas_phy_disconnected(sas_phy);
  3548. phy->phy_attached = 0;
  3549. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3550. break;
  3551. case HW_EVENT_PORT_RECOVER:
  3552. PM8001_MSG_DBG(pm8001_ha,
  3553. pm8001_printk("HW_EVENT_PORT_RECOVER\n"));
  3554. break;
  3555. case HW_EVENT_PORT_RESET_COMPLETE:
  3556. PM8001_MSG_DBG(pm8001_ha,
  3557. pm8001_printk("HW_EVENT_PORT_RESET_COMPLETE\n"));
  3558. break;
  3559. case EVENT_BROADCAST_ASYNCH_EVENT:
  3560. PM8001_MSG_DBG(pm8001_ha,
  3561. pm8001_printk("EVENT_BROADCAST_ASYNCH_EVENT\n"));
  3562. break;
  3563. default:
  3564. PM8001_MSG_DBG(pm8001_ha,
  3565. pm8001_printk("Unknown event type = %x\n", eventType));
  3566. break;
  3567. }
  3568. return 0;
  3569. }
  3570. /**
  3571. * process_one_iomb - process one outbound Queue memory block
  3572. * @pm8001_ha: our hba card information
  3573. * @piomb: IO message buffer
  3574. */
  3575. static void process_one_iomb(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3576. {
  3577. __le32 pHeader = *(__le32 *)piomb;
  3578. u8 opc = (u8)((le32_to_cpu(pHeader)) & 0xFFF);
  3579. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("process_one_iomb:"));
  3580. switch (opc) {
  3581. case OPC_OUB_ECHO:
  3582. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("OPC_OUB_ECHO\n"));
  3583. break;
  3584. case OPC_OUB_HW_EVENT:
  3585. PM8001_MSG_DBG(pm8001_ha,
  3586. pm8001_printk("OPC_OUB_HW_EVENT\n"));
  3587. mpi_hw_event(pm8001_ha, piomb);
  3588. break;
  3589. case OPC_OUB_SSP_COMP:
  3590. PM8001_MSG_DBG(pm8001_ha,
  3591. pm8001_printk("OPC_OUB_SSP_COMP\n"));
  3592. mpi_ssp_completion(pm8001_ha, piomb);
  3593. break;
  3594. case OPC_OUB_SMP_COMP:
  3595. PM8001_MSG_DBG(pm8001_ha,
  3596. pm8001_printk("OPC_OUB_SMP_COMP\n"));
  3597. mpi_smp_completion(pm8001_ha, piomb);
  3598. break;
  3599. case OPC_OUB_LOCAL_PHY_CNTRL:
  3600. PM8001_MSG_DBG(pm8001_ha,
  3601. pm8001_printk("OPC_OUB_LOCAL_PHY_CNTRL\n"));
  3602. mpi_local_phy_ctl(pm8001_ha, piomb);
  3603. break;
  3604. case OPC_OUB_DEV_REGIST:
  3605. PM8001_MSG_DBG(pm8001_ha,
  3606. pm8001_printk("OPC_OUB_DEV_REGIST\n"));
  3607. mpi_reg_resp(pm8001_ha, piomb);
  3608. break;
  3609. case OPC_OUB_DEREG_DEV:
  3610. PM8001_MSG_DBG(pm8001_ha,
  3611. pm8001_printk("unregister the device\n"));
  3612. mpi_dereg_resp(pm8001_ha, piomb);
  3613. break;
  3614. case OPC_OUB_GET_DEV_HANDLE:
  3615. PM8001_MSG_DBG(pm8001_ha,
  3616. pm8001_printk("OPC_OUB_GET_DEV_HANDLE\n"));
  3617. break;
  3618. case OPC_OUB_SATA_COMP:
  3619. PM8001_MSG_DBG(pm8001_ha,
  3620. pm8001_printk("OPC_OUB_SATA_COMP\n"));
  3621. mpi_sata_completion(pm8001_ha, piomb);
  3622. break;
  3623. case OPC_OUB_SATA_EVENT:
  3624. PM8001_MSG_DBG(pm8001_ha,
  3625. pm8001_printk("OPC_OUB_SATA_EVENT\n"));
  3626. mpi_sata_event(pm8001_ha, piomb);
  3627. break;
  3628. case OPC_OUB_SSP_EVENT:
  3629. PM8001_MSG_DBG(pm8001_ha,
  3630. pm8001_printk("OPC_OUB_SSP_EVENT\n"));
  3631. mpi_ssp_event(pm8001_ha, piomb);
  3632. break;
  3633. case OPC_OUB_DEV_HANDLE_ARRIV:
  3634. PM8001_MSG_DBG(pm8001_ha,
  3635. pm8001_printk("OPC_OUB_DEV_HANDLE_ARRIV\n"));
  3636. /*This is for target*/
  3637. break;
  3638. case OPC_OUB_SSP_RECV_EVENT:
  3639. PM8001_MSG_DBG(pm8001_ha,
  3640. pm8001_printk("OPC_OUB_SSP_RECV_EVENT\n"));
  3641. /*This is for target*/
  3642. break;
  3643. case OPC_OUB_DEV_INFO:
  3644. PM8001_MSG_DBG(pm8001_ha,
  3645. pm8001_printk("OPC_OUB_DEV_INFO\n"));
  3646. break;
  3647. case OPC_OUB_FW_FLASH_UPDATE:
  3648. PM8001_MSG_DBG(pm8001_ha,
  3649. pm8001_printk("OPC_OUB_FW_FLASH_UPDATE\n"));
  3650. mpi_fw_flash_update_resp(pm8001_ha, piomb);
  3651. break;
  3652. case OPC_OUB_GPIO_RESPONSE:
  3653. PM8001_MSG_DBG(pm8001_ha,
  3654. pm8001_printk("OPC_OUB_GPIO_RESPONSE\n"));
  3655. break;
  3656. case OPC_OUB_GPIO_EVENT:
  3657. PM8001_MSG_DBG(pm8001_ha,
  3658. pm8001_printk("OPC_OUB_GPIO_EVENT\n"));
  3659. break;
  3660. case OPC_OUB_GENERAL_EVENT:
  3661. PM8001_MSG_DBG(pm8001_ha,
  3662. pm8001_printk("OPC_OUB_GENERAL_EVENT\n"));
  3663. mpi_general_event(pm8001_ha, piomb);
  3664. break;
  3665. case OPC_OUB_SSP_ABORT_RSP:
  3666. PM8001_MSG_DBG(pm8001_ha,
  3667. pm8001_printk("OPC_OUB_SSP_ABORT_RSP\n"));
  3668. mpi_task_abort_resp(pm8001_ha, piomb);
  3669. break;
  3670. case OPC_OUB_SATA_ABORT_RSP:
  3671. PM8001_MSG_DBG(pm8001_ha,
  3672. pm8001_printk("OPC_OUB_SATA_ABORT_RSP\n"));
  3673. mpi_task_abort_resp(pm8001_ha, piomb);
  3674. break;
  3675. case OPC_OUB_SAS_DIAG_MODE_START_END:
  3676. PM8001_MSG_DBG(pm8001_ha,
  3677. pm8001_printk("OPC_OUB_SAS_DIAG_MODE_START_END\n"));
  3678. break;
  3679. case OPC_OUB_SAS_DIAG_EXECUTE:
  3680. PM8001_MSG_DBG(pm8001_ha,
  3681. pm8001_printk("OPC_OUB_SAS_DIAG_EXECUTE\n"));
  3682. break;
  3683. case OPC_OUB_GET_TIME_STAMP:
  3684. PM8001_MSG_DBG(pm8001_ha,
  3685. pm8001_printk("OPC_OUB_GET_TIME_STAMP\n"));
  3686. break;
  3687. case OPC_OUB_SAS_HW_EVENT_ACK:
  3688. PM8001_MSG_DBG(pm8001_ha,
  3689. pm8001_printk("OPC_OUB_SAS_HW_EVENT_ACK\n"));
  3690. break;
  3691. case OPC_OUB_PORT_CONTROL:
  3692. PM8001_MSG_DBG(pm8001_ha,
  3693. pm8001_printk("OPC_OUB_PORT_CONTROL\n"));
  3694. break;
  3695. case OPC_OUB_SMP_ABORT_RSP:
  3696. PM8001_MSG_DBG(pm8001_ha,
  3697. pm8001_printk("OPC_OUB_SMP_ABORT_RSP\n"));
  3698. mpi_task_abort_resp(pm8001_ha, piomb);
  3699. break;
  3700. case OPC_OUB_GET_NVMD_DATA:
  3701. PM8001_MSG_DBG(pm8001_ha,
  3702. pm8001_printk("OPC_OUB_GET_NVMD_DATA\n"));
  3703. mpi_get_nvmd_resp(pm8001_ha, piomb);
  3704. break;
  3705. case OPC_OUB_SET_NVMD_DATA:
  3706. PM8001_MSG_DBG(pm8001_ha,
  3707. pm8001_printk("OPC_OUB_SET_NVMD_DATA\n"));
  3708. mpi_set_nvmd_resp(pm8001_ha, piomb);
  3709. break;
  3710. case OPC_OUB_DEVICE_HANDLE_REMOVAL:
  3711. PM8001_MSG_DBG(pm8001_ha,
  3712. pm8001_printk("OPC_OUB_DEVICE_HANDLE_REMOVAL\n"));
  3713. break;
  3714. case OPC_OUB_SET_DEVICE_STATE:
  3715. PM8001_MSG_DBG(pm8001_ha,
  3716. pm8001_printk("OPC_OUB_SET_DEVICE_STATE\n"));
  3717. mpi_set_dev_state_resp(pm8001_ha, piomb);
  3718. break;
  3719. case OPC_OUB_GET_DEVICE_STATE:
  3720. PM8001_MSG_DBG(pm8001_ha,
  3721. pm8001_printk("OPC_OUB_GET_DEVICE_STATE\n"));
  3722. break;
  3723. case OPC_OUB_SET_DEV_INFO:
  3724. PM8001_MSG_DBG(pm8001_ha,
  3725. pm8001_printk("OPC_OUB_SET_DEV_INFO\n"));
  3726. break;
  3727. case OPC_OUB_SAS_RE_INITIALIZE:
  3728. PM8001_MSG_DBG(pm8001_ha,
  3729. pm8001_printk("OPC_OUB_SAS_RE_INITIALIZE\n"));
  3730. break;
  3731. default:
  3732. PM8001_MSG_DBG(pm8001_ha,
  3733. pm8001_printk("Unknown outbound Queue IOMB OPC = %x\n",
  3734. opc));
  3735. break;
  3736. }
  3737. }
  3738. static int process_oq(struct pm8001_hba_info *pm8001_ha)
  3739. {
  3740. struct outbound_queue_table *circularQ;
  3741. void *pMsg1 = NULL;
  3742. u8 uninitialized_var(bc);
  3743. u32 ret = MPI_IO_STATUS_FAIL;
  3744. unsigned long flags;
  3745. spin_lock_irqsave(&pm8001_ha->lock, flags);
  3746. circularQ = &pm8001_ha->outbnd_q_tbl[0];
  3747. do {
  3748. ret = mpi_msg_consume(pm8001_ha, circularQ, &pMsg1, &bc);
  3749. if (MPI_IO_STATUS_SUCCESS == ret) {
  3750. /* process the outbound message */
  3751. process_one_iomb(pm8001_ha, (void *)(pMsg1 - 4));
  3752. /* free the message from the outbound circular buffer */
  3753. mpi_msg_free_set(pm8001_ha, pMsg1, circularQ, bc);
  3754. }
  3755. if (MPI_IO_STATUS_BUSY == ret) {
  3756. /* Update the producer index from SPC */
  3757. circularQ->producer_index =
  3758. cpu_to_le32(pm8001_read_32(circularQ->pi_virt));
  3759. if (le32_to_cpu(circularQ->producer_index) ==
  3760. circularQ->consumer_idx)
  3761. /* OQ is empty */
  3762. break;
  3763. }
  3764. } while (1);
  3765. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  3766. return ret;
  3767. }
  3768. /* PCI_DMA_... to our direction translation. */
  3769. static const u8 data_dir_flags[] = {
  3770. [PCI_DMA_BIDIRECTIONAL] = DATA_DIR_BYRECIPIENT,/* UNSPECIFIED */
  3771. [PCI_DMA_TODEVICE] = DATA_DIR_OUT,/* OUTBOUND */
  3772. [PCI_DMA_FROMDEVICE] = DATA_DIR_IN,/* INBOUND */
  3773. [PCI_DMA_NONE] = DATA_DIR_NONE,/* NO TRANSFER */
  3774. };
  3775. static void
  3776. pm8001_chip_make_sg(struct scatterlist *scatter, int nr, void *prd)
  3777. {
  3778. int i;
  3779. struct scatterlist *sg;
  3780. struct pm8001_prd *buf_prd = prd;
  3781. for_each_sg(scatter, sg, nr, i) {
  3782. buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
  3783. buf_prd->im_len.len = cpu_to_le32(sg_dma_len(sg));
  3784. buf_prd->im_len.e = 0;
  3785. buf_prd++;
  3786. }
  3787. }
  3788. static void build_smp_cmd(u32 deviceID, __le32 hTag, struct smp_req *psmp_cmd)
  3789. {
  3790. psmp_cmd->tag = hTag;
  3791. psmp_cmd->device_id = cpu_to_le32(deviceID);
  3792. psmp_cmd->len_ip_ir = cpu_to_le32(1|(1 << 1));
  3793. }
  3794. /**
  3795. * pm8001_chip_smp_req - send a SMP task to FW
  3796. * @pm8001_ha: our hba card information.
  3797. * @ccb: the ccb information this request used.
  3798. */
  3799. static int pm8001_chip_smp_req(struct pm8001_hba_info *pm8001_ha,
  3800. struct pm8001_ccb_info *ccb)
  3801. {
  3802. int elem, rc;
  3803. struct sas_task *task = ccb->task;
  3804. struct domain_device *dev = task->dev;
  3805. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3806. struct scatterlist *sg_req, *sg_resp;
  3807. u32 req_len, resp_len;
  3808. struct smp_req smp_cmd;
  3809. u32 opc;
  3810. struct inbound_queue_table *circularQ;
  3811. memset(&smp_cmd, 0, sizeof(smp_cmd));
  3812. /*
  3813. * DMA-map SMP request, response buffers
  3814. */
  3815. sg_req = &task->smp_task.smp_req;
  3816. elem = dma_map_sg(pm8001_ha->dev, sg_req, 1, PCI_DMA_TODEVICE);
  3817. if (!elem)
  3818. return -ENOMEM;
  3819. req_len = sg_dma_len(sg_req);
  3820. sg_resp = &task->smp_task.smp_resp;
  3821. elem = dma_map_sg(pm8001_ha->dev, sg_resp, 1, PCI_DMA_FROMDEVICE);
  3822. if (!elem) {
  3823. rc = -ENOMEM;
  3824. goto err_out;
  3825. }
  3826. resp_len = sg_dma_len(sg_resp);
  3827. /* must be in dwords */
  3828. if ((req_len & 0x3) || (resp_len & 0x3)) {
  3829. rc = -EINVAL;
  3830. goto err_out_2;
  3831. }
  3832. opc = OPC_INB_SMP_REQUEST;
  3833. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3834. smp_cmd.tag = cpu_to_le32(ccb->ccb_tag);
  3835. smp_cmd.long_smp_req.long_req_addr =
  3836. cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_req));
  3837. smp_cmd.long_smp_req.long_req_size =
  3838. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-4);
  3839. smp_cmd.long_smp_req.long_resp_addr =
  3840. cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_resp));
  3841. smp_cmd.long_smp_req.long_resp_size =
  3842. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_resp)-4);
  3843. build_smp_cmd(pm8001_dev->device_id, smp_cmd.tag, &smp_cmd);
  3844. mpi_build_cmd(pm8001_ha, circularQ, opc, (u32 *)&smp_cmd);
  3845. return 0;
  3846. err_out_2:
  3847. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_resp, 1,
  3848. PCI_DMA_FROMDEVICE);
  3849. err_out:
  3850. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_req, 1,
  3851. PCI_DMA_TODEVICE);
  3852. return rc;
  3853. }
  3854. /**
  3855. * pm8001_chip_ssp_io_req - send a SSP task to FW
  3856. * @pm8001_ha: our hba card information.
  3857. * @ccb: the ccb information this request used.
  3858. */
  3859. static int pm8001_chip_ssp_io_req(struct pm8001_hba_info *pm8001_ha,
  3860. struct pm8001_ccb_info *ccb)
  3861. {
  3862. struct sas_task *task = ccb->task;
  3863. struct domain_device *dev = task->dev;
  3864. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3865. struct ssp_ini_io_start_req ssp_cmd;
  3866. u32 tag = ccb->ccb_tag;
  3867. int ret;
  3868. u64 phys_addr;
  3869. struct inbound_queue_table *circularQ;
  3870. u32 opc = OPC_INB_SSPINIIOSTART;
  3871. memset(&ssp_cmd, 0, sizeof(ssp_cmd));
  3872. memcpy(ssp_cmd.ssp_iu.lun, task->ssp_task.LUN, 8);
  3873. ssp_cmd.dir_m_tlr =
  3874. cpu_to_le32(data_dir_flags[task->data_dir] << 8 | 0x0);/*0 for
  3875. SAS 1.1 compatible TLR*/
  3876. ssp_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3877. ssp_cmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  3878. ssp_cmd.tag = cpu_to_le32(tag);
  3879. if (task->ssp_task.enable_first_burst)
  3880. ssp_cmd.ssp_iu.efb_prio_attr |= 0x80;
  3881. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_prio << 3);
  3882. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_attr & 7);
  3883. memcpy(ssp_cmd.ssp_iu.cdb, task->ssp_task.cdb, 16);
  3884. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3885. /* fill in PRD (scatter/gather) table, if any */
  3886. if (task->num_scatter > 1) {
  3887. pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
  3888. phys_addr = ccb->ccb_dma_handle +
  3889. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3890. ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(phys_addr));
  3891. ssp_cmd.addr_high = cpu_to_le32(upper_32_bits(phys_addr));
  3892. ssp_cmd.esgl = cpu_to_le32(1<<31);
  3893. } else if (task->num_scatter == 1) {
  3894. u64 dma_addr = sg_dma_address(task->scatter);
  3895. ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(dma_addr));
  3896. ssp_cmd.addr_high = cpu_to_le32(upper_32_bits(dma_addr));
  3897. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3898. ssp_cmd.esgl = 0;
  3899. } else if (task->num_scatter == 0) {
  3900. ssp_cmd.addr_low = 0;
  3901. ssp_cmd.addr_high = 0;
  3902. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3903. ssp_cmd.esgl = 0;
  3904. }
  3905. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &ssp_cmd);
  3906. return ret;
  3907. }
  3908. static int pm8001_chip_sata_req(struct pm8001_hba_info *pm8001_ha,
  3909. struct pm8001_ccb_info *ccb)
  3910. {
  3911. struct sas_task *task = ccb->task;
  3912. struct domain_device *dev = task->dev;
  3913. struct pm8001_device *pm8001_ha_dev = dev->lldd_dev;
  3914. u32 tag = ccb->ccb_tag;
  3915. int ret;
  3916. struct sata_start_req sata_cmd;
  3917. u32 hdr_tag, ncg_tag = 0;
  3918. u64 phys_addr;
  3919. u32 ATAP = 0x0;
  3920. u32 dir;
  3921. struct inbound_queue_table *circularQ;
  3922. u32 opc = OPC_INB_SATA_HOST_OPSTART;
  3923. memset(&sata_cmd, 0, sizeof(sata_cmd));
  3924. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3925. if (task->data_dir == PCI_DMA_NONE) {
  3926. ATAP = 0x04; /* no data*/
  3927. PM8001_IO_DBG(pm8001_ha, pm8001_printk("no data\n"));
  3928. } else if (likely(!task->ata_task.device_control_reg_update)) {
  3929. if (task->ata_task.dma_xfer) {
  3930. ATAP = 0x06; /* DMA */
  3931. PM8001_IO_DBG(pm8001_ha, pm8001_printk("DMA\n"));
  3932. } else {
  3933. ATAP = 0x05; /* PIO*/
  3934. PM8001_IO_DBG(pm8001_ha, pm8001_printk("PIO\n"));
  3935. }
  3936. if (task->ata_task.use_ncq &&
  3937. dev->sata_dev.command_set != ATAPI_COMMAND_SET) {
  3938. ATAP = 0x07; /* FPDMA */
  3939. PM8001_IO_DBG(pm8001_ha, pm8001_printk("FPDMA\n"));
  3940. }
  3941. }
  3942. if (task->ata_task.use_ncq && pm8001_get_ncq_tag(task, &hdr_tag))
  3943. ncg_tag = hdr_tag;
  3944. dir = data_dir_flags[task->data_dir] << 8;
  3945. sata_cmd.tag = cpu_to_le32(tag);
  3946. sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  3947. sata_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3948. sata_cmd.ncqtag_atap_dir_m =
  3949. cpu_to_le32(((ncg_tag & 0xff)<<16)|((ATAP & 0x3f) << 10) | dir);
  3950. sata_cmd.sata_fis = task->ata_task.fis;
  3951. if (likely(!task->ata_task.device_control_reg_update))
  3952. sata_cmd.sata_fis.flags |= 0x80;/* C=1: update ATA cmd reg */
  3953. sata_cmd.sata_fis.flags &= 0xF0;/* PM_PORT field shall be 0 */
  3954. /* fill in PRD (scatter/gather) table, if any */
  3955. if (task->num_scatter > 1) {
  3956. pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
  3957. phys_addr = ccb->ccb_dma_handle +
  3958. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3959. sata_cmd.addr_low = lower_32_bits(phys_addr);
  3960. sata_cmd.addr_high = upper_32_bits(phys_addr);
  3961. sata_cmd.esgl = cpu_to_le32(1 << 31);
  3962. } else if (task->num_scatter == 1) {
  3963. u64 dma_addr = sg_dma_address(task->scatter);
  3964. sata_cmd.addr_low = lower_32_bits(dma_addr);
  3965. sata_cmd.addr_high = upper_32_bits(dma_addr);
  3966. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3967. sata_cmd.esgl = 0;
  3968. } else if (task->num_scatter == 0) {
  3969. sata_cmd.addr_low = 0;
  3970. sata_cmd.addr_high = 0;
  3971. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3972. sata_cmd.esgl = 0;
  3973. }
  3974. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd);
  3975. return ret;
  3976. }
  3977. /**
  3978. * pm8001_chip_phy_start_req - start phy via PHY_START COMMAND
  3979. * @pm8001_ha: our hba card information.
  3980. * @num: the inbound queue number
  3981. * @phy_id: the phy id which we wanted to start up.
  3982. */
  3983. static int
  3984. pm8001_chip_phy_start_req(struct pm8001_hba_info *pm8001_ha, u8 phy_id)
  3985. {
  3986. struct phy_start_req payload;
  3987. struct inbound_queue_table *circularQ;
  3988. int ret;
  3989. u32 tag = 0x01;
  3990. u32 opcode = OPC_INB_PHYSTART;
  3991. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3992. memset(&payload, 0, sizeof(payload));
  3993. payload.tag = cpu_to_le32(tag);
  3994. /*
  3995. ** [0:7] PHY Identifier
  3996. ** [8:11] link rate 1.5G, 3G, 6G
  3997. ** [12:13] link mode 01b SAS mode; 10b SATA mode; 11b both
  3998. ** [14] 0b disable spin up hold; 1b enable spin up hold
  3999. */
  4000. payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
  4001. LINKMODE_AUTO | LINKRATE_15 |
  4002. LINKRATE_30 | LINKRATE_60 | phy_id);
  4003. payload.sas_identify.dev_type = SAS_END_DEV;
  4004. payload.sas_identify.initiator_bits = SAS_PROTOCOL_ALL;
  4005. memcpy(payload.sas_identify.sas_addr,
  4006. pm8001_ha->sas_addr, SAS_ADDR_SIZE);
  4007. payload.sas_identify.phy_id = phy_id;
  4008. ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
  4009. return ret;
  4010. }
  4011. /**
  4012. * pm8001_chip_phy_stop_req - start phy via PHY_STOP COMMAND
  4013. * @pm8001_ha: our hba card information.
  4014. * @num: the inbound queue number
  4015. * @phy_id: the phy id which we wanted to start up.
  4016. */
  4017. static int pm8001_chip_phy_stop_req(struct pm8001_hba_info *pm8001_ha,
  4018. u8 phy_id)
  4019. {
  4020. struct phy_stop_req payload;
  4021. struct inbound_queue_table *circularQ;
  4022. int ret;
  4023. u32 tag = 0x01;
  4024. u32 opcode = OPC_INB_PHYSTOP;
  4025. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4026. memset(&payload, 0, sizeof(payload));
  4027. payload.tag = cpu_to_le32(tag);
  4028. payload.phy_id = cpu_to_le32(phy_id);
  4029. ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
  4030. return ret;
  4031. }
  4032. /**
  4033. * see comments on mpi_reg_resp.
  4034. */
  4035. static int pm8001_chip_reg_dev_req(struct pm8001_hba_info *pm8001_ha,
  4036. struct pm8001_device *pm8001_dev, u32 flag)
  4037. {
  4038. struct reg_dev_req payload;
  4039. u32 opc;
  4040. u32 stp_sspsmp_sata = 0x4;
  4041. struct inbound_queue_table *circularQ;
  4042. u32 linkrate, phy_id;
  4043. int rc, tag = 0xdeadbeef;
  4044. struct pm8001_ccb_info *ccb;
  4045. u8 retryFlag = 0x1;
  4046. u16 firstBurstSize = 0;
  4047. u16 ITNT = 2000;
  4048. struct domain_device *dev = pm8001_dev->sas_device;
  4049. struct domain_device *parent_dev = dev->parent;
  4050. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4051. memset(&payload, 0, sizeof(payload));
  4052. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4053. if (rc)
  4054. return rc;
  4055. ccb = &pm8001_ha->ccb_info[tag];
  4056. ccb->device = pm8001_dev;
  4057. ccb->ccb_tag = tag;
  4058. payload.tag = cpu_to_le32(tag);
  4059. if (flag == 1)
  4060. stp_sspsmp_sata = 0x02; /*direct attached sata */
  4061. else {
  4062. if (pm8001_dev->dev_type == SATA_DEV)
  4063. stp_sspsmp_sata = 0x00; /* stp*/
  4064. else if (pm8001_dev->dev_type == SAS_END_DEV ||
  4065. pm8001_dev->dev_type == EDGE_DEV ||
  4066. pm8001_dev->dev_type == FANOUT_DEV)
  4067. stp_sspsmp_sata = 0x01; /*ssp or smp*/
  4068. }
  4069. if (parent_dev && DEV_IS_EXPANDER(parent_dev->dev_type))
  4070. phy_id = parent_dev->ex_dev.ex_phy->phy_id;
  4071. else
  4072. phy_id = pm8001_dev->attached_phy;
  4073. opc = OPC_INB_REG_DEV;
  4074. linkrate = (pm8001_dev->sas_device->linkrate < dev->port->linkrate) ?
  4075. pm8001_dev->sas_device->linkrate : dev->port->linkrate;
  4076. payload.phyid_portid =
  4077. cpu_to_le32(((pm8001_dev->sas_device->port->id) & 0x0F) |
  4078. ((phy_id & 0x0F) << 4));
  4079. payload.dtype_dlr_retry = cpu_to_le32((retryFlag & 0x01) |
  4080. ((linkrate & 0x0F) * 0x1000000) |
  4081. ((stp_sspsmp_sata & 0x03) * 0x10000000));
  4082. payload.firstburstsize_ITNexustimeout =
  4083. cpu_to_le32(ITNT | (firstBurstSize * 0x10000));
  4084. memcpy(payload.sas_addr, pm8001_dev->sas_device->sas_addr,
  4085. SAS_ADDR_SIZE);
  4086. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4087. return rc;
  4088. }
  4089. /**
  4090. * see comments on mpi_reg_resp.
  4091. */
  4092. static int pm8001_chip_dereg_dev_req(struct pm8001_hba_info *pm8001_ha,
  4093. u32 device_id)
  4094. {
  4095. struct dereg_dev_req payload;
  4096. u32 opc = OPC_INB_DEREG_DEV_HANDLE;
  4097. int ret;
  4098. struct inbound_queue_table *circularQ;
  4099. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4100. memset(&payload, 0, sizeof(payload));
  4101. payload.tag = cpu_to_le32(1);
  4102. payload.device_id = cpu_to_le32(device_id);
  4103. PM8001_MSG_DBG(pm8001_ha,
  4104. pm8001_printk("unregister device device_id = %d\n", device_id));
  4105. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4106. return ret;
  4107. }
  4108. /**
  4109. * pm8001_chip_phy_ctl_req - support the local phy operation
  4110. * @pm8001_ha: our hba card information.
  4111. * @num: the inbound queue number
  4112. * @phy_id: the phy id which we wanted to operate
  4113. * @phy_op:
  4114. */
  4115. static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  4116. u32 phyId, u32 phy_op)
  4117. {
  4118. struct local_phy_ctl_req payload;
  4119. struct inbound_queue_table *circularQ;
  4120. int ret;
  4121. u32 opc = OPC_INB_LOCAL_PHY_CONTROL;
  4122. memset(&payload, 0, sizeof(payload));
  4123. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4124. payload.tag = cpu_to_le32(1);
  4125. payload.phyop_phyid =
  4126. cpu_to_le32(((phy_op & 0xff) << 8) | (phyId & 0x0F));
  4127. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4128. return ret;
  4129. }
  4130. static u32 pm8001_chip_is_our_interupt(struct pm8001_hba_info *pm8001_ha)
  4131. {
  4132. u32 value;
  4133. #ifdef PM8001_USE_MSIX
  4134. return 1;
  4135. #endif
  4136. value = pm8001_cr32(pm8001_ha, 0, MSGU_ODR);
  4137. if (value)
  4138. return 1;
  4139. return 0;
  4140. }
  4141. /**
  4142. * pm8001_chip_isr - PM8001 isr handler.
  4143. * @pm8001_ha: our hba card information.
  4144. * @irq: irq number.
  4145. * @stat: stat.
  4146. */
  4147. static irqreturn_t
  4148. pm8001_chip_isr(struct pm8001_hba_info *pm8001_ha)
  4149. {
  4150. pm8001_chip_interrupt_disable(pm8001_ha);
  4151. process_oq(pm8001_ha);
  4152. pm8001_chip_interrupt_enable(pm8001_ha);
  4153. return IRQ_HANDLED;
  4154. }
  4155. static int send_task_abort(struct pm8001_hba_info *pm8001_ha, u32 opc,
  4156. u32 dev_id, u8 flag, u32 task_tag, u32 cmd_tag)
  4157. {
  4158. struct task_abort_req task_abort;
  4159. struct inbound_queue_table *circularQ;
  4160. int ret;
  4161. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4162. memset(&task_abort, 0, sizeof(task_abort));
  4163. if (ABORT_SINGLE == (flag & ABORT_MASK)) {
  4164. task_abort.abort_all = 0;
  4165. task_abort.device_id = cpu_to_le32(dev_id);
  4166. task_abort.tag_to_abort = cpu_to_le32(task_tag);
  4167. task_abort.tag = cpu_to_le32(cmd_tag);
  4168. } else if (ABORT_ALL == (flag & ABORT_MASK)) {
  4169. task_abort.abort_all = cpu_to_le32(1);
  4170. task_abort.device_id = cpu_to_le32(dev_id);
  4171. task_abort.tag = cpu_to_le32(cmd_tag);
  4172. }
  4173. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort);
  4174. return ret;
  4175. }
  4176. /**
  4177. * pm8001_chip_abort_task - SAS abort task when error or exception happened.
  4178. * @task: the task we wanted to aborted.
  4179. * @flag: the abort flag.
  4180. */
  4181. static int pm8001_chip_abort_task(struct pm8001_hba_info *pm8001_ha,
  4182. struct pm8001_device *pm8001_dev, u8 flag, u32 task_tag, u32 cmd_tag)
  4183. {
  4184. u32 opc, device_id;
  4185. int rc = TMF_RESP_FUNC_FAILED;
  4186. PM8001_EH_DBG(pm8001_ha, pm8001_printk("cmd_tag = %x, abort task tag"
  4187. " = %x", cmd_tag, task_tag));
  4188. if (pm8001_dev->dev_type == SAS_END_DEV)
  4189. opc = OPC_INB_SSP_ABORT;
  4190. else if (pm8001_dev->dev_type == SATA_DEV)
  4191. opc = OPC_INB_SATA_ABORT;
  4192. else
  4193. opc = OPC_INB_SMP_ABORT;/* SMP */
  4194. device_id = pm8001_dev->device_id;
  4195. rc = send_task_abort(pm8001_ha, opc, device_id, flag,
  4196. task_tag, cmd_tag);
  4197. if (rc != TMF_RESP_FUNC_COMPLETE)
  4198. PM8001_EH_DBG(pm8001_ha, pm8001_printk("rc= %d\n", rc));
  4199. return rc;
  4200. }
  4201. /**
  4202. * pm8001_chip_ssp_tm_req - built the task management command.
  4203. * @pm8001_ha: our hba card information.
  4204. * @ccb: the ccb information.
  4205. * @tmf: task management function.
  4206. */
  4207. static int pm8001_chip_ssp_tm_req(struct pm8001_hba_info *pm8001_ha,
  4208. struct pm8001_ccb_info *ccb, struct pm8001_tmf_task *tmf)
  4209. {
  4210. struct sas_task *task = ccb->task;
  4211. struct domain_device *dev = task->dev;
  4212. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  4213. u32 opc = OPC_INB_SSPINITMSTART;
  4214. struct inbound_queue_table *circularQ;
  4215. struct ssp_ini_tm_start_req sspTMCmd;
  4216. int ret;
  4217. memset(&sspTMCmd, 0, sizeof(sspTMCmd));
  4218. sspTMCmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  4219. sspTMCmd.relate_tag = cpu_to_le32(tmf->tag_of_task_to_be_managed);
  4220. sspTMCmd.tmf = cpu_to_le32(tmf->tmf);
  4221. memcpy(sspTMCmd.lun, task->ssp_task.LUN, 8);
  4222. sspTMCmd.tag = cpu_to_le32(ccb->ccb_tag);
  4223. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4224. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sspTMCmd);
  4225. return ret;
  4226. }
  4227. static int pm8001_chip_get_nvmd_req(struct pm8001_hba_info *pm8001_ha,
  4228. void *payload)
  4229. {
  4230. u32 opc = OPC_INB_GET_NVMD_DATA;
  4231. u32 nvmd_type;
  4232. int rc;
  4233. u32 tag;
  4234. struct pm8001_ccb_info *ccb;
  4235. struct inbound_queue_table *circularQ;
  4236. struct get_nvm_data_req nvmd_req;
  4237. struct fw_control_ex *fw_control_context;
  4238. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4239. nvmd_type = ioctl_payload->minor_function;
  4240. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4241. if (!fw_control_context)
  4242. return -ENOMEM;
  4243. fw_control_context->usrAddr = (u8 *)&ioctl_payload->func_specific[0];
  4244. fw_control_context->len = ioctl_payload->length;
  4245. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4246. memset(&nvmd_req, 0, sizeof(nvmd_req));
  4247. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4248. if (rc) {
  4249. kfree(fw_control_context);
  4250. return rc;
  4251. }
  4252. ccb = &pm8001_ha->ccb_info[tag];
  4253. ccb->ccb_tag = tag;
  4254. ccb->fw_control_context = fw_control_context;
  4255. nvmd_req.tag = cpu_to_le32(tag);
  4256. switch (nvmd_type) {
  4257. case TWI_DEVICE: {
  4258. u32 twi_addr, twi_page_size;
  4259. twi_addr = 0xa8;
  4260. twi_page_size = 2;
  4261. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
  4262. twi_page_size << 8 | TWI_DEVICE);
  4263. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4264. nvmd_req.resp_addr_hi =
  4265. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4266. nvmd_req.resp_addr_lo =
  4267. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4268. break;
  4269. }
  4270. case C_SEEPROM: {
  4271. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
  4272. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4273. nvmd_req.resp_addr_hi =
  4274. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4275. nvmd_req.resp_addr_lo =
  4276. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4277. break;
  4278. }
  4279. case VPD_FLASH: {
  4280. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
  4281. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4282. nvmd_req.resp_addr_hi =
  4283. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4284. nvmd_req.resp_addr_lo =
  4285. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4286. break;
  4287. }
  4288. case EXPAN_ROM: {
  4289. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
  4290. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4291. nvmd_req.resp_addr_hi =
  4292. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4293. nvmd_req.resp_addr_lo =
  4294. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4295. break;
  4296. }
  4297. default:
  4298. break;
  4299. }
  4300. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
  4301. return rc;
  4302. }
  4303. static int pm8001_chip_set_nvmd_req(struct pm8001_hba_info *pm8001_ha,
  4304. void *payload)
  4305. {
  4306. u32 opc = OPC_INB_SET_NVMD_DATA;
  4307. u32 nvmd_type;
  4308. int rc;
  4309. u32 tag;
  4310. struct pm8001_ccb_info *ccb;
  4311. struct inbound_queue_table *circularQ;
  4312. struct set_nvm_data_req nvmd_req;
  4313. struct fw_control_ex *fw_control_context;
  4314. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4315. nvmd_type = ioctl_payload->minor_function;
  4316. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4317. if (!fw_control_context)
  4318. return -ENOMEM;
  4319. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4320. memcpy(pm8001_ha->memoryMap.region[NVMD].virt_ptr,
  4321. ioctl_payload->func_specific,
  4322. ioctl_payload->length);
  4323. memset(&nvmd_req, 0, sizeof(nvmd_req));
  4324. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4325. if (rc) {
  4326. kfree(fw_control_context);
  4327. return rc;
  4328. }
  4329. ccb = &pm8001_ha->ccb_info[tag];
  4330. ccb->fw_control_context = fw_control_context;
  4331. ccb->ccb_tag = tag;
  4332. nvmd_req.tag = cpu_to_le32(tag);
  4333. switch (nvmd_type) {
  4334. case TWI_DEVICE: {
  4335. u32 twi_addr, twi_page_size;
  4336. twi_addr = 0xa8;
  4337. twi_page_size = 2;
  4338. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4339. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
  4340. twi_page_size << 8 | TWI_DEVICE);
  4341. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4342. nvmd_req.resp_addr_hi =
  4343. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4344. nvmd_req.resp_addr_lo =
  4345. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4346. break;
  4347. }
  4348. case C_SEEPROM:
  4349. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
  4350. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4351. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4352. nvmd_req.resp_addr_hi =
  4353. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4354. nvmd_req.resp_addr_lo =
  4355. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4356. break;
  4357. case VPD_FLASH:
  4358. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
  4359. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4360. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4361. nvmd_req.resp_addr_hi =
  4362. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4363. nvmd_req.resp_addr_lo =
  4364. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4365. break;
  4366. case EXPAN_ROM:
  4367. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
  4368. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4369. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4370. nvmd_req.resp_addr_hi =
  4371. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4372. nvmd_req.resp_addr_lo =
  4373. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4374. break;
  4375. default:
  4376. break;
  4377. }
  4378. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
  4379. return rc;
  4380. }
  4381. /**
  4382. * pm8001_chip_fw_flash_update_build - support the firmware update operation
  4383. * @pm8001_ha: our hba card information.
  4384. * @fw_flash_updata_info: firmware flash update param
  4385. */
  4386. static int
  4387. pm8001_chip_fw_flash_update_build(struct pm8001_hba_info *pm8001_ha,
  4388. void *fw_flash_updata_info, u32 tag)
  4389. {
  4390. struct fw_flash_Update_req payload;
  4391. struct fw_flash_updata_info *info;
  4392. struct inbound_queue_table *circularQ;
  4393. int ret;
  4394. u32 opc = OPC_INB_FW_FLASH_UPDATE;
  4395. memset(&payload, 0, sizeof(struct fw_flash_Update_req));
  4396. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4397. info = fw_flash_updata_info;
  4398. payload.tag = cpu_to_le32(tag);
  4399. payload.cur_image_len = cpu_to_le32(info->cur_image_len);
  4400. payload.cur_image_offset = cpu_to_le32(info->cur_image_offset);
  4401. payload.total_image_len = cpu_to_le32(info->total_image_len);
  4402. payload.len = info->sgl.im_len.len ;
  4403. payload.sgl_addr_lo =
  4404. cpu_to_le32(lower_32_bits(le64_to_cpu(info->sgl.addr)));
  4405. payload.sgl_addr_hi =
  4406. cpu_to_le32(upper_32_bits(le64_to_cpu(info->sgl.addr)));
  4407. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4408. return ret;
  4409. }
  4410. static int
  4411. pm8001_chip_fw_flash_update_req(struct pm8001_hba_info *pm8001_ha,
  4412. void *payload)
  4413. {
  4414. struct fw_flash_updata_info flash_update_info;
  4415. struct fw_control_info *fw_control;
  4416. struct fw_control_ex *fw_control_context;
  4417. int rc;
  4418. u32 tag;
  4419. struct pm8001_ccb_info *ccb;
  4420. void *buffer = NULL;
  4421. dma_addr_t phys_addr;
  4422. u32 phys_addr_hi;
  4423. u32 phys_addr_lo;
  4424. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4425. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4426. if (!fw_control_context)
  4427. return -ENOMEM;
  4428. fw_control = (struct fw_control_info *)&ioctl_payload->func_specific[0];
  4429. if (fw_control->len != 0) {
  4430. if (pm8001_mem_alloc(pm8001_ha->pdev,
  4431. (void **)&buffer,
  4432. &phys_addr,
  4433. &phys_addr_hi,
  4434. &phys_addr_lo,
  4435. fw_control->len, 0) != 0) {
  4436. PM8001_FAIL_DBG(pm8001_ha,
  4437. pm8001_printk("Mem alloc failure\n"));
  4438. kfree(fw_control_context);
  4439. return -ENOMEM;
  4440. }
  4441. }
  4442. memcpy(buffer, fw_control->buffer, fw_control->len);
  4443. flash_update_info.sgl.addr = cpu_to_le64(phys_addr);
  4444. flash_update_info.sgl.im_len.len = cpu_to_le32(fw_control->len);
  4445. flash_update_info.sgl.im_len.e = 0;
  4446. flash_update_info.cur_image_offset = fw_control->offset;
  4447. flash_update_info.cur_image_len = fw_control->len;
  4448. flash_update_info.total_image_len = fw_control->size;
  4449. fw_control_context->fw_control = fw_control;
  4450. fw_control_context->virtAddr = buffer;
  4451. fw_control_context->len = fw_control->len;
  4452. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4453. if (rc) {
  4454. kfree(fw_control_context);
  4455. return rc;
  4456. }
  4457. ccb = &pm8001_ha->ccb_info[tag];
  4458. ccb->fw_control_context = fw_control_context;
  4459. ccb->ccb_tag = tag;
  4460. rc = pm8001_chip_fw_flash_update_build(pm8001_ha, &flash_update_info,
  4461. tag);
  4462. return rc;
  4463. }
  4464. static int
  4465. pm8001_chip_set_dev_state_req(struct pm8001_hba_info *pm8001_ha,
  4466. struct pm8001_device *pm8001_dev, u32 state)
  4467. {
  4468. struct set_dev_state_req payload;
  4469. struct inbound_queue_table *circularQ;
  4470. struct pm8001_ccb_info *ccb;
  4471. int rc;
  4472. u32 tag;
  4473. u32 opc = OPC_INB_SET_DEVICE_STATE;
  4474. memset(&payload, 0, sizeof(payload));
  4475. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4476. if (rc)
  4477. return -1;
  4478. ccb = &pm8001_ha->ccb_info[tag];
  4479. ccb->ccb_tag = tag;
  4480. ccb->device = pm8001_dev;
  4481. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4482. payload.tag = cpu_to_le32(tag);
  4483. payload.device_id = cpu_to_le32(pm8001_dev->device_id);
  4484. payload.nds = cpu_to_le32(state);
  4485. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4486. return rc;
  4487. }
  4488. static int
  4489. pm8001_chip_sas_re_initialization(struct pm8001_hba_info *pm8001_ha)
  4490. {
  4491. struct sas_re_initialization_req payload;
  4492. struct inbound_queue_table *circularQ;
  4493. struct pm8001_ccb_info *ccb;
  4494. int rc;
  4495. u32 tag;
  4496. u32 opc = OPC_INB_SAS_RE_INITIALIZE;
  4497. memset(&payload, 0, sizeof(payload));
  4498. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4499. if (rc)
  4500. return -1;
  4501. ccb = &pm8001_ha->ccb_info[tag];
  4502. ccb->ccb_tag = tag;
  4503. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4504. payload.tag = cpu_to_le32(tag);
  4505. payload.SSAHOLT = cpu_to_le32(0xd << 25);
  4506. payload.sata_hol_tmo = cpu_to_le32(80);
  4507. payload.open_reject_cmdretries_data_retries = cpu_to_le32(0xff00ff);
  4508. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4509. return rc;
  4510. }
  4511. const struct pm8001_dispatch pm8001_8001_dispatch = {
  4512. .name = "pmc8001",
  4513. .chip_init = pm8001_chip_init,
  4514. .chip_soft_rst = pm8001_chip_soft_rst,
  4515. .chip_rst = pm8001_hw_chip_rst,
  4516. .chip_iounmap = pm8001_chip_iounmap,
  4517. .isr = pm8001_chip_isr,
  4518. .is_our_interupt = pm8001_chip_is_our_interupt,
  4519. .isr_process_oq = process_oq,
  4520. .interrupt_enable = pm8001_chip_interrupt_enable,
  4521. .interrupt_disable = pm8001_chip_interrupt_disable,
  4522. .make_prd = pm8001_chip_make_sg,
  4523. .smp_req = pm8001_chip_smp_req,
  4524. .ssp_io_req = pm8001_chip_ssp_io_req,
  4525. .sata_req = pm8001_chip_sata_req,
  4526. .phy_start_req = pm8001_chip_phy_start_req,
  4527. .phy_stop_req = pm8001_chip_phy_stop_req,
  4528. .reg_dev_req = pm8001_chip_reg_dev_req,
  4529. .dereg_dev_req = pm8001_chip_dereg_dev_req,
  4530. .phy_ctl_req = pm8001_chip_phy_ctl_req,
  4531. .task_abort = pm8001_chip_abort_task,
  4532. .ssp_tm_req = pm8001_chip_ssp_tm_req,
  4533. .get_nvmd_req = pm8001_chip_get_nvmd_req,
  4534. .set_nvmd_req = pm8001_chip_set_nvmd_req,
  4535. .fw_flash_update_req = pm8001_chip_fw_flash_update_req,
  4536. .set_dev_state_req = pm8001_chip_set_dev_state_req,
  4537. .sas_re_init_req = pm8001_chip_sas_re_initialization,
  4538. };