oxygen_lib.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675
  1. /*
  2. * C-Media CMI8788 driver - main driver module
  3. *
  4. * Copyright (c) Clemens Ladisch <clemens@ladisch.de>
  5. *
  6. *
  7. * This driver is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License, version 2.
  9. *
  10. * This driver is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this driver; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mutex.h>
  22. #include <linux/pci.h>
  23. #include <sound/ac97_codec.h>
  24. #include <sound/asoundef.h>
  25. #include <sound/core.h>
  26. #include <sound/info.h>
  27. #include <sound/mpu401.h>
  28. #include <sound/pcm.h>
  29. #include "oxygen.h"
  30. #include "cm9780.h"
  31. MODULE_AUTHOR("Clemens Ladisch <clemens@ladisch.de>");
  32. MODULE_DESCRIPTION("C-Media CMI8788 helper library");
  33. MODULE_LICENSE("GPL v2");
  34. static inline int oxygen_uart_input_ready(struct oxygen *chip)
  35. {
  36. return !(oxygen_read8(chip, OXYGEN_MPU401 + 1) & MPU401_RX_EMPTY);
  37. }
  38. static void oxygen_read_uart(struct oxygen *chip)
  39. {
  40. if (unlikely(!oxygen_uart_input_ready(chip))) {
  41. /* no data, but read it anyway to clear the interrupt */
  42. oxygen_read8(chip, OXYGEN_MPU401);
  43. return;
  44. }
  45. do {
  46. u8 data = oxygen_read8(chip, OXYGEN_MPU401);
  47. if (data == MPU401_ACK)
  48. continue;
  49. if (chip->uart_input_count >= ARRAY_SIZE(chip->uart_input))
  50. chip->uart_input_count = 0;
  51. chip->uart_input[chip->uart_input_count++] = data;
  52. } while (oxygen_uart_input_ready(chip));
  53. if (chip->model.uart_input)
  54. chip->model.uart_input(chip);
  55. }
  56. static irqreturn_t oxygen_interrupt(int dummy, void *dev_id)
  57. {
  58. struct oxygen *chip = dev_id;
  59. unsigned int status, clear, elapsed_streams, i;
  60. status = oxygen_read16(chip, OXYGEN_INTERRUPT_STATUS);
  61. if (!status)
  62. return IRQ_NONE;
  63. spin_lock(&chip->reg_lock);
  64. clear = status & (OXYGEN_CHANNEL_A |
  65. OXYGEN_CHANNEL_B |
  66. OXYGEN_CHANNEL_C |
  67. OXYGEN_CHANNEL_SPDIF |
  68. OXYGEN_CHANNEL_MULTICH |
  69. OXYGEN_CHANNEL_AC97 |
  70. OXYGEN_INT_SPDIF_IN_DETECT |
  71. OXYGEN_INT_GPIO |
  72. OXYGEN_INT_AC97);
  73. if (clear) {
  74. if (clear & OXYGEN_INT_SPDIF_IN_DETECT)
  75. chip->interrupt_mask &= ~OXYGEN_INT_SPDIF_IN_DETECT;
  76. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
  77. chip->interrupt_mask & ~clear);
  78. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
  79. chip->interrupt_mask);
  80. }
  81. elapsed_streams = status & chip->pcm_running;
  82. spin_unlock(&chip->reg_lock);
  83. for (i = 0; i < PCM_COUNT; ++i)
  84. if ((elapsed_streams & (1 << i)) && chip->streams[i])
  85. snd_pcm_period_elapsed(chip->streams[i]);
  86. if (status & OXYGEN_INT_SPDIF_IN_DETECT) {
  87. spin_lock(&chip->reg_lock);
  88. i = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
  89. if (i & (OXYGEN_SPDIF_SENSE_INT | OXYGEN_SPDIF_LOCK_INT |
  90. OXYGEN_SPDIF_RATE_INT)) {
  91. /* write the interrupt bit(s) to clear */
  92. oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, i);
  93. schedule_work(&chip->spdif_input_bits_work);
  94. }
  95. spin_unlock(&chip->reg_lock);
  96. }
  97. if (status & OXYGEN_INT_GPIO)
  98. schedule_work(&chip->gpio_work);
  99. if (status & OXYGEN_INT_MIDI) {
  100. if (chip->midi)
  101. snd_mpu401_uart_interrupt(0, chip->midi->private_data);
  102. else
  103. oxygen_read_uart(chip);
  104. }
  105. if (status & OXYGEN_INT_AC97)
  106. wake_up(&chip->ac97_waitqueue);
  107. return IRQ_HANDLED;
  108. }
  109. static void oxygen_spdif_input_bits_changed(struct work_struct *work)
  110. {
  111. struct oxygen *chip = container_of(work, struct oxygen,
  112. spdif_input_bits_work);
  113. u32 reg;
  114. /*
  115. * This function gets called when there is new activity on the SPDIF
  116. * input, or when we lose lock on the input signal, or when the rate
  117. * changes.
  118. */
  119. msleep(1);
  120. spin_lock_irq(&chip->reg_lock);
  121. reg = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
  122. if ((reg & (OXYGEN_SPDIF_SENSE_STATUS |
  123. OXYGEN_SPDIF_LOCK_STATUS))
  124. == OXYGEN_SPDIF_SENSE_STATUS) {
  125. /*
  126. * If we detect activity on the SPDIF input but cannot lock to
  127. * a signal, the clock bit is likely to be wrong.
  128. */
  129. reg ^= OXYGEN_SPDIF_IN_CLOCK_MASK;
  130. oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, reg);
  131. spin_unlock_irq(&chip->reg_lock);
  132. msleep(1);
  133. spin_lock_irq(&chip->reg_lock);
  134. reg = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
  135. if ((reg & (OXYGEN_SPDIF_SENSE_STATUS |
  136. OXYGEN_SPDIF_LOCK_STATUS))
  137. == OXYGEN_SPDIF_SENSE_STATUS) {
  138. /* nothing detected with either clock; give up */
  139. if ((reg & OXYGEN_SPDIF_IN_CLOCK_MASK)
  140. == OXYGEN_SPDIF_IN_CLOCK_192) {
  141. /*
  142. * Reset clock to <= 96 kHz because this is
  143. * more likely to be received next time.
  144. */
  145. reg &= ~OXYGEN_SPDIF_IN_CLOCK_MASK;
  146. reg |= OXYGEN_SPDIF_IN_CLOCK_96;
  147. oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, reg);
  148. }
  149. }
  150. }
  151. spin_unlock_irq(&chip->reg_lock);
  152. if (chip->controls[CONTROL_SPDIF_INPUT_BITS]) {
  153. spin_lock_irq(&chip->reg_lock);
  154. chip->interrupt_mask |= OXYGEN_INT_SPDIF_IN_DETECT;
  155. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
  156. chip->interrupt_mask);
  157. spin_unlock_irq(&chip->reg_lock);
  158. /*
  159. * We don't actually know that any channel status bits have
  160. * changed, but let's send a notification just to be sure.
  161. */
  162. snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
  163. &chip->controls[CONTROL_SPDIF_INPUT_BITS]->id);
  164. }
  165. }
  166. static void oxygen_gpio_changed(struct work_struct *work)
  167. {
  168. struct oxygen *chip = container_of(work, struct oxygen, gpio_work);
  169. if (chip->model.gpio_changed)
  170. chip->model.gpio_changed(chip);
  171. }
  172. #ifdef CONFIG_PROC_FS
  173. static void oxygen_proc_read(struct snd_info_entry *entry,
  174. struct snd_info_buffer *buffer)
  175. {
  176. struct oxygen *chip = entry->private_data;
  177. int i, j;
  178. snd_iprintf(buffer, "CMI8788\n\n");
  179. for (i = 0; i < OXYGEN_IO_SIZE; i += 0x10) {
  180. snd_iprintf(buffer, "%02x:", i);
  181. for (j = 0; j < 0x10; ++j)
  182. snd_iprintf(buffer, " %02x", oxygen_read8(chip, i + j));
  183. snd_iprintf(buffer, "\n");
  184. }
  185. if (mutex_lock_interruptible(&chip->mutex) < 0)
  186. return;
  187. if (chip->has_ac97_0) {
  188. snd_iprintf(buffer, "\nAC97\n");
  189. for (i = 0; i < 0x80; i += 0x10) {
  190. snd_iprintf(buffer, "%02x:", i);
  191. for (j = 0; j < 0x10; j += 2)
  192. snd_iprintf(buffer, " %04x",
  193. oxygen_read_ac97(chip, 0, i + j));
  194. snd_iprintf(buffer, "\n");
  195. }
  196. }
  197. if (chip->has_ac97_1) {
  198. snd_iprintf(buffer, "\nAC97 2\n");
  199. for (i = 0; i < 0x80; i += 0x10) {
  200. snd_iprintf(buffer, "%02x:", i);
  201. for (j = 0; j < 0x10; j += 2)
  202. snd_iprintf(buffer, " %04x",
  203. oxygen_read_ac97(chip, 1, i + j));
  204. snd_iprintf(buffer, "\n");
  205. }
  206. }
  207. mutex_unlock(&chip->mutex);
  208. }
  209. static void oxygen_proc_init(struct oxygen *chip)
  210. {
  211. struct snd_info_entry *entry;
  212. if (!snd_card_proc_new(chip->card, "cmi8788", &entry))
  213. snd_info_set_text_ops(entry, chip, oxygen_proc_read);
  214. }
  215. #else
  216. #define oxygen_proc_init(chip)
  217. #endif
  218. static void oxygen_init(struct oxygen *chip)
  219. {
  220. unsigned int i;
  221. chip->dac_routing = 1;
  222. for (i = 0; i < 8; ++i)
  223. chip->dac_volume[i] = chip->model.dac_volume_min;
  224. chip->dac_mute = 1;
  225. chip->spdif_playback_enable = 1;
  226. chip->spdif_bits = OXYGEN_SPDIF_C | OXYGEN_SPDIF_ORIGINAL |
  227. (IEC958_AES1_CON_PCM_CODER << OXYGEN_SPDIF_CATEGORY_SHIFT);
  228. chip->spdif_pcm_bits = chip->spdif_bits;
  229. if (oxygen_read8(chip, OXYGEN_REVISION) & OXYGEN_REVISION_2)
  230. chip->revision = 2;
  231. else
  232. chip->revision = 1;
  233. if (chip->revision == 1)
  234. oxygen_set_bits8(chip, OXYGEN_MISC,
  235. OXYGEN_MISC_PCI_MEM_W_1_CLOCK);
  236. i = oxygen_read16(chip, OXYGEN_AC97_CONTROL);
  237. chip->has_ac97_0 = (i & OXYGEN_AC97_CODEC_0) != 0;
  238. chip->has_ac97_1 = (i & OXYGEN_AC97_CODEC_1) != 0;
  239. oxygen_write8_masked(chip, OXYGEN_FUNCTION,
  240. OXYGEN_FUNCTION_RESET_CODEC |
  241. chip->model.function_flags,
  242. OXYGEN_FUNCTION_RESET_CODEC |
  243. OXYGEN_FUNCTION_2WIRE_SPI_MASK |
  244. OXYGEN_FUNCTION_ENABLE_SPI_4_5);
  245. oxygen_write8(chip, OXYGEN_DMA_STATUS, 0);
  246. oxygen_write8(chip, OXYGEN_DMA_PAUSE, 0);
  247. oxygen_write8(chip, OXYGEN_PLAY_CHANNELS,
  248. OXYGEN_PLAY_CHANNELS_2 |
  249. OXYGEN_DMA_A_BURST_8 |
  250. OXYGEN_DMA_MULTICH_BURST_8);
  251. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
  252. oxygen_write8_masked(chip, OXYGEN_MISC,
  253. chip->model.misc_flags,
  254. OXYGEN_MISC_WRITE_PCI_SUBID |
  255. OXYGEN_MISC_REC_C_FROM_SPDIF |
  256. OXYGEN_MISC_REC_B_FROM_AC97 |
  257. OXYGEN_MISC_REC_A_FROM_MULTICH |
  258. OXYGEN_MISC_MIDI);
  259. oxygen_write8(chip, OXYGEN_REC_FORMAT,
  260. (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_A_SHIFT) |
  261. (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_B_SHIFT) |
  262. (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_C_SHIFT));
  263. oxygen_write8(chip, OXYGEN_PLAY_FORMAT,
  264. (OXYGEN_FORMAT_16 << OXYGEN_SPDIF_FORMAT_SHIFT) |
  265. (OXYGEN_FORMAT_16 << OXYGEN_MULTICH_FORMAT_SHIFT));
  266. oxygen_write8(chip, OXYGEN_REC_CHANNELS, OXYGEN_REC_CHANNELS_2_2_2);
  267. oxygen_write16(chip, OXYGEN_I2S_MULTICH_FORMAT,
  268. OXYGEN_RATE_48000 | chip->model.dac_i2s_format |
  269. OXYGEN_I2S_MCLK_256 | OXYGEN_I2S_BITS_16 |
  270. OXYGEN_I2S_MASTER | OXYGEN_I2S_BCLK_64);
  271. if (chip->model.device_config & CAPTURE_0_FROM_I2S_1)
  272. oxygen_write16(chip, OXYGEN_I2S_A_FORMAT,
  273. OXYGEN_RATE_48000 | chip->model.adc_i2s_format |
  274. OXYGEN_I2S_MCLK_256 | OXYGEN_I2S_BITS_16 |
  275. OXYGEN_I2S_MASTER | OXYGEN_I2S_BCLK_64);
  276. else
  277. oxygen_write16(chip, OXYGEN_I2S_A_FORMAT,
  278. OXYGEN_I2S_MASTER | OXYGEN_I2S_MUTE_MCLK);
  279. if (chip->model.device_config & (CAPTURE_0_FROM_I2S_2 |
  280. CAPTURE_2_FROM_I2S_2))
  281. oxygen_write16(chip, OXYGEN_I2S_B_FORMAT,
  282. OXYGEN_RATE_48000 | chip->model.adc_i2s_format |
  283. OXYGEN_I2S_MCLK_256 | OXYGEN_I2S_BITS_16 |
  284. OXYGEN_I2S_MASTER | OXYGEN_I2S_BCLK_64);
  285. else
  286. oxygen_write16(chip, OXYGEN_I2S_B_FORMAT,
  287. OXYGEN_I2S_MASTER | OXYGEN_I2S_MUTE_MCLK);
  288. oxygen_write16(chip, OXYGEN_I2S_C_FORMAT,
  289. OXYGEN_I2S_MASTER | OXYGEN_I2S_MUTE_MCLK);
  290. oxygen_clear_bits32(chip, OXYGEN_SPDIF_CONTROL,
  291. OXYGEN_SPDIF_OUT_ENABLE |
  292. OXYGEN_SPDIF_LOOPBACK);
  293. if (chip->model.device_config & CAPTURE_1_FROM_SPDIF)
  294. oxygen_write32_masked(chip, OXYGEN_SPDIF_CONTROL,
  295. OXYGEN_SPDIF_SENSE_MASK |
  296. OXYGEN_SPDIF_LOCK_MASK |
  297. OXYGEN_SPDIF_RATE_MASK |
  298. OXYGEN_SPDIF_LOCK_PAR |
  299. OXYGEN_SPDIF_IN_CLOCK_96,
  300. OXYGEN_SPDIF_SENSE_MASK |
  301. OXYGEN_SPDIF_LOCK_MASK |
  302. OXYGEN_SPDIF_RATE_MASK |
  303. OXYGEN_SPDIF_SENSE_PAR |
  304. OXYGEN_SPDIF_LOCK_PAR |
  305. OXYGEN_SPDIF_IN_CLOCK_MASK);
  306. else
  307. oxygen_clear_bits32(chip, OXYGEN_SPDIF_CONTROL,
  308. OXYGEN_SPDIF_SENSE_MASK |
  309. OXYGEN_SPDIF_LOCK_MASK |
  310. OXYGEN_SPDIF_RATE_MASK);
  311. oxygen_write32(chip, OXYGEN_SPDIF_OUTPUT_BITS, chip->spdif_bits);
  312. oxygen_write16(chip, OXYGEN_2WIRE_BUS_STATUS,
  313. OXYGEN_2WIRE_LENGTH_8 |
  314. OXYGEN_2WIRE_INTERRUPT_MASK |
  315. OXYGEN_2WIRE_SPEED_STANDARD);
  316. oxygen_clear_bits8(chip, OXYGEN_MPU401_CONTROL, OXYGEN_MPU401_LOOPBACK);
  317. oxygen_write8(chip, OXYGEN_GPI_INTERRUPT_MASK, 0);
  318. oxygen_write16(chip, OXYGEN_GPIO_INTERRUPT_MASK, 0);
  319. oxygen_write16(chip, OXYGEN_PLAY_ROUTING,
  320. OXYGEN_PLAY_MULTICH_I2S_DAC |
  321. OXYGEN_PLAY_SPDIF_SPDIF |
  322. (0 << OXYGEN_PLAY_DAC0_SOURCE_SHIFT) |
  323. (1 << OXYGEN_PLAY_DAC1_SOURCE_SHIFT) |
  324. (2 << OXYGEN_PLAY_DAC2_SOURCE_SHIFT) |
  325. (3 << OXYGEN_PLAY_DAC3_SOURCE_SHIFT));
  326. oxygen_write8(chip, OXYGEN_REC_ROUTING,
  327. OXYGEN_REC_A_ROUTE_I2S_ADC_1 |
  328. OXYGEN_REC_B_ROUTE_I2S_ADC_2 |
  329. OXYGEN_REC_C_ROUTE_SPDIF);
  330. oxygen_write8(chip, OXYGEN_ADC_MONITOR, 0);
  331. oxygen_write8(chip, OXYGEN_A_MONITOR_ROUTING,
  332. (0 << OXYGEN_A_MONITOR_ROUTE_0_SHIFT) |
  333. (1 << OXYGEN_A_MONITOR_ROUTE_1_SHIFT) |
  334. (2 << OXYGEN_A_MONITOR_ROUTE_2_SHIFT) |
  335. (3 << OXYGEN_A_MONITOR_ROUTE_3_SHIFT));
  336. if (chip->has_ac97_0 | chip->has_ac97_1)
  337. oxygen_write8(chip, OXYGEN_AC97_INTERRUPT_MASK,
  338. OXYGEN_AC97_INT_READ_DONE |
  339. OXYGEN_AC97_INT_WRITE_DONE);
  340. else
  341. oxygen_write8(chip, OXYGEN_AC97_INTERRUPT_MASK, 0);
  342. oxygen_write32(chip, OXYGEN_AC97_OUT_CONFIG, 0);
  343. oxygen_write32(chip, OXYGEN_AC97_IN_CONFIG, 0);
  344. if (!(chip->has_ac97_0 | chip->has_ac97_1))
  345. oxygen_set_bits16(chip, OXYGEN_AC97_CONTROL,
  346. OXYGEN_AC97_CLOCK_DISABLE);
  347. if (!chip->has_ac97_0) {
  348. oxygen_set_bits16(chip, OXYGEN_AC97_CONTROL,
  349. OXYGEN_AC97_NO_CODEC_0);
  350. } else {
  351. oxygen_write_ac97(chip, 0, AC97_RESET, 0);
  352. msleep(1);
  353. oxygen_ac97_set_bits(chip, 0, CM9780_GPIO_SETUP,
  354. CM9780_GPIO0IO | CM9780_GPIO1IO);
  355. oxygen_ac97_set_bits(chip, 0, CM9780_MIXER,
  356. CM9780_BSTSEL | CM9780_STRO_MIC |
  357. CM9780_MIX2FR | CM9780_PCBSW);
  358. oxygen_ac97_set_bits(chip, 0, CM9780_JACK,
  359. CM9780_RSOE | CM9780_CBOE |
  360. CM9780_SSOE | CM9780_FROE |
  361. CM9780_MIC2MIC | CM9780_LI2LI);
  362. oxygen_write_ac97(chip, 0, AC97_MASTER, 0x0000);
  363. oxygen_write_ac97(chip, 0, AC97_PC_BEEP, 0x8000);
  364. oxygen_write_ac97(chip, 0, AC97_MIC, 0x8808);
  365. oxygen_write_ac97(chip, 0, AC97_LINE, 0x0808);
  366. oxygen_write_ac97(chip, 0, AC97_CD, 0x8808);
  367. oxygen_write_ac97(chip, 0, AC97_VIDEO, 0x8808);
  368. oxygen_write_ac97(chip, 0, AC97_AUX, 0x8808);
  369. oxygen_write_ac97(chip, 0, AC97_REC_GAIN, 0x8000);
  370. oxygen_write_ac97(chip, 0, AC97_CENTER_LFE_MASTER, 0x8080);
  371. oxygen_write_ac97(chip, 0, AC97_SURROUND_MASTER, 0x8080);
  372. oxygen_ac97_clear_bits(chip, 0, CM9780_GPIO_STATUS,
  373. CM9780_GPO0);
  374. /* power down unused ADCs and DACs */
  375. oxygen_ac97_set_bits(chip, 0, AC97_POWERDOWN,
  376. AC97_PD_PR0 | AC97_PD_PR1);
  377. oxygen_ac97_set_bits(chip, 0, AC97_EXTENDED_STATUS,
  378. AC97_EA_PRI | AC97_EA_PRJ | AC97_EA_PRK);
  379. }
  380. if (chip->has_ac97_1) {
  381. oxygen_set_bits32(chip, OXYGEN_AC97_OUT_CONFIG,
  382. OXYGEN_AC97_CODEC1_SLOT3 |
  383. OXYGEN_AC97_CODEC1_SLOT4);
  384. oxygen_write_ac97(chip, 1, AC97_RESET, 0);
  385. msleep(1);
  386. oxygen_write_ac97(chip, 1, AC97_MASTER, 0x0000);
  387. oxygen_write_ac97(chip, 1, AC97_HEADPHONE, 0x8000);
  388. oxygen_write_ac97(chip, 1, AC97_PC_BEEP, 0x8000);
  389. oxygen_write_ac97(chip, 1, AC97_MIC, 0x8808);
  390. oxygen_write_ac97(chip, 1, AC97_LINE, 0x8808);
  391. oxygen_write_ac97(chip, 1, AC97_CD, 0x8808);
  392. oxygen_write_ac97(chip, 1, AC97_VIDEO, 0x8808);
  393. oxygen_write_ac97(chip, 1, AC97_AUX, 0x8808);
  394. oxygen_write_ac97(chip, 1, AC97_PCM, 0x0808);
  395. oxygen_write_ac97(chip, 1, AC97_REC_SEL, 0x0000);
  396. oxygen_write_ac97(chip, 1, AC97_REC_GAIN, 0x0000);
  397. oxygen_ac97_set_bits(chip, 1, 0x6a, 0x0040);
  398. }
  399. }
  400. static void oxygen_card_free(struct snd_card *card)
  401. {
  402. struct oxygen *chip = card->private_data;
  403. spin_lock_irq(&chip->reg_lock);
  404. chip->interrupt_mask = 0;
  405. chip->pcm_running = 0;
  406. oxygen_write16(chip, OXYGEN_DMA_STATUS, 0);
  407. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
  408. spin_unlock_irq(&chip->reg_lock);
  409. if (chip->irq >= 0)
  410. free_irq(chip->irq, chip);
  411. flush_scheduled_work();
  412. chip->model.cleanup(chip);
  413. mutex_destroy(&chip->mutex);
  414. pci_release_regions(chip->pci);
  415. pci_disable_device(chip->pci);
  416. }
  417. int oxygen_pci_probe(struct pci_dev *pci, int index, char *id,
  418. const struct oxygen_model *model,
  419. unsigned long driver_data)
  420. {
  421. struct snd_card *card;
  422. struct oxygen *chip;
  423. int err;
  424. err = snd_card_create(index, id, model->owner,
  425. sizeof(*chip) + model->model_data_size, &card);
  426. if (err < 0)
  427. return err;
  428. chip = card->private_data;
  429. chip->card = card;
  430. chip->pci = pci;
  431. chip->irq = -1;
  432. chip->model = *model;
  433. chip->model_data = chip + 1;
  434. spin_lock_init(&chip->reg_lock);
  435. mutex_init(&chip->mutex);
  436. INIT_WORK(&chip->spdif_input_bits_work,
  437. oxygen_spdif_input_bits_changed);
  438. INIT_WORK(&chip->gpio_work, oxygen_gpio_changed);
  439. init_waitqueue_head(&chip->ac97_waitqueue);
  440. err = pci_enable_device(pci);
  441. if (err < 0)
  442. goto err_card;
  443. err = pci_request_regions(pci, model->chip);
  444. if (err < 0) {
  445. snd_printk(KERN_ERR "cannot reserve PCI resources\n");
  446. goto err_pci_enable;
  447. }
  448. if (!(pci_resource_flags(pci, 0) & IORESOURCE_IO) ||
  449. pci_resource_len(pci, 0) < OXYGEN_IO_SIZE) {
  450. snd_printk(KERN_ERR "invalid PCI I/O range\n");
  451. err = -ENXIO;
  452. goto err_pci_regions;
  453. }
  454. chip->addr = pci_resource_start(pci, 0);
  455. pci_set_master(pci);
  456. snd_card_set_dev(card, &pci->dev);
  457. card->private_free = oxygen_card_free;
  458. if (chip->model.probe) {
  459. err = chip->model.probe(chip, driver_data);
  460. if (err < 0)
  461. goto err_card;
  462. }
  463. oxygen_init(chip);
  464. chip->model.init(chip);
  465. err = request_irq(pci->irq, oxygen_interrupt, IRQF_SHARED,
  466. chip->model.chip, chip);
  467. if (err < 0) {
  468. snd_printk(KERN_ERR "cannot grab interrupt %d\n", pci->irq);
  469. goto err_card;
  470. }
  471. chip->irq = pci->irq;
  472. strcpy(card->driver, chip->model.chip);
  473. strcpy(card->shortname, chip->model.shortname);
  474. sprintf(card->longname, "%s (rev %u) at %#lx, irq %i",
  475. chip->model.longname, chip->revision, chip->addr, chip->irq);
  476. strcpy(card->mixername, chip->model.chip);
  477. snd_component_add(card, chip->model.chip);
  478. err = oxygen_pcm_init(chip);
  479. if (err < 0)
  480. goto err_card;
  481. err = oxygen_mixer_init(chip);
  482. if (err < 0)
  483. goto err_card;
  484. if (chip->model.device_config & (MIDI_OUTPUT | MIDI_INPUT)) {
  485. unsigned int info_flags = MPU401_INFO_INTEGRATED;
  486. if (chip->model.device_config & MIDI_OUTPUT)
  487. info_flags |= MPU401_INFO_OUTPUT;
  488. if (chip->model.device_config & MIDI_INPUT)
  489. info_flags |= MPU401_INFO_INPUT;
  490. err = snd_mpu401_uart_new(card, 0, MPU401_HW_CMIPCI,
  491. chip->addr + OXYGEN_MPU401,
  492. info_flags, 0, 0,
  493. &chip->midi);
  494. if (err < 0)
  495. goto err_card;
  496. }
  497. oxygen_proc_init(chip);
  498. spin_lock_irq(&chip->reg_lock);
  499. if (chip->model.device_config & CAPTURE_1_FROM_SPDIF)
  500. chip->interrupt_mask |= OXYGEN_INT_SPDIF_IN_DETECT;
  501. if (chip->has_ac97_0 | chip->has_ac97_1)
  502. chip->interrupt_mask |= OXYGEN_INT_AC97;
  503. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, chip->interrupt_mask);
  504. spin_unlock_irq(&chip->reg_lock);
  505. err = snd_card_register(card);
  506. if (err < 0)
  507. goto err_card;
  508. pci_set_drvdata(pci, card);
  509. return 0;
  510. err_pci_regions:
  511. pci_release_regions(pci);
  512. err_pci_enable:
  513. pci_disable_device(pci);
  514. err_card:
  515. snd_card_free(card);
  516. return err;
  517. }
  518. EXPORT_SYMBOL(oxygen_pci_probe);
  519. void oxygen_pci_remove(struct pci_dev *pci)
  520. {
  521. snd_card_free(pci_get_drvdata(pci));
  522. pci_set_drvdata(pci, NULL);
  523. }
  524. EXPORT_SYMBOL(oxygen_pci_remove);
  525. #ifdef CONFIG_PM
  526. int oxygen_pci_suspend(struct pci_dev *pci, pm_message_t state)
  527. {
  528. struct snd_card *card = pci_get_drvdata(pci);
  529. struct oxygen *chip = card->private_data;
  530. unsigned int i, saved_interrupt_mask;
  531. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  532. for (i = 0; i < PCM_COUNT; ++i)
  533. if (chip->streams[i])
  534. snd_pcm_suspend(chip->streams[i]);
  535. if (chip->model.suspend)
  536. chip->model.suspend(chip);
  537. spin_lock_irq(&chip->reg_lock);
  538. saved_interrupt_mask = chip->interrupt_mask;
  539. chip->interrupt_mask = 0;
  540. oxygen_write16(chip, OXYGEN_DMA_STATUS, 0);
  541. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
  542. spin_unlock_irq(&chip->reg_lock);
  543. synchronize_irq(chip->irq);
  544. flush_scheduled_work();
  545. chip->interrupt_mask = saved_interrupt_mask;
  546. pci_disable_device(pci);
  547. pci_save_state(pci);
  548. pci_set_power_state(pci, pci_choose_state(pci, state));
  549. return 0;
  550. }
  551. EXPORT_SYMBOL(oxygen_pci_suspend);
  552. static const u32 registers_to_restore[OXYGEN_IO_SIZE / 32] = {
  553. 0xffffffff, 0x00ff077f, 0x00011d08, 0x007f00ff,
  554. 0x00300000, 0x00000fe4, 0x0ff7001f, 0x00000000
  555. };
  556. static const u32 ac97_registers_to_restore[2][0x40 / 32] = {
  557. { 0x18284fa2, 0x03060000 },
  558. { 0x00007fa6, 0x00200000 }
  559. };
  560. static inline int is_bit_set(const u32 *bitmap, unsigned int bit)
  561. {
  562. return bitmap[bit / 32] & (1 << (bit & 31));
  563. }
  564. static void oxygen_restore_ac97(struct oxygen *chip, unsigned int codec)
  565. {
  566. unsigned int i;
  567. oxygen_write_ac97(chip, codec, AC97_RESET, 0);
  568. msleep(1);
  569. for (i = 1; i < 0x40; ++i)
  570. if (is_bit_set(ac97_registers_to_restore[codec], i))
  571. oxygen_write_ac97(chip, codec, i * 2,
  572. chip->saved_ac97_registers[codec][i]);
  573. }
  574. int oxygen_pci_resume(struct pci_dev *pci)
  575. {
  576. struct snd_card *card = pci_get_drvdata(pci);
  577. struct oxygen *chip = card->private_data;
  578. unsigned int i;
  579. pci_set_power_state(pci, PCI_D0);
  580. pci_restore_state(pci);
  581. if (pci_enable_device(pci) < 0) {
  582. snd_printk(KERN_ERR "cannot reenable device");
  583. snd_card_disconnect(card);
  584. return -EIO;
  585. }
  586. pci_set_master(pci);
  587. oxygen_write16(chip, OXYGEN_DMA_STATUS, 0);
  588. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
  589. for (i = 0; i < OXYGEN_IO_SIZE; ++i)
  590. if (is_bit_set(registers_to_restore, i))
  591. oxygen_write8(chip, i, chip->saved_registers._8[i]);
  592. if (chip->has_ac97_0)
  593. oxygen_restore_ac97(chip, 0);
  594. if (chip->has_ac97_1)
  595. oxygen_restore_ac97(chip, 1);
  596. if (chip->model.resume)
  597. chip->model.resume(chip);
  598. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, chip->interrupt_mask);
  599. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  600. return 0;
  601. }
  602. EXPORT_SYMBOL(oxygen_pci_resume);
  603. #endif /* CONFIG_PM */