rme96.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558
  1. /*
  2. * ALSA driver for RME Digi96, Digi96/8 and Digi96/8 PRO/PAD/PST audio
  3. * interfaces
  4. *
  5. * Copyright (c) 2000, 2001 Anders Torger <torger@ludd.luth.se>
  6. *
  7. * Thanks to Henk Hesselink <henk@anda.nl> for the analog volume control
  8. * code.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. *
  24. */
  25. #include <linux/delay.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/pci.h>
  29. #include <linux/module.h>
  30. #include <sound/core.h>
  31. #include <sound/info.h>
  32. #include <sound/control.h>
  33. #include <sound/pcm.h>
  34. #include <sound/pcm_params.h>
  35. #include <sound/asoundef.h>
  36. #include <sound/initval.h>
  37. #include <asm/io.h>
  38. /* note, two last pcis should be equal, it is not a bug */
  39. MODULE_AUTHOR("Anders Torger <torger@ludd.luth.se>");
  40. MODULE_DESCRIPTION("RME Digi96, Digi96/8, Digi96/8 PRO, Digi96/8 PST, "
  41. "Digi96/8 PAD");
  42. MODULE_LICENSE("GPL");
  43. MODULE_SUPPORTED_DEVICE("{{RME,Digi96},"
  44. "{RME,Digi96/8},"
  45. "{RME,Digi96/8 PRO},"
  46. "{RME,Digi96/8 PST},"
  47. "{RME,Digi96/8 PAD}}");
  48. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  49. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  50. static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable this card */
  51. module_param_array(index, int, NULL, 0444);
  52. MODULE_PARM_DESC(index, "Index value for RME Digi96 soundcard.");
  53. module_param_array(id, charp, NULL, 0444);
  54. MODULE_PARM_DESC(id, "ID string for RME Digi96 soundcard.");
  55. module_param_array(enable, bool, NULL, 0444);
  56. MODULE_PARM_DESC(enable, "Enable RME Digi96 soundcard.");
  57. /*
  58. * Defines for RME Digi96 series, from internal RME reference documents
  59. * dated 12.01.00
  60. */
  61. #define RME96_SPDIF_NCHANNELS 2
  62. /* Playback and capture buffer size */
  63. #define RME96_BUFFER_SIZE 0x10000
  64. /* IO area size */
  65. #define RME96_IO_SIZE 0x60000
  66. /* IO area offsets */
  67. #define RME96_IO_PLAY_BUFFER 0x0
  68. #define RME96_IO_REC_BUFFER 0x10000
  69. #define RME96_IO_CONTROL_REGISTER 0x20000
  70. #define RME96_IO_ADDITIONAL_REG 0x20004
  71. #define RME96_IO_CONFIRM_PLAY_IRQ 0x20008
  72. #define RME96_IO_CONFIRM_REC_IRQ 0x2000C
  73. #define RME96_IO_SET_PLAY_POS 0x40000
  74. #define RME96_IO_RESET_PLAY_POS 0x4FFFC
  75. #define RME96_IO_SET_REC_POS 0x50000
  76. #define RME96_IO_RESET_REC_POS 0x5FFFC
  77. #define RME96_IO_GET_PLAY_POS 0x20000
  78. #define RME96_IO_GET_REC_POS 0x30000
  79. /* Write control register bits */
  80. #define RME96_WCR_START (1 << 0)
  81. #define RME96_WCR_START_2 (1 << 1)
  82. #define RME96_WCR_GAIN_0 (1 << 2)
  83. #define RME96_WCR_GAIN_1 (1 << 3)
  84. #define RME96_WCR_MODE24 (1 << 4)
  85. #define RME96_WCR_MODE24_2 (1 << 5)
  86. #define RME96_WCR_BM (1 << 6)
  87. #define RME96_WCR_BM_2 (1 << 7)
  88. #define RME96_WCR_ADAT (1 << 8)
  89. #define RME96_WCR_FREQ_0 (1 << 9)
  90. #define RME96_WCR_FREQ_1 (1 << 10)
  91. #define RME96_WCR_DS (1 << 11)
  92. #define RME96_WCR_PRO (1 << 12)
  93. #define RME96_WCR_EMP (1 << 13)
  94. #define RME96_WCR_SEL (1 << 14)
  95. #define RME96_WCR_MASTER (1 << 15)
  96. #define RME96_WCR_PD (1 << 16)
  97. #define RME96_WCR_INP_0 (1 << 17)
  98. #define RME96_WCR_INP_1 (1 << 18)
  99. #define RME96_WCR_THRU_0 (1 << 19)
  100. #define RME96_WCR_THRU_1 (1 << 20)
  101. #define RME96_WCR_THRU_2 (1 << 21)
  102. #define RME96_WCR_THRU_3 (1 << 22)
  103. #define RME96_WCR_THRU_4 (1 << 23)
  104. #define RME96_WCR_THRU_5 (1 << 24)
  105. #define RME96_WCR_THRU_6 (1 << 25)
  106. #define RME96_WCR_THRU_7 (1 << 26)
  107. #define RME96_WCR_DOLBY (1 << 27)
  108. #define RME96_WCR_MONITOR_0 (1 << 28)
  109. #define RME96_WCR_MONITOR_1 (1 << 29)
  110. #define RME96_WCR_ISEL (1 << 30)
  111. #define RME96_WCR_IDIS (1 << 31)
  112. #define RME96_WCR_BITPOS_GAIN_0 2
  113. #define RME96_WCR_BITPOS_GAIN_1 3
  114. #define RME96_WCR_BITPOS_FREQ_0 9
  115. #define RME96_WCR_BITPOS_FREQ_1 10
  116. #define RME96_WCR_BITPOS_INP_0 17
  117. #define RME96_WCR_BITPOS_INP_1 18
  118. #define RME96_WCR_BITPOS_MONITOR_0 28
  119. #define RME96_WCR_BITPOS_MONITOR_1 29
  120. /* Read control register bits */
  121. #define RME96_RCR_AUDIO_ADDR_MASK 0xFFFF
  122. #define RME96_RCR_IRQ_2 (1 << 16)
  123. #define RME96_RCR_T_OUT (1 << 17)
  124. #define RME96_RCR_DEV_ID_0 (1 << 21)
  125. #define RME96_RCR_DEV_ID_1 (1 << 22)
  126. #define RME96_RCR_LOCK (1 << 23)
  127. #define RME96_RCR_VERF (1 << 26)
  128. #define RME96_RCR_F0 (1 << 27)
  129. #define RME96_RCR_F1 (1 << 28)
  130. #define RME96_RCR_F2 (1 << 29)
  131. #define RME96_RCR_AUTOSYNC (1 << 30)
  132. #define RME96_RCR_IRQ (1 << 31)
  133. #define RME96_RCR_BITPOS_F0 27
  134. #define RME96_RCR_BITPOS_F1 28
  135. #define RME96_RCR_BITPOS_F2 29
  136. /* Additional register bits */
  137. #define RME96_AR_WSEL (1 << 0)
  138. #define RME96_AR_ANALOG (1 << 1)
  139. #define RME96_AR_FREQPAD_0 (1 << 2)
  140. #define RME96_AR_FREQPAD_1 (1 << 3)
  141. #define RME96_AR_FREQPAD_2 (1 << 4)
  142. #define RME96_AR_PD2 (1 << 5)
  143. #define RME96_AR_DAC_EN (1 << 6)
  144. #define RME96_AR_CLATCH (1 << 7)
  145. #define RME96_AR_CCLK (1 << 8)
  146. #define RME96_AR_CDATA (1 << 9)
  147. #define RME96_AR_BITPOS_F0 2
  148. #define RME96_AR_BITPOS_F1 3
  149. #define RME96_AR_BITPOS_F2 4
  150. /* Monitor tracks */
  151. #define RME96_MONITOR_TRACKS_1_2 0
  152. #define RME96_MONITOR_TRACKS_3_4 1
  153. #define RME96_MONITOR_TRACKS_5_6 2
  154. #define RME96_MONITOR_TRACKS_7_8 3
  155. /* Attenuation */
  156. #define RME96_ATTENUATION_0 0
  157. #define RME96_ATTENUATION_6 1
  158. #define RME96_ATTENUATION_12 2
  159. #define RME96_ATTENUATION_18 3
  160. /* Input types */
  161. #define RME96_INPUT_OPTICAL 0
  162. #define RME96_INPUT_COAXIAL 1
  163. #define RME96_INPUT_INTERNAL 2
  164. #define RME96_INPUT_XLR 3
  165. #define RME96_INPUT_ANALOG 4
  166. /* Clock modes */
  167. #define RME96_CLOCKMODE_SLAVE 0
  168. #define RME96_CLOCKMODE_MASTER 1
  169. #define RME96_CLOCKMODE_WORDCLOCK 2
  170. /* Block sizes in bytes */
  171. #define RME96_SMALL_BLOCK_SIZE 2048
  172. #define RME96_LARGE_BLOCK_SIZE 8192
  173. /* Volume control */
  174. #define RME96_AD1852_VOL_BITS 14
  175. #define RME96_AD1855_VOL_BITS 10
  176. /* Defines for snd_rme96_trigger */
  177. #define RME96_TB_START_PLAYBACK 1
  178. #define RME96_TB_START_CAPTURE 2
  179. #define RME96_TB_STOP_PLAYBACK 4
  180. #define RME96_TB_STOP_CAPTURE 8
  181. #define RME96_TB_RESET_PLAYPOS 16
  182. #define RME96_TB_RESET_CAPTUREPOS 32
  183. #define RME96_TB_CLEAR_PLAYBACK_IRQ 64
  184. #define RME96_TB_CLEAR_CAPTURE_IRQ 128
  185. #define RME96_RESUME_PLAYBACK (RME96_TB_START_PLAYBACK)
  186. #define RME96_RESUME_CAPTURE (RME96_TB_START_CAPTURE)
  187. #define RME96_RESUME_BOTH (RME96_RESUME_PLAYBACK \
  188. | RME96_RESUME_CAPTURE)
  189. #define RME96_START_PLAYBACK (RME96_TB_START_PLAYBACK \
  190. | RME96_TB_RESET_PLAYPOS)
  191. #define RME96_START_CAPTURE (RME96_TB_START_CAPTURE \
  192. | RME96_TB_RESET_CAPTUREPOS)
  193. #define RME96_START_BOTH (RME96_START_PLAYBACK \
  194. | RME96_START_CAPTURE)
  195. #define RME96_STOP_PLAYBACK (RME96_TB_STOP_PLAYBACK \
  196. | RME96_TB_CLEAR_PLAYBACK_IRQ)
  197. #define RME96_STOP_CAPTURE (RME96_TB_STOP_CAPTURE \
  198. | RME96_TB_CLEAR_CAPTURE_IRQ)
  199. #define RME96_STOP_BOTH (RME96_STOP_PLAYBACK \
  200. | RME96_STOP_CAPTURE)
  201. struct rme96 {
  202. spinlock_t lock;
  203. int irq;
  204. unsigned long port;
  205. void __iomem *iobase;
  206. u32 wcreg; /* cached write control register value */
  207. u32 wcreg_spdif; /* S/PDIF setup */
  208. u32 wcreg_spdif_stream; /* S/PDIF setup (temporary) */
  209. u32 rcreg; /* cached read control register value */
  210. u32 areg; /* cached additional register value */
  211. u16 vol[2]; /* cached volume of analog output */
  212. u8 rev; /* card revision number */
  213. #ifdef CONFIG_PM
  214. u32 playback_pointer;
  215. u32 capture_pointer;
  216. void *playback_suspend_buffer;
  217. void *capture_suspend_buffer;
  218. #endif
  219. struct snd_pcm_substream *playback_substream;
  220. struct snd_pcm_substream *capture_substream;
  221. int playback_frlog; /* log2 of framesize */
  222. int capture_frlog;
  223. size_t playback_periodsize; /* in bytes, zero if not used */
  224. size_t capture_periodsize; /* in bytes, zero if not used */
  225. struct snd_card *card;
  226. struct snd_pcm *spdif_pcm;
  227. struct snd_pcm *adat_pcm;
  228. struct pci_dev *pci;
  229. struct snd_kcontrol *spdif_ctl;
  230. };
  231. static DEFINE_PCI_DEVICE_TABLE(snd_rme96_ids) = {
  232. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96), 0, },
  233. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8), 0, },
  234. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PRO), 0, },
  235. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST), 0, },
  236. { 0, }
  237. };
  238. MODULE_DEVICE_TABLE(pci, snd_rme96_ids);
  239. #define RME96_ISPLAYING(rme96) ((rme96)->wcreg & RME96_WCR_START)
  240. #define RME96_ISRECORDING(rme96) ((rme96)->wcreg & RME96_WCR_START_2)
  241. #define RME96_HAS_ANALOG_IN(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  242. #define RME96_HAS_ANALOG_OUT(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO || \
  243. (rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  244. #define RME96_DAC_IS_1852(rme96) (RME96_HAS_ANALOG_OUT(rme96) && (rme96)->rev >= 4)
  245. #define RME96_DAC_IS_1855(rme96) (((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && (rme96)->rev < 4) || \
  246. ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO && (rme96)->rev == 2))
  247. #define RME96_185X_MAX_OUT(rme96) ((1 << (RME96_DAC_IS_1852(rme96) ? RME96_AD1852_VOL_BITS : RME96_AD1855_VOL_BITS)) - 1)
  248. static int
  249. snd_rme96_playback_prepare(struct snd_pcm_substream *substream);
  250. static int
  251. snd_rme96_capture_prepare(struct snd_pcm_substream *substream);
  252. static int
  253. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  254. int cmd);
  255. static int
  256. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  257. int cmd);
  258. static snd_pcm_uframes_t
  259. snd_rme96_playback_pointer(struct snd_pcm_substream *substream);
  260. static snd_pcm_uframes_t
  261. snd_rme96_capture_pointer(struct snd_pcm_substream *substream);
  262. static void snd_rme96_proc_init(struct rme96 *rme96);
  263. static int
  264. snd_rme96_create_switches(struct snd_card *card,
  265. struct rme96 *rme96);
  266. static int
  267. snd_rme96_getinputtype(struct rme96 *rme96);
  268. static inline unsigned int
  269. snd_rme96_playback_ptr(struct rme96 *rme96)
  270. {
  271. return (readl(rme96->iobase + RME96_IO_GET_PLAY_POS)
  272. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->playback_frlog;
  273. }
  274. static inline unsigned int
  275. snd_rme96_capture_ptr(struct rme96 *rme96)
  276. {
  277. return (readl(rme96->iobase + RME96_IO_GET_REC_POS)
  278. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->capture_frlog;
  279. }
  280. static int
  281. snd_rme96_playback_silence(struct snd_pcm_substream *substream,
  282. int channel, /* not used (interleaved data) */
  283. snd_pcm_uframes_t pos,
  284. snd_pcm_uframes_t count)
  285. {
  286. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  287. count <<= rme96->playback_frlog;
  288. pos <<= rme96->playback_frlog;
  289. memset_io(rme96->iobase + RME96_IO_PLAY_BUFFER + pos,
  290. 0, count);
  291. return 0;
  292. }
  293. static int
  294. snd_rme96_playback_copy(struct snd_pcm_substream *substream,
  295. int channel, /* not used (interleaved data) */
  296. snd_pcm_uframes_t pos,
  297. void __user *src,
  298. snd_pcm_uframes_t count)
  299. {
  300. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  301. count <<= rme96->playback_frlog;
  302. pos <<= rme96->playback_frlog;
  303. copy_from_user_toio(rme96->iobase + RME96_IO_PLAY_BUFFER + pos, src,
  304. count);
  305. return 0;
  306. }
  307. static int
  308. snd_rme96_capture_copy(struct snd_pcm_substream *substream,
  309. int channel, /* not used (interleaved data) */
  310. snd_pcm_uframes_t pos,
  311. void __user *dst,
  312. snd_pcm_uframes_t count)
  313. {
  314. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  315. count <<= rme96->capture_frlog;
  316. pos <<= rme96->capture_frlog;
  317. copy_to_user_fromio(dst, rme96->iobase + RME96_IO_REC_BUFFER + pos,
  318. count);
  319. return 0;
  320. }
  321. /*
  322. * Digital output capabilities (S/PDIF)
  323. */
  324. static struct snd_pcm_hardware snd_rme96_playback_spdif_info =
  325. {
  326. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  327. SNDRV_PCM_INFO_MMAP_VALID |
  328. SNDRV_PCM_INFO_SYNC_START |
  329. SNDRV_PCM_INFO_RESUME |
  330. SNDRV_PCM_INFO_INTERLEAVED |
  331. SNDRV_PCM_INFO_PAUSE),
  332. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  333. SNDRV_PCM_FMTBIT_S32_LE),
  334. .rates = (SNDRV_PCM_RATE_32000 |
  335. SNDRV_PCM_RATE_44100 |
  336. SNDRV_PCM_RATE_48000 |
  337. SNDRV_PCM_RATE_64000 |
  338. SNDRV_PCM_RATE_88200 |
  339. SNDRV_PCM_RATE_96000),
  340. .rate_min = 32000,
  341. .rate_max = 96000,
  342. .channels_min = 2,
  343. .channels_max = 2,
  344. .buffer_bytes_max = RME96_BUFFER_SIZE,
  345. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  346. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  347. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  348. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  349. .fifo_size = 0,
  350. };
  351. /*
  352. * Digital input capabilities (S/PDIF)
  353. */
  354. static struct snd_pcm_hardware snd_rme96_capture_spdif_info =
  355. {
  356. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  357. SNDRV_PCM_INFO_MMAP_VALID |
  358. SNDRV_PCM_INFO_SYNC_START |
  359. SNDRV_PCM_INFO_RESUME |
  360. SNDRV_PCM_INFO_INTERLEAVED |
  361. SNDRV_PCM_INFO_PAUSE),
  362. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  363. SNDRV_PCM_FMTBIT_S32_LE),
  364. .rates = (SNDRV_PCM_RATE_32000 |
  365. SNDRV_PCM_RATE_44100 |
  366. SNDRV_PCM_RATE_48000 |
  367. SNDRV_PCM_RATE_64000 |
  368. SNDRV_PCM_RATE_88200 |
  369. SNDRV_PCM_RATE_96000),
  370. .rate_min = 32000,
  371. .rate_max = 96000,
  372. .channels_min = 2,
  373. .channels_max = 2,
  374. .buffer_bytes_max = RME96_BUFFER_SIZE,
  375. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  376. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  377. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  378. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  379. .fifo_size = 0,
  380. };
  381. /*
  382. * Digital output capabilities (ADAT)
  383. */
  384. static struct snd_pcm_hardware snd_rme96_playback_adat_info =
  385. {
  386. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  387. SNDRV_PCM_INFO_MMAP_VALID |
  388. SNDRV_PCM_INFO_SYNC_START |
  389. SNDRV_PCM_INFO_RESUME |
  390. SNDRV_PCM_INFO_INTERLEAVED |
  391. SNDRV_PCM_INFO_PAUSE),
  392. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  393. SNDRV_PCM_FMTBIT_S32_LE),
  394. .rates = (SNDRV_PCM_RATE_44100 |
  395. SNDRV_PCM_RATE_48000),
  396. .rate_min = 44100,
  397. .rate_max = 48000,
  398. .channels_min = 8,
  399. .channels_max = 8,
  400. .buffer_bytes_max = RME96_BUFFER_SIZE,
  401. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  402. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  403. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  404. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  405. .fifo_size = 0,
  406. };
  407. /*
  408. * Digital input capabilities (ADAT)
  409. */
  410. static struct snd_pcm_hardware snd_rme96_capture_adat_info =
  411. {
  412. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  413. SNDRV_PCM_INFO_MMAP_VALID |
  414. SNDRV_PCM_INFO_SYNC_START |
  415. SNDRV_PCM_INFO_RESUME |
  416. SNDRV_PCM_INFO_INTERLEAVED |
  417. SNDRV_PCM_INFO_PAUSE),
  418. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  419. SNDRV_PCM_FMTBIT_S32_LE),
  420. .rates = (SNDRV_PCM_RATE_44100 |
  421. SNDRV_PCM_RATE_48000),
  422. .rate_min = 44100,
  423. .rate_max = 48000,
  424. .channels_min = 8,
  425. .channels_max = 8,
  426. .buffer_bytes_max = RME96_BUFFER_SIZE,
  427. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  428. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  429. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  430. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  431. .fifo_size = 0,
  432. };
  433. /*
  434. * The CDATA, CCLK and CLATCH bits can be used to write to the SPI interface
  435. * of the AD1852 or AD1852 D/A converter on the board. CDATA must be set up
  436. * on the falling edge of CCLK and be stable on the rising edge. The rising
  437. * edge of CLATCH after the last data bit clocks in the whole data word.
  438. * A fast processor could probably drive the SPI interface faster than the
  439. * DAC can handle (3MHz for the 1855, unknown for the 1852). The udelay(1)
  440. * limits the data rate to 500KHz and only causes a delay of 33 microsecs.
  441. *
  442. * NOTE: increased delay from 1 to 10, since there where problems setting
  443. * the volume.
  444. */
  445. static void
  446. snd_rme96_write_SPI(struct rme96 *rme96, u16 val)
  447. {
  448. int i;
  449. for (i = 0; i < 16; i++) {
  450. if (val & 0x8000) {
  451. rme96->areg |= RME96_AR_CDATA;
  452. } else {
  453. rme96->areg &= ~RME96_AR_CDATA;
  454. }
  455. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CLATCH);
  456. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  457. udelay(10);
  458. rme96->areg |= RME96_AR_CCLK;
  459. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  460. udelay(10);
  461. val <<= 1;
  462. }
  463. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CDATA);
  464. rme96->areg |= RME96_AR_CLATCH;
  465. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  466. udelay(10);
  467. rme96->areg &= ~RME96_AR_CLATCH;
  468. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  469. }
  470. static void
  471. snd_rme96_apply_dac_volume(struct rme96 *rme96)
  472. {
  473. if (RME96_DAC_IS_1852(rme96)) {
  474. snd_rme96_write_SPI(rme96, (rme96->vol[0] << 2) | 0x0);
  475. snd_rme96_write_SPI(rme96, (rme96->vol[1] << 2) | 0x2);
  476. } else if (RME96_DAC_IS_1855(rme96)) {
  477. snd_rme96_write_SPI(rme96, (rme96->vol[0] & 0x3FF) | 0x000);
  478. snd_rme96_write_SPI(rme96, (rme96->vol[1] & 0x3FF) | 0x400);
  479. }
  480. }
  481. static void
  482. snd_rme96_reset_dac(struct rme96 *rme96)
  483. {
  484. writel(rme96->wcreg | RME96_WCR_PD,
  485. rme96->iobase + RME96_IO_CONTROL_REGISTER);
  486. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  487. }
  488. static int
  489. snd_rme96_getmontracks(struct rme96 *rme96)
  490. {
  491. return ((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_0) & 1) +
  492. (((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_1) & 1) << 1);
  493. }
  494. static int
  495. snd_rme96_setmontracks(struct rme96 *rme96,
  496. int montracks)
  497. {
  498. if (montracks & 1) {
  499. rme96->wcreg |= RME96_WCR_MONITOR_0;
  500. } else {
  501. rme96->wcreg &= ~RME96_WCR_MONITOR_0;
  502. }
  503. if (montracks & 2) {
  504. rme96->wcreg |= RME96_WCR_MONITOR_1;
  505. } else {
  506. rme96->wcreg &= ~RME96_WCR_MONITOR_1;
  507. }
  508. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  509. return 0;
  510. }
  511. static int
  512. snd_rme96_getattenuation(struct rme96 *rme96)
  513. {
  514. return ((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_0) & 1) +
  515. (((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_1) & 1) << 1);
  516. }
  517. static int
  518. snd_rme96_setattenuation(struct rme96 *rme96,
  519. int attenuation)
  520. {
  521. switch (attenuation) {
  522. case 0:
  523. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) &
  524. ~RME96_WCR_GAIN_1;
  525. break;
  526. case 1:
  527. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) &
  528. ~RME96_WCR_GAIN_1;
  529. break;
  530. case 2:
  531. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) |
  532. RME96_WCR_GAIN_1;
  533. break;
  534. case 3:
  535. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) |
  536. RME96_WCR_GAIN_1;
  537. break;
  538. default:
  539. return -EINVAL;
  540. }
  541. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  542. return 0;
  543. }
  544. static int
  545. snd_rme96_capture_getrate(struct rme96 *rme96,
  546. int *is_adat)
  547. {
  548. int n, rate;
  549. *is_adat = 0;
  550. if (rme96->areg & RME96_AR_ANALOG) {
  551. /* Analog input, overrides S/PDIF setting */
  552. n = ((rme96->areg >> RME96_AR_BITPOS_F0) & 1) +
  553. (((rme96->areg >> RME96_AR_BITPOS_F1) & 1) << 1);
  554. switch (n) {
  555. case 1:
  556. rate = 32000;
  557. break;
  558. case 2:
  559. rate = 44100;
  560. break;
  561. case 3:
  562. rate = 48000;
  563. break;
  564. default:
  565. return -1;
  566. }
  567. return (rme96->areg & RME96_AR_BITPOS_F2) ? rate << 1 : rate;
  568. }
  569. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  570. if (rme96->rcreg & RME96_RCR_LOCK) {
  571. /* ADAT rate */
  572. *is_adat = 1;
  573. if (rme96->rcreg & RME96_RCR_T_OUT) {
  574. return 48000;
  575. }
  576. return 44100;
  577. }
  578. if (rme96->rcreg & RME96_RCR_VERF) {
  579. return -1;
  580. }
  581. /* S/PDIF rate */
  582. n = ((rme96->rcreg >> RME96_RCR_BITPOS_F0) & 1) +
  583. (((rme96->rcreg >> RME96_RCR_BITPOS_F1) & 1) << 1) +
  584. (((rme96->rcreg >> RME96_RCR_BITPOS_F2) & 1) << 2);
  585. switch (n) {
  586. case 0:
  587. if (rme96->rcreg & RME96_RCR_T_OUT) {
  588. return 64000;
  589. }
  590. return -1;
  591. case 3: return 96000;
  592. case 4: return 88200;
  593. case 5: return 48000;
  594. case 6: return 44100;
  595. case 7: return 32000;
  596. default:
  597. break;
  598. }
  599. return -1;
  600. }
  601. static int
  602. snd_rme96_playback_getrate(struct rme96 *rme96)
  603. {
  604. int rate, dummy;
  605. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  606. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  607. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  608. {
  609. /* slave clock */
  610. return rate;
  611. }
  612. rate = ((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_0) & 1) +
  613. (((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_1) & 1) << 1);
  614. switch (rate) {
  615. case 1:
  616. rate = 32000;
  617. break;
  618. case 2:
  619. rate = 44100;
  620. break;
  621. case 3:
  622. rate = 48000;
  623. break;
  624. default:
  625. return -1;
  626. }
  627. return (rme96->wcreg & RME96_WCR_DS) ? rate << 1 : rate;
  628. }
  629. static int
  630. snd_rme96_playback_setrate(struct rme96 *rme96,
  631. int rate)
  632. {
  633. int ds;
  634. ds = rme96->wcreg & RME96_WCR_DS;
  635. switch (rate) {
  636. case 32000:
  637. rme96->wcreg &= ~RME96_WCR_DS;
  638. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  639. ~RME96_WCR_FREQ_1;
  640. break;
  641. case 44100:
  642. rme96->wcreg &= ~RME96_WCR_DS;
  643. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  644. ~RME96_WCR_FREQ_0;
  645. break;
  646. case 48000:
  647. rme96->wcreg &= ~RME96_WCR_DS;
  648. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  649. RME96_WCR_FREQ_1;
  650. break;
  651. case 64000:
  652. rme96->wcreg |= RME96_WCR_DS;
  653. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  654. ~RME96_WCR_FREQ_1;
  655. break;
  656. case 88200:
  657. rme96->wcreg |= RME96_WCR_DS;
  658. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  659. ~RME96_WCR_FREQ_0;
  660. break;
  661. case 96000:
  662. rme96->wcreg |= RME96_WCR_DS;
  663. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  664. RME96_WCR_FREQ_1;
  665. break;
  666. default:
  667. return -EINVAL;
  668. }
  669. if ((!ds && rme96->wcreg & RME96_WCR_DS) ||
  670. (ds && !(rme96->wcreg & RME96_WCR_DS)))
  671. {
  672. /* change to/from double-speed: reset the DAC (if available) */
  673. snd_rme96_reset_dac(rme96);
  674. } else {
  675. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  676. }
  677. return 0;
  678. }
  679. static int
  680. snd_rme96_capture_analog_setrate(struct rme96 *rme96,
  681. int rate)
  682. {
  683. switch (rate) {
  684. case 32000:
  685. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  686. ~RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  687. break;
  688. case 44100:
  689. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  690. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  691. break;
  692. case 48000:
  693. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  694. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  695. break;
  696. case 64000:
  697. if (rme96->rev < 4) {
  698. return -EINVAL;
  699. }
  700. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  701. ~RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  702. break;
  703. case 88200:
  704. if (rme96->rev < 4) {
  705. return -EINVAL;
  706. }
  707. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  708. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  709. break;
  710. case 96000:
  711. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  712. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  713. break;
  714. default:
  715. return -EINVAL;
  716. }
  717. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  718. return 0;
  719. }
  720. static int
  721. snd_rme96_setclockmode(struct rme96 *rme96,
  722. int mode)
  723. {
  724. switch (mode) {
  725. case RME96_CLOCKMODE_SLAVE:
  726. /* AutoSync */
  727. rme96->wcreg &= ~RME96_WCR_MASTER;
  728. rme96->areg &= ~RME96_AR_WSEL;
  729. break;
  730. case RME96_CLOCKMODE_MASTER:
  731. /* Internal */
  732. rme96->wcreg |= RME96_WCR_MASTER;
  733. rme96->areg &= ~RME96_AR_WSEL;
  734. break;
  735. case RME96_CLOCKMODE_WORDCLOCK:
  736. /* Word clock is a master mode */
  737. rme96->wcreg |= RME96_WCR_MASTER;
  738. rme96->areg |= RME96_AR_WSEL;
  739. break;
  740. default:
  741. return -EINVAL;
  742. }
  743. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  744. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  745. return 0;
  746. }
  747. static int
  748. snd_rme96_getclockmode(struct rme96 *rme96)
  749. {
  750. if (rme96->areg & RME96_AR_WSEL) {
  751. return RME96_CLOCKMODE_WORDCLOCK;
  752. }
  753. return (rme96->wcreg & RME96_WCR_MASTER) ? RME96_CLOCKMODE_MASTER :
  754. RME96_CLOCKMODE_SLAVE;
  755. }
  756. static int
  757. snd_rme96_setinputtype(struct rme96 *rme96,
  758. int type)
  759. {
  760. int n;
  761. switch (type) {
  762. case RME96_INPUT_OPTICAL:
  763. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) &
  764. ~RME96_WCR_INP_1;
  765. break;
  766. case RME96_INPUT_COAXIAL:
  767. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) &
  768. ~RME96_WCR_INP_1;
  769. break;
  770. case RME96_INPUT_INTERNAL:
  771. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) |
  772. RME96_WCR_INP_1;
  773. break;
  774. case RME96_INPUT_XLR:
  775. if ((rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  776. rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PRO) ||
  777. (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  778. rme96->rev > 4))
  779. {
  780. /* Only Digi96/8 PRO and Digi96/8 PAD supports XLR */
  781. return -EINVAL;
  782. }
  783. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) |
  784. RME96_WCR_INP_1;
  785. break;
  786. case RME96_INPUT_ANALOG:
  787. if (!RME96_HAS_ANALOG_IN(rme96)) {
  788. return -EINVAL;
  789. }
  790. rme96->areg |= RME96_AR_ANALOG;
  791. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  792. if (rme96->rev < 4) {
  793. /*
  794. * Revision less than 004 does not support 64 and
  795. * 88.2 kHz
  796. */
  797. if (snd_rme96_capture_getrate(rme96, &n) == 88200) {
  798. snd_rme96_capture_analog_setrate(rme96, 44100);
  799. }
  800. if (snd_rme96_capture_getrate(rme96, &n) == 64000) {
  801. snd_rme96_capture_analog_setrate(rme96, 32000);
  802. }
  803. }
  804. return 0;
  805. default:
  806. return -EINVAL;
  807. }
  808. if (type != RME96_INPUT_ANALOG && RME96_HAS_ANALOG_IN(rme96)) {
  809. rme96->areg &= ~RME96_AR_ANALOG;
  810. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  811. }
  812. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  813. return 0;
  814. }
  815. static int
  816. snd_rme96_getinputtype(struct rme96 *rme96)
  817. {
  818. if (rme96->areg & RME96_AR_ANALOG) {
  819. return RME96_INPUT_ANALOG;
  820. }
  821. return ((rme96->wcreg >> RME96_WCR_BITPOS_INP_0) & 1) +
  822. (((rme96->wcreg >> RME96_WCR_BITPOS_INP_1) & 1) << 1);
  823. }
  824. static void
  825. snd_rme96_setframelog(struct rme96 *rme96,
  826. int n_channels,
  827. int is_playback)
  828. {
  829. int frlog;
  830. if (n_channels == 2) {
  831. frlog = 1;
  832. } else {
  833. /* assume 8 channels */
  834. frlog = 3;
  835. }
  836. if (is_playback) {
  837. frlog += (rme96->wcreg & RME96_WCR_MODE24) ? 2 : 1;
  838. rme96->playback_frlog = frlog;
  839. } else {
  840. frlog += (rme96->wcreg & RME96_WCR_MODE24_2) ? 2 : 1;
  841. rme96->capture_frlog = frlog;
  842. }
  843. }
  844. static int
  845. snd_rme96_playback_setformat(struct rme96 *rme96,
  846. int format)
  847. {
  848. switch (format) {
  849. case SNDRV_PCM_FORMAT_S16_LE:
  850. rme96->wcreg &= ~RME96_WCR_MODE24;
  851. break;
  852. case SNDRV_PCM_FORMAT_S32_LE:
  853. rme96->wcreg |= RME96_WCR_MODE24;
  854. break;
  855. default:
  856. return -EINVAL;
  857. }
  858. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  859. return 0;
  860. }
  861. static int
  862. snd_rme96_capture_setformat(struct rme96 *rme96,
  863. int format)
  864. {
  865. switch (format) {
  866. case SNDRV_PCM_FORMAT_S16_LE:
  867. rme96->wcreg &= ~RME96_WCR_MODE24_2;
  868. break;
  869. case SNDRV_PCM_FORMAT_S32_LE:
  870. rme96->wcreg |= RME96_WCR_MODE24_2;
  871. break;
  872. default:
  873. return -EINVAL;
  874. }
  875. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  876. return 0;
  877. }
  878. static void
  879. snd_rme96_set_period_properties(struct rme96 *rme96,
  880. size_t period_bytes)
  881. {
  882. switch (period_bytes) {
  883. case RME96_LARGE_BLOCK_SIZE:
  884. rme96->wcreg &= ~RME96_WCR_ISEL;
  885. break;
  886. case RME96_SMALL_BLOCK_SIZE:
  887. rme96->wcreg |= RME96_WCR_ISEL;
  888. break;
  889. default:
  890. snd_BUG();
  891. break;
  892. }
  893. rme96->wcreg &= ~RME96_WCR_IDIS;
  894. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  895. }
  896. static int
  897. snd_rme96_playback_hw_params(struct snd_pcm_substream *substream,
  898. struct snd_pcm_hw_params *params)
  899. {
  900. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  901. struct snd_pcm_runtime *runtime = substream->runtime;
  902. int err, rate, dummy;
  903. runtime->dma_area = (void __force *)(rme96->iobase +
  904. RME96_IO_PLAY_BUFFER);
  905. runtime->dma_addr = rme96->port + RME96_IO_PLAY_BUFFER;
  906. runtime->dma_bytes = RME96_BUFFER_SIZE;
  907. spin_lock_irq(&rme96->lock);
  908. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  909. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  910. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  911. {
  912. /* slave clock */
  913. if ((int)params_rate(params) != rate) {
  914. spin_unlock_irq(&rme96->lock);
  915. return -EIO;
  916. }
  917. } else if ((err = snd_rme96_playback_setrate(rme96, params_rate(params))) < 0) {
  918. spin_unlock_irq(&rme96->lock);
  919. return err;
  920. }
  921. if ((err = snd_rme96_playback_setformat(rme96, params_format(params))) < 0) {
  922. spin_unlock_irq(&rme96->lock);
  923. return err;
  924. }
  925. snd_rme96_setframelog(rme96, params_channels(params), 1);
  926. if (rme96->capture_periodsize != 0) {
  927. if (params_period_size(params) << rme96->playback_frlog !=
  928. rme96->capture_periodsize)
  929. {
  930. spin_unlock_irq(&rme96->lock);
  931. return -EBUSY;
  932. }
  933. }
  934. rme96->playback_periodsize =
  935. params_period_size(params) << rme96->playback_frlog;
  936. snd_rme96_set_period_properties(rme96, rme96->playback_periodsize);
  937. /* S/PDIF setup */
  938. if ((rme96->wcreg & RME96_WCR_ADAT) == 0) {
  939. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  940. writel(rme96->wcreg |= rme96->wcreg_spdif_stream, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  941. }
  942. spin_unlock_irq(&rme96->lock);
  943. return 0;
  944. }
  945. static int
  946. snd_rme96_capture_hw_params(struct snd_pcm_substream *substream,
  947. struct snd_pcm_hw_params *params)
  948. {
  949. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  950. struct snd_pcm_runtime *runtime = substream->runtime;
  951. int err, isadat, rate;
  952. runtime->dma_area = (void __force *)(rme96->iobase +
  953. RME96_IO_REC_BUFFER);
  954. runtime->dma_addr = rme96->port + RME96_IO_REC_BUFFER;
  955. runtime->dma_bytes = RME96_BUFFER_SIZE;
  956. spin_lock_irq(&rme96->lock);
  957. if ((err = snd_rme96_capture_setformat(rme96, params_format(params))) < 0) {
  958. spin_unlock_irq(&rme96->lock);
  959. return err;
  960. }
  961. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  962. if ((err = snd_rme96_capture_analog_setrate(rme96,
  963. params_rate(params))) < 0)
  964. {
  965. spin_unlock_irq(&rme96->lock);
  966. return err;
  967. }
  968. } else if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  969. if ((int)params_rate(params) != rate) {
  970. spin_unlock_irq(&rme96->lock);
  971. return -EIO;
  972. }
  973. if ((isadat && runtime->hw.channels_min == 2) ||
  974. (!isadat && runtime->hw.channels_min == 8))
  975. {
  976. spin_unlock_irq(&rme96->lock);
  977. return -EIO;
  978. }
  979. }
  980. snd_rme96_setframelog(rme96, params_channels(params), 0);
  981. if (rme96->playback_periodsize != 0) {
  982. if (params_period_size(params) << rme96->capture_frlog !=
  983. rme96->playback_periodsize)
  984. {
  985. spin_unlock_irq(&rme96->lock);
  986. return -EBUSY;
  987. }
  988. }
  989. rme96->capture_periodsize =
  990. params_period_size(params) << rme96->capture_frlog;
  991. snd_rme96_set_period_properties(rme96, rme96->capture_periodsize);
  992. spin_unlock_irq(&rme96->lock);
  993. return 0;
  994. }
  995. static void
  996. snd_rme96_trigger(struct rme96 *rme96,
  997. int op)
  998. {
  999. if (op & RME96_TB_RESET_PLAYPOS)
  1000. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1001. if (op & RME96_TB_RESET_CAPTUREPOS)
  1002. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1003. if (op & RME96_TB_CLEAR_PLAYBACK_IRQ) {
  1004. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1005. if (rme96->rcreg & RME96_RCR_IRQ)
  1006. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  1007. }
  1008. if (op & RME96_TB_CLEAR_CAPTURE_IRQ) {
  1009. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1010. if (rme96->rcreg & RME96_RCR_IRQ_2)
  1011. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1012. }
  1013. if (op & RME96_TB_START_PLAYBACK)
  1014. rme96->wcreg |= RME96_WCR_START;
  1015. if (op & RME96_TB_STOP_PLAYBACK)
  1016. rme96->wcreg &= ~RME96_WCR_START;
  1017. if (op & RME96_TB_START_CAPTURE)
  1018. rme96->wcreg |= RME96_WCR_START_2;
  1019. if (op & RME96_TB_STOP_CAPTURE)
  1020. rme96->wcreg &= ~RME96_WCR_START_2;
  1021. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1022. }
  1023. static irqreturn_t
  1024. snd_rme96_interrupt(int irq,
  1025. void *dev_id)
  1026. {
  1027. struct rme96 *rme96 = (struct rme96 *)dev_id;
  1028. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1029. /* fastpath out, to ease interrupt sharing */
  1030. if (!((rme96->rcreg & RME96_RCR_IRQ) ||
  1031. (rme96->rcreg & RME96_RCR_IRQ_2)))
  1032. {
  1033. return IRQ_NONE;
  1034. }
  1035. if (rme96->rcreg & RME96_RCR_IRQ) {
  1036. /* playback */
  1037. snd_pcm_period_elapsed(rme96->playback_substream);
  1038. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  1039. }
  1040. if (rme96->rcreg & RME96_RCR_IRQ_2) {
  1041. /* capture */
  1042. snd_pcm_period_elapsed(rme96->capture_substream);
  1043. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1044. }
  1045. return IRQ_HANDLED;
  1046. }
  1047. static unsigned int period_bytes[] = { RME96_SMALL_BLOCK_SIZE, RME96_LARGE_BLOCK_SIZE };
  1048. static struct snd_pcm_hw_constraint_list hw_constraints_period_bytes = {
  1049. .count = ARRAY_SIZE(period_bytes),
  1050. .list = period_bytes,
  1051. .mask = 0
  1052. };
  1053. static void
  1054. rme96_set_buffer_size_constraint(struct rme96 *rme96,
  1055. struct snd_pcm_runtime *runtime)
  1056. {
  1057. unsigned int size;
  1058. snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1059. RME96_BUFFER_SIZE, RME96_BUFFER_SIZE);
  1060. if ((size = rme96->playback_periodsize) != 0 ||
  1061. (size = rme96->capture_periodsize) != 0)
  1062. snd_pcm_hw_constraint_minmax(runtime,
  1063. SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1064. size, size);
  1065. else
  1066. snd_pcm_hw_constraint_list(runtime, 0,
  1067. SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1068. &hw_constraints_period_bytes);
  1069. }
  1070. static int
  1071. snd_rme96_playback_spdif_open(struct snd_pcm_substream *substream)
  1072. {
  1073. int rate, dummy;
  1074. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1075. struct snd_pcm_runtime *runtime = substream->runtime;
  1076. snd_pcm_set_sync(substream);
  1077. spin_lock_irq(&rme96->lock);
  1078. if (rme96->playback_substream != NULL) {
  1079. spin_unlock_irq(&rme96->lock);
  1080. return -EBUSY;
  1081. }
  1082. rme96->wcreg &= ~RME96_WCR_ADAT;
  1083. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1084. rme96->playback_substream = substream;
  1085. spin_unlock_irq(&rme96->lock);
  1086. runtime->hw = snd_rme96_playback_spdif_info;
  1087. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1088. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1089. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1090. {
  1091. /* slave clock */
  1092. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1093. runtime->hw.rate_min = rate;
  1094. runtime->hw.rate_max = rate;
  1095. }
  1096. rme96_set_buffer_size_constraint(rme96, runtime);
  1097. rme96->wcreg_spdif_stream = rme96->wcreg_spdif;
  1098. rme96->spdif_ctl->vd[0].access &= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1099. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1100. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1101. return 0;
  1102. }
  1103. static int
  1104. snd_rme96_capture_spdif_open(struct snd_pcm_substream *substream)
  1105. {
  1106. int isadat, rate;
  1107. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1108. struct snd_pcm_runtime *runtime = substream->runtime;
  1109. snd_pcm_set_sync(substream);
  1110. runtime->hw = snd_rme96_capture_spdif_info;
  1111. if (snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1112. (rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0)
  1113. {
  1114. if (isadat) {
  1115. return -EIO;
  1116. }
  1117. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1118. runtime->hw.rate_min = rate;
  1119. runtime->hw.rate_max = rate;
  1120. }
  1121. spin_lock_irq(&rme96->lock);
  1122. if (rme96->capture_substream != NULL) {
  1123. spin_unlock_irq(&rme96->lock);
  1124. return -EBUSY;
  1125. }
  1126. rme96->capture_substream = substream;
  1127. spin_unlock_irq(&rme96->lock);
  1128. rme96_set_buffer_size_constraint(rme96, runtime);
  1129. return 0;
  1130. }
  1131. static int
  1132. snd_rme96_playback_adat_open(struct snd_pcm_substream *substream)
  1133. {
  1134. int rate, dummy;
  1135. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1136. struct snd_pcm_runtime *runtime = substream->runtime;
  1137. snd_pcm_set_sync(substream);
  1138. spin_lock_irq(&rme96->lock);
  1139. if (rme96->playback_substream != NULL) {
  1140. spin_unlock_irq(&rme96->lock);
  1141. return -EBUSY;
  1142. }
  1143. rme96->wcreg |= RME96_WCR_ADAT;
  1144. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1145. rme96->playback_substream = substream;
  1146. spin_unlock_irq(&rme96->lock);
  1147. runtime->hw = snd_rme96_playback_adat_info;
  1148. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1149. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1150. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1151. {
  1152. /* slave clock */
  1153. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1154. runtime->hw.rate_min = rate;
  1155. runtime->hw.rate_max = rate;
  1156. }
  1157. rme96_set_buffer_size_constraint(rme96, runtime);
  1158. return 0;
  1159. }
  1160. static int
  1161. snd_rme96_capture_adat_open(struct snd_pcm_substream *substream)
  1162. {
  1163. int isadat, rate;
  1164. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1165. struct snd_pcm_runtime *runtime = substream->runtime;
  1166. snd_pcm_set_sync(substream);
  1167. runtime->hw = snd_rme96_capture_adat_info;
  1168. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1169. /* makes no sense to use analog input. Note that analog
  1170. expension cards AEB4/8-I are RME96_INPUT_INTERNAL */
  1171. return -EIO;
  1172. }
  1173. if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  1174. if (!isadat) {
  1175. return -EIO;
  1176. }
  1177. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1178. runtime->hw.rate_min = rate;
  1179. runtime->hw.rate_max = rate;
  1180. }
  1181. spin_lock_irq(&rme96->lock);
  1182. if (rme96->capture_substream != NULL) {
  1183. spin_unlock_irq(&rme96->lock);
  1184. return -EBUSY;
  1185. }
  1186. rme96->capture_substream = substream;
  1187. spin_unlock_irq(&rme96->lock);
  1188. rme96_set_buffer_size_constraint(rme96, runtime);
  1189. return 0;
  1190. }
  1191. static int
  1192. snd_rme96_playback_close(struct snd_pcm_substream *substream)
  1193. {
  1194. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1195. int spdif = 0;
  1196. spin_lock_irq(&rme96->lock);
  1197. if (RME96_ISPLAYING(rme96)) {
  1198. snd_rme96_trigger(rme96, RME96_STOP_PLAYBACK);
  1199. }
  1200. rme96->playback_substream = NULL;
  1201. rme96->playback_periodsize = 0;
  1202. spdif = (rme96->wcreg & RME96_WCR_ADAT) == 0;
  1203. spin_unlock_irq(&rme96->lock);
  1204. if (spdif) {
  1205. rme96->spdif_ctl->vd[0].access |= SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1206. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1207. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1208. }
  1209. return 0;
  1210. }
  1211. static int
  1212. snd_rme96_capture_close(struct snd_pcm_substream *substream)
  1213. {
  1214. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1215. spin_lock_irq(&rme96->lock);
  1216. if (RME96_ISRECORDING(rme96)) {
  1217. snd_rme96_trigger(rme96, RME96_STOP_CAPTURE);
  1218. }
  1219. rme96->capture_substream = NULL;
  1220. rme96->capture_periodsize = 0;
  1221. spin_unlock_irq(&rme96->lock);
  1222. return 0;
  1223. }
  1224. static int
  1225. snd_rme96_playback_prepare(struct snd_pcm_substream *substream)
  1226. {
  1227. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1228. spin_lock_irq(&rme96->lock);
  1229. if (RME96_ISPLAYING(rme96)) {
  1230. snd_rme96_trigger(rme96, RME96_STOP_PLAYBACK);
  1231. }
  1232. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1233. spin_unlock_irq(&rme96->lock);
  1234. return 0;
  1235. }
  1236. static int
  1237. snd_rme96_capture_prepare(struct snd_pcm_substream *substream)
  1238. {
  1239. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1240. spin_lock_irq(&rme96->lock);
  1241. if (RME96_ISRECORDING(rme96)) {
  1242. snd_rme96_trigger(rme96, RME96_STOP_CAPTURE);
  1243. }
  1244. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1245. spin_unlock_irq(&rme96->lock);
  1246. return 0;
  1247. }
  1248. static int
  1249. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  1250. int cmd)
  1251. {
  1252. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1253. struct snd_pcm_substream *s;
  1254. bool sync;
  1255. snd_pcm_group_for_each_entry(s, substream) {
  1256. if (snd_pcm_substream_chip(s) == rme96)
  1257. snd_pcm_trigger_done(s, substream);
  1258. }
  1259. sync = (rme96->playback_substream && rme96->capture_substream) &&
  1260. (rme96->playback_substream->group ==
  1261. rme96->capture_substream->group);
  1262. switch (cmd) {
  1263. case SNDRV_PCM_TRIGGER_START:
  1264. if (!RME96_ISPLAYING(rme96)) {
  1265. if (substream != rme96->playback_substream)
  1266. return -EBUSY;
  1267. snd_rme96_trigger(rme96, sync ? RME96_START_BOTH
  1268. : RME96_START_PLAYBACK);
  1269. }
  1270. break;
  1271. case SNDRV_PCM_TRIGGER_SUSPEND:
  1272. case SNDRV_PCM_TRIGGER_STOP:
  1273. if (RME96_ISPLAYING(rme96)) {
  1274. if (substream != rme96->playback_substream)
  1275. return -EBUSY;
  1276. snd_rme96_trigger(rme96, sync ? RME96_STOP_BOTH
  1277. : RME96_STOP_PLAYBACK);
  1278. }
  1279. break;
  1280. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1281. if (RME96_ISPLAYING(rme96))
  1282. snd_rme96_trigger(rme96, sync ? RME96_STOP_BOTH
  1283. : RME96_STOP_PLAYBACK);
  1284. break;
  1285. case SNDRV_PCM_TRIGGER_RESUME:
  1286. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1287. if (!RME96_ISPLAYING(rme96))
  1288. snd_rme96_trigger(rme96, sync ? RME96_RESUME_BOTH
  1289. : RME96_RESUME_PLAYBACK);
  1290. break;
  1291. default:
  1292. return -EINVAL;
  1293. }
  1294. return 0;
  1295. }
  1296. static int
  1297. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  1298. int cmd)
  1299. {
  1300. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1301. struct snd_pcm_substream *s;
  1302. bool sync;
  1303. snd_pcm_group_for_each_entry(s, substream) {
  1304. if (snd_pcm_substream_chip(s) == rme96)
  1305. snd_pcm_trigger_done(s, substream);
  1306. }
  1307. sync = (rme96->playback_substream && rme96->capture_substream) &&
  1308. (rme96->playback_substream->group ==
  1309. rme96->capture_substream->group);
  1310. switch (cmd) {
  1311. case SNDRV_PCM_TRIGGER_START:
  1312. if (!RME96_ISRECORDING(rme96)) {
  1313. if (substream != rme96->capture_substream)
  1314. return -EBUSY;
  1315. snd_rme96_trigger(rme96, sync ? RME96_START_BOTH
  1316. : RME96_START_CAPTURE);
  1317. }
  1318. break;
  1319. case SNDRV_PCM_TRIGGER_SUSPEND:
  1320. case SNDRV_PCM_TRIGGER_STOP:
  1321. if (RME96_ISRECORDING(rme96)) {
  1322. if (substream != rme96->capture_substream)
  1323. return -EBUSY;
  1324. snd_rme96_trigger(rme96, sync ? RME96_STOP_BOTH
  1325. : RME96_STOP_CAPTURE);
  1326. }
  1327. break;
  1328. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1329. if (RME96_ISRECORDING(rme96))
  1330. snd_rme96_trigger(rme96, sync ? RME96_STOP_BOTH
  1331. : RME96_STOP_CAPTURE);
  1332. break;
  1333. case SNDRV_PCM_TRIGGER_RESUME:
  1334. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1335. if (!RME96_ISRECORDING(rme96))
  1336. snd_rme96_trigger(rme96, sync ? RME96_RESUME_BOTH
  1337. : RME96_RESUME_CAPTURE);
  1338. break;
  1339. default:
  1340. return -EINVAL;
  1341. }
  1342. return 0;
  1343. }
  1344. static snd_pcm_uframes_t
  1345. snd_rme96_playback_pointer(struct snd_pcm_substream *substream)
  1346. {
  1347. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1348. return snd_rme96_playback_ptr(rme96);
  1349. }
  1350. static snd_pcm_uframes_t
  1351. snd_rme96_capture_pointer(struct snd_pcm_substream *substream)
  1352. {
  1353. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1354. return snd_rme96_capture_ptr(rme96);
  1355. }
  1356. static struct snd_pcm_ops snd_rme96_playback_spdif_ops = {
  1357. .open = snd_rme96_playback_spdif_open,
  1358. .close = snd_rme96_playback_close,
  1359. .ioctl = snd_pcm_lib_ioctl,
  1360. .hw_params = snd_rme96_playback_hw_params,
  1361. .prepare = snd_rme96_playback_prepare,
  1362. .trigger = snd_rme96_playback_trigger,
  1363. .pointer = snd_rme96_playback_pointer,
  1364. .copy = snd_rme96_playback_copy,
  1365. .silence = snd_rme96_playback_silence,
  1366. .mmap = snd_pcm_lib_mmap_iomem,
  1367. };
  1368. static struct snd_pcm_ops snd_rme96_capture_spdif_ops = {
  1369. .open = snd_rme96_capture_spdif_open,
  1370. .close = snd_rme96_capture_close,
  1371. .ioctl = snd_pcm_lib_ioctl,
  1372. .hw_params = snd_rme96_capture_hw_params,
  1373. .prepare = snd_rme96_capture_prepare,
  1374. .trigger = snd_rme96_capture_trigger,
  1375. .pointer = snd_rme96_capture_pointer,
  1376. .copy = snd_rme96_capture_copy,
  1377. .mmap = snd_pcm_lib_mmap_iomem,
  1378. };
  1379. static struct snd_pcm_ops snd_rme96_playback_adat_ops = {
  1380. .open = snd_rme96_playback_adat_open,
  1381. .close = snd_rme96_playback_close,
  1382. .ioctl = snd_pcm_lib_ioctl,
  1383. .hw_params = snd_rme96_playback_hw_params,
  1384. .prepare = snd_rme96_playback_prepare,
  1385. .trigger = snd_rme96_playback_trigger,
  1386. .pointer = snd_rme96_playback_pointer,
  1387. .copy = snd_rme96_playback_copy,
  1388. .silence = snd_rme96_playback_silence,
  1389. .mmap = snd_pcm_lib_mmap_iomem,
  1390. };
  1391. static struct snd_pcm_ops snd_rme96_capture_adat_ops = {
  1392. .open = snd_rme96_capture_adat_open,
  1393. .close = snd_rme96_capture_close,
  1394. .ioctl = snd_pcm_lib_ioctl,
  1395. .hw_params = snd_rme96_capture_hw_params,
  1396. .prepare = snd_rme96_capture_prepare,
  1397. .trigger = snd_rme96_capture_trigger,
  1398. .pointer = snd_rme96_capture_pointer,
  1399. .copy = snd_rme96_capture_copy,
  1400. .mmap = snd_pcm_lib_mmap_iomem,
  1401. };
  1402. static void
  1403. snd_rme96_free(void *private_data)
  1404. {
  1405. struct rme96 *rme96 = (struct rme96 *)private_data;
  1406. if (rme96 == NULL) {
  1407. return;
  1408. }
  1409. if (rme96->irq >= 0) {
  1410. snd_rme96_trigger(rme96, RME96_STOP_BOTH);
  1411. rme96->areg &= ~RME96_AR_DAC_EN;
  1412. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1413. free_irq(rme96->irq, (void *)rme96);
  1414. rme96->irq = -1;
  1415. }
  1416. if (rme96->iobase) {
  1417. iounmap(rme96->iobase);
  1418. rme96->iobase = NULL;
  1419. }
  1420. if (rme96->port) {
  1421. pci_release_regions(rme96->pci);
  1422. rme96->port = 0;
  1423. }
  1424. #ifdef CONFIG_PM
  1425. vfree(rme96->playback_suspend_buffer);
  1426. vfree(rme96->capture_suspend_buffer);
  1427. #endif
  1428. pci_disable_device(rme96->pci);
  1429. }
  1430. static void
  1431. snd_rme96_free_spdif_pcm(struct snd_pcm *pcm)
  1432. {
  1433. struct rme96 *rme96 = pcm->private_data;
  1434. rme96->spdif_pcm = NULL;
  1435. }
  1436. static void
  1437. snd_rme96_free_adat_pcm(struct snd_pcm *pcm)
  1438. {
  1439. struct rme96 *rme96 = pcm->private_data;
  1440. rme96->adat_pcm = NULL;
  1441. }
  1442. static int
  1443. snd_rme96_create(struct rme96 *rme96)
  1444. {
  1445. struct pci_dev *pci = rme96->pci;
  1446. int err;
  1447. rme96->irq = -1;
  1448. spin_lock_init(&rme96->lock);
  1449. if ((err = pci_enable_device(pci)) < 0)
  1450. return err;
  1451. if ((err = pci_request_regions(pci, "RME96")) < 0)
  1452. return err;
  1453. rme96->port = pci_resource_start(rme96->pci, 0);
  1454. rme96->iobase = ioremap_nocache(rme96->port, RME96_IO_SIZE);
  1455. if (!rme96->iobase) {
  1456. snd_printk(KERN_ERR "unable to remap memory region 0x%lx-0x%lx\n", rme96->port, rme96->port + RME96_IO_SIZE - 1);
  1457. return -ENOMEM;
  1458. }
  1459. if (request_irq(pci->irq, snd_rme96_interrupt, IRQF_SHARED,
  1460. KBUILD_MODNAME, rme96)) {
  1461. snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq);
  1462. return -EBUSY;
  1463. }
  1464. rme96->irq = pci->irq;
  1465. /* read the card's revision number */
  1466. pci_read_config_byte(pci, 8, &rme96->rev);
  1467. /* set up ALSA pcm device for S/PDIF */
  1468. if ((err = snd_pcm_new(rme96->card, "Digi96 IEC958", 0,
  1469. 1, 1, &rme96->spdif_pcm)) < 0)
  1470. {
  1471. return err;
  1472. }
  1473. rme96->spdif_pcm->private_data = rme96;
  1474. rme96->spdif_pcm->private_free = snd_rme96_free_spdif_pcm;
  1475. strcpy(rme96->spdif_pcm->name, "Digi96 IEC958");
  1476. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_spdif_ops);
  1477. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_spdif_ops);
  1478. rme96->spdif_pcm->info_flags = 0;
  1479. /* set up ALSA pcm device for ADAT */
  1480. if (pci->device == PCI_DEVICE_ID_RME_DIGI96) {
  1481. /* ADAT is not available on the base model */
  1482. rme96->adat_pcm = NULL;
  1483. } else {
  1484. if ((err = snd_pcm_new(rme96->card, "Digi96 ADAT", 1,
  1485. 1, 1, &rme96->adat_pcm)) < 0)
  1486. {
  1487. return err;
  1488. }
  1489. rme96->adat_pcm->private_data = rme96;
  1490. rme96->adat_pcm->private_free = snd_rme96_free_adat_pcm;
  1491. strcpy(rme96->adat_pcm->name, "Digi96 ADAT");
  1492. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_adat_ops);
  1493. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_adat_ops);
  1494. rme96->adat_pcm->info_flags = 0;
  1495. }
  1496. rme96->playback_periodsize = 0;
  1497. rme96->capture_periodsize = 0;
  1498. /* make sure playback/capture is stopped, if by some reason active */
  1499. snd_rme96_trigger(rme96, RME96_STOP_BOTH);
  1500. /* set default values in registers */
  1501. rme96->wcreg =
  1502. RME96_WCR_FREQ_1 | /* set 44.1 kHz playback */
  1503. RME96_WCR_SEL | /* normal playback */
  1504. RME96_WCR_MASTER | /* set to master clock mode */
  1505. RME96_WCR_INP_0; /* set coaxial input */
  1506. rme96->areg = RME96_AR_FREQPAD_1; /* set 44.1 kHz analog capture */
  1507. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1508. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1509. /* reset the ADC */
  1510. writel(rme96->areg | RME96_AR_PD2,
  1511. rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1512. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1513. /* reset and enable the DAC (order is important). */
  1514. snd_rme96_reset_dac(rme96);
  1515. rme96->areg |= RME96_AR_DAC_EN;
  1516. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1517. /* reset playback and record buffer pointers */
  1518. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1519. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1520. /* reset volume */
  1521. rme96->vol[0] = rme96->vol[1] = 0;
  1522. if (RME96_HAS_ANALOG_OUT(rme96)) {
  1523. snd_rme96_apply_dac_volume(rme96);
  1524. }
  1525. /* init switch interface */
  1526. if ((err = snd_rme96_create_switches(rme96->card, rme96)) < 0) {
  1527. return err;
  1528. }
  1529. /* init proc interface */
  1530. snd_rme96_proc_init(rme96);
  1531. return 0;
  1532. }
  1533. /*
  1534. * proc interface
  1535. */
  1536. static void
  1537. snd_rme96_proc_read(struct snd_info_entry *entry, struct snd_info_buffer *buffer)
  1538. {
  1539. int n;
  1540. struct rme96 *rme96 = entry->private_data;
  1541. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1542. snd_iprintf(buffer, rme96->card->longname);
  1543. snd_iprintf(buffer, " (index #%d)\n", rme96->card->number + 1);
  1544. snd_iprintf(buffer, "\nGeneral settings\n");
  1545. if (rme96->wcreg & RME96_WCR_IDIS) {
  1546. snd_iprintf(buffer, " period size: N/A (interrupts "
  1547. "disabled)\n");
  1548. } else if (rme96->wcreg & RME96_WCR_ISEL) {
  1549. snd_iprintf(buffer, " period size: 2048 bytes\n");
  1550. } else {
  1551. snd_iprintf(buffer, " period size: 8192 bytes\n");
  1552. }
  1553. snd_iprintf(buffer, "\nInput settings\n");
  1554. switch (snd_rme96_getinputtype(rme96)) {
  1555. case RME96_INPUT_OPTICAL:
  1556. snd_iprintf(buffer, " input: optical");
  1557. break;
  1558. case RME96_INPUT_COAXIAL:
  1559. snd_iprintf(buffer, " input: coaxial");
  1560. break;
  1561. case RME96_INPUT_INTERNAL:
  1562. snd_iprintf(buffer, " input: internal");
  1563. break;
  1564. case RME96_INPUT_XLR:
  1565. snd_iprintf(buffer, " input: XLR");
  1566. break;
  1567. case RME96_INPUT_ANALOG:
  1568. snd_iprintf(buffer, " input: analog");
  1569. break;
  1570. }
  1571. if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1572. snd_iprintf(buffer, "\n sample rate: no valid signal\n");
  1573. } else {
  1574. if (n) {
  1575. snd_iprintf(buffer, " (8 channels)\n");
  1576. } else {
  1577. snd_iprintf(buffer, " (2 channels)\n");
  1578. }
  1579. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1580. snd_rme96_capture_getrate(rme96, &n));
  1581. }
  1582. if (rme96->wcreg & RME96_WCR_MODE24_2) {
  1583. snd_iprintf(buffer, " sample format: 24 bit\n");
  1584. } else {
  1585. snd_iprintf(buffer, " sample format: 16 bit\n");
  1586. }
  1587. snd_iprintf(buffer, "\nOutput settings\n");
  1588. if (rme96->wcreg & RME96_WCR_SEL) {
  1589. snd_iprintf(buffer, " output signal: normal playback\n");
  1590. } else {
  1591. snd_iprintf(buffer, " output signal: same as input\n");
  1592. }
  1593. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1594. snd_rme96_playback_getrate(rme96));
  1595. if (rme96->wcreg & RME96_WCR_MODE24) {
  1596. snd_iprintf(buffer, " sample format: 24 bit\n");
  1597. } else {
  1598. snd_iprintf(buffer, " sample format: 16 bit\n");
  1599. }
  1600. if (rme96->areg & RME96_AR_WSEL) {
  1601. snd_iprintf(buffer, " sample clock source: word clock\n");
  1602. } else if (rme96->wcreg & RME96_WCR_MASTER) {
  1603. snd_iprintf(buffer, " sample clock source: internal\n");
  1604. } else if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1605. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to analog input setting)\n");
  1606. } else if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1607. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to no valid signal)\n");
  1608. } else {
  1609. snd_iprintf(buffer, " sample clock source: autosync\n");
  1610. }
  1611. if (rme96->wcreg & RME96_WCR_PRO) {
  1612. snd_iprintf(buffer, " format: AES/EBU (professional)\n");
  1613. } else {
  1614. snd_iprintf(buffer, " format: IEC958 (consumer)\n");
  1615. }
  1616. if (rme96->wcreg & RME96_WCR_EMP) {
  1617. snd_iprintf(buffer, " emphasis: on\n");
  1618. } else {
  1619. snd_iprintf(buffer, " emphasis: off\n");
  1620. }
  1621. if (rme96->wcreg & RME96_WCR_DOLBY) {
  1622. snd_iprintf(buffer, " non-audio (dolby): on\n");
  1623. } else {
  1624. snd_iprintf(buffer, " non-audio (dolby): off\n");
  1625. }
  1626. if (RME96_HAS_ANALOG_IN(rme96)) {
  1627. snd_iprintf(buffer, "\nAnalog output settings\n");
  1628. switch (snd_rme96_getmontracks(rme96)) {
  1629. case RME96_MONITOR_TRACKS_1_2:
  1630. snd_iprintf(buffer, " monitored ADAT tracks: 1+2\n");
  1631. break;
  1632. case RME96_MONITOR_TRACKS_3_4:
  1633. snd_iprintf(buffer, " monitored ADAT tracks: 3+4\n");
  1634. break;
  1635. case RME96_MONITOR_TRACKS_5_6:
  1636. snd_iprintf(buffer, " monitored ADAT tracks: 5+6\n");
  1637. break;
  1638. case RME96_MONITOR_TRACKS_7_8:
  1639. snd_iprintf(buffer, " monitored ADAT tracks: 7+8\n");
  1640. break;
  1641. }
  1642. switch (snd_rme96_getattenuation(rme96)) {
  1643. case RME96_ATTENUATION_0:
  1644. snd_iprintf(buffer, " attenuation: 0 dB\n");
  1645. break;
  1646. case RME96_ATTENUATION_6:
  1647. snd_iprintf(buffer, " attenuation: -6 dB\n");
  1648. break;
  1649. case RME96_ATTENUATION_12:
  1650. snd_iprintf(buffer, " attenuation: -12 dB\n");
  1651. break;
  1652. case RME96_ATTENUATION_18:
  1653. snd_iprintf(buffer, " attenuation: -18 dB\n");
  1654. break;
  1655. }
  1656. snd_iprintf(buffer, " volume left: %u\n", rme96->vol[0]);
  1657. snd_iprintf(buffer, " volume right: %u\n", rme96->vol[1]);
  1658. }
  1659. }
  1660. static void snd_rme96_proc_init(struct rme96 *rme96)
  1661. {
  1662. struct snd_info_entry *entry;
  1663. if (! snd_card_proc_new(rme96->card, "rme96", &entry))
  1664. snd_info_set_text_ops(entry, rme96, snd_rme96_proc_read);
  1665. }
  1666. /*
  1667. * control interface
  1668. */
  1669. #define snd_rme96_info_loopback_control snd_ctl_boolean_mono_info
  1670. static int
  1671. snd_rme96_get_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1672. {
  1673. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1674. spin_lock_irq(&rme96->lock);
  1675. ucontrol->value.integer.value[0] = rme96->wcreg & RME96_WCR_SEL ? 0 : 1;
  1676. spin_unlock_irq(&rme96->lock);
  1677. return 0;
  1678. }
  1679. static int
  1680. snd_rme96_put_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1681. {
  1682. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1683. unsigned int val;
  1684. int change;
  1685. val = ucontrol->value.integer.value[0] ? 0 : RME96_WCR_SEL;
  1686. spin_lock_irq(&rme96->lock);
  1687. val = (rme96->wcreg & ~RME96_WCR_SEL) | val;
  1688. change = val != rme96->wcreg;
  1689. rme96->wcreg = val;
  1690. writel(val, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1691. spin_unlock_irq(&rme96->lock);
  1692. return change;
  1693. }
  1694. static int
  1695. snd_rme96_info_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1696. {
  1697. static char *_texts[5] = { "Optical", "Coaxial", "Internal", "XLR", "Analog" };
  1698. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1699. char *texts[5] = { _texts[0], _texts[1], _texts[2], _texts[3], _texts[4] };
  1700. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1701. uinfo->count = 1;
  1702. switch (rme96->pci->device) {
  1703. case PCI_DEVICE_ID_RME_DIGI96:
  1704. case PCI_DEVICE_ID_RME_DIGI96_8:
  1705. uinfo->value.enumerated.items = 3;
  1706. break;
  1707. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1708. uinfo->value.enumerated.items = 4;
  1709. break;
  1710. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1711. if (rme96->rev > 4) {
  1712. /* PST */
  1713. uinfo->value.enumerated.items = 4;
  1714. texts[3] = _texts[4]; /* Analog instead of XLR */
  1715. } else {
  1716. /* PAD */
  1717. uinfo->value.enumerated.items = 5;
  1718. }
  1719. break;
  1720. default:
  1721. snd_BUG();
  1722. break;
  1723. }
  1724. if (uinfo->value.enumerated.item > uinfo->value.enumerated.items - 1) {
  1725. uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
  1726. }
  1727. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1728. return 0;
  1729. }
  1730. static int
  1731. snd_rme96_get_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1732. {
  1733. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1734. unsigned int items = 3;
  1735. spin_lock_irq(&rme96->lock);
  1736. ucontrol->value.enumerated.item[0] = snd_rme96_getinputtype(rme96);
  1737. switch (rme96->pci->device) {
  1738. case PCI_DEVICE_ID_RME_DIGI96:
  1739. case PCI_DEVICE_ID_RME_DIGI96_8:
  1740. items = 3;
  1741. break;
  1742. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1743. items = 4;
  1744. break;
  1745. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1746. if (rme96->rev > 4) {
  1747. /* for handling PST case, (INPUT_ANALOG is moved to INPUT_XLR */
  1748. if (ucontrol->value.enumerated.item[0] == RME96_INPUT_ANALOG) {
  1749. ucontrol->value.enumerated.item[0] = RME96_INPUT_XLR;
  1750. }
  1751. items = 4;
  1752. } else {
  1753. items = 5;
  1754. }
  1755. break;
  1756. default:
  1757. snd_BUG();
  1758. break;
  1759. }
  1760. if (ucontrol->value.enumerated.item[0] >= items) {
  1761. ucontrol->value.enumerated.item[0] = items - 1;
  1762. }
  1763. spin_unlock_irq(&rme96->lock);
  1764. return 0;
  1765. }
  1766. static int
  1767. snd_rme96_put_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1768. {
  1769. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1770. unsigned int val;
  1771. int change, items = 3;
  1772. switch (rme96->pci->device) {
  1773. case PCI_DEVICE_ID_RME_DIGI96:
  1774. case PCI_DEVICE_ID_RME_DIGI96_8:
  1775. items = 3;
  1776. break;
  1777. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1778. items = 4;
  1779. break;
  1780. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1781. if (rme96->rev > 4) {
  1782. items = 4;
  1783. } else {
  1784. items = 5;
  1785. }
  1786. break;
  1787. default:
  1788. snd_BUG();
  1789. break;
  1790. }
  1791. val = ucontrol->value.enumerated.item[0] % items;
  1792. /* special case for PST */
  1793. if (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && rme96->rev > 4) {
  1794. if (val == RME96_INPUT_XLR) {
  1795. val = RME96_INPUT_ANALOG;
  1796. }
  1797. }
  1798. spin_lock_irq(&rme96->lock);
  1799. change = (int)val != snd_rme96_getinputtype(rme96);
  1800. snd_rme96_setinputtype(rme96, val);
  1801. spin_unlock_irq(&rme96->lock);
  1802. return change;
  1803. }
  1804. static int
  1805. snd_rme96_info_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1806. {
  1807. static char *texts[3] = { "AutoSync", "Internal", "Word" };
  1808. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1809. uinfo->count = 1;
  1810. uinfo->value.enumerated.items = 3;
  1811. if (uinfo->value.enumerated.item > 2) {
  1812. uinfo->value.enumerated.item = 2;
  1813. }
  1814. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1815. return 0;
  1816. }
  1817. static int
  1818. snd_rme96_get_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1819. {
  1820. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1821. spin_lock_irq(&rme96->lock);
  1822. ucontrol->value.enumerated.item[0] = snd_rme96_getclockmode(rme96);
  1823. spin_unlock_irq(&rme96->lock);
  1824. return 0;
  1825. }
  1826. static int
  1827. snd_rme96_put_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1828. {
  1829. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1830. unsigned int val;
  1831. int change;
  1832. val = ucontrol->value.enumerated.item[0] % 3;
  1833. spin_lock_irq(&rme96->lock);
  1834. change = (int)val != snd_rme96_getclockmode(rme96);
  1835. snd_rme96_setclockmode(rme96, val);
  1836. spin_unlock_irq(&rme96->lock);
  1837. return change;
  1838. }
  1839. static int
  1840. snd_rme96_info_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1841. {
  1842. static char *texts[4] = { "0 dB", "-6 dB", "-12 dB", "-18 dB" };
  1843. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1844. uinfo->count = 1;
  1845. uinfo->value.enumerated.items = 4;
  1846. if (uinfo->value.enumerated.item > 3) {
  1847. uinfo->value.enumerated.item = 3;
  1848. }
  1849. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1850. return 0;
  1851. }
  1852. static int
  1853. snd_rme96_get_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1854. {
  1855. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1856. spin_lock_irq(&rme96->lock);
  1857. ucontrol->value.enumerated.item[0] = snd_rme96_getattenuation(rme96);
  1858. spin_unlock_irq(&rme96->lock);
  1859. return 0;
  1860. }
  1861. static int
  1862. snd_rme96_put_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1863. {
  1864. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1865. unsigned int val;
  1866. int change;
  1867. val = ucontrol->value.enumerated.item[0] % 4;
  1868. spin_lock_irq(&rme96->lock);
  1869. change = (int)val != snd_rme96_getattenuation(rme96);
  1870. snd_rme96_setattenuation(rme96, val);
  1871. spin_unlock_irq(&rme96->lock);
  1872. return change;
  1873. }
  1874. static int
  1875. snd_rme96_info_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1876. {
  1877. static char *texts[4] = { "1+2", "3+4", "5+6", "7+8" };
  1878. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1879. uinfo->count = 1;
  1880. uinfo->value.enumerated.items = 4;
  1881. if (uinfo->value.enumerated.item > 3) {
  1882. uinfo->value.enumerated.item = 3;
  1883. }
  1884. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1885. return 0;
  1886. }
  1887. static int
  1888. snd_rme96_get_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1889. {
  1890. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1891. spin_lock_irq(&rme96->lock);
  1892. ucontrol->value.enumerated.item[0] = snd_rme96_getmontracks(rme96);
  1893. spin_unlock_irq(&rme96->lock);
  1894. return 0;
  1895. }
  1896. static int
  1897. snd_rme96_put_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1898. {
  1899. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1900. unsigned int val;
  1901. int change;
  1902. val = ucontrol->value.enumerated.item[0] % 4;
  1903. spin_lock_irq(&rme96->lock);
  1904. change = (int)val != snd_rme96_getmontracks(rme96);
  1905. snd_rme96_setmontracks(rme96, val);
  1906. spin_unlock_irq(&rme96->lock);
  1907. return change;
  1908. }
  1909. static u32 snd_rme96_convert_from_aes(struct snd_aes_iec958 *aes)
  1910. {
  1911. u32 val = 0;
  1912. val |= (aes->status[0] & IEC958_AES0_PROFESSIONAL) ? RME96_WCR_PRO : 0;
  1913. val |= (aes->status[0] & IEC958_AES0_NONAUDIO) ? RME96_WCR_DOLBY : 0;
  1914. if (val & RME96_WCR_PRO)
  1915. val |= (aes->status[0] & IEC958_AES0_PRO_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1916. else
  1917. val |= (aes->status[0] & IEC958_AES0_CON_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1918. return val;
  1919. }
  1920. static void snd_rme96_convert_to_aes(struct snd_aes_iec958 *aes, u32 val)
  1921. {
  1922. aes->status[0] = ((val & RME96_WCR_PRO) ? IEC958_AES0_PROFESSIONAL : 0) |
  1923. ((val & RME96_WCR_DOLBY) ? IEC958_AES0_NONAUDIO : 0);
  1924. if (val & RME96_WCR_PRO)
  1925. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_PRO_EMPHASIS_5015 : 0;
  1926. else
  1927. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_CON_EMPHASIS_5015 : 0;
  1928. }
  1929. static int snd_rme96_control_spdif_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1930. {
  1931. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1932. uinfo->count = 1;
  1933. return 0;
  1934. }
  1935. static int snd_rme96_control_spdif_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1936. {
  1937. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1938. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif);
  1939. return 0;
  1940. }
  1941. static int snd_rme96_control_spdif_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1942. {
  1943. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1944. int change;
  1945. u32 val;
  1946. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1947. spin_lock_irq(&rme96->lock);
  1948. change = val != rme96->wcreg_spdif;
  1949. rme96->wcreg_spdif = val;
  1950. spin_unlock_irq(&rme96->lock);
  1951. return change;
  1952. }
  1953. static int snd_rme96_control_spdif_stream_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1954. {
  1955. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1956. uinfo->count = 1;
  1957. return 0;
  1958. }
  1959. static int snd_rme96_control_spdif_stream_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1960. {
  1961. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1962. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif_stream);
  1963. return 0;
  1964. }
  1965. static int snd_rme96_control_spdif_stream_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1966. {
  1967. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1968. int change;
  1969. u32 val;
  1970. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1971. spin_lock_irq(&rme96->lock);
  1972. change = val != rme96->wcreg_spdif_stream;
  1973. rme96->wcreg_spdif_stream = val;
  1974. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  1975. rme96->wcreg |= val;
  1976. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1977. spin_unlock_irq(&rme96->lock);
  1978. return change;
  1979. }
  1980. static int snd_rme96_control_spdif_mask_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1981. {
  1982. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1983. uinfo->count = 1;
  1984. return 0;
  1985. }
  1986. static int snd_rme96_control_spdif_mask_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1987. {
  1988. ucontrol->value.iec958.status[0] = kcontrol->private_value;
  1989. return 0;
  1990. }
  1991. static int
  1992. snd_rme96_dac_volume_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1993. {
  1994. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1995. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  1996. uinfo->count = 2;
  1997. uinfo->value.integer.min = 0;
  1998. uinfo->value.integer.max = RME96_185X_MAX_OUT(rme96);
  1999. return 0;
  2000. }
  2001. static int
  2002. snd_rme96_dac_volume_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  2003. {
  2004. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  2005. spin_lock_irq(&rme96->lock);
  2006. u->value.integer.value[0] = rme96->vol[0];
  2007. u->value.integer.value[1] = rme96->vol[1];
  2008. spin_unlock_irq(&rme96->lock);
  2009. return 0;
  2010. }
  2011. static int
  2012. snd_rme96_dac_volume_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  2013. {
  2014. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  2015. int change = 0;
  2016. unsigned int vol, maxvol;
  2017. if (!RME96_HAS_ANALOG_OUT(rme96))
  2018. return -EINVAL;
  2019. maxvol = RME96_185X_MAX_OUT(rme96);
  2020. spin_lock_irq(&rme96->lock);
  2021. vol = u->value.integer.value[0];
  2022. if (vol != rme96->vol[0] && vol <= maxvol) {
  2023. rme96->vol[0] = vol;
  2024. change = 1;
  2025. }
  2026. vol = u->value.integer.value[1];
  2027. if (vol != rme96->vol[1] && vol <= maxvol) {
  2028. rme96->vol[1] = vol;
  2029. change = 1;
  2030. }
  2031. if (change)
  2032. snd_rme96_apply_dac_volume(rme96);
  2033. spin_unlock_irq(&rme96->lock);
  2034. return change;
  2035. }
  2036. static struct snd_kcontrol_new snd_rme96_controls[] = {
  2037. {
  2038. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2039. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,DEFAULT),
  2040. .info = snd_rme96_control_spdif_info,
  2041. .get = snd_rme96_control_spdif_get,
  2042. .put = snd_rme96_control_spdif_put
  2043. },
  2044. {
  2045. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | SNDRV_CTL_ELEM_ACCESS_INACTIVE,
  2046. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2047. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PCM_STREAM),
  2048. .info = snd_rme96_control_spdif_stream_info,
  2049. .get = snd_rme96_control_spdif_stream_get,
  2050. .put = snd_rme96_control_spdif_stream_put
  2051. },
  2052. {
  2053. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2054. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2055. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,CON_MASK),
  2056. .info = snd_rme96_control_spdif_mask_info,
  2057. .get = snd_rme96_control_spdif_mask_get,
  2058. .private_value = IEC958_AES0_NONAUDIO |
  2059. IEC958_AES0_PROFESSIONAL |
  2060. IEC958_AES0_CON_EMPHASIS
  2061. },
  2062. {
  2063. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2064. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2065. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PRO_MASK),
  2066. .info = snd_rme96_control_spdif_mask_info,
  2067. .get = snd_rme96_control_spdif_mask_get,
  2068. .private_value = IEC958_AES0_NONAUDIO |
  2069. IEC958_AES0_PROFESSIONAL |
  2070. IEC958_AES0_PRO_EMPHASIS
  2071. },
  2072. {
  2073. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2074. .name = "Input Connector",
  2075. .info = snd_rme96_info_inputtype_control,
  2076. .get = snd_rme96_get_inputtype_control,
  2077. .put = snd_rme96_put_inputtype_control
  2078. },
  2079. {
  2080. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2081. .name = "Loopback Input",
  2082. .info = snd_rme96_info_loopback_control,
  2083. .get = snd_rme96_get_loopback_control,
  2084. .put = snd_rme96_put_loopback_control
  2085. },
  2086. {
  2087. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2088. .name = "Sample Clock Source",
  2089. .info = snd_rme96_info_clockmode_control,
  2090. .get = snd_rme96_get_clockmode_control,
  2091. .put = snd_rme96_put_clockmode_control
  2092. },
  2093. {
  2094. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2095. .name = "Monitor Tracks",
  2096. .info = snd_rme96_info_montracks_control,
  2097. .get = snd_rme96_get_montracks_control,
  2098. .put = snd_rme96_put_montracks_control
  2099. },
  2100. {
  2101. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2102. .name = "Attenuation",
  2103. .info = snd_rme96_info_attenuation_control,
  2104. .get = snd_rme96_get_attenuation_control,
  2105. .put = snd_rme96_put_attenuation_control
  2106. },
  2107. {
  2108. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2109. .name = "DAC Playback Volume",
  2110. .info = snd_rme96_dac_volume_info,
  2111. .get = snd_rme96_dac_volume_get,
  2112. .put = snd_rme96_dac_volume_put
  2113. }
  2114. };
  2115. static int
  2116. snd_rme96_create_switches(struct snd_card *card,
  2117. struct rme96 *rme96)
  2118. {
  2119. int idx, err;
  2120. struct snd_kcontrol *kctl;
  2121. for (idx = 0; idx < 7; idx++) {
  2122. if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2123. return err;
  2124. if (idx == 1) /* IEC958 (S/PDIF) Stream */
  2125. rme96->spdif_ctl = kctl;
  2126. }
  2127. if (RME96_HAS_ANALOG_OUT(rme96)) {
  2128. for (idx = 7; idx < 10; idx++)
  2129. if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2130. return err;
  2131. }
  2132. return 0;
  2133. }
  2134. /*
  2135. * Card initialisation
  2136. */
  2137. #ifdef CONFIG_PM
  2138. static int
  2139. snd_rme96_suspend(struct pci_dev *pci,
  2140. pm_message_t state)
  2141. {
  2142. struct snd_card *card = pci_get_drvdata(pci);
  2143. struct rme96 *rme96 = card->private_data;
  2144. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  2145. snd_pcm_suspend(rme96->playback_substream);
  2146. snd_pcm_suspend(rme96->capture_substream);
  2147. /* save capture & playback pointers */
  2148. rme96->playback_pointer = readl(rme96->iobase + RME96_IO_GET_PLAY_POS)
  2149. & RME96_RCR_AUDIO_ADDR_MASK;
  2150. rme96->capture_pointer = readl(rme96->iobase + RME96_IO_GET_REC_POS)
  2151. & RME96_RCR_AUDIO_ADDR_MASK;
  2152. /* save playback and capture buffers */
  2153. memcpy_fromio(rme96->playback_suspend_buffer,
  2154. rme96->iobase + RME96_IO_PLAY_BUFFER, RME96_BUFFER_SIZE);
  2155. memcpy_fromio(rme96->capture_suspend_buffer,
  2156. rme96->iobase + RME96_IO_REC_BUFFER, RME96_BUFFER_SIZE);
  2157. /* disable the DAC */
  2158. rme96->areg &= ~RME96_AR_DAC_EN;
  2159. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  2160. pci_disable_device(pci);
  2161. pci_save_state(pci);
  2162. return 0;
  2163. }
  2164. static int
  2165. snd_rme96_resume(struct pci_dev *pci)
  2166. {
  2167. struct snd_card *card = pci_get_drvdata(pci);
  2168. struct rme96 *rme96 = card->private_data;
  2169. pci_restore_state(pci);
  2170. if (pci_enable_device(pci) < 0) {
  2171. printk(KERN_ERR "rme96: pci_enable_device failed, disabling device\n");
  2172. snd_card_disconnect(card);
  2173. return -EIO;
  2174. }
  2175. /* reset playback and record buffer pointers */
  2176. writel(0, rme96->iobase + RME96_IO_SET_PLAY_POS
  2177. + rme96->playback_pointer);
  2178. writel(0, rme96->iobase + RME96_IO_SET_REC_POS
  2179. + rme96->capture_pointer);
  2180. /* restore playback and capture buffers */
  2181. memcpy_toio(rme96->iobase + RME96_IO_PLAY_BUFFER,
  2182. rme96->playback_suspend_buffer, RME96_BUFFER_SIZE);
  2183. memcpy_toio(rme96->iobase + RME96_IO_REC_BUFFER,
  2184. rme96->capture_suspend_buffer, RME96_BUFFER_SIZE);
  2185. /* reset the ADC */
  2186. writel(rme96->areg | RME96_AR_PD2,
  2187. rme96->iobase + RME96_IO_ADDITIONAL_REG);
  2188. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  2189. /* reset and enable DAC, restore analog volume */
  2190. snd_rme96_reset_dac(rme96);
  2191. rme96->areg |= RME96_AR_DAC_EN;
  2192. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  2193. if (RME96_HAS_ANALOG_OUT(rme96)) {
  2194. usleep_range(3000, 10000);
  2195. snd_rme96_apply_dac_volume(rme96);
  2196. }
  2197. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  2198. return 0;
  2199. }
  2200. #endif
  2201. static void snd_rme96_card_free(struct snd_card *card)
  2202. {
  2203. snd_rme96_free(card->private_data);
  2204. }
  2205. static int
  2206. snd_rme96_probe(struct pci_dev *pci,
  2207. const struct pci_device_id *pci_id)
  2208. {
  2209. static int dev;
  2210. struct rme96 *rme96;
  2211. struct snd_card *card;
  2212. int err;
  2213. u8 val;
  2214. if (dev >= SNDRV_CARDS) {
  2215. return -ENODEV;
  2216. }
  2217. if (!enable[dev]) {
  2218. dev++;
  2219. return -ENOENT;
  2220. }
  2221. err = snd_card_create(index[dev], id[dev], THIS_MODULE,
  2222. sizeof(struct rme96), &card);
  2223. if (err < 0)
  2224. return err;
  2225. card->private_free = snd_rme96_card_free;
  2226. rme96 = card->private_data;
  2227. rme96->card = card;
  2228. rme96->pci = pci;
  2229. snd_card_set_dev(card, &pci->dev);
  2230. if ((err = snd_rme96_create(rme96)) < 0) {
  2231. snd_card_free(card);
  2232. return err;
  2233. }
  2234. #ifdef CONFIG_PM
  2235. rme96->playback_suspend_buffer = vmalloc(RME96_BUFFER_SIZE);
  2236. if (!rme96->playback_suspend_buffer) {
  2237. snd_printk(KERN_ERR
  2238. "Failed to allocate playback suspend buffer!\n");
  2239. snd_card_free(card);
  2240. return -ENOMEM;
  2241. }
  2242. rme96->capture_suspend_buffer = vmalloc(RME96_BUFFER_SIZE);
  2243. if (!rme96->capture_suspend_buffer) {
  2244. snd_printk(KERN_ERR
  2245. "Failed to allocate capture suspend buffer!\n");
  2246. snd_card_free(card);
  2247. return -ENOMEM;
  2248. }
  2249. #endif
  2250. strcpy(card->driver, "Digi96");
  2251. switch (rme96->pci->device) {
  2252. case PCI_DEVICE_ID_RME_DIGI96:
  2253. strcpy(card->shortname, "RME Digi96");
  2254. break;
  2255. case PCI_DEVICE_ID_RME_DIGI96_8:
  2256. strcpy(card->shortname, "RME Digi96/8");
  2257. break;
  2258. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  2259. strcpy(card->shortname, "RME Digi96/8 PRO");
  2260. break;
  2261. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  2262. pci_read_config_byte(rme96->pci, 8, &val);
  2263. if (val < 5) {
  2264. strcpy(card->shortname, "RME Digi96/8 PAD");
  2265. } else {
  2266. strcpy(card->shortname, "RME Digi96/8 PST");
  2267. }
  2268. break;
  2269. }
  2270. sprintf(card->longname, "%s at 0x%lx, irq %d", card->shortname,
  2271. rme96->port, rme96->irq);
  2272. if ((err = snd_card_register(card)) < 0) {
  2273. snd_card_free(card);
  2274. return err;
  2275. }
  2276. pci_set_drvdata(pci, card);
  2277. dev++;
  2278. return 0;
  2279. }
  2280. static void snd_rme96_remove(struct pci_dev *pci)
  2281. {
  2282. snd_card_free(pci_get_drvdata(pci));
  2283. }
  2284. static struct pci_driver rme96_driver = {
  2285. .name = KBUILD_MODNAME,
  2286. .id_table = snd_rme96_ids,
  2287. .probe = snd_rme96_probe,
  2288. .remove = snd_rme96_remove,
  2289. #ifdef CONFIG_PM
  2290. .suspend = snd_rme96_suspend,
  2291. .resume = snd_rme96_resume,
  2292. #endif
  2293. };
  2294. module_pci_driver(rme96_driver);