pm8001_hwi.c 152 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752
  1. /*
  2. * PMC-Sierra SPC 8001 SAS/SATA based host adapters driver
  3. *
  4. * Copyright (c) 2008-2009 USI Co., Ltd.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions, and the following disclaimer,
  12. * without modification.
  13. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  14. * substantially similar to the "NO WARRANTY" disclaimer below
  15. * ("Disclaimer") and any redistribution must be conditioned upon
  16. * including a substantially similar Disclaimer requirement for further
  17. * binary redistribution.
  18. * 3. Neither the names of the above-listed copyright holders nor the names
  19. * of any contributors may be used to endorse or promote products derived
  20. * from this software without specific prior written permission.
  21. *
  22. * Alternatively, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2 as published by the Free
  24. * Software Foundation.
  25. *
  26. * NO WARRANTY
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  32. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  33. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  34. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  35. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  36. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  37. * POSSIBILITY OF SUCH DAMAGES.
  38. *
  39. */
  40. #include <linux/slab.h>
  41. #include "pm8001_sas.h"
  42. #include "pm8001_hwi.h"
  43. #include "pm8001_chips.h"
  44. #include "pm8001_ctl.h"
  45. /**
  46. * read_main_config_table - read the configure table and save it.
  47. * @pm8001_ha: our hba card information
  48. */
  49. static void read_main_config_table(struct pm8001_hba_info *pm8001_ha)
  50. {
  51. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  52. pm8001_ha->main_cfg_tbl.pm8001_tbl.signature =
  53. pm8001_mr32(address, 0x00);
  54. pm8001_ha->main_cfg_tbl.pm8001_tbl.interface_rev =
  55. pm8001_mr32(address, 0x04);
  56. pm8001_ha->main_cfg_tbl.pm8001_tbl.firmware_rev =
  57. pm8001_mr32(address, 0x08);
  58. pm8001_ha->main_cfg_tbl.pm8001_tbl.max_out_io =
  59. pm8001_mr32(address, 0x0C);
  60. pm8001_ha->main_cfg_tbl.pm8001_tbl.max_sgl =
  61. pm8001_mr32(address, 0x10);
  62. pm8001_ha->main_cfg_tbl.pm8001_tbl.ctrl_cap_flag =
  63. pm8001_mr32(address, 0x14);
  64. pm8001_ha->main_cfg_tbl.pm8001_tbl.gst_offset =
  65. pm8001_mr32(address, 0x18);
  66. pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_queue_offset =
  67. pm8001_mr32(address, MAIN_IBQ_OFFSET);
  68. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_queue_offset =
  69. pm8001_mr32(address, MAIN_OBQ_OFFSET);
  70. pm8001_ha->main_cfg_tbl.pm8001_tbl.hda_mode_flag =
  71. pm8001_mr32(address, MAIN_HDA_FLAGS_OFFSET);
  72. /* read analog Setting offset from the configuration table */
  73. pm8001_ha->main_cfg_tbl.pm8001_tbl.anolog_setup_table_offset =
  74. pm8001_mr32(address, MAIN_ANALOG_SETUP_OFFSET);
  75. /* read Error Dump Offset and Length */
  76. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_offset0 =
  77. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_OFFSET);
  78. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_length0 =
  79. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_LENGTH);
  80. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_offset1 =
  81. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_OFFSET);
  82. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_length1 =
  83. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_LENGTH);
  84. }
  85. /**
  86. * read_general_status_table - read the general status table and save it.
  87. * @pm8001_ha: our hba card information
  88. */
  89. static void read_general_status_table(struct pm8001_hba_info *pm8001_ha)
  90. {
  91. void __iomem *address = pm8001_ha->general_stat_tbl_addr;
  92. pm8001_ha->gs_tbl.pm8001_tbl.gst_len_mpistate =
  93. pm8001_mr32(address, 0x00);
  94. pm8001_ha->gs_tbl.pm8001_tbl.iq_freeze_state0 =
  95. pm8001_mr32(address, 0x04);
  96. pm8001_ha->gs_tbl.pm8001_tbl.iq_freeze_state1 =
  97. pm8001_mr32(address, 0x08);
  98. pm8001_ha->gs_tbl.pm8001_tbl.msgu_tcnt =
  99. pm8001_mr32(address, 0x0C);
  100. pm8001_ha->gs_tbl.pm8001_tbl.iop_tcnt =
  101. pm8001_mr32(address, 0x10);
  102. pm8001_ha->gs_tbl.pm8001_tbl.rsvd =
  103. pm8001_mr32(address, 0x14);
  104. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[0] =
  105. pm8001_mr32(address, 0x18);
  106. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[1] =
  107. pm8001_mr32(address, 0x1C);
  108. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[2] =
  109. pm8001_mr32(address, 0x20);
  110. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[3] =
  111. pm8001_mr32(address, 0x24);
  112. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[4] =
  113. pm8001_mr32(address, 0x28);
  114. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[5] =
  115. pm8001_mr32(address, 0x2C);
  116. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[6] =
  117. pm8001_mr32(address, 0x30);
  118. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[7] =
  119. pm8001_mr32(address, 0x34);
  120. pm8001_ha->gs_tbl.pm8001_tbl.gpio_input_val =
  121. pm8001_mr32(address, 0x38);
  122. pm8001_ha->gs_tbl.pm8001_tbl.rsvd1[0] =
  123. pm8001_mr32(address, 0x3C);
  124. pm8001_ha->gs_tbl.pm8001_tbl.rsvd1[1] =
  125. pm8001_mr32(address, 0x40);
  126. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[0] =
  127. pm8001_mr32(address, 0x44);
  128. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[1] =
  129. pm8001_mr32(address, 0x48);
  130. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[2] =
  131. pm8001_mr32(address, 0x4C);
  132. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[3] =
  133. pm8001_mr32(address, 0x50);
  134. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[4] =
  135. pm8001_mr32(address, 0x54);
  136. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[5] =
  137. pm8001_mr32(address, 0x58);
  138. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[6] =
  139. pm8001_mr32(address, 0x5C);
  140. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[7] =
  141. pm8001_mr32(address, 0x60);
  142. }
  143. /**
  144. * read_inbnd_queue_table - read the inbound queue table and save it.
  145. * @pm8001_ha: our hba card information
  146. */
  147. static void read_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  148. {
  149. int inbQ_num = 1;
  150. int i;
  151. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  152. for (i = 0; i < inbQ_num; i++) {
  153. u32 offset = i * 0x20;
  154. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  155. get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
  156. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  157. pm8001_mr32(address, (offset + 0x18));
  158. }
  159. }
  160. /**
  161. * read_outbnd_queue_table - read the outbound queue table and save it.
  162. * @pm8001_ha: our hba card information
  163. */
  164. static void read_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  165. {
  166. int outbQ_num = 1;
  167. int i;
  168. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  169. for (i = 0; i < outbQ_num; i++) {
  170. u32 offset = i * 0x24;
  171. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  172. get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
  173. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  174. pm8001_mr32(address, (offset + 0x18));
  175. }
  176. }
  177. /**
  178. * init_default_table_values - init the default table.
  179. * @pm8001_ha: our hba card information
  180. */
  181. static void init_default_table_values(struct pm8001_hba_info *pm8001_ha)
  182. {
  183. int i;
  184. u32 offsetib, offsetob;
  185. void __iomem *addressib = pm8001_ha->inbnd_q_tbl_addr;
  186. void __iomem *addressob = pm8001_ha->outbnd_q_tbl_addr;
  187. pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_q_nppd_hppd = 0;
  188. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid0_3 = 0;
  189. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid4_7 = 0;
  190. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid0_3 = 0;
  191. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid4_7 = 0;
  192. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ITNexus_event_pid0_3 =
  193. 0;
  194. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ITNexus_event_pid4_7 =
  195. 0;
  196. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ssp_event_pid0_3 = 0;
  197. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ssp_event_pid4_7 = 0;
  198. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_smp_event_pid0_3 = 0;
  199. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_smp_event_pid4_7 = 0;
  200. pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_event_log_addr =
  201. pm8001_ha->memoryMap.region[AAP1].phys_addr_hi;
  202. pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_event_log_addr =
  203. pm8001_ha->memoryMap.region[AAP1].phys_addr_lo;
  204. pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_size =
  205. PM8001_EVENT_LOG_SIZE;
  206. pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_option = 0x01;
  207. pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_iop_event_log_addr =
  208. pm8001_ha->memoryMap.region[IOP].phys_addr_hi;
  209. pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_iop_event_log_addr =
  210. pm8001_ha->memoryMap.region[IOP].phys_addr_lo;
  211. pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_size =
  212. PM8001_EVENT_LOG_SIZE;
  213. pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_option = 0x01;
  214. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_interrupt = 0x01;
  215. for (i = 0; i < PM8001_MAX_INB_NUM; i++) {
  216. pm8001_ha->inbnd_q_tbl[i].element_pri_size_cnt =
  217. PM8001_MPI_QUEUE | (64 << 16) | (0x00<<30);
  218. pm8001_ha->inbnd_q_tbl[i].upper_base_addr =
  219. pm8001_ha->memoryMap.region[IB].phys_addr_hi;
  220. pm8001_ha->inbnd_q_tbl[i].lower_base_addr =
  221. pm8001_ha->memoryMap.region[IB].phys_addr_lo;
  222. pm8001_ha->inbnd_q_tbl[i].base_virt =
  223. (u8 *)pm8001_ha->memoryMap.region[IB].virt_ptr;
  224. pm8001_ha->inbnd_q_tbl[i].total_length =
  225. pm8001_ha->memoryMap.region[IB].total_len;
  226. pm8001_ha->inbnd_q_tbl[i].ci_upper_base_addr =
  227. pm8001_ha->memoryMap.region[CI].phys_addr_hi;
  228. pm8001_ha->inbnd_q_tbl[i].ci_lower_base_addr =
  229. pm8001_ha->memoryMap.region[CI].phys_addr_lo;
  230. pm8001_ha->inbnd_q_tbl[i].ci_virt =
  231. pm8001_ha->memoryMap.region[CI].virt_ptr;
  232. offsetib = i * 0x20;
  233. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  234. get_pci_bar_index(pm8001_mr32(addressib,
  235. (offsetib + 0x14)));
  236. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  237. pm8001_mr32(addressib, (offsetib + 0x18));
  238. pm8001_ha->inbnd_q_tbl[i].producer_idx = 0;
  239. pm8001_ha->inbnd_q_tbl[i].consumer_index = 0;
  240. }
  241. for (i = 0; i < PM8001_MAX_OUTB_NUM; i++) {
  242. pm8001_ha->outbnd_q_tbl[i].element_size_cnt =
  243. PM8001_MPI_QUEUE | (64 << 16) | (0x01<<30);
  244. pm8001_ha->outbnd_q_tbl[i].upper_base_addr =
  245. pm8001_ha->memoryMap.region[OB].phys_addr_hi;
  246. pm8001_ha->outbnd_q_tbl[i].lower_base_addr =
  247. pm8001_ha->memoryMap.region[OB].phys_addr_lo;
  248. pm8001_ha->outbnd_q_tbl[i].base_virt =
  249. (u8 *)pm8001_ha->memoryMap.region[OB].virt_ptr;
  250. pm8001_ha->outbnd_q_tbl[i].total_length =
  251. pm8001_ha->memoryMap.region[OB].total_len;
  252. pm8001_ha->outbnd_q_tbl[i].pi_upper_base_addr =
  253. pm8001_ha->memoryMap.region[PI].phys_addr_hi;
  254. pm8001_ha->outbnd_q_tbl[i].pi_lower_base_addr =
  255. pm8001_ha->memoryMap.region[PI].phys_addr_lo;
  256. pm8001_ha->outbnd_q_tbl[i].interrup_vec_cnt_delay =
  257. 0 | (10 << 16) | (0 << 24);
  258. pm8001_ha->outbnd_q_tbl[i].pi_virt =
  259. pm8001_ha->memoryMap.region[PI].virt_ptr;
  260. offsetob = i * 0x24;
  261. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  262. get_pci_bar_index(pm8001_mr32(addressob,
  263. offsetob + 0x14));
  264. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  265. pm8001_mr32(addressob, (offsetob + 0x18));
  266. pm8001_ha->outbnd_q_tbl[i].consumer_idx = 0;
  267. pm8001_ha->outbnd_q_tbl[i].producer_index = 0;
  268. }
  269. }
  270. /**
  271. * update_main_config_table - update the main default table to the HBA.
  272. * @pm8001_ha: our hba card information
  273. */
  274. static void update_main_config_table(struct pm8001_hba_info *pm8001_ha)
  275. {
  276. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  277. pm8001_mw32(address, 0x24,
  278. pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_q_nppd_hppd);
  279. pm8001_mw32(address, 0x28,
  280. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid0_3);
  281. pm8001_mw32(address, 0x2C,
  282. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid4_7);
  283. pm8001_mw32(address, 0x30,
  284. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid0_3);
  285. pm8001_mw32(address, 0x34,
  286. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid4_7);
  287. pm8001_mw32(address, 0x38,
  288. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  289. outbound_tgt_ITNexus_event_pid0_3);
  290. pm8001_mw32(address, 0x3C,
  291. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  292. outbound_tgt_ITNexus_event_pid4_7);
  293. pm8001_mw32(address, 0x40,
  294. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  295. outbound_tgt_ssp_event_pid0_3);
  296. pm8001_mw32(address, 0x44,
  297. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  298. outbound_tgt_ssp_event_pid4_7);
  299. pm8001_mw32(address, 0x48,
  300. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  301. outbound_tgt_smp_event_pid0_3);
  302. pm8001_mw32(address, 0x4C,
  303. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  304. outbound_tgt_smp_event_pid4_7);
  305. pm8001_mw32(address, 0x50,
  306. pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_event_log_addr);
  307. pm8001_mw32(address, 0x54,
  308. pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_event_log_addr);
  309. pm8001_mw32(address, 0x58,
  310. pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_size);
  311. pm8001_mw32(address, 0x5C,
  312. pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_option);
  313. pm8001_mw32(address, 0x60,
  314. pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_iop_event_log_addr);
  315. pm8001_mw32(address, 0x64,
  316. pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_iop_event_log_addr);
  317. pm8001_mw32(address, 0x68,
  318. pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_size);
  319. pm8001_mw32(address, 0x6C,
  320. pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_option);
  321. pm8001_mw32(address, 0x70,
  322. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_interrupt);
  323. }
  324. /**
  325. * update_inbnd_queue_table - update the inbound queue table to the HBA.
  326. * @pm8001_ha: our hba card information
  327. */
  328. static void update_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
  329. int number)
  330. {
  331. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  332. u16 offset = number * 0x20;
  333. pm8001_mw32(address, offset + 0x00,
  334. pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
  335. pm8001_mw32(address, offset + 0x04,
  336. pm8001_ha->inbnd_q_tbl[number].upper_base_addr);
  337. pm8001_mw32(address, offset + 0x08,
  338. pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
  339. pm8001_mw32(address, offset + 0x0C,
  340. pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr);
  341. pm8001_mw32(address, offset + 0x10,
  342. pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
  343. }
  344. /**
  345. * update_outbnd_queue_table - update the outbound queue table to the HBA.
  346. * @pm8001_ha: our hba card information
  347. */
  348. static void update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
  349. int number)
  350. {
  351. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  352. u16 offset = number * 0x24;
  353. pm8001_mw32(address, offset + 0x00,
  354. pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
  355. pm8001_mw32(address, offset + 0x04,
  356. pm8001_ha->outbnd_q_tbl[number].upper_base_addr);
  357. pm8001_mw32(address, offset + 0x08,
  358. pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
  359. pm8001_mw32(address, offset + 0x0C,
  360. pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr);
  361. pm8001_mw32(address, offset + 0x10,
  362. pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
  363. pm8001_mw32(address, offset + 0x1C,
  364. pm8001_ha->outbnd_q_tbl[number].interrup_vec_cnt_delay);
  365. }
  366. /**
  367. * pm8001_bar4_shift - function is called to shift BAR base address
  368. * @pm8001_ha : our hba card infomation
  369. * @shiftValue : shifting value in memory bar.
  370. */
  371. int pm8001_bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue)
  372. {
  373. u32 regVal;
  374. unsigned long start;
  375. /* program the inbound AXI translation Lower Address */
  376. pm8001_cw32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW, shiftValue);
  377. /* confirm the setting is written */
  378. start = jiffies + HZ; /* 1 sec */
  379. do {
  380. regVal = pm8001_cr32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW);
  381. } while ((regVal != shiftValue) && time_before(jiffies, start));
  382. if (regVal != shiftValue) {
  383. PM8001_INIT_DBG(pm8001_ha,
  384. pm8001_printk("TIMEOUT:SPC_IBW_AXI_TRANSLATION_LOW"
  385. " = 0x%x\n", regVal));
  386. return -1;
  387. }
  388. return 0;
  389. }
  390. /**
  391. * mpi_set_phys_g3_with_ssc
  392. * @pm8001_ha: our hba card information
  393. * @SSCbit: set SSCbit to 0 to disable all phys ssc; 1 to enable all phys ssc.
  394. */
  395. static void mpi_set_phys_g3_with_ssc(struct pm8001_hba_info *pm8001_ha,
  396. u32 SSCbit)
  397. {
  398. u32 value, offset, i;
  399. unsigned long flags;
  400. #define SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR 0x00030000
  401. #define SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR 0x00040000
  402. #define SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET 0x1074
  403. #define SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET 0x1074
  404. #define PHY_G3_WITHOUT_SSC_BIT_SHIFT 12
  405. #define PHY_G3_WITH_SSC_BIT_SHIFT 13
  406. #define SNW3_PHY_CAPABILITIES_PARITY 31
  407. /*
  408. * Using shifted destination address 0x3_0000:0x1074 + 0x4000*N (N=0:3)
  409. * Using shifted destination address 0x4_0000:0x1074 + 0x4000*(N-4) (N=4:7)
  410. */
  411. spin_lock_irqsave(&pm8001_ha->lock, flags);
  412. if (-1 == pm8001_bar4_shift(pm8001_ha,
  413. SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR)) {
  414. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  415. return;
  416. }
  417. for (i = 0; i < 4; i++) {
  418. offset = SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET + 0x4000 * i;
  419. pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
  420. }
  421. /* shift membase 3 for SAS2_SETTINGS_LOCAL_PHY 4 - 7 */
  422. if (-1 == pm8001_bar4_shift(pm8001_ha,
  423. SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR)) {
  424. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  425. return;
  426. }
  427. for (i = 4; i < 8; i++) {
  428. offset = SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
  429. pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
  430. }
  431. /*************************************************************
  432. Change the SSC upspreading value to 0x0 so that upspreading is disabled.
  433. Device MABC SMOD0 Controls
  434. Address: (via MEMBASE-III):
  435. Using shifted destination address 0x0_0000: with Offset 0xD8
  436. 31:28 R/W Reserved Do not change
  437. 27:24 R/W SAS_SMOD_SPRDUP 0000
  438. 23:20 R/W SAS_SMOD_SPRDDN 0000
  439. 19:0 R/W Reserved Do not change
  440. Upon power-up this register will read as 0x8990c016,
  441. and I would like you to change the SAS_SMOD_SPRDUP bits to 0b0000
  442. so that the written value will be 0x8090c016.
  443. This will ensure only down-spreading SSC is enabled on the SPC.
  444. *************************************************************/
  445. value = pm8001_cr32(pm8001_ha, 2, 0xd8);
  446. pm8001_cw32(pm8001_ha, 2, 0xd8, 0x8000C016);
  447. /*set the shifted destination address to 0x0 to avoid error operation */
  448. pm8001_bar4_shift(pm8001_ha, 0x0);
  449. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  450. return;
  451. }
  452. /**
  453. * mpi_set_open_retry_interval_reg
  454. * @pm8001_ha: our hba card information
  455. * @interval - interval time for each OPEN_REJECT (RETRY). The units are in 1us.
  456. */
  457. static void mpi_set_open_retry_interval_reg(struct pm8001_hba_info *pm8001_ha,
  458. u32 interval)
  459. {
  460. u32 offset;
  461. u32 value;
  462. u32 i;
  463. unsigned long flags;
  464. #define OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR 0x00030000
  465. #define OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR 0x00040000
  466. #define OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET 0x30B4
  467. #define OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET 0x30B4
  468. #define OPEN_RETRY_INTERVAL_REG_MASK 0x0000FFFF
  469. value = interval & OPEN_RETRY_INTERVAL_REG_MASK;
  470. spin_lock_irqsave(&pm8001_ha->lock, flags);
  471. /* shift bar and set the OPEN_REJECT(RETRY) interval time of PHY 0 -3.*/
  472. if (-1 == pm8001_bar4_shift(pm8001_ha,
  473. OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR)) {
  474. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  475. return;
  476. }
  477. for (i = 0; i < 4; i++) {
  478. offset = OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET + 0x4000 * i;
  479. pm8001_cw32(pm8001_ha, 2, offset, value);
  480. }
  481. if (-1 == pm8001_bar4_shift(pm8001_ha,
  482. OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR)) {
  483. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  484. return;
  485. }
  486. for (i = 4; i < 8; i++) {
  487. offset = OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
  488. pm8001_cw32(pm8001_ha, 2, offset, value);
  489. }
  490. /*set the shifted destination address to 0x0 to avoid error operation */
  491. pm8001_bar4_shift(pm8001_ha, 0x0);
  492. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  493. return;
  494. }
  495. /**
  496. * mpi_init_check - check firmware initialization status.
  497. * @pm8001_ha: our hba card information
  498. */
  499. static int mpi_init_check(struct pm8001_hba_info *pm8001_ha)
  500. {
  501. u32 max_wait_count;
  502. u32 value;
  503. u32 gst_len_mpistate;
  504. /* Write bit0=1 to Inbound DoorBell Register to tell the SPC FW the
  505. table is updated */
  506. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_UPDATE);
  507. /* wait until Inbound DoorBell Clear Register toggled */
  508. max_wait_count = 1 * 1000 * 1000;/* 1 sec */
  509. do {
  510. udelay(1);
  511. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  512. value &= SPC_MSGU_CFG_TABLE_UPDATE;
  513. } while ((value != 0) && (--max_wait_count));
  514. if (!max_wait_count)
  515. return -1;
  516. /* check the MPI-State for initialization */
  517. gst_len_mpistate =
  518. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  519. GST_GSTLEN_MPIS_OFFSET);
  520. if (GST_MPI_STATE_INIT != (gst_len_mpistate & GST_MPI_STATE_MASK))
  521. return -1;
  522. /* check MPI Initialization error */
  523. gst_len_mpistate = gst_len_mpistate >> 16;
  524. if (0x0000 != gst_len_mpistate)
  525. return -1;
  526. return 0;
  527. }
  528. /**
  529. * check_fw_ready - The LLDD check if the FW is ready, if not, return error.
  530. * @pm8001_ha: our hba card information
  531. */
  532. static int check_fw_ready(struct pm8001_hba_info *pm8001_ha)
  533. {
  534. u32 value, value1;
  535. u32 max_wait_count;
  536. /* check error state */
  537. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  538. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  539. /* check AAP error */
  540. if (SCRATCH_PAD1_ERR == (value & SCRATCH_PAD_STATE_MASK)) {
  541. /* error state */
  542. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  543. return -1;
  544. }
  545. /* check IOP error */
  546. if (SCRATCH_PAD2_ERR == (value1 & SCRATCH_PAD_STATE_MASK)) {
  547. /* error state */
  548. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
  549. return -1;
  550. }
  551. /* bit 4-31 of scratch pad1 should be zeros if it is not
  552. in error state*/
  553. if (value & SCRATCH_PAD1_STATE_MASK) {
  554. /* error case */
  555. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  556. return -1;
  557. }
  558. /* bit 2, 4-31 of scratch pad2 should be zeros if it is not
  559. in error state */
  560. if (value1 & SCRATCH_PAD2_STATE_MASK) {
  561. /* error case */
  562. return -1;
  563. }
  564. max_wait_count = 1 * 1000 * 1000;/* 1 sec timeout */
  565. /* wait until scratch pad 1 and 2 registers in ready state */
  566. do {
  567. udelay(1);
  568. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
  569. & SCRATCH_PAD1_RDY;
  570. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
  571. & SCRATCH_PAD2_RDY;
  572. if ((--max_wait_count) == 0)
  573. return -1;
  574. } while ((value != SCRATCH_PAD1_RDY) || (value1 != SCRATCH_PAD2_RDY));
  575. return 0;
  576. }
  577. static void init_pci_device_addresses(struct pm8001_hba_info *pm8001_ha)
  578. {
  579. void __iomem *base_addr;
  580. u32 value;
  581. u32 offset;
  582. u32 pcibar;
  583. u32 pcilogic;
  584. value = pm8001_cr32(pm8001_ha, 0, 0x44);
  585. offset = value & 0x03FFFFFF;
  586. PM8001_INIT_DBG(pm8001_ha,
  587. pm8001_printk("Scratchpad 0 Offset: %x\n", offset));
  588. pcilogic = (value & 0xFC000000) >> 26;
  589. pcibar = get_pci_bar_index(pcilogic);
  590. PM8001_INIT_DBG(pm8001_ha,
  591. pm8001_printk("Scratchpad 0 PCI BAR: %d\n", pcibar));
  592. pm8001_ha->main_cfg_tbl_addr = base_addr =
  593. pm8001_ha->io_mem[pcibar].memvirtaddr + offset;
  594. pm8001_ha->general_stat_tbl_addr =
  595. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x18);
  596. pm8001_ha->inbnd_q_tbl_addr =
  597. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C);
  598. pm8001_ha->outbnd_q_tbl_addr =
  599. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x20);
  600. }
  601. /**
  602. * pm8001_chip_init - the main init function that initialize whole PM8001 chip.
  603. * @pm8001_ha: our hba card information
  604. */
  605. static int pm8001_chip_init(struct pm8001_hba_info *pm8001_ha)
  606. {
  607. /* check the firmware status */
  608. if (-1 == check_fw_ready(pm8001_ha)) {
  609. PM8001_FAIL_DBG(pm8001_ha,
  610. pm8001_printk("Firmware is not ready!\n"));
  611. return -EBUSY;
  612. }
  613. /* Initialize pci space address eg: mpi offset */
  614. init_pci_device_addresses(pm8001_ha);
  615. init_default_table_values(pm8001_ha);
  616. read_main_config_table(pm8001_ha);
  617. read_general_status_table(pm8001_ha);
  618. read_inbnd_queue_table(pm8001_ha);
  619. read_outbnd_queue_table(pm8001_ha);
  620. /* update main config table ,inbound table and outbound table */
  621. update_main_config_table(pm8001_ha);
  622. update_inbnd_queue_table(pm8001_ha, 0);
  623. update_outbnd_queue_table(pm8001_ha, 0);
  624. mpi_set_phys_g3_with_ssc(pm8001_ha, 0);
  625. /* 7->130ms, 34->500ms, 119->1.5s */
  626. mpi_set_open_retry_interval_reg(pm8001_ha, 119);
  627. /* notify firmware update finished and check initialization status */
  628. if (0 == mpi_init_check(pm8001_ha)) {
  629. PM8001_INIT_DBG(pm8001_ha,
  630. pm8001_printk("MPI initialize successful!\n"));
  631. } else
  632. return -EBUSY;
  633. /*This register is a 16-bit timer with a resolution of 1us. This is the
  634. timer used for interrupt delay/coalescing in the PCIe Application Layer.
  635. Zero is not a valid value. A value of 1 in the register will cause the
  636. interrupts to be normal. A value greater than 1 will cause coalescing
  637. delays.*/
  638. pm8001_cw32(pm8001_ha, 1, 0x0033c0, 0x1);
  639. pm8001_cw32(pm8001_ha, 1, 0x0033c4, 0x0);
  640. return 0;
  641. }
  642. static int mpi_uninit_check(struct pm8001_hba_info *pm8001_ha)
  643. {
  644. u32 max_wait_count;
  645. u32 value;
  646. u32 gst_len_mpistate;
  647. init_pci_device_addresses(pm8001_ha);
  648. /* Write bit1=1 to Inbound DoorBell Register to tell the SPC FW the
  649. table is stop */
  650. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_RESET);
  651. /* wait until Inbound DoorBell Clear Register toggled */
  652. max_wait_count = 1 * 1000 * 1000;/* 1 sec */
  653. do {
  654. udelay(1);
  655. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  656. value &= SPC_MSGU_CFG_TABLE_RESET;
  657. } while ((value != 0) && (--max_wait_count));
  658. if (!max_wait_count) {
  659. PM8001_FAIL_DBG(pm8001_ha,
  660. pm8001_printk("TIMEOUT:IBDB value/=0x%x\n", value));
  661. return -1;
  662. }
  663. /* check the MPI-State for termination in progress */
  664. /* wait until Inbound DoorBell Clear Register toggled */
  665. max_wait_count = 1 * 1000 * 1000; /* 1 sec */
  666. do {
  667. udelay(1);
  668. gst_len_mpistate =
  669. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  670. GST_GSTLEN_MPIS_OFFSET);
  671. if (GST_MPI_STATE_UNINIT ==
  672. (gst_len_mpistate & GST_MPI_STATE_MASK))
  673. break;
  674. } while (--max_wait_count);
  675. if (!max_wait_count) {
  676. PM8001_FAIL_DBG(pm8001_ha,
  677. pm8001_printk(" TIME OUT MPI State = 0x%x\n",
  678. gst_len_mpistate & GST_MPI_STATE_MASK));
  679. return -1;
  680. }
  681. return 0;
  682. }
  683. /**
  684. * soft_reset_ready_check - Function to check FW is ready for soft reset.
  685. * @pm8001_ha: our hba card information
  686. */
  687. static u32 soft_reset_ready_check(struct pm8001_hba_info *pm8001_ha)
  688. {
  689. u32 regVal, regVal1, regVal2;
  690. if (mpi_uninit_check(pm8001_ha) != 0) {
  691. PM8001_FAIL_DBG(pm8001_ha,
  692. pm8001_printk("MPI state is not ready\n"));
  693. return -1;
  694. }
  695. /* read the scratch pad 2 register bit 2 */
  696. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
  697. & SCRATCH_PAD2_FWRDY_RST;
  698. if (regVal == SCRATCH_PAD2_FWRDY_RST) {
  699. PM8001_INIT_DBG(pm8001_ha,
  700. pm8001_printk("Firmware is ready for reset .\n"));
  701. } else {
  702. unsigned long flags;
  703. /* Trigger NMI twice via RB6 */
  704. spin_lock_irqsave(&pm8001_ha->lock, flags);
  705. if (-1 == pm8001_bar4_shift(pm8001_ha, RB6_ACCESS_REG)) {
  706. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  707. PM8001_FAIL_DBG(pm8001_ha,
  708. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  709. RB6_ACCESS_REG));
  710. return -1;
  711. }
  712. pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET,
  713. RB6_MAGIC_NUMBER_RST);
  714. pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET, RB6_MAGIC_NUMBER_RST);
  715. /* wait for 100 ms */
  716. mdelay(100);
  717. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2) &
  718. SCRATCH_PAD2_FWRDY_RST;
  719. if (regVal != SCRATCH_PAD2_FWRDY_RST) {
  720. regVal1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  721. regVal2 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  722. PM8001_FAIL_DBG(pm8001_ha,
  723. pm8001_printk("TIMEOUT:MSGU_SCRATCH_PAD1"
  724. "=0x%x, MSGU_SCRATCH_PAD2=0x%x\n",
  725. regVal1, regVal2));
  726. PM8001_FAIL_DBG(pm8001_ha,
  727. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  728. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0)));
  729. PM8001_FAIL_DBG(pm8001_ha,
  730. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  731. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3)));
  732. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  733. return -1;
  734. }
  735. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  736. }
  737. return 0;
  738. }
  739. /**
  740. * pm8001_chip_soft_rst - soft reset the PM8001 chip, so that the clear all
  741. * the FW register status to the originated status.
  742. * @pm8001_ha: our hba card information
  743. * @signature: signature in host scratch pad0 register.
  744. */
  745. static int
  746. pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
  747. {
  748. u32 regVal, toggleVal;
  749. u32 max_wait_count;
  750. u32 regVal1, regVal2, regVal3;
  751. unsigned long flags;
  752. /* step1: Check FW is ready for soft reset */
  753. if (soft_reset_ready_check(pm8001_ha) != 0) {
  754. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("FW is not ready\n"));
  755. return -1;
  756. }
  757. /* step 2: clear NMI status register on AAP1 and IOP, write the same
  758. value to clear */
  759. /* map 0x60000 to BAR4(0x20), BAR2(win) */
  760. spin_lock_irqsave(&pm8001_ha->lock, flags);
  761. if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_AAP1_ADDR_BASE)) {
  762. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  763. PM8001_FAIL_DBG(pm8001_ha,
  764. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  765. MBIC_AAP1_ADDR_BASE));
  766. return -1;
  767. }
  768. regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP);
  769. PM8001_INIT_DBG(pm8001_ha,
  770. pm8001_printk("MBIC - NMI Enable VPE0 (IOP)= 0x%x\n", regVal));
  771. pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP, 0x0);
  772. /* map 0x70000 to BAR4(0x20), BAR2(win) */
  773. if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_IOP_ADDR_BASE)) {
  774. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  775. PM8001_FAIL_DBG(pm8001_ha,
  776. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  777. MBIC_IOP_ADDR_BASE));
  778. return -1;
  779. }
  780. regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1);
  781. PM8001_INIT_DBG(pm8001_ha,
  782. pm8001_printk("MBIC - NMI Enable VPE0 (AAP1)= 0x%x\n", regVal));
  783. pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1, 0x0);
  784. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE);
  785. PM8001_INIT_DBG(pm8001_ha,
  786. pm8001_printk("PCIE -Event Interrupt Enable = 0x%x\n", regVal));
  787. pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE, 0x0);
  788. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT);
  789. PM8001_INIT_DBG(pm8001_ha,
  790. pm8001_printk("PCIE - Event Interrupt = 0x%x\n", regVal));
  791. pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT, regVal);
  792. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE);
  793. PM8001_INIT_DBG(pm8001_ha,
  794. pm8001_printk("PCIE -Error Interrupt Enable = 0x%x\n", regVal));
  795. pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE, 0x0);
  796. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT);
  797. PM8001_INIT_DBG(pm8001_ha,
  798. pm8001_printk("PCIE - Error Interrupt = 0x%x\n", regVal));
  799. pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT, regVal);
  800. /* read the scratch pad 1 register bit 2 */
  801. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
  802. & SCRATCH_PAD1_RST;
  803. toggleVal = regVal ^ SCRATCH_PAD1_RST;
  804. /* set signature in host scratch pad0 register to tell SPC that the
  805. host performs the soft reset */
  806. pm8001_cw32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_0, signature);
  807. /* read required registers for confirmming */
  808. /* map 0x0700000 to BAR4(0x20), BAR2(win) */
  809. if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
  810. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  811. PM8001_FAIL_DBG(pm8001_ha,
  812. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  813. GSM_ADDR_BASE));
  814. return -1;
  815. }
  816. PM8001_INIT_DBG(pm8001_ha,
  817. pm8001_printk("GSM 0x0(0x00007b88)-GSM Configuration and"
  818. " Reset = 0x%x\n",
  819. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  820. /* step 3: host read GSM Configuration and Reset register */
  821. regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
  822. /* Put those bits to low */
  823. /* GSM XCBI offset = 0x70 0000
  824. 0x00 Bit 13 COM_SLV_SW_RSTB 1
  825. 0x00 Bit 12 QSSP_SW_RSTB 1
  826. 0x00 Bit 11 RAAE_SW_RSTB 1
  827. 0x00 Bit 9 RB_1_SW_RSTB 1
  828. 0x00 Bit 8 SM_SW_RSTB 1
  829. */
  830. regVal &= ~(0x00003b00);
  831. /* host write GSM Configuration and Reset register */
  832. pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
  833. PM8001_INIT_DBG(pm8001_ha,
  834. pm8001_printk("GSM 0x0 (0x00007b88 ==> 0x00004088) - GSM "
  835. "Configuration and Reset is set to = 0x%x\n",
  836. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  837. /* step 4: */
  838. /* disable GSM - Read Address Parity Check */
  839. regVal1 = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
  840. PM8001_INIT_DBG(pm8001_ha,
  841. pm8001_printk("GSM 0x700038 - Read Address Parity Check "
  842. "Enable = 0x%x\n", regVal1));
  843. pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, 0x0);
  844. PM8001_INIT_DBG(pm8001_ha,
  845. pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
  846. "is set to = 0x%x\n",
  847. pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
  848. /* disable GSM - Write Address Parity Check */
  849. regVal2 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
  850. PM8001_INIT_DBG(pm8001_ha,
  851. pm8001_printk("GSM 0x700040 - Write Address Parity Check"
  852. " Enable = 0x%x\n", regVal2));
  853. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, 0x0);
  854. PM8001_INIT_DBG(pm8001_ha,
  855. pm8001_printk("GSM 0x700040 - Write Address Parity Check "
  856. "Enable is set to = 0x%x\n",
  857. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
  858. /* disable GSM - Write Data Parity Check */
  859. regVal3 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
  860. PM8001_INIT_DBG(pm8001_ha,
  861. pm8001_printk("GSM 0x300048 - Write Data Parity Check"
  862. " Enable = 0x%x\n", regVal3));
  863. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, 0x0);
  864. PM8001_INIT_DBG(pm8001_ha,
  865. pm8001_printk("GSM 0x300048 - Write Data Parity Check Enable"
  866. "is set to = 0x%x\n",
  867. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
  868. /* step 5: delay 10 usec */
  869. udelay(10);
  870. /* step 5-b: set GPIO-0 output control to tristate anyway */
  871. if (-1 == pm8001_bar4_shift(pm8001_ha, GPIO_ADDR_BASE)) {
  872. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  873. PM8001_INIT_DBG(pm8001_ha,
  874. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  875. GPIO_ADDR_BASE));
  876. return -1;
  877. }
  878. regVal = pm8001_cr32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET);
  879. PM8001_INIT_DBG(pm8001_ha,
  880. pm8001_printk("GPIO Output Control Register:"
  881. " = 0x%x\n", regVal));
  882. /* set GPIO-0 output control to tri-state */
  883. regVal &= 0xFFFFFFFC;
  884. pm8001_cw32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET, regVal);
  885. /* Step 6: Reset the IOP and AAP1 */
  886. /* map 0x00000 to BAR4(0x20), BAR2(win) */
  887. if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
  888. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  889. PM8001_FAIL_DBG(pm8001_ha,
  890. pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
  891. SPC_TOP_LEVEL_ADDR_BASE));
  892. return -1;
  893. }
  894. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  895. PM8001_INIT_DBG(pm8001_ha,
  896. pm8001_printk("Top Register before resetting IOP/AAP1"
  897. ":= 0x%x\n", regVal));
  898. regVal &= ~(SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
  899. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  900. /* step 7: Reset the BDMA/OSSP */
  901. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  902. PM8001_INIT_DBG(pm8001_ha,
  903. pm8001_printk("Top Register before resetting BDMA/OSSP"
  904. ": = 0x%x\n", regVal));
  905. regVal &= ~(SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
  906. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  907. /* step 8: delay 10 usec */
  908. udelay(10);
  909. /* step 9: bring the BDMA and OSSP out of reset */
  910. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  911. PM8001_INIT_DBG(pm8001_ha,
  912. pm8001_printk("Top Register before bringing up BDMA/OSSP"
  913. ":= 0x%x\n", regVal));
  914. regVal |= (SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
  915. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  916. /* step 10: delay 10 usec */
  917. udelay(10);
  918. /* step 11: reads and sets the GSM Configuration and Reset Register */
  919. /* map 0x0700000 to BAR4(0x20), BAR2(win) */
  920. if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
  921. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  922. PM8001_FAIL_DBG(pm8001_ha,
  923. pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
  924. GSM_ADDR_BASE));
  925. return -1;
  926. }
  927. PM8001_INIT_DBG(pm8001_ha,
  928. pm8001_printk("GSM 0x0 (0x00007b88)-GSM Configuration and "
  929. "Reset = 0x%x\n", pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  930. regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
  931. /* Put those bits to high */
  932. /* GSM XCBI offset = 0x70 0000
  933. 0x00 Bit 13 COM_SLV_SW_RSTB 1
  934. 0x00 Bit 12 QSSP_SW_RSTB 1
  935. 0x00 Bit 11 RAAE_SW_RSTB 1
  936. 0x00 Bit 9 RB_1_SW_RSTB 1
  937. 0x00 Bit 8 SM_SW_RSTB 1
  938. */
  939. regVal |= (GSM_CONFIG_RESET_VALUE);
  940. pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
  941. PM8001_INIT_DBG(pm8001_ha,
  942. pm8001_printk("GSM (0x00004088 ==> 0x00007b88) - GSM"
  943. " Configuration and Reset is set to = 0x%x\n",
  944. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  945. /* step 12: Restore GSM - Read Address Parity Check */
  946. regVal = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
  947. /* just for debugging */
  948. PM8001_INIT_DBG(pm8001_ha,
  949. pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
  950. " = 0x%x\n", regVal));
  951. pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, regVal1);
  952. PM8001_INIT_DBG(pm8001_ha,
  953. pm8001_printk("GSM 0x700038 - Read Address Parity"
  954. " Check Enable is set to = 0x%x\n",
  955. pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
  956. /* Restore GSM - Write Address Parity Check */
  957. regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
  958. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, regVal2);
  959. PM8001_INIT_DBG(pm8001_ha,
  960. pm8001_printk("GSM 0x700040 - Write Address Parity Check"
  961. " Enable is set to = 0x%x\n",
  962. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
  963. /* Restore GSM - Write Data Parity Check */
  964. regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
  965. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, regVal3);
  966. PM8001_INIT_DBG(pm8001_ha,
  967. pm8001_printk("GSM 0x700048 - Write Data Parity Check Enable"
  968. "is set to = 0x%x\n",
  969. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
  970. /* step 13: bring the IOP and AAP1 out of reset */
  971. /* map 0x00000 to BAR4(0x20), BAR2(win) */
  972. if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
  973. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  974. PM8001_FAIL_DBG(pm8001_ha,
  975. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  976. SPC_TOP_LEVEL_ADDR_BASE));
  977. return -1;
  978. }
  979. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  980. regVal |= (SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
  981. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  982. /* step 14: delay 10 usec - Normal Mode */
  983. udelay(10);
  984. /* check Soft Reset Normal mode or Soft Reset HDA mode */
  985. if (signature == SPC_SOFT_RESET_SIGNATURE) {
  986. /* step 15 (Normal Mode): wait until scratch pad1 register
  987. bit 2 toggled */
  988. max_wait_count = 2 * 1000 * 1000;/* 2 sec */
  989. do {
  990. udelay(1);
  991. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1) &
  992. SCRATCH_PAD1_RST;
  993. } while ((regVal != toggleVal) && (--max_wait_count));
  994. if (!max_wait_count) {
  995. regVal = pm8001_cr32(pm8001_ha, 0,
  996. MSGU_SCRATCH_PAD_1);
  997. PM8001_FAIL_DBG(pm8001_ha,
  998. pm8001_printk("TIMEOUT : ToggleVal 0x%x,"
  999. "MSGU_SCRATCH_PAD1 = 0x%x\n",
  1000. toggleVal, regVal));
  1001. PM8001_FAIL_DBG(pm8001_ha,
  1002. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  1003. pm8001_cr32(pm8001_ha, 0,
  1004. MSGU_SCRATCH_PAD_0)));
  1005. PM8001_FAIL_DBG(pm8001_ha,
  1006. pm8001_printk("SCRATCH_PAD2 value = 0x%x\n",
  1007. pm8001_cr32(pm8001_ha, 0,
  1008. MSGU_SCRATCH_PAD_2)));
  1009. PM8001_FAIL_DBG(pm8001_ha,
  1010. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  1011. pm8001_cr32(pm8001_ha, 0,
  1012. MSGU_SCRATCH_PAD_3)));
  1013. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1014. return -1;
  1015. }
  1016. /* step 16 (Normal) - Clear ODMR and ODCR */
  1017. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  1018. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  1019. /* step 17 (Normal Mode): wait for the FW and IOP to get
  1020. ready - 1 sec timeout */
  1021. /* Wait for the SPC Configuration Table to be ready */
  1022. if (check_fw_ready(pm8001_ha) == -1) {
  1023. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  1024. /* return error if MPI Configuration Table not ready */
  1025. PM8001_INIT_DBG(pm8001_ha,
  1026. pm8001_printk("FW not ready SCRATCH_PAD1"
  1027. " = 0x%x\n", regVal));
  1028. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  1029. /* return error if MPI Configuration Table not ready */
  1030. PM8001_INIT_DBG(pm8001_ha,
  1031. pm8001_printk("FW not ready SCRATCH_PAD2"
  1032. " = 0x%x\n", regVal));
  1033. PM8001_INIT_DBG(pm8001_ha,
  1034. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  1035. pm8001_cr32(pm8001_ha, 0,
  1036. MSGU_SCRATCH_PAD_0)));
  1037. PM8001_INIT_DBG(pm8001_ha,
  1038. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  1039. pm8001_cr32(pm8001_ha, 0,
  1040. MSGU_SCRATCH_PAD_3)));
  1041. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1042. return -1;
  1043. }
  1044. }
  1045. pm8001_bar4_shift(pm8001_ha, 0);
  1046. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1047. PM8001_INIT_DBG(pm8001_ha,
  1048. pm8001_printk("SPC soft reset Complete\n"));
  1049. return 0;
  1050. }
  1051. static void pm8001_hw_chip_rst(struct pm8001_hba_info *pm8001_ha)
  1052. {
  1053. u32 i;
  1054. u32 regVal;
  1055. PM8001_INIT_DBG(pm8001_ha,
  1056. pm8001_printk("chip reset start\n"));
  1057. /* do SPC chip reset. */
  1058. regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
  1059. regVal &= ~(SPC_REG_RESET_DEVICE);
  1060. pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
  1061. /* delay 10 usec */
  1062. udelay(10);
  1063. /* bring chip reset out of reset */
  1064. regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
  1065. regVal |= SPC_REG_RESET_DEVICE;
  1066. pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
  1067. /* delay 10 usec */
  1068. udelay(10);
  1069. /* wait for 20 msec until the firmware gets reloaded */
  1070. i = 20;
  1071. do {
  1072. mdelay(1);
  1073. } while ((--i) != 0);
  1074. PM8001_INIT_DBG(pm8001_ha,
  1075. pm8001_printk("chip reset finished\n"));
  1076. }
  1077. /**
  1078. * pm8001_chip_iounmap - which maped when initialized.
  1079. * @pm8001_ha: our hba card information
  1080. */
  1081. static void pm8001_chip_iounmap(struct pm8001_hba_info *pm8001_ha)
  1082. {
  1083. s8 bar, logical = 0;
  1084. for (bar = 0; bar < 6; bar++) {
  1085. /*
  1086. ** logical BARs for SPC:
  1087. ** bar 0 and 1 - logical BAR0
  1088. ** bar 2 and 3 - logical BAR1
  1089. ** bar4 - logical BAR2
  1090. ** bar5 - logical BAR3
  1091. ** Skip the appropriate assignments:
  1092. */
  1093. if ((bar == 1) || (bar == 3))
  1094. continue;
  1095. if (pm8001_ha->io_mem[logical].memvirtaddr) {
  1096. iounmap(pm8001_ha->io_mem[logical].memvirtaddr);
  1097. logical++;
  1098. }
  1099. }
  1100. }
  1101. /**
  1102. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1103. * @pm8001_ha: our hba card information
  1104. */
  1105. static void
  1106. pm8001_chip_intx_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
  1107. {
  1108. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  1109. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  1110. }
  1111. /**
  1112. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1113. * @pm8001_ha: our hba card information
  1114. */
  1115. static void
  1116. pm8001_chip_intx_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
  1117. {
  1118. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_MASK_ALL);
  1119. }
  1120. /**
  1121. * pm8001_chip_msix_interrupt_enable - enable PM8001 chip interrupt
  1122. * @pm8001_ha: our hba card information
  1123. */
  1124. static void
  1125. pm8001_chip_msix_interrupt_enable(struct pm8001_hba_info *pm8001_ha,
  1126. u32 int_vec_idx)
  1127. {
  1128. u32 msi_index;
  1129. u32 value;
  1130. msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
  1131. msi_index += MSIX_TABLE_BASE;
  1132. pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_ENABLE);
  1133. value = (1 << int_vec_idx);
  1134. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, value);
  1135. }
  1136. /**
  1137. * pm8001_chip_msix_interrupt_disable - disable PM8001 chip interrupt
  1138. * @pm8001_ha: our hba card information
  1139. */
  1140. static void
  1141. pm8001_chip_msix_interrupt_disable(struct pm8001_hba_info *pm8001_ha,
  1142. u32 int_vec_idx)
  1143. {
  1144. u32 msi_index;
  1145. msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
  1146. msi_index += MSIX_TABLE_BASE;
  1147. pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_DISABLE);
  1148. }
  1149. /**
  1150. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1151. * @pm8001_ha: our hba card information
  1152. */
  1153. static void
  1154. pm8001_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
  1155. {
  1156. #ifdef PM8001_USE_MSIX
  1157. pm8001_chip_msix_interrupt_enable(pm8001_ha, 0);
  1158. return;
  1159. #endif
  1160. pm8001_chip_intx_interrupt_enable(pm8001_ha);
  1161. }
  1162. /**
  1163. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1164. * @pm8001_ha: our hba card information
  1165. */
  1166. static void
  1167. pm8001_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
  1168. {
  1169. #ifdef PM8001_USE_MSIX
  1170. pm8001_chip_msix_interrupt_disable(pm8001_ha, 0);
  1171. return;
  1172. #endif
  1173. pm8001_chip_intx_interrupt_disable(pm8001_ha);
  1174. }
  1175. /**
  1176. * mpi_msg_free_get- get the free message buffer for transfer inbound queue.
  1177. * @circularQ: the inbound queue we want to transfer to HBA.
  1178. * @messageSize: the message size of this transfer, normally it is 64 bytes
  1179. * @messagePtr: the pointer to message.
  1180. */
  1181. static int mpi_msg_free_get(struct inbound_queue_table *circularQ,
  1182. u16 messageSize, void **messagePtr)
  1183. {
  1184. u32 offset, consumer_index;
  1185. struct mpi_msg_hdr *msgHeader;
  1186. u8 bcCount = 1; /* only support single buffer */
  1187. /* Checks is the requested message size can be allocated in this queue*/
  1188. if (messageSize > 64) {
  1189. *messagePtr = NULL;
  1190. return -1;
  1191. }
  1192. /* Stores the new consumer index */
  1193. consumer_index = pm8001_read_32(circularQ->ci_virt);
  1194. circularQ->consumer_index = cpu_to_le32(consumer_index);
  1195. if (((circularQ->producer_idx + bcCount) % PM8001_MPI_QUEUE) ==
  1196. le32_to_cpu(circularQ->consumer_index)) {
  1197. *messagePtr = NULL;
  1198. return -1;
  1199. }
  1200. /* get memory IOMB buffer address */
  1201. offset = circularQ->producer_idx * 64;
  1202. /* increment to next bcCount element */
  1203. circularQ->producer_idx = (circularQ->producer_idx + bcCount)
  1204. % PM8001_MPI_QUEUE;
  1205. /* Adds that distance to the base of the region virtual address plus
  1206. the message header size*/
  1207. msgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt + offset);
  1208. *messagePtr = ((void *)msgHeader) + sizeof(struct mpi_msg_hdr);
  1209. return 0;
  1210. }
  1211. /**
  1212. * mpi_build_cmd- build the message queue for transfer, update the PI to FW
  1213. * to tell the fw to get this message from IOMB.
  1214. * @pm8001_ha: our hba card information
  1215. * @circularQ: the inbound queue we want to transfer to HBA.
  1216. * @opCode: the operation code represents commands which LLDD and fw recognized.
  1217. * @payload: the command payload of each operation command.
  1218. */
  1219. static int mpi_build_cmd(struct pm8001_hba_info *pm8001_ha,
  1220. struct inbound_queue_table *circularQ,
  1221. u32 opCode, void *payload)
  1222. {
  1223. u32 Header = 0, hpriority = 0, bc = 1, category = 0x02;
  1224. u32 responseQueue = 0;
  1225. void *pMessage;
  1226. if (mpi_msg_free_get(circularQ, 64, &pMessage) < 0) {
  1227. PM8001_IO_DBG(pm8001_ha,
  1228. pm8001_printk("No free mpi buffer\n"));
  1229. return -1;
  1230. }
  1231. BUG_ON(!payload);
  1232. /*Copy to the payload*/
  1233. memcpy(pMessage, payload, (64 - sizeof(struct mpi_msg_hdr)));
  1234. /*Build the header*/
  1235. Header = ((1 << 31) | (hpriority << 30) | ((bc & 0x1f) << 24)
  1236. | ((responseQueue & 0x3F) << 16)
  1237. | ((category & 0xF) << 12) | (opCode & 0xFFF));
  1238. pm8001_write_32((pMessage - 4), 0, cpu_to_le32(Header));
  1239. /*Update the PI to the firmware*/
  1240. pm8001_cw32(pm8001_ha, circularQ->pi_pci_bar,
  1241. circularQ->pi_offset, circularQ->producer_idx);
  1242. PM8001_IO_DBG(pm8001_ha,
  1243. pm8001_printk("after PI= %d CI= %d\n", circularQ->producer_idx,
  1244. circularQ->consumer_index));
  1245. return 0;
  1246. }
  1247. static u32 mpi_msg_free_set(struct pm8001_hba_info *pm8001_ha, void *pMsg,
  1248. struct outbound_queue_table *circularQ, u8 bc)
  1249. {
  1250. u32 producer_index;
  1251. struct mpi_msg_hdr *msgHeader;
  1252. struct mpi_msg_hdr *pOutBoundMsgHeader;
  1253. msgHeader = (struct mpi_msg_hdr *)(pMsg - sizeof(struct mpi_msg_hdr));
  1254. pOutBoundMsgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt +
  1255. circularQ->consumer_idx * 64);
  1256. if (pOutBoundMsgHeader != msgHeader) {
  1257. PM8001_FAIL_DBG(pm8001_ha,
  1258. pm8001_printk("consumer_idx = %d msgHeader = %p\n",
  1259. circularQ->consumer_idx, msgHeader));
  1260. /* Update the producer index from SPC */
  1261. producer_index = pm8001_read_32(circularQ->pi_virt);
  1262. circularQ->producer_index = cpu_to_le32(producer_index);
  1263. PM8001_FAIL_DBG(pm8001_ha,
  1264. pm8001_printk("consumer_idx = %d producer_index = %d"
  1265. "msgHeader = %p\n", circularQ->consumer_idx,
  1266. circularQ->producer_index, msgHeader));
  1267. return 0;
  1268. }
  1269. /* free the circular queue buffer elements associated with the message*/
  1270. circularQ->consumer_idx = (circularQ->consumer_idx + bc)
  1271. % PM8001_MPI_QUEUE;
  1272. /* update the CI of outbound queue */
  1273. pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar, circularQ->ci_offset,
  1274. circularQ->consumer_idx);
  1275. /* Update the producer index from SPC*/
  1276. producer_index = pm8001_read_32(circularQ->pi_virt);
  1277. circularQ->producer_index = cpu_to_le32(producer_index);
  1278. PM8001_IO_DBG(pm8001_ha,
  1279. pm8001_printk(" CI=%d PI=%d\n", circularQ->consumer_idx,
  1280. circularQ->producer_index));
  1281. return 0;
  1282. }
  1283. /**
  1284. * mpi_msg_consume- get the MPI message from outbound queue message table.
  1285. * @pm8001_ha: our hba card information
  1286. * @circularQ: the outbound queue table.
  1287. * @messagePtr1: the message contents of this outbound message.
  1288. * @pBC: the message size.
  1289. */
  1290. static u32 mpi_msg_consume(struct pm8001_hba_info *pm8001_ha,
  1291. struct outbound_queue_table *circularQ,
  1292. void **messagePtr1, u8 *pBC)
  1293. {
  1294. struct mpi_msg_hdr *msgHeader;
  1295. __le32 msgHeader_tmp;
  1296. u32 header_tmp;
  1297. do {
  1298. /* If there are not-yet-delivered messages ... */
  1299. if (le32_to_cpu(circularQ->producer_index)
  1300. != circularQ->consumer_idx) {
  1301. /*Get the pointer to the circular queue buffer element*/
  1302. msgHeader = (struct mpi_msg_hdr *)
  1303. (circularQ->base_virt +
  1304. circularQ->consumer_idx * 64);
  1305. /* read header */
  1306. header_tmp = pm8001_read_32(msgHeader);
  1307. msgHeader_tmp = cpu_to_le32(header_tmp);
  1308. if (0 != (le32_to_cpu(msgHeader_tmp) & 0x80000000)) {
  1309. if (OPC_OUB_SKIP_ENTRY !=
  1310. (le32_to_cpu(msgHeader_tmp) & 0xfff)) {
  1311. *messagePtr1 =
  1312. ((u8 *)msgHeader) +
  1313. sizeof(struct mpi_msg_hdr);
  1314. *pBC = (u8)((le32_to_cpu(msgHeader_tmp)
  1315. >> 24) & 0x1f);
  1316. PM8001_IO_DBG(pm8001_ha,
  1317. pm8001_printk(": CI=%d PI=%d "
  1318. "msgHeader=%x\n",
  1319. circularQ->consumer_idx,
  1320. circularQ->producer_index,
  1321. msgHeader_tmp));
  1322. return MPI_IO_STATUS_SUCCESS;
  1323. } else {
  1324. circularQ->consumer_idx =
  1325. (circularQ->consumer_idx +
  1326. ((le32_to_cpu(msgHeader_tmp)
  1327. >> 24) & 0x1f))
  1328. % PM8001_MPI_QUEUE;
  1329. msgHeader_tmp = 0;
  1330. pm8001_write_32(msgHeader, 0, 0);
  1331. /* update the CI of outbound queue */
  1332. pm8001_cw32(pm8001_ha,
  1333. circularQ->ci_pci_bar,
  1334. circularQ->ci_offset,
  1335. circularQ->consumer_idx);
  1336. }
  1337. } else {
  1338. circularQ->consumer_idx =
  1339. (circularQ->consumer_idx +
  1340. ((le32_to_cpu(msgHeader_tmp) >> 24) &
  1341. 0x1f)) % PM8001_MPI_QUEUE;
  1342. msgHeader_tmp = 0;
  1343. pm8001_write_32(msgHeader, 0, 0);
  1344. /* update the CI of outbound queue */
  1345. pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar,
  1346. circularQ->ci_offset,
  1347. circularQ->consumer_idx);
  1348. return MPI_IO_STATUS_FAIL;
  1349. }
  1350. } else {
  1351. u32 producer_index;
  1352. void *pi_virt = circularQ->pi_virt;
  1353. /* Update the producer index from SPC */
  1354. producer_index = pm8001_read_32(pi_virt);
  1355. circularQ->producer_index = cpu_to_le32(producer_index);
  1356. }
  1357. } while (le32_to_cpu(circularQ->producer_index) !=
  1358. circularQ->consumer_idx);
  1359. /* while we don't have any more not-yet-delivered message */
  1360. /* report empty */
  1361. return MPI_IO_STATUS_BUSY;
  1362. }
  1363. static void pm8001_work_fn(struct work_struct *work)
  1364. {
  1365. struct pm8001_work *pw = container_of(work, struct pm8001_work, work);
  1366. struct pm8001_device *pm8001_dev;
  1367. struct domain_device *dev;
  1368. /*
  1369. * So far, all users of this stash an associated structure here.
  1370. * If we get here, and this pointer is null, then the action
  1371. * was cancelled. This nullification happens when the device
  1372. * goes away.
  1373. */
  1374. pm8001_dev = pw->data; /* Most stash device structure */
  1375. if ((pm8001_dev == NULL)
  1376. || ((pw->handler != IO_XFER_ERROR_BREAK)
  1377. && (pm8001_dev->dev_type == NO_DEVICE))) {
  1378. kfree(pw);
  1379. return;
  1380. }
  1381. switch (pw->handler) {
  1382. case IO_XFER_ERROR_BREAK:
  1383. { /* This one stashes the sas_task instead */
  1384. struct sas_task *t = (struct sas_task *)pm8001_dev;
  1385. u32 tag;
  1386. struct pm8001_ccb_info *ccb;
  1387. struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
  1388. unsigned long flags, flags1;
  1389. struct task_status_struct *ts;
  1390. int i;
  1391. if (pm8001_query_task(t) == TMF_RESP_FUNC_SUCC)
  1392. break; /* Task still on lu */
  1393. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1394. spin_lock_irqsave(&t->task_state_lock, flags1);
  1395. if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
  1396. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1397. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1398. break; /* Task got completed by another */
  1399. }
  1400. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1401. /* Search for a possible ccb that matches the task */
  1402. for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
  1403. ccb = &pm8001_ha->ccb_info[i];
  1404. tag = ccb->ccb_tag;
  1405. if ((tag != 0xFFFFFFFF) && (ccb->task == t))
  1406. break;
  1407. }
  1408. if (!ccb) {
  1409. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1410. break; /* Task got freed by another */
  1411. }
  1412. ts = &t->task_status;
  1413. ts->resp = SAS_TASK_COMPLETE;
  1414. /* Force the midlayer to retry */
  1415. ts->stat = SAS_QUEUE_FULL;
  1416. pm8001_dev = ccb->device;
  1417. if (pm8001_dev)
  1418. pm8001_dev->running_req--;
  1419. spin_lock_irqsave(&t->task_state_lock, flags1);
  1420. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1421. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1422. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1423. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1424. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1425. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p"
  1426. " done with event 0x%x resp 0x%x stat 0x%x but"
  1427. " aborted by upper layer!\n",
  1428. t, pw->handler, ts->resp, ts->stat));
  1429. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1430. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1431. } else {
  1432. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1433. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1434. mb();/* in order to force CPU ordering */
  1435. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1436. t->task_done(t);
  1437. }
  1438. } break;
  1439. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1440. { /* This one stashes the sas_task instead */
  1441. struct sas_task *t = (struct sas_task *)pm8001_dev;
  1442. u32 tag;
  1443. struct pm8001_ccb_info *ccb;
  1444. struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
  1445. unsigned long flags, flags1;
  1446. int i, ret = 0;
  1447. PM8001_IO_DBG(pm8001_ha,
  1448. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1449. ret = pm8001_query_task(t);
  1450. PM8001_IO_DBG(pm8001_ha,
  1451. switch (ret) {
  1452. case TMF_RESP_FUNC_SUCC:
  1453. pm8001_printk("...Task on lu\n");
  1454. break;
  1455. case TMF_RESP_FUNC_COMPLETE:
  1456. pm8001_printk("...Task NOT on lu\n");
  1457. break;
  1458. default:
  1459. pm8001_printk("...query task failed!!!\n");
  1460. break;
  1461. });
  1462. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1463. spin_lock_irqsave(&t->task_state_lock, flags1);
  1464. if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
  1465. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1466. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1467. if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
  1468. (void)pm8001_abort_task(t);
  1469. break; /* Task got completed by another */
  1470. }
  1471. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1472. /* Search for a possible ccb that matches the task */
  1473. for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
  1474. ccb = &pm8001_ha->ccb_info[i];
  1475. tag = ccb->ccb_tag;
  1476. if ((tag != 0xFFFFFFFF) && (ccb->task == t))
  1477. break;
  1478. }
  1479. if (!ccb) {
  1480. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1481. if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
  1482. (void)pm8001_abort_task(t);
  1483. break; /* Task got freed by another */
  1484. }
  1485. pm8001_dev = ccb->device;
  1486. dev = pm8001_dev->sas_device;
  1487. switch (ret) {
  1488. case TMF_RESP_FUNC_SUCC: /* task on lu */
  1489. ccb->open_retry = 1; /* Snub completion */
  1490. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1491. ret = pm8001_abort_task(t);
  1492. ccb->open_retry = 0;
  1493. switch (ret) {
  1494. case TMF_RESP_FUNC_SUCC:
  1495. case TMF_RESP_FUNC_COMPLETE:
  1496. break;
  1497. default: /* device misbehavior */
  1498. ret = TMF_RESP_FUNC_FAILED;
  1499. PM8001_IO_DBG(pm8001_ha,
  1500. pm8001_printk("...Reset phy\n"));
  1501. pm8001_I_T_nexus_reset(dev);
  1502. break;
  1503. }
  1504. break;
  1505. case TMF_RESP_FUNC_COMPLETE: /* task not on lu */
  1506. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1507. /* Do we need to abort the task locally? */
  1508. break;
  1509. default: /* device misbehavior */
  1510. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1511. ret = TMF_RESP_FUNC_FAILED;
  1512. PM8001_IO_DBG(pm8001_ha,
  1513. pm8001_printk("...Reset phy\n"));
  1514. pm8001_I_T_nexus_reset(dev);
  1515. }
  1516. if (ret == TMF_RESP_FUNC_FAILED)
  1517. t = NULL;
  1518. pm8001_open_reject_retry(pm8001_ha, t, pm8001_dev);
  1519. PM8001_IO_DBG(pm8001_ha, pm8001_printk("...Complete\n"));
  1520. } break;
  1521. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1522. dev = pm8001_dev->sas_device;
  1523. pm8001_I_T_nexus_reset(dev);
  1524. break;
  1525. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  1526. dev = pm8001_dev->sas_device;
  1527. pm8001_I_T_nexus_reset(dev);
  1528. break;
  1529. case IO_DS_IN_ERROR:
  1530. dev = pm8001_dev->sas_device;
  1531. pm8001_I_T_nexus_reset(dev);
  1532. break;
  1533. case IO_DS_NON_OPERATIONAL:
  1534. dev = pm8001_dev->sas_device;
  1535. pm8001_I_T_nexus_reset(dev);
  1536. break;
  1537. }
  1538. kfree(pw);
  1539. }
  1540. static int pm8001_handle_event(struct pm8001_hba_info *pm8001_ha, void *data,
  1541. int handler)
  1542. {
  1543. struct pm8001_work *pw;
  1544. int ret = 0;
  1545. pw = kmalloc(sizeof(struct pm8001_work), GFP_ATOMIC);
  1546. if (pw) {
  1547. pw->pm8001_ha = pm8001_ha;
  1548. pw->data = data;
  1549. pw->handler = handler;
  1550. INIT_WORK(&pw->work, pm8001_work_fn);
  1551. queue_work(pm8001_wq, &pw->work);
  1552. } else
  1553. ret = -ENOMEM;
  1554. return ret;
  1555. }
  1556. /**
  1557. * mpi_ssp_completion- process the event that FW response to the SSP request.
  1558. * @pm8001_ha: our hba card information
  1559. * @piomb: the message contents of this outbound message.
  1560. *
  1561. * When FW has completed a ssp request for example a IO request, after it has
  1562. * filled the SG data with the data, it will trigger this event represent
  1563. * that he has finished the job,please check the coresponding buffer.
  1564. * So we will tell the caller who maybe waiting the result to tell upper layer
  1565. * that the task has been finished.
  1566. */
  1567. static void
  1568. mpi_ssp_completion(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1569. {
  1570. struct sas_task *t;
  1571. struct pm8001_ccb_info *ccb;
  1572. unsigned long flags;
  1573. u32 status;
  1574. u32 param;
  1575. u32 tag;
  1576. struct ssp_completion_resp *psspPayload;
  1577. struct task_status_struct *ts;
  1578. struct ssp_response_iu *iu;
  1579. struct pm8001_device *pm8001_dev;
  1580. psspPayload = (struct ssp_completion_resp *)(piomb + 4);
  1581. status = le32_to_cpu(psspPayload->status);
  1582. tag = le32_to_cpu(psspPayload->tag);
  1583. ccb = &pm8001_ha->ccb_info[tag];
  1584. if ((status == IO_ABORTED) && ccb->open_retry) {
  1585. /* Being completed by another */
  1586. ccb->open_retry = 0;
  1587. return;
  1588. }
  1589. pm8001_dev = ccb->device;
  1590. param = le32_to_cpu(psspPayload->param);
  1591. t = ccb->task;
  1592. if (status && status != IO_UNDERFLOW)
  1593. PM8001_FAIL_DBG(pm8001_ha,
  1594. pm8001_printk("sas IO status 0x%x\n", status));
  1595. if (unlikely(!t || !t->lldd_task || !t->dev))
  1596. return;
  1597. ts = &t->task_status;
  1598. switch (status) {
  1599. case IO_SUCCESS:
  1600. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS"
  1601. ",param = %d\n", param));
  1602. if (param == 0) {
  1603. ts->resp = SAS_TASK_COMPLETE;
  1604. ts->stat = SAM_STAT_GOOD;
  1605. } else {
  1606. ts->resp = SAS_TASK_COMPLETE;
  1607. ts->stat = SAS_PROTO_RESPONSE;
  1608. ts->residual = param;
  1609. iu = &psspPayload->ssp_resp_iu;
  1610. sas_ssp_task_response(pm8001_ha->dev, t, iu);
  1611. }
  1612. if (pm8001_dev)
  1613. pm8001_dev->running_req--;
  1614. break;
  1615. case IO_ABORTED:
  1616. PM8001_IO_DBG(pm8001_ha,
  1617. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  1618. ts->resp = SAS_TASK_COMPLETE;
  1619. ts->stat = SAS_ABORTED_TASK;
  1620. break;
  1621. case IO_UNDERFLOW:
  1622. /* SSP Completion with error */
  1623. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW"
  1624. ",param = %d\n", param));
  1625. ts->resp = SAS_TASK_COMPLETE;
  1626. ts->stat = SAS_DATA_UNDERRUN;
  1627. ts->residual = param;
  1628. if (pm8001_dev)
  1629. pm8001_dev->running_req--;
  1630. break;
  1631. case IO_NO_DEVICE:
  1632. PM8001_IO_DBG(pm8001_ha,
  1633. pm8001_printk("IO_NO_DEVICE\n"));
  1634. ts->resp = SAS_TASK_UNDELIVERED;
  1635. ts->stat = SAS_PHY_DOWN;
  1636. break;
  1637. case IO_XFER_ERROR_BREAK:
  1638. PM8001_IO_DBG(pm8001_ha,
  1639. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1640. ts->resp = SAS_TASK_COMPLETE;
  1641. ts->stat = SAS_OPEN_REJECT;
  1642. /* Force the midlayer to retry */
  1643. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1644. break;
  1645. case IO_XFER_ERROR_PHY_NOT_READY:
  1646. PM8001_IO_DBG(pm8001_ha,
  1647. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1648. ts->resp = SAS_TASK_COMPLETE;
  1649. ts->stat = SAS_OPEN_REJECT;
  1650. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1651. break;
  1652. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1653. PM8001_IO_DBG(pm8001_ha,
  1654. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  1655. ts->resp = SAS_TASK_COMPLETE;
  1656. ts->stat = SAS_OPEN_REJECT;
  1657. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1658. break;
  1659. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1660. PM8001_IO_DBG(pm8001_ha,
  1661. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1662. ts->resp = SAS_TASK_COMPLETE;
  1663. ts->stat = SAS_OPEN_REJECT;
  1664. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1665. break;
  1666. case IO_OPEN_CNX_ERROR_BREAK:
  1667. PM8001_IO_DBG(pm8001_ha,
  1668. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1669. ts->resp = SAS_TASK_COMPLETE;
  1670. ts->stat = SAS_OPEN_REJECT;
  1671. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1672. break;
  1673. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1674. PM8001_IO_DBG(pm8001_ha,
  1675. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1676. ts->resp = SAS_TASK_COMPLETE;
  1677. ts->stat = SAS_OPEN_REJECT;
  1678. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1679. if (!t->uldd_task)
  1680. pm8001_handle_event(pm8001_ha,
  1681. pm8001_dev,
  1682. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1683. break;
  1684. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1685. PM8001_IO_DBG(pm8001_ha,
  1686. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1687. ts->resp = SAS_TASK_COMPLETE;
  1688. ts->stat = SAS_OPEN_REJECT;
  1689. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1690. break;
  1691. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1692. PM8001_IO_DBG(pm8001_ha,
  1693. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1694. "NOT_SUPPORTED\n"));
  1695. ts->resp = SAS_TASK_COMPLETE;
  1696. ts->stat = SAS_OPEN_REJECT;
  1697. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1698. break;
  1699. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1700. PM8001_IO_DBG(pm8001_ha,
  1701. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1702. ts->resp = SAS_TASK_UNDELIVERED;
  1703. ts->stat = SAS_OPEN_REJECT;
  1704. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1705. break;
  1706. case IO_XFER_ERROR_NAK_RECEIVED:
  1707. PM8001_IO_DBG(pm8001_ha,
  1708. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1709. ts->resp = SAS_TASK_COMPLETE;
  1710. ts->stat = SAS_OPEN_REJECT;
  1711. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1712. break;
  1713. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1714. PM8001_IO_DBG(pm8001_ha,
  1715. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1716. ts->resp = SAS_TASK_COMPLETE;
  1717. ts->stat = SAS_NAK_R_ERR;
  1718. break;
  1719. case IO_XFER_ERROR_DMA:
  1720. PM8001_IO_DBG(pm8001_ha,
  1721. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  1722. ts->resp = SAS_TASK_COMPLETE;
  1723. ts->stat = SAS_OPEN_REJECT;
  1724. break;
  1725. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1726. PM8001_IO_DBG(pm8001_ha,
  1727. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1728. ts->resp = SAS_TASK_COMPLETE;
  1729. ts->stat = SAS_OPEN_REJECT;
  1730. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1731. break;
  1732. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1733. PM8001_IO_DBG(pm8001_ha,
  1734. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1735. ts->resp = SAS_TASK_COMPLETE;
  1736. ts->stat = SAS_OPEN_REJECT;
  1737. break;
  1738. case IO_PORT_IN_RESET:
  1739. PM8001_IO_DBG(pm8001_ha,
  1740. pm8001_printk("IO_PORT_IN_RESET\n"));
  1741. ts->resp = SAS_TASK_COMPLETE;
  1742. ts->stat = SAS_OPEN_REJECT;
  1743. break;
  1744. case IO_DS_NON_OPERATIONAL:
  1745. PM8001_IO_DBG(pm8001_ha,
  1746. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  1747. ts->resp = SAS_TASK_COMPLETE;
  1748. ts->stat = SAS_OPEN_REJECT;
  1749. if (!t->uldd_task)
  1750. pm8001_handle_event(pm8001_ha,
  1751. pm8001_dev,
  1752. IO_DS_NON_OPERATIONAL);
  1753. break;
  1754. case IO_DS_IN_RECOVERY:
  1755. PM8001_IO_DBG(pm8001_ha,
  1756. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  1757. ts->resp = SAS_TASK_COMPLETE;
  1758. ts->stat = SAS_OPEN_REJECT;
  1759. break;
  1760. case IO_TM_TAG_NOT_FOUND:
  1761. PM8001_IO_DBG(pm8001_ha,
  1762. pm8001_printk("IO_TM_TAG_NOT_FOUND\n"));
  1763. ts->resp = SAS_TASK_COMPLETE;
  1764. ts->stat = SAS_OPEN_REJECT;
  1765. break;
  1766. case IO_SSP_EXT_IU_ZERO_LEN_ERROR:
  1767. PM8001_IO_DBG(pm8001_ha,
  1768. pm8001_printk("IO_SSP_EXT_IU_ZERO_LEN_ERROR\n"));
  1769. ts->resp = SAS_TASK_COMPLETE;
  1770. ts->stat = SAS_OPEN_REJECT;
  1771. break;
  1772. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  1773. PM8001_IO_DBG(pm8001_ha,
  1774. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  1775. ts->resp = SAS_TASK_COMPLETE;
  1776. ts->stat = SAS_OPEN_REJECT;
  1777. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1778. break;
  1779. default:
  1780. PM8001_IO_DBG(pm8001_ha,
  1781. pm8001_printk("Unknown status 0x%x\n", status));
  1782. /* not allowed case. Therefore, return failed status */
  1783. ts->resp = SAS_TASK_COMPLETE;
  1784. ts->stat = SAS_OPEN_REJECT;
  1785. break;
  1786. }
  1787. PM8001_IO_DBG(pm8001_ha,
  1788. pm8001_printk("scsi_status = %x \n ",
  1789. psspPayload->ssp_resp_iu.status));
  1790. spin_lock_irqsave(&t->task_state_lock, flags);
  1791. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1792. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1793. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1794. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1795. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1796. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  1797. " io_status 0x%x resp 0x%x "
  1798. "stat 0x%x but aborted by upper layer!\n",
  1799. t, status, ts->resp, ts->stat));
  1800. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1801. } else {
  1802. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1803. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1804. mb();/* in order to force CPU ordering */
  1805. t->task_done(t);
  1806. }
  1807. }
  1808. /*See the comments for mpi_ssp_completion */
  1809. static void mpi_ssp_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1810. {
  1811. struct sas_task *t;
  1812. unsigned long flags;
  1813. struct task_status_struct *ts;
  1814. struct pm8001_ccb_info *ccb;
  1815. struct pm8001_device *pm8001_dev;
  1816. struct ssp_event_resp *psspPayload =
  1817. (struct ssp_event_resp *)(piomb + 4);
  1818. u32 event = le32_to_cpu(psspPayload->event);
  1819. u32 tag = le32_to_cpu(psspPayload->tag);
  1820. u32 port_id = le32_to_cpu(psspPayload->port_id);
  1821. u32 dev_id = le32_to_cpu(psspPayload->device_id);
  1822. ccb = &pm8001_ha->ccb_info[tag];
  1823. t = ccb->task;
  1824. pm8001_dev = ccb->device;
  1825. if (event)
  1826. PM8001_FAIL_DBG(pm8001_ha,
  1827. pm8001_printk("sas IO status 0x%x\n", event));
  1828. if (unlikely(!t || !t->lldd_task || !t->dev))
  1829. return;
  1830. ts = &t->task_status;
  1831. PM8001_IO_DBG(pm8001_ha,
  1832. pm8001_printk("port_id = %x,device_id = %x\n",
  1833. port_id, dev_id));
  1834. switch (event) {
  1835. case IO_OVERFLOW:
  1836. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n");)
  1837. ts->resp = SAS_TASK_COMPLETE;
  1838. ts->stat = SAS_DATA_OVERRUN;
  1839. ts->residual = 0;
  1840. if (pm8001_dev)
  1841. pm8001_dev->running_req--;
  1842. break;
  1843. case IO_XFER_ERROR_BREAK:
  1844. PM8001_IO_DBG(pm8001_ha,
  1845. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1846. pm8001_handle_event(pm8001_ha, t, IO_XFER_ERROR_BREAK);
  1847. return;
  1848. case IO_XFER_ERROR_PHY_NOT_READY:
  1849. PM8001_IO_DBG(pm8001_ha,
  1850. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1851. ts->resp = SAS_TASK_COMPLETE;
  1852. ts->stat = SAS_OPEN_REJECT;
  1853. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1854. break;
  1855. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1856. PM8001_IO_DBG(pm8001_ha,
  1857. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  1858. "_SUPPORTED\n"));
  1859. ts->resp = SAS_TASK_COMPLETE;
  1860. ts->stat = SAS_OPEN_REJECT;
  1861. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1862. break;
  1863. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1864. PM8001_IO_DBG(pm8001_ha,
  1865. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1866. ts->resp = SAS_TASK_COMPLETE;
  1867. ts->stat = SAS_OPEN_REJECT;
  1868. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1869. break;
  1870. case IO_OPEN_CNX_ERROR_BREAK:
  1871. PM8001_IO_DBG(pm8001_ha,
  1872. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1873. ts->resp = SAS_TASK_COMPLETE;
  1874. ts->stat = SAS_OPEN_REJECT;
  1875. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1876. break;
  1877. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1878. PM8001_IO_DBG(pm8001_ha,
  1879. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1880. ts->resp = SAS_TASK_COMPLETE;
  1881. ts->stat = SAS_OPEN_REJECT;
  1882. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1883. if (!t->uldd_task)
  1884. pm8001_handle_event(pm8001_ha,
  1885. pm8001_dev,
  1886. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1887. break;
  1888. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1889. PM8001_IO_DBG(pm8001_ha,
  1890. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1891. ts->resp = SAS_TASK_COMPLETE;
  1892. ts->stat = SAS_OPEN_REJECT;
  1893. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1894. break;
  1895. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1896. PM8001_IO_DBG(pm8001_ha,
  1897. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1898. "NOT_SUPPORTED\n"));
  1899. ts->resp = SAS_TASK_COMPLETE;
  1900. ts->stat = SAS_OPEN_REJECT;
  1901. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1902. break;
  1903. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1904. PM8001_IO_DBG(pm8001_ha,
  1905. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1906. ts->resp = SAS_TASK_COMPLETE;
  1907. ts->stat = SAS_OPEN_REJECT;
  1908. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1909. break;
  1910. case IO_XFER_ERROR_NAK_RECEIVED:
  1911. PM8001_IO_DBG(pm8001_ha,
  1912. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1913. ts->resp = SAS_TASK_COMPLETE;
  1914. ts->stat = SAS_OPEN_REJECT;
  1915. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1916. break;
  1917. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1918. PM8001_IO_DBG(pm8001_ha,
  1919. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1920. ts->resp = SAS_TASK_COMPLETE;
  1921. ts->stat = SAS_NAK_R_ERR;
  1922. break;
  1923. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1924. PM8001_IO_DBG(pm8001_ha,
  1925. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1926. pm8001_handle_event(pm8001_ha, t, IO_XFER_OPEN_RETRY_TIMEOUT);
  1927. return;
  1928. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  1929. PM8001_IO_DBG(pm8001_ha,
  1930. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  1931. ts->resp = SAS_TASK_COMPLETE;
  1932. ts->stat = SAS_DATA_OVERRUN;
  1933. break;
  1934. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  1935. PM8001_IO_DBG(pm8001_ha,
  1936. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  1937. ts->resp = SAS_TASK_COMPLETE;
  1938. ts->stat = SAS_DATA_OVERRUN;
  1939. break;
  1940. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  1941. PM8001_IO_DBG(pm8001_ha,
  1942. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  1943. ts->resp = SAS_TASK_COMPLETE;
  1944. ts->stat = SAS_DATA_OVERRUN;
  1945. break;
  1946. case IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT:
  1947. PM8001_IO_DBG(pm8001_ha,
  1948. pm8001_printk("IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT\n"));
  1949. ts->resp = SAS_TASK_COMPLETE;
  1950. ts->stat = SAS_DATA_OVERRUN;
  1951. break;
  1952. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1953. PM8001_IO_DBG(pm8001_ha,
  1954. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1955. ts->resp = SAS_TASK_COMPLETE;
  1956. ts->stat = SAS_DATA_OVERRUN;
  1957. break;
  1958. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  1959. PM8001_IO_DBG(pm8001_ha,
  1960. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  1961. ts->resp = SAS_TASK_COMPLETE;
  1962. ts->stat = SAS_DATA_OVERRUN;
  1963. break;
  1964. case IO_XFER_CMD_FRAME_ISSUED:
  1965. PM8001_IO_DBG(pm8001_ha,
  1966. pm8001_printk(" IO_XFER_CMD_FRAME_ISSUED\n"));
  1967. return;
  1968. default:
  1969. PM8001_IO_DBG(pm8001_ha,
  1970. pm8001_printk("Unknown status 0x%x\n", event));
  1971. /* not allowed case. Therefore, return failed status */
  1972. ts->resp = SAS_TASK_COMPLETE;
  1973. ts->stat = SAS_DATA_OVERRUN;
  1974. break;
  1975. }
  1976. spin_lock_irqsave(&t->task_state_lock, flags);
  1977. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1978. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1979. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1980. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1981. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1982. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  1983. " event 0x%x resp 0x%x "
  1984. "stat 0x%x but aborted by upper layer!\n",
  1985. t, event, ts->resp, ts->stat));
  1986. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1987. } else {
  1988. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1989. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1990. mb();/* in order to force CPU ordering */
  1991. t->task_done(t);
  1992. }
  1993. }
  1994. /*See the comments for mpi_ssp_completion */
  1995. static void
  1996. mpi_sata_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  1997. {
  1998. struct sas_task *t;
  1999. struct pm8001_ccb_info *ccb;
  2000. u32 param;
  2001. u32 status;
  2002. u32 tag;
  2003. struct sata_completion_resp *psataPayload;
  2004. struct task_status_struct *ts;
  2005. struct ata_task_resp *resp ;
  2006. u32 *sata_resp;
  2007. struct pm8001_device *pm8001_dev;
  2008. unsigned long flags;
  2009. psataPayload = (struct sata_completion_resp *)(piomb + 4);
  2010. status = le32_to_cpu(psataPayload->status);
  2011. tag = le32_to_cpu(psataPayload->tag);
  2012. ccb = &pm8001_ha->ccb_info[tag];
  2013. param = le32_to_cpu(psataPayload->param);
  2014. t = ccb->task;
  2015. ts = &t->task_status;
  2016. pm8001_dev = ccb->device;
  2017. if (status)
  2018. PM8001_FAIL_DBG(pm8001_ha,
  2019. pm8001_printk("sata IO status 0x%x\n", status));
  2020. if (unlikely(!t || !t->lldd_task || !t->dev))
  2021. return;
  2022. switch (status) {
  2023. case IO_SUCCESS:
  2024. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  2025. if (param == 0) {
  2026. ts->resp = SAS_TASK_COMPLETE;
  2027. ts->stat = SAM_STAT_GOOD;
  2028. } else {
  2029. u8 len;
  2030. ts->resp = SAS_TASK_COMPLETE;
  2031. ts->stat = SAS_PROTO_RESPONSE;
  2032. ts->residual = param;
  2033. PM8001_IO_DBG(pm8001_ha,
  2034. pm8001_printk("SAS_PROTO_RESPONSE len = %d\n",
  2035. param));
  2036. sata_resp = &psataPayload->sata_resp[0];
  2037. resp = (struct ata_task_resp *)ts->buf;
  2038. if (t->ata_task.dma_xfer == 0 &&
  2039. t->data_dir == PCI_DMA_FROMDEVICE) {
  2040. len = sizeof(struct pio_setup_fis);
  2041. PM8001_IO_DBG(pm8001_ha,
  2042. pm8001_printk("PIO read len = %d\n", len));
  2043. } else if (t->ata_task.use_ncq) {
  2044. len = sizeof(struct set_dev_bits_fis);
  2045. PM8001_IO_DBG(pm8001_ha,
  2046. pm8001_printk("FPDMA len = %d\n", len));
  2047. } else {
  2048. len = sizeof(struct dev_to_host_fis);
  2049. PM8001_IO_DBG(pm8001_ha,
  2050. pm8001_printk("other len = %d\n", len));
  2051. }
  2052. if (SAS_STATUS_BUF_SIZE >= sizeof(*resp)) {
  2053. resp->frame_len = len;
  2054. memcpy(&resp->ending_fis[0], sata_resp, len);
  2055. ts->buf_valid_size = sizeof(*resp);
  2056. } else
  2057. PM8001_IO_DBG(pm8001_ha,
  2058. pm8001_printk("response to large\n"));
  2059. }
  2060. if (pm8001_dev)
  2061. pm8001_dev->running_req--;
  2062. break;
  2063. case IO_ABORTED:
  2064. PM8001_IO_DBG(pm8001_ha,
  2065. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  2066. ts->resp = SAS_TASK_COMPLETE;
  2067. ts->stat = SAS_ABORTED_TASK;
  2068. if (pm8001_dev)
  2069. pm8001_dev->running_req--;
  2070. break;
  2071. /* following cases are to do cases */
  2072. case IO_UNDERFLOW:
  2073. /* SATA Completion with error */
  2074. PM8001_IO_DBG(pm8001_ha,
  2075. pm8001_printk("IO_UNDERFLOW param = %d\n", param));
  2076. ts->resp = SAS_TASK_COMPLETE;
  2077. ts->stat = SAS_DATA_UNDERRUN;
  2078. ts->residual = param;
  2079. if (pm8001_dev)
  2080. pm8001_dev->running_req--;
  2081. break;
  2082. case IO_NO_DEVICE:
  2083. PM8001_IO_DBG(pm8001_ha,
  2084. pm8001_printk("IO_NO_DEVICE\n"));
  2085. ts->resp = SAS_TASK_UNDELIVERED;
  2086. ts->stat = SAS_PHY_DOWN;
  2087. break;
  2088. case IO_XFER_ERROR_BREAK:
  2089. PM8001_IO_DBG(pm8001_ha,
  2090. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2091. ts->resp = SAS_TASK_COMPLETE;
  2092. ts->stat = SAS_INTERRUPTED;
  2093. break;
  2094. case IO_XFER_ERROR_PHY_NOT_READY:
  2095. PM8001_IO_DBG(pm8001_ha,
  2096. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2097. ts->resp = SAS_TASK_COMPLETE;
  2098. ts->stat = SAS_OPEN_REJECT;
  2099. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2100. break;
  2101. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2102. PM8001_IO_DBG(pm8001_ha,
  2103. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  2104. "_SUPPORTED\n"));
  2105. ts->resp = SAS_TASK_COMPLETE;
  2106. ts->stat = SAS_OPEN_REJECT;
  2107. ts->open_rej_reason = SAS_OREJ_EPROTO;
  2108. break;
  2109. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2110. PM8001_IO_DBG(pm8001_ha,
  2111. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2112. ts->resp = SAS_TASK_COMPLETE;
  2113. ts->stat = SAS_OPEN_REJECT;
  2114. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2115. break;
  2116. case IO_OPEN_CNX_ERROR_BREAK:
  2117. PM8001_IO_DBG(pm8001_ha,
  2118. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2119. ts->resp = SAS_TASK_COMPLETE;
  2120. ts->stat = SAS_OPEN_REJECT;
  2121. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2122. break;
  2123. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2124. PM8001_IO_DBG(pm8001_ha,
  2125. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2126. ts->resp = SAS_TASK_COMPLETE;
  2127. ts->stat = SAS_DEV_NO_RESPONSE;
  2128. if (!t->uldd_task) {
  2129. pm8001_handle_event(pm8001_ha,
  2130. pm8001_dev,
  2131. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2132. ts->resp = SAS_TASK_UNDELIVERED;
  2133. ts->stat = SAS_QUEUE_FULL;
  2134. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2135. mb();/*in order to force CPU ordering*/
  2136. spin_unlock_irq(&pm8001_ha->lock);
  2137. t->task_done(t);
  2138. spin_lock_irq(&pm8001_ha->lock);
  2139. return;
  2140. }
  2141. break;
  2142. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2143. PM8001_IO_DBG(pm8001_ha,
  2144. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2145. ts->resp = SAS_TASK_UNDELIVERED;
  2146. ts->stat = SAS_OPEN_REJECT;
  2147. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2148. if (!t->uldd_task) {
  2149. pm8001_handle_event(pm8001_ha,
  2150. pm8001_dev,
  2151. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2152. ts->resp = SAS_TASK_UNDELIVERED;
  2153. ts->stat = SAS_QUEUE_FULL;
  2154. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2155. mb();/*ditto*/
  2156. spin_unlock_irq(&pm8001_ha->lock);
  2157. t->task_done(t);
  2158. spin_lock_irq(&pm8001_ha->lock);
  2159. return;
  2160. }
  2161. break;
  2162. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2163. PM8001_IO_DBG(pm8001_ha,
  2164. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2165. "NOT_SUPPORTED\n"));
  2166. ts->resp = SAS_TASK_COMPLETE;
  2167. ts->stat = SAS_OPEN_REJECT;
  2168. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2169. break;
  2170. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  2171. PM8001_IO_DBG(pm8001_ha,
  2172. pm8001_printk("IO_OPEN_CNX_ERROR_STP_RESOURCES"
  2173. "_BUSY\n"));
  2174. ts->resp = SAS_TASK_COMPLETE;
  2175. ts->stat = SAS_DEV_NO_RESPONSE;
  2176. if (!t->uldd_task) {
  2177. pm8001_handle_event(pm8001_ha,
  2178. pm8001_dev,
  2179. IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY);
  2180. ts->resp = SAS_TASK_UNDELIVERED;
  2181. ts->stat = SAS_QUEUE_FULL;
  2182. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2183. mb();/* ditto*/
  2184. spin_unlock_irq(&pm8001_ha->lock);
  2185. t->task_done(t);
  2186. spin_lock_irq(&pm8001_ha->lock);
  2187. return;
  2188. }
  2189. break;
  2190. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2191. PM8001_IO_DBG(pm8001_ha,
  2192. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2193. ts->resp = SAS_TASK_COMPLETE;
  2194. ts->stat = SAS_OPEN_REJECT;
  2195. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2196. break;
  2197. case IO_XFER_ERROR_NAK_RECEIVED:
  2198. PM8001_IO_DBG(pm8001_ha,
  2199. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2200. ts->resp = SAS_TASK_COMPLETE;
  2201. ts->stat = SAS_NAK_R_ERR;
  2202. break;
  2203. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  2204. PM8001_IO_DBG(pm8001_ha,
  2205. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  2206. ts->resp = SAS_TASK_COMPLETE;
  2207. ts->stat = SAS_NAK_R_ERR;
  2208. break;
  2209. case IO_XFER_ERROR_DMA:
  2210. PM8001_IO_DBG(pm8001_ha,
  2211. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  2212. ts->resp = SAS_TASK_COMPLETE;
  2213. ts->stat = SAS_ABORTED_TASK;
  2214. break;
  2215. case IO_XFER_ERROR_SATA_LINK_TIMEOUT:
  2216. PM8001_IO_DBG(pm8001_ha,
  2217. pm8001_printk("IO_XFER_ERROR_SATA_LINK_TIMEOUT\n"));
  2218. ts->resp = SAS_TASK_UNDELIVERED;
  2219. ts->stat = SAS_DEV_NO_RESPONSE;
  2220. break;
  2221. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2222. PM8001_IO_DBG(pm8001_ha,
  2223. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2224. ts->resp = SAS_TASK_COMPLETE;
  2225. ts->stat = SAS_DATA_UNDERRUN;
  2226. break;
  2227. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2228. PM8001_IO_DBG(pm8001_ha,
  2229. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2230. ts->resp = SAS_TASK_COMPLETE;
  2231. ts->stat = SAS_OPEN_TO;
  2232. break;
  2233. case IO_PORT_IN_RESET:
  2234. PM8001_IO_DBG(pm8001_ha,
  2235. pm8001_printk("IO_PORT_IN_RESET\n"));
  2236. ts->resp = SAS_TASK_COMPLETE;
  2237. ts->stat = SAS_DEV_NO_RESPONSE;
  2238. break;
  2239. case IO_DS_NON_OPERATIONAL:
  2240. PM8001_IO_DBG(pm8001_ha,
  2241. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2242. ts->resp = SAS_TASK_COMPLETE;
  2243. ts->stat = SAS_DEV_NO_RESPONSE;
  2244. if (!t->uldd_task) {
  2245. pm8001_handle_event(pm8001_ha, pm8001_dev,
  2246. IO_DS_NON_OPERATIONAL);
  2247. ts->resp = SAS_TASK_UNDELIVERED;
  2248. ts->stat = SAS_QUEUE_FULL;
  2249. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2250. mb();/*ditto*/
  2251. spin_unlock_irq(&pm8001_ha->lock);
  2252. t->task_done(t);
  2253. spin_lock_irq(&pm8001_ha->lock);
  2254. return;
  2255. }
  2256. break;
  2257. case IO_DS_IN_RECOVERY:
  2258. PM8001_IO_DBG(pm8001_ha,
  2259. pm8001_printk(" IO_DS_IN_RECOVERY\n"));
  2260. ts->resp = SAS_TASK_COMPLETE;
  2261. ts->stat = SAS_DEV_NO_RESPONSE;
  2262. break;
  2263. case IO_DS_IN_ERROR:
  2264. PM8001_IO_DBG(pm8001_ha,
  2265. pm8001_printk("IO_DS_IN_ERROR\n"));
  2266. ts->resp = SAS_TASK_COMPLETE;
  2267. ts->stat = SAS_DEV_NO_RESPONSE;
  2268. if (!t->uldd_task) {
  2269. pm8001_handle_event(pm8001_ha, pm8001_dev,
  2270. IO_DS_IN_ERROR);
  2271. ts->resp = SAS_TASK_UNDELIVERED;
  2272. ts->stat = SAS_QUEUE_FULL;
  2273. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2274. mb();/*ditto*/
  2275. spin_unlock_irq(&pm8001_ha->lock);
  2276. t->task_done(t);
  2277. spin_lock_irq(&pm8001_ha->lock);
  2278. return;
  2279. }
  2280. break;
  2281. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2282. PM8001_IO_DBG(pm8001_ha,
  2283. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2284. ts->resp = SAS_TASK_COMPLETE;
  2285. ts->stat = SAS_OPEN_REJECT;
  2286. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2287. default:
  2288. PM8001_IO_DBG(pm8001_ha,
  2289. pm8001_printk("Unknown status 0x%x\n", status));
  2290. /* not allowed case. Therefore, return failed status */
  2291. ts->resp = SAS_TASK_COMPLETE;
  2292. ts->stat = SAS_DEV_NO_RESPONSE;
  2293. break;
  2294. }
  2295. spin_lock_irqsave(&t->task_state_lock, flags);
  2296. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2297. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2298. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2299. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2300. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2301. PM8001_FAIL_DBG(pm8001_ha,
  2302. pm8001_printk("task 0x%p done with io_status 0x%x"
  2303. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2304. t, status, ts->resp, ts->stat));
  2305. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2306. } else if (t->uldd_task) {
  2307. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2308. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2309. mb();/* ditto */
  2310. spin_unlock_irq(&pm8001_ha->lock);
  2311. t->task_done(t);
  2312. spin_lock_irq(&pm8001_ha->lock);
  2313. } else if (!t->uldd_task) {
  2314. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2315. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2316. mb();/*ditto*/
  2317. spin_unlock_irq(&pm8001_ha->lock);
  2318. t->task_done(t);
  2319. spin_lock_irq(&pm8001_ha->lock);
  2320. }
  2321. }
  2322. /*See the comments for mpi_ssp_completion */
  2323. static void mpi_sata_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  2324. {
  2325. struct sas_task *t;
  2326. struct task_status_struct *ts;
  2327. struct pm8001_ccb_info *ccb;
  2328. struct pm8001_device *pm8001_dev;
  2329. struct sata_event_resp *psataPayload =
  2330. (struct sata_event_resp *)(piomb + 4);
  2331. u32 event = le32_to_cpu(psataPayload->event);
  2332. u32 tag = le32_to_cpu(psataPayload->tag);
  2333. u32 port_id = le32_to_cpu(psataPayload->port_id);
  2334. u32 dev_id = le32_to_cpu(psataPayload->device_id);
  2335. unsigned long flags;
  2336. ccb = &pm8001_ha->ccb_info[tag];
  2337. t = ccb->task;
  2338. pm8001_dev = ccb->device;
  2339. if (event)
  2340. PM8001_FAIL_DBG(pm8001_ha,
  2341. pm8001_printk("sata IO status 0x%x\n", event));
  2342. if (unlikely(!t || !t->lldd_task || !t->dev))
  2343. return;
  2344. ts = &t->task_status;
  2345. PM8001_IO_DBG(pm8001_ha,
  2346. pm8001_printk("port_id = %x,device_id = %x\n",
  2347. port_id, dev_id));
  2348. switch (event) {
  2349. case IO_OVERFLOW:
  2350. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2351. ts->resp = SAS_TASK_COMPLETE;
  2352. ts->stat = SAS_DATA_OVERRUN;
  2353. ts->residual = 0;
  2354. if (pm8001_dev)
  2355. pm8001_dev->running_req--;
  2356. break;
  2357. case IO_XFER_ERROR_BREAK:
  2358. PM8001_IO_DBG(pm8001_ha,
  2359. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2360. ts->resp = SAS_TASK_COMPLETE;
  2361. ts->stat = SAS_INTERRUPTED;
  2362. break;
  2363. case IO_XFER_ERROR_PHY_NOT_READY:
  2364. PM8001_IO_DBG(pm8001_ha,
  2365. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2366. ts->resp = SAS_TASK_COMPLETE;
  2367. ts->stat = SAS_OPEN_REJECT;
  2368. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2369. break;
  2370. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2371. PM8001_IO_DBG(pm8001_ha,
  2372. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  2373. "_SUPPORTED\n"));
  2374. ts->resp = SAS_TASK_COMPLETE;
  2375. ts->stat = SAS_OPEN_REJECT;
  2376. ts->open_rej_reason = SAS_OREJ_EPROTO;
  2377. break;
  2378. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2379. PM8001_IO_DBG(pm8001_ha,
  2380. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2381. ts->resp = SAS_TASK_COMPLETE;
  2382. ts->stat = SAS_OPEN_REJECT;
  2383. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2384. break;
  2385. case IO_OPEN_CNX_ERROR_BREAK:
  2386. PM8001_IO_DBG(pm8001_ha,
  2387. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2388. ts->resp = SAS_TASK_COMPLETE;
  2389. ts->stat = SAS_OPEN_REJECT;
  2390. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2391. break;
  2392. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2393. PM8001_IO_DBG(pm8001_ha,
  2394. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2395. ts->resp = SAS_TASK_UNDELIVERED;
  2396. ts->stat = SAS_DEV_NO_RESPONSE;
  2397. if (!t->uldd_task) {
  2398. pm8001_handle_event(pm8001_ha,
  2399. pm8001_dev,
  2400. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2401. ts->resp = SAS_TASK_COMPLETE;
  2402. ts->stat = SAS_QUEUE_FULL;
  2403. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2404. mb();/*ditto*/
  2405. spin_unlock_irq(&pm8001_ha->lock);
  2406. t->task_done(t);
  2407. spin_lock_irq(&pm8001_ha->lock);
  2408. return;
  2409. }
  2410. break;
  2411. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2412. PM8001_IO_DBG(pm8001_ha,
  2413. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2414. ts->resp = SAS_TASK_UNDELIVERED;
  2415. ts->stat = SAS_OPEN_REJECT;
  2416. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2417. break;
  2418. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2419. PM8001_IO_DBG(pm8001_ha,
  2420. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2421. "NOT_SUPPORTED\n"));
  2422. ts->resp = SAS_TASK_COMPLETE;
  2423. ts->stat = SAS_OPEN_REJECT;
  2424. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2425. break;
  2426. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2427. PM8001_IO_DBG(pm8001_ha,
  2428. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2429. ts->resp = SAS_TASK_COMPLETE;
  2430. ts->stat = SAS_OPEN_REJECT;
  2431. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2432. break;
  2433. case IO_XFER_ERROR_NAK_RECEIVED:
  2434. PM8001_IO_DBG(pm8001_ha,
  2435. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2436. ts->resp = SAS_TASK_COMPLETE;
  2437. ts->stat = SAS_NAK_R_ERR;
  2438. break;
  2439. case IO_XFER_ERROR_PEER_ABORTED:
  2440. PM8001_IO_DBG(pm8001_ha,
  2441. pm8001_printk("IO_XFER_ERROR_PEER_ABORTED\n"));
  2442. ts->resp = SAS_TASK_COMPLETE;
  2443. ts->stat = SAS_NAK_R_ERR;
  2444. break;
  2445. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2446. PM8001_IO_DBG(pm8001_ha,
  2447. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2448. ts->resp = SAS_TASK_COMPLETE;
  2449. ts->stat = SAS_DATA_UNDERRUN;
  2450. break;
  2451. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2452. PM8001_IO_DBG(pm8001_ha,
  2453. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2454. ts->resp = SAS_TASK_COMPLETE;
  2455. ts->stat = SAS_OPEN_TO;
  2456. break;
  2457. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  2458. PM8001_IO_DBG(pm8001_ha,
  2459. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  2460. ts->resp = SAS_TASK_COMPLETE;
  2461. ts->stat = SAS_OPEN_TO;
  2462. break;
  2463. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  2464. PM8001_IO_DBG(pm8001_ha,
  2465. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  2466. ts->resp = SAS_TASK_COMPLETE;
  2467. ts->stat = SAS_OPEN_TO;
  2468. break;
  2469. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  2470. PM8001_IO_DBG(pm8001_ha,
  2471. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  2472. ts->resp = SAS_TASK_COMPLETE;
  2473. ts->stat = SAS_OPEN_TO;
  2474. break;
  2475. case IO_XFER_ERROR_OFFSET_MISMATCH:
  2476. PM8001_IO_DBG(pm8001_ha,
  2477. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  2478. ts->resp = SAS_TASK_COMPLETE;
  2479. ts->stat = SAS_OPEN_TO;
  2480. break;
  2481. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  2482. PM8001_IO_DBG(pm8001_ha,
  2483. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  2484. ts->resp = SAS_TASK_COMPLETE;
  2485. ts->stat = SAS_OPEN_TO;
  2486. break;
  2487. case IO_XFER_CMD_FRAME_ISSUED:
  2488. PM8001_IO_DBG(pm8001_ha,
  2489. pm8001_printk("IO_XFER_CMD_FRAME_ISSUED\n"));
  2490. break;
  2491. case IO_XFER_PIO_SETUP_ERROR:
  2492. PM8001_IO_DBG(pm8001_ha,
  2493. pm8001_printk("IO_XFER_PIO_SETUP_ERROR\n"));
  2494. ts->resp = SAS_TASK_COMPLETE;
  2495. ts->stat = SAS_OPEN_TO;
  2496. break;
  2497. default:
  2498. PM8001_IO_DBG(pm8001_ha,
  2499. pm8001_printk("Unknown status 0x%x\n", event));
  2500. /* not allowed case. Therefore, return failed status */
  2501. ts->resp = SAS_TASK_COMPLETE;
  2502. ts->stat = SAS_OPEN_TO;
  2503. break;
  2504. }
  2505. spin_lock_irqsave(&t->task_state_lock, flags);
  2506. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2507. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2508. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2509. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2510. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2511. PM8001_FAIL_DBG(pm8001_ha,
  2512. pm8001_printk("task 0x%p done with io_status 0x%x"
  2513. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2514. t, event, ts->resp, ts->stat));
  2515. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2516. } else if (t->uldd_task) {
  2517. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2518. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2519. mb();/* ditto */
  2520. spin_unlock_irq(&pm8001_ha->lock);
  2521. t->task_done(t);
  2522. spin_lock_irq(&pm8001_ha->lock);
  2523. } else if (!t->uldd_task) {
  2524. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2525. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2526. mb();/*ditto*/
  2527. spin_unlock_irq(&pm8001_ha->lock);
  2528. t->task_done(t);
  2529. spin_lock_irq(&pm8001_ha->lock);
  2530. }
  2531. }
  2532. /*See the comments for mpi_ssp_completion */
  2533. static void
  2534. mpi_smp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2535. {
  2536. u32 param;
  2537. struct sas_task *t;
  2538. struct pm8001_ccb_info *ccb;
  2539. unsigned long flags;
  2540. u32 status;
  2541. u32 tag;
  2542. struct smp_completion_resp *psmpPayload;
  2543. struct task_status_struct *ts;
  2544. struct pm8001_device *pm8001_dev;
  2545. psmpPayload = (struct smp_completion_resp *)(piomb + 4);
  2546. status = le32_to_cpu(psmpPayload->status);
  2547. tag = le32_to_cpu(psmpPayload->tag);
  2548. ccb = &pm8001_ha->ccb_info[tag];
  2549. param = le32_to_cpu(psmpPayload->param);
  2550. t = ccb->task;
  2551. ts = &t->task_status;
  2552. pm8001_dev = ccb->device;
  2553. if (status)
  2554. PM8001_FAIL_DBG(pm8001_ha,
  2555. pm8001_printk("smp IO status 0x%x\n", status));
  2556. if (unlikely(!t || !t->lldd_task || !t->dev))
  2557. return;
  2558. switch (status) {
  2559. case IO_SUCCESS:
  2560. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  2561. ts->resp = SAS_TASK_COMPLETE;
  2562. ts->stat = SAM_STAT_GOOD;
  2563. if (pm8001_dev)
  2564. pm8001_dev->running_req--;
  2565. break;
  2566. case IO_ABORTED:
  2567. PM8001_IO_DBG(pm8001_ha,
  2568. pm8001_printk("IO_ABORTED IOMB\n"));
  2569. ts->resp = SAS_TASK_COMPLETE;
  2570. ts->stat = SAS_ABORTED_TASK;
  2571. if (pm8001_dev)
  2572. pm8001_dev->running_req--;
  2573. break;
  2574. case IO_OVERFLOW:
  2575. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2576. ts->resp = SAS_TASK_COMPLETE;
  2577. ts->stat = SAS_DATA_OVERRUN;
  2578. ts->residual = 0;
  2579. if (pm8001_dev)
  2580. pm8001_dev->running_req--;
  2581. break;
  2582. case IO_NO_DEVICE:
  2583. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_NO_DEVICE\n"));
  2584. ts->resp = SAS_TASK_COMPLETE;
  2585. ts->stat = SAS_PHY_DOWN;
  2586. break;
  2587. case IO_ERROR_HW_TIMEOUT:
  2588. PM8001_IO_DBG(pm8001_ha,
  2589. pm8001_printk("IO_ERROR_HW_TIMEOUT\n"));
  2590. ts->resp = SAS_TASK_COMPLETE;
  2591. ts->stat = SAM_STAT_BUSY;
  2592. break;
  2593. case IO_XFER_ERROR_BREAK:
  2594. PM8001_IO_DBG(pm8001_ha,
  2595. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2596. ts->resp = SAS_TASK_COMPLETE;
  2597. ts->stat = SAM_STAT_BUSY;
  2598. break;
  2599. case IO_XFER_ERROR_PHY_NOT_READY:
  2600. PM8001_IO_DBG(pm8001_ha,
  2601. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2602. ts->resp = SAS_TASK_COMPLETE;
  2603. ts->stat = SAM_STAT_BUSY;
  2604. break;
  2605. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2606. PM8001_IO_DBG(pm8001_ha,
  2607. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  2608. ts->resp = SAS_TASK_COMPLETE;
  2609. ts->stat = SAS_OPEN_REJECT;
  2610. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2611. break;
  2612. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2613. PM8001_IO_DBG(pm8001_ha,
  2614. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2615. ts->resp = SAS_TASK_COMPLETE;
  2616. ts->stat = SAS_OPEN_REJECT;
  2617. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2618. break;
  2619. case IO_OPEN_CNX_ERROR_BREAK:
  2620. PM8001_IO_DBG(pm8001_ha,
  2621. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2622. ts->resp = SAS_TASK_COMPLETE;
  2623. ts->stat = SAS_OPEN_REJECT;
  2624. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2625. break;
  2626. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2627. PM8001_IO_DBG(pm8001_ha,
  2628. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2629. ts->resp = SAS_TASK_COMPLETE;
  2630. ts->stat = SAS_OPEN_REJECT;
  2631. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2632. pm8001_handle_event(pm8001_ha,
  2633. pm8001_dev,
  2634. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2635. break;
  2636. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2637. PM8001_IO_DBG(pm8001_ha,
  2638. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2639. ts->resp = SAS_TASK_COMPLETE;
  2640. ts->stat = SAS_OPEN_REJECT;
  2641. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2642. break;
  2643. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2644. PM8001_IO_DBG(pm8001_ha,
  2645. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2646. "NOT_SUPPORTED\n"));
  2647. ts->resp = SAS_TASK_COMPLETE;
  2648. ts->stat = SAS_OPEN_REJECT;
  2649. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2650. break;
  2651. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2652. PM8001_IO_DBG(pm8001_ha,
  2653. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2654. ts->resp = SAS_TASK_COMPLETE;
  2655. ts->stat = SAS_OPEN_REJECT;
  2656. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2657. break;
  2658. case IO_XFER_ERROR_RX_FRAME:
  2659. PM8001_IO_DBG(pm8001_ha,
  2660. pm8001_printk("IO_XFER_ERROR_RX_FRAME\n"));
  2661. ts->resp = SAS_TASK_COMPLETE;
  2662. ts->stat = SAS_DEV_NO_RESPONSE;
  2663. break;
  2664. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2665. PM8001_IO_DBG(pm8001_ha,
  2666. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2667. ts->resp = SAS_TASK_COMPLETE;
  2668. ts->stat = SAS_OPEN_REJECT;
  2669. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2670. break;
  2671. case IO_ERROR_INTERNAL_SMP_RESOURCE:
  2672. PM8001_IO_DBG(pm8001_ha,
  2673. pm8001_printk("IO_ERROR_INTERNAL_SMP_RESOURCE\n"));
  2674. ts->resp = SAS_TASK_COMPLETE;
  2675. ts->stat = SAS_QUEUE_FULL;
  2676. break;
  2677. case IO_PORT_IN_RESET:
  2678. PM8001_IO_DBG(pm8001_ha,
  2679. pm8001_printk("IO_PORT_IN_RESET\n"));
  2680. ts->resp = SAS_TASK_COMPLETE;
  2681. ts->stat = SAS_OPEN_REJECT;
  2682. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2683. break;
  2684. case IO_DS_NON_OPERATIONAL:
  2685. PM8001_IO_DBG(pm8001_ha,
  2686. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2687. ts->resp = SAS_TASK_COMPLETE;
  2688. ts->stat = SAS_DEV_NO_RESPONSE;
  2689. break;
  2690. case IO_DS_IN_RECOVERY:
  2691. PM8001_IO_DBG(pm8001_ha,
  2692. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  2693. ts->resp = SAS_TASK_COMPLETE;
  2694. ts->stat = SAS_OPEN_REJECT;
  2695. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2696. break;
  2697. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2698. PM8001_IO_DBG(pm8001_ha,
  2699. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2700. ts->resp = SAS_TASK_COMPLETE;
  2701. ts->stat = SAS_OPEN_REJECT;
  2702. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2703. break;
  2704. default:
  2705. PM8001_IO_DBG(pm8001_ha,
  2706. pm8001_printk("Unknown status 0x%x\n", status));
  2707. ts->resp = SAS_TASK_COMPLETE;
  2708. ts->stat = SAS_DEV_NO_RESPONSE;
  2709. /* not allowed case. Therefore, return failed status */
  2710. break;
  2711. }
  2712. spin_lock_irqsave(&t->task_state_lock, flags);
  2713. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2714. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2715. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2716. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2717. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2718. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  2719. " io_status 0x%x resp 0x%x "
  2720. "stat 0x%x but aborted by upper layer!\n",
  2721. t, status, ts->resp, ts->stat));
  2722. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2723. } else {
  2724. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2725. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2726. mb();/* in order to force CPU ordering */
  2727. t->task_done(t);
  2728. }
  2729. }
  2730. static void
  2731. mpi_set_dev_state_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2732. {
  2733. struct set_dev_state_resp *pPayload =
  2734. (struct set_dev_state_resp *)(piomb + 4);
  2735. u32 tag = le32_to_cpu(pPayload->tag);
  2736. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2737. struct pm8001_device *pm8001_dev = ccb->device;
  2738. u32 status = le32_to_cpu(pPayload->status);
  2739. u32 device_id = le32_to_cpu(pPayload->device_id);
  2740. u8 pds = le32_to_cpu(pPayload->pds_nds) | PDS_BITS;
  2741. u8 nds = le32_to_cpu(pPayload->pds_nds) | NDS_BITS;
  2742. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set device id = 0x%x state "
  2743. "from 0x%x to 0x%x status = 0x%x!\n",
  2744. device_id, pds, nds, status));
  2745. complete(pm8001_dev->setds_completion);
  2746. ccb->task = NULL;
  2747. ccb->ccb_tag = 0xFFFFFFFF;
  2748. pm8001_ccb_free(pm8001_ha, tag);
  2749. }
  2750. static void
  2751. mpi_set_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2752. {
  2753. struct get_nvm_data_resp *pPayload =
  2754. (struct get_nvm_data_resp *)(piomb + 4);
  2755. u32 tag = le32_to_cpu(pPayload->tag);
  2756. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2757. u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
  2758. complete(pm8001_ha->nvmd_completion);
  2759. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set nvm data complete!\n"));
  2760. if ((dlen_status & NVMD_STAT) != 0) {
  2761. PM8001_FAIL_DBG(pm8001_ha,
  2762. pm8001_printk("Set nvm data error!\n"));
  2763. return;
  2764. }
  2765. ccb->task = NULL;
  2766. ccb->ccb_tag = 0xFFFFFFFF;
  2767. pm8001_ccb_free(pm8001_ha, tag);
  2768. }
  2769. static void
  2770. mpi_get_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2771. {
  2772. struct fw_control_ex *fw_control_context;
  2773. struct get_nvm_data_resp *pPayload =
  2774. (struct get_nvm_data_resp *)(piomb + 4);
  2775. u32 tag = le32_to_cpu(pPayload->tag);
  2776. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2777. u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
  2778. u32 ir_tds_bn_dps_das_nvm =
  2779. le32_to_cpu(pPayload->ir_tda_bn_dps_das_nvm);
  2780. void *virt_addr = pm8001_ha->memoryMap.region[NVMD].virt_ptr;
  2781. fw_control_context = ccb->fw_control_context;
  2782. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Get nvm data complete!\n"));
  2783. if ((dlen_status & NVMD_STAT) != 0) {
  2784. PM8001_FAIL_DBG(pm8001_ha,
  2785. pm8001_printk("Get nvm data error!\n"));
  2786. complete(pm8001_ha->nvmd_completion);
  2787. return;
  2788. }
  2789. if (ir_tds_bn_dps_das_nvm & IPMode) {
  2790. /* indirect mode - IR bit set */
  2791. PM8001_MSG_DBG(pm8001_ha,
  2792. pm8001_printk("Get NVMD success, IR=1\n"));
  2793. if ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == TWI_DEVICE) {
  2794. if (ir_tds_bn_dps_das_nvm == 0x80a80200) {
  2795. memcpy(pm8001_ha->sas_addr,
  2796. ((u8 *)virt_addr + 4),
  2797. SAS_ADDR_SIZE);
  2798. PM8001_MSG_DBG(pm8001_ha,
  2799. pm8001_printk("Get SAS address"
  2800. " from VPD successfully!\n"));
  2801. }
  2802. } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == C_SEEPROM)
  2803. || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == VPD_FLASH) ||
  2804. ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == EXPAN_ROM)) {
  2805. ;
  2806. } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == AAP1_RDUMP)
  2807. || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == IOP_RDUMP)) {
  2808. ;
  2809. } else {
  2810. /* Should not be happened*/
  2811. PM8001_MSG_DBG(pm8001_ha,
  2812. pm8001_printk("(IR=1)Wrong Device type 0x%x\n",
  2813. ir_tds_bn_dps_das_nvm));
  2814. }
  2815. } else /* direct mode */{
  2816. PM8001_MSG_DBG(pm8001_ha,
  2817. pm8001_printk("Get NVMD success, IR=0, dataLen=%d\n",
  2818. (dlen_status & NVMD_LEN) >> 24));
  2819. }
  2820. memcpy(fw_control_context->usrAddr,
  2821. pm8001_ha->memoryMap.region[NVMD].virt_ptr,
  2822. fw_control_context->len);
  2823. complete(pm8001_ha->nvmd_completion);
  2824. ccb->task = NULL;
  2825. ccb->ccb_tag = 0xFFFFFFFF;
  2826. pm8001_ccb_free(pm8001_ha, tag);
  2827. }
  2828. static int mpi_local_phy_ctl(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2829. {
  2830. struct local_phy_ctl_resp *pPayload =
  2831. (struct local_phy_ctl_resp *)(piomb + 4);
  2832. u32 status = le32_to_cpu(pPayload->status);
  2833. u32 phy_id = le32_to_cpu(pPayload->phyop_phyid) & ID_BITS;
  2834. u32 phy_op = le32_to_cpu(pPayload->phyop_phyid) & OP_BITS;
  2835. if (status != 0) {
  2836. PM8001_MSG_DBG(pm8001_ha,
  2837. pm8001_printk("%x phy execute %x phy op failed!\n",
  2838. phy_id, phy_op));
  2839. } else
  2840. PM8001_MSG_DBG(pm8001_ha,
  2841. pm8001_printk("%x phy execute %x phy op success!\n",
  2842. phy_id, phy_op));
  2843. return 0;
  2844. }
  2845. /**
  2846. * pm8001_bytes_dmaed - one of the interface function communication with libsas
  2847. * @pm8001_ha: our hba card information
  2848. * @i: which phy that received the event.
  2849. *
  2850. * when HBA driver received the identify done event or initiate FIS received
  2851. * event(for SATA), it will invoke this function to notify the sas layer that
  2852. * the sas toplogy has formed, please discover the the whole sas domain,
  2853. * while receive a broadcast(change) primitive just tell the sas
  2854. * layer to discover the changed domain rather than the whole domain.
  2855. */
  2856. static void pm8001_bytes_dmaed(struct pm8001_hba_info *pm8001_ha, int i)
  2857. {
  2858. struct pm8001_phy *phy = &pm8001_ha->phy[i];
  2859. struct asd_sas_phy *sas_phy = &phy->sas_phy;
  2860. struct sas_ha_struct *sas_ha;
  2861. if (!phy->phy_attached)
  2862. return;
  2863. sas_ha = pm8001_ha->sas;
  2864. if (sas_phy->phy) {
  2865. struct sas_phy *sphy = sas_phy->phy;
  2866. sphy->negotiated_linkrate = sas_phy->linkrate;
  2867. sphy->minimum_linkrate = phy->minimum_linkrate;
  2868. sphy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
  2869. sphy->maximum_linkrate = phy->maximum_linkrate;
  2870. sphy->maximum_linkrate_hw = phy->maximum_linkrate;
  2871. }
  2872. if (phy->phy_type & PORT_TYPE_SAS) {
  2873. struct sas_identify_frame *id;
  2874. id = (struct sas_identify_frame *)phy->frame_rcvd;
  2875. id->dev_type = phy->identify.device_type;
  2876. id->initiator_bits = SAS_PROTOCOL_ALL;
  2877. id->target_bits = phy->identify.target_port_protocols;
  2878. } else if (phy->phy_type & PORT_TYPE_SATA) {
  2879. /*Nothing*/
  2880. }
  2881. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("phy %d byte dmaded.\n", i));
  2882. sas_phy->frame_rcvd_size = phy->frame_rcvd_size;
  2883. pm8001_ha->sas->notify_port_event(sas_phy, PORTE_BYTES_DMAED);
  2884. }
  2885. /* Get the link rate speed */
  2886. static void get_lrate_mode(struct pm8001_phy *phy, u8 link_rate)
  2887. {
  2888. struct sas_phy *sas_phy = phy->sas_phy.phy;
  2889. switch (link_rate) {
  2890. case PHY_SPEED_60:
  2891. phy->sas_phy.linkrate = SAS_LINK_RATE_6_0_GBPS;
  2892. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_6_0_GBPS;
  2893. break;
  2894. case PHY_SPEED_30:
  2895. phy->sas_phy.linkrate = SAS_LINK_RATE_3_0_GBPS;
  2896. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_3_0_GBPS;
  2897. break;
  2898. case PHY_SPEED_15:
  2899. phy->sas_phy.linkrate = SAS_LINK_RATE_1_5_GBPS;
  2900. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_1_5_GBPS;
  2901. break;
  2902. }
  2903. sas_phy->negotiated_linkrate = phy->sas_phy.linkrate;
  2904. sas_phy->maximum_linkrate_hw = SAS_LINK_RATE_6_0_GBPS;
  2905. sas_phy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
  2906. sas_phy->maximum_linkrate = SAS_LINK_RATE_6_0_GBPS;
  2907. sas_phy->minimum_linkrate = SAS_LINK_RATE_1_5_GBPS;
  2908. }
  2909. /**
  2910. * asd_get_attached_sas_addr -- extract/generate attached SAS address
  2911. * @phy: pointer to asd_phy
  2912. * @sas_addr: pointer to buffer where the SAS address is to be written
  2913. *
  2914. * This function extracts the SAS address from an IDENTIFY frame
  2915. * received. If OOB is SATA, then a SAS address is generated from the
  2916. * HA tables.
  2917. *
  2918. * LOCKING: the frame_rcvd_lock needs to be held since this parses the frame
  2919. * buffer.
  2920. */
  2921. static void pm8001_get_attached_sas_addr(struct pm8001_phy *phy,
  2922. u8 *sas_addr)
  2923. {
  2924. if (phy->sas_phy.frame_rcvd[0] == 0x34
  2925. && phy->sas_phy.oob_mode == SATA_OOB_MODE) {
  2926. struct pm8001_hba_info *pm8001_ha = phy->sas_phy.ha->lldd_ha;
  2927. /* FIS device-to-host */
  2928. u64 addr = be64_to_cpu(*(__be64 *)pm8001_ha->sas_addr);
  2929. addr += phy->sas_phy.id;
  2930. *(__be64 *)sas_addr = cpu_to_be64(addr);
  2931. } else {
  2932. struct sas_identify_frame *idframe =
  2933. (void *) phy->sas_phy.frame_rcvd;
  2934. memcpy(sas_addr, idframe->sas_addr, SAS_ADDR_SIZE);
  2935. }
  2936. }
  2937. /**
  2938. * pm8001_hw_event_ack_req- For PM8001,some events need to acknowage to FW.
  2939. * @pm8001_ha: our hba card information
  2940. * @Qnum: the outbound queue message number.
  2941. * @SEA: source of event to ack
  2942. * @port_id: port id.
  2943. * @phyId: phy id.
  2944. * @param0: parameter 0.
  2945. * @param1: parameter 1.
  2946. */
  2947. static void pm8001_hw_event_ack_req(struct pm8001_hba_info *pm8001_ha,
  2948. u32 Qnum, u32 SEA, u32 port_id, u32 phyId, u32 param0, u32 param1)
  2949. {
  2950. struct hw_event_ack_req payload;
  2951. u32 opc = OPC_INB_SAS_HW_EVENT_ACK;
  2952. struct inbound_queue_table *circularQ;
  2953. memset((u8 *)&payload, 0, sizeof(payload));
  2954. circularQ = &pm8001_ha->inbnd_q_tbl[Qnum];
  2955. payload.tag = cpu_to_le32(1);
  2956. payload.sea_phyid_portid = cpu_to_le32(((SEA & 0xFFFF) << 8) |
  2957. ((phyId & 0x0F) << 4) | (port_id & 0x0F));
  2958. payload.param0 = cpu_to_le32(param0);
  2959. payload.param1 = cpu_to_le32(param1);
  2960. mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  2961. }
  2962. static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  2963. u32 phyId, u32 phy_op);
  2964. /**
  2965. * hw_event_sas_phy_up -FW tells me a SAS phy up event.
  2966. * @pm8001_ha: our hba card information
  2967. * @piomb: IO message buffer
  2968. */
  2969. static void
  2970. hw_event_sas_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2971. {
  2972. struct hw_event_resp *pPayload =
  2973. (struct hw_event_resp *)(piomb + 4);
  2974. u32 lr_evt_status_phyid_portid =
  2975. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  2976. u8 link_rate =
  2977. (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
  2978. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  2979. u8 phy_id =
  2980. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  2981. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  2982. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  2983. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2984. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  2985. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2986. unsigned long flags;
  2987. u8 deviceType = pPayload->sas_identify.dev_type;
  2988. port->port_state = portstate;
  2989. PM8001_MSG_DBG(pm8001_ha,
  2990. pm8001_printk("HW_EVENT_SAS_PHY_UP port id = %d, phy id = %d\n",
  2991. port_id, phy_id));
  2992. switch (deviceType) {
  2993. case SAS_PHY_UNUSED:
  2994. PM8001_MSG_DBG(pm8001_ha,
  2995. pm8001_printk("device type no device.\n"));
  2996. break;
  2997. case SAS_END_DEVICE:
  2998. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("end device.\n"));
  2999. pm8001_chip_phy_ctl_req(pm8001_ha, phy_id,
  3000. PHY_NOTIFY_ENABLE_SPINUP);
  3001. port->port_attached = 1;
  3002. get_lrate_mode(phy, link_rate);
  3003. break;
  3004. case SAS_EDGE_EXPANDER_DEVICE:
  3005. PM8001_MSG_DBG(pm8001_ha,
  3006. pm8001_printk("expander device.\n"));
  3007. port->port_attached = 1;
  3008. get_lrate_mode(phy, link_rate);
  3009. break;
  3010. case SAS_FANOUT_EXPANDER_DEVICE:
  3011. PM8001_MSG_DBG(pm8001_ha,
  3012. pm8001_printk("fanout expander device.\n"));
  3013. port->port_attached = 1;
  3014. get_lrate_mode(phy, link_rate);
  3015. break;
  3016. default:
  3017. PM8001_MSG_DBG(pm8001_ha,
  3018. pm8001_printk("unknown device type(%x)\n", deviceType));
  3019. break;
  3020. }
  3021. phy->phy_type |= PORT_TYPE_SAS;
  3022. phy->identify.device_type = deviceType;
  3023. phy->phy_attached = 1;
  3024. if (phy->identify.device_type == SAS_END_DEVICE)
  3025. phy->identify.target_port_protocols = SAS_PROTOCOL_SSP;
  3026. else if (phy->identify.device_type != SAS_PHY_UNUSED)
  3027. phy->identify.target_port_protocols = SAS_PROTOCOL_SMP;
  3028. phy->sas_phy.oob_mode = SAS_OOB_MODE;
  3029. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  3030. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  3031. memcpy(phy->frame_rcvd, &pPayload->sas_identify,
  3032. sizeof(struct sas_identify_frame)-4);
  3033. phy->frame_rcvd_size = sizeof(struct sas_identify_frame) - 4;
  3034. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  3035. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  3036. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  3037. mdelay(200);/*delay a moment to wait disk to spinup*/
  3038. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  3039. }
  3040. /**
  3041. * hw_event_sata_phy_up -FW tells me a SATA phy up event.
  3042. * @pm8001_ha: our hba card information
  3043. * @piomb: IO message buffer
  3044. */
  3045. static void
  3046. hw_event_sata_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3047. {
  3048. struct hw_event_resp *pPayload =
  3049. (struct hw_event_resp *)(piomb + 4);
  3050. u32 lr_evt_status_phyid_portid =
  3051. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3052. u8 link_rate =
  3053. (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
  3054. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3055. u8 phy_id =
  3056. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3057. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  3058. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  3059. struct pm8001_port *port = &pm8001_ha->port[port_id];
  3060. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  3061. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3062. unsigned long flags;
  3063. PM8001_MSG_DBG(pm8001_ha,
  3064. pm8001_printk("HW_EVENT_SATA_PHY_UP port id = %d,"
  3065. " phy id = %d\n", port_id, phy_id));
  3066. port->port_state = portstate;
  3067. port->port_attached = 1;
  3068. get_lrate_mode(phy, link_rate);
  3069. phy->phy_type |= PORT_TYPE_SATA;
  3070. phy->phy_attached = 1;
  3071. phy->sas_phy.oob_mode = SATA_OOB_MODE;
  3072. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  3073. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  3074. memcpy(phy->frame_rcvd, ((u8 *)&pPayload->sata_fis - 4),
  3075. sizeof(struct dev_to_host_fis));
  3076. phy->frame_rcvd_size = sizeof(struct dev_to_host_fis);
  3077. phy->identify.target_port_protocols = SAS_PROTOCOL_SATA;
  3078. phy->identify.device_type = SATA_DEV;
  3079. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  3080. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  3081. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  3082. }
  3083. /**
  3084. * hw_event_phy_down -we should notify the libsas the phy is down.
  3085. * @pm8001_ha: our hba card information
  3086. * @piomb: IO message buffer
  3087. */
  3088. static void
  3089. hw_event_phy_down(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3090. {
  3091. struct hw_event_resp *pPayload =
  3092. (struct hw_event_resp *)(piomb + 4);
  3093. u32 lr_evt_status_phyid_portid =
  3094. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3095. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3096. u8 phy_id =
  3097. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3098. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  3099. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  3100. struct pm8001_port *port = &pm8001_ha->port[port_id];
  3101. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3102. port->port_state = portstate;
  3103. phy->phy_type = 0;
  3104. phy->identify.device_type = 0;
  3105. phy->phy_attached = 0;
  3106. memset(&phy->dev_sas_addr, 0, SAS_ADDR_SIZE);
  3107. switch (portstate) {
  3108. case PORT_VALID:
  3109. break;
  3110. case PORT_INVALID:
  3111. PM8001_MSG_DBG(pm8001_ha,
  3112. pm8001_printk(" PortInvalid portID %d\n", port_id));
  3113. PM8001_MSG_DBG(pm8001_ha,
  3114. pm8001_printk(" Last phy Down and port invalid\n"));
  3115. port->port_attached = 0;
  3116. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  3117. port_id, phy_id, 0, 0);
  3118. break;
  3119. case PORT_IN_RESET:
  3120. PM8001_MSG_DBG(pm8001_ha,
  3121. pm8001_printk(" Port In Reset portID %d\n", port_id));
  3122. break;
  3123. case PORT_NOT_ESTABLISHED:
  3124. PM8001_MSG_DBG(pm8001_ha,
  3125. pm8001_printk(" phy Down and PORT_NOT_ESTABLISHED\n"));
  3126. port->port_attached = 0;
  3127. break;
  3128. case PORT_LOSTCOMM:
  3129. PM8001_MSG_DBG(pm8001_ha,
  3130. pm8001_printk(" phy Down and PORT_LOSTCOMM\n"));
  3131. PM8001_MSG_DBG(pm8001_ha,
  3132. pm8001_printk(" Last phy Down and port invalid\n"));
  3133. port->port_attached = 0;
  3134. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  3135. port_id, phy_id, 0, 0);
  3136. break;
  3137. default:
  3138. port->port_attached = 0;
  3139. PM8001_MSG_DBG(pm8001_ha,
  3140. pm8001_printk(" phy Down and(default) = %x\n",
  3141. portstate));
  3142. break;
  3143. }
  3144. }
  3145. /**
  3146. * mpi_reg_resp -process register device ID response.
  3147. * @pm8001_ha: our hba card information
  3148. * @piomb: IO message buffer
  3149. *
  3150. * when sas layer find a device it will notify LLDD, then the driver register
  3151. * the domain device to FW, this event is the return device ID which the FW
  3152. * has assigned, from now,inter-communication with FW is no longer using the
  3153. * SAS address, use device ID which FW assigned.
  3154. */
  3155. static int mpi_reg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3156. {
  3157. u32 status;
  3158. u32 device_id;
  3159. u32 htag;
  3160. struct pm8001_ccb_info *ccb;
  3161. struct pm8001_device *pm8001_dev;
  3162. struct dev_reg_resp *registerRespPayload =
  3163. (struct dev_reg_resp *)(piomb + 4);
  3164. htag = le32_to_cpu(registerRespPayload->tag);
  3165. ccb = &pm8001_ha->ccb_info[htag];
  3166. pm8001_dev = ccb->device;
  3167. status = le32_to_cpu(registerRespPayload->status);
  3168. device_id = le32_to_cpu(registerRespPayload->device_id);
  3169. PM8001_MSG_DBG(pm8001_ha,
  3170. pm8001_printk(" register device is status = %d\n", status));
  3171. switch (status) {
  3172. case DEVREG_SUCCESS:
  3173. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("DEVREG_SUCCESS\n"));
  3174. pm8001_dev->device_id = device_id;
  3175. break;
  3176. case DEVREG_FAILURE_OUT_OF_RESOURCE:
  3177. PM8001_MSG_DBG(pm8001_ha,
  3178. pm8001_printk("DEVREG_FAILURE_OUT_OF_RESOURCE\n"));
  3179. break;
  3180. case DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED:
  3181. PM8001_MSG_DBG(pm8001_ha,
  3182. pm8001_printk("DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED\n"));
  3183. break;
  3184. case DEVREG_FAILURE_INVALID_PHY_ID:
  3185. PM8001_MSG_DBG(pm8001_ha,
  3186. pm8001_printk("DEVREG_FAILURE_INVALID_PHY_ID\n"));
  3187. break;
  3188. case DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED:
  3189. PM8001_MSG_DBG(pm8001_ha,
  3190. pm8001_printk("DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED\n"));
  3191. break;
  3192. case DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE:
  3193. PM8001_MSG_DBG(pm8001_ha,
  3194. pm8001_printk("DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE\n"));
  3195. break;
  3196. case DEVREG_FAILURE_PORT_NOT_VALID_STATE:
  3197. PM8001_MSG_DBG(pm8001_ha,
  3198. pm8001_printk("DEVREG_FAILURE_PORT_NOT_VALID_STATE\n"));
  3199. break;
  3200. case DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID:
  3201. PM8001_MSG_DBG(pm8001_ha,
  3202. pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID\n"));
  3203. break;
  3204. default:
  3205. PM8001_MSG_DBG(pm8001_ha,
  3206. pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_UNSORPORTED\n"));
  3207. break;
  3208. }
  3209. complete(pm8001_dev->dcompletion);
  3210. ccb->task = NULL;
  3211. ccb->ccb_tag = 0xFFFFFFFF;
  3212. pm8001_ccb_free(pm8001_ha, htag);
  3213. return 0;
  3214. }
  3215. static int mpi_dereg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3216. {
  3217. u32 status;
  3218. u32 device_id;
  3219. struct dev_reg_resp *registerRespPayload =
  3220. (struct dev_reg_resp *)(piomb + 4);
  3221. status = le32_to_cpu(registerRespPayload->status);
  3222. device_id = le32_to_cpu(registerRespPayload->device_id);
  3223. if (status != 0)
  3224. PM8001_MSG_DBG(pm8001_ha,
  3225. pm8001_printk(" deregister device failed ,status = %x"
  3226. ", device_id = %x\n", status, device_id));
  3227. return 0;
  3228. }
  3229. static int
  3230. mpi_fw_flash_update_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3231. {
  3232. u32 status;
  3233. struct fw_control_ex fw_control_context;
  3234. struct fw_flash_Update_resp *ppayload =
  3235. (struct fw_flash_Update_resp *)(piomb + 4);
  3236. u32 tag = le32_to_cpu(ppayload->tag);
  3237. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  3238. status = le32_to_cpu(ppayload->status);
  3239. memcpy(&fw_control_context,
  3240. ccb->fw_control_context,
  3241. sizeof(fw_control_context));
  3242. switch (status) {
  3243. case FLASH_UPDATE_COMPLETE_PENDING_REBOOT:
  3244. PM8001_MSG_DBG(pm8001_ha,
  3245. pm8001_printk(": FLASH_UPDATE_COMPLETE_PENDING_REBOOT\n"));
  3246. break;
  3247. case FLASH_UPDATE_IN_PROGRESS:
  3248. PM8001_MSG_DBG(pm8001_ha,
  3249. pm8001_printk(": FLASH_UPDATE_IN_PROGRESS\n"));
  3250. break;
  3251. case FLASH_UPDATE_HDR_ERR:
  3252. PM8001_MSG_DBG(pm8001_ha,
  3253. pm8001_printk(": FLASH_UPDATE_HDR_ERR\n"));
  3254. break;
  3255. case FLASH_UPDATE_OFFSET_ERR:
  3256. PM8001_MSG_DBG(pm8001_ha,
  3257. pm8001_printk(": FLASH_UPDATE_OFFSET_ERR\n"));
  3258. break;
  3259. case FLASH_UPDATE_CRC_ERR:
  3260. PM8001_MSG_DBG(pm8001_ha,
  3261. pm8001_printk(": FLASH_UPDATE_CRC_ERR\n"));
  3262. break;
  3263. case FLASH_UPDATE_LENGTH_ERR:
  3264. PM8001_MSG_DBG(pm8001_ha,
  3265. pm8001_printk(": FLASH_UPDATE_LENGTH_ERR\n"));
  3266. break;
  3267. case FLASH_UPDATE_HW_ERR:
  3268. PM8001_MSG_DBG(pm8001_ha,
  3269. pm8001_printk(": FLASH_UPDATE_HW_ERR\n"));
  3270. break;
  3271. case FLASH_UPDATE_DNLD_NOT_SUPPORTED:
  3272. PM8001_MSG_DBG(pm8001_ha,
  3273. pm8001_printk(": FLASH_UPDATE_DNLD_NOT_SUPPORTED\n"));
  3274. break;
  3275. case FLASH_UPDATE_DISABLED:
  3276. PM8001_MSG_DBG(pm8001_ha,
  3277. pm8001_printk(": FLASH_UPDATE_DISABLED\n"));
  3278. break;
  3279. default:
  3280. PM8001_MSG_DBG(pm8001_ha,
  3281. pm8001_printk("No matched status = %d\n", status));
  3282. break;
  3283. }
  3284. ccb->fw_control_context->fw_control->retcode = status;
  3285. pci_free_consistent(pm8001_ha->pdev,
  3286. fw_control_context.len,
  3287. fw_control_context.virtAddr,
  3288. fw_control_context.phys_addr);
  3289. complete(pm8001_ha->nvmd_completion);
  3290. ccb->task = NULL;
  3291. ccb->ccb_tag = 0xFFFFFFFF;
  3292. pm8001_ccb_free(pm8001_ha, tag);
  3293. return 0;
  3294. }
  3295. static int
  3296. mpi_general_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  3297. {
  3298. u32 status;
  3299. int i;
  3300. struct general_event_resp *pPayload =
  3301. (struct general_event_resp *)(piomb + 4);
  3302. status = le32_to_cpu(pPayload->status);
  3303. PM8001_MSG_DBG(pm8001_ha,
  3304. pm8001_printk(" status = 0x%x\n", status));
  3305. for (i = 0; i < GENERAL_EVENT_PAYLOAD; i++)
  3306. PM8001_MSG_DBG(pm8001_ha,
  3307. pm8001_printk("inb_IOMB_payload[0x%x] 0x%x,\n", i,
  3308. pPayload->inb_IOMB_payload[i]));
  3309. return 0;
  3310. }
  3311. static int
  3312. mpi_task_abort_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3313. {
  3314. struct sas_task *t;
  3315. struct pm8001_ccb_info *ccb;
  3316. unsigned long flags;
  3317. u32 status ;
  3318. u32 tag, scp;
  3319. struct task_status_struct *ts;
  3320. struct task_abort_resp *pPayload =
  3321. (struct task_abort_resp *)(piomb + 4);
  3322. status = le32_to_cpu(pPayload->status);
  3323. tag = le32_to_cpu(pPayload->tag);
  3324. scp = le32_to_cpu(pPayload->scp);
  3325. ccb = &pm8001_ha->ccb_info[tag];
  3326. t = ccb->task;
  3327. PM8001_IO_DBG(pm8001_ha,
  3328. pm8001_printk(" status = 0x%x\n", status));
  3329. if (t == NULL)
  3330. return -1;
  3331. ts = &t->task_status;
  3332. if (status != 0)
  3333. PM8001_FAIL_DBG(pm8001_ha,
  3334. pm8001_printk("task abort failed status 0x%x ,"
  3335. "tag = 0x%x, scp= 0x%x\n", status, tag, scp));
  3336. switch (status) {
  3337. case IO_SUCCESS:
  3338. PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  3339. ts->resp = SAS_TASK_COMPLETE;
  3340. ts->stat = SAM_STAT_GOOD;
  3341. break;
  3342. case IO_NOT_VALID:
  3343. PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_NOT_VALID\n"));
  3344. ts->resp = TMF_RESP_FUNC_FAILED;
  3345. break;
  3346. }
  3347. spin_lock_irqsave(&t->task_state_lock, flags);
  3348. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  3349. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  3350. t->task_state_flags |= SAS_TASK_STATE_DONE;
  3351. spin_unlock_irqrestore(&t->task_state_lock, flags);
  3352. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  3353. mb();
  3354. t->task_done(t);
  3355. return 0;
  3356. }
  3357. /**
  3358. * mpi_hw_event -The hw event has come.
  3359. * @pm8001_ha: our hba card information
  3360. * @piomb: IO message buffer
  3361. */
  3362. static int mpi_hw_event(struct pm8001_hba_info *pm8001_ha, void* piomb)
  3363. {
  3364. unsigned long flags;
  3365. struct hw_event_resp *pPayload =
  3366. (struct hw_event_resp *)(piomb + 4);
  3367. u32 lr_evt_status_phyid_portid =
  3368. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3369. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3370. u8 phy_id =
  3371. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3372. u16 eventType =
  3373. (u16)((lr_evt_status_phyid_portid & 0x00FFFF00) >> 8);
  3374. u8 status =
  3375. (u8)((lr_evt_status_phyid_portid & 0x0F000000) >> 24);
  3376. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  3377. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3378. struct asd_sas_phy *sas_phy = sas_ha->sas_phy[phy_id];
  3379. PM8001_MSG_DBG(pm8001_ha,
  3380. pm8001_printk("outbound queue HW event & event type : "));
  3381. switch (eventType) {
  3382. case HW_EVENT_PHY_START_STATUS:
  3383. PM8001_MSG_DBG(pm8001_ha,
  3384. pm8001_printk("HW_EVENT_PHY_START_STATUS"
  3385. " status = %x\n", status));
  3386. if (status == 0) {
  3387. phy->phy_state = 1;
  3388. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  3389. complete(phy->enable_completion);
  3390. }
  3391. break;
  3392. case HW_EVENT_SAS_PHY_UP:
  3393. PM8001_MSG_DBG(pm8001_ha,
  3394. pm8001_printk("HW_EVENT_PHY_START_STATUS\n"));
  3395. hw_event_sas_phy_up(pm8001_ha, piomb);
  3396. break;
  3397. case HW_EVENT_SATA_PHY_UP:
  3398. PM8001_MSG_DBG(pm8001_ha,
  3399. pm8001_printk("HW_EVENT_SATA_PHY_UP\n"));
  3400. hw_event_sata_phy_up(pm8001_ha, piomb);
  3401. break;
  3402. case HW_EVENT_PHY_STOP_STATUS:
  3403. PM8001_MSG_DBG(pm8001_ha,
  3404. pm8001_printk("HW_EVENT_PHY_STOP_STATUS "
  3405. "status = %x\n", status));
  3406. if (status == 0)
  3407. phy->phy_state = 0;
  3408. break;
  3409. case HW_EVENT_SATA_SPINUP_HOLD:
  3410. PM8001_MSG_DBG(pm8001_ha,
  3411. pm8001_printk("HW_EVENT_SATA_SPINUP_HOLD\n"));
  3412. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_SPINUP_HOLD);
  3413. break;
  3414. case HW_EVENT_PHY_DOWN:
  3415. PM8001_MSG_DBG(pm8001_ha,
  3416. pm8001_printk("HW_EVENT_PHY_DOWN\n"));
  3417. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_LOSS_OF_SIGNAL);
  3418. phy->phy_attached = 0;
  3419. phy->phy_state = 0;
  3420. hw_event_phy_down(pm8001_ha, piomb);
  3421. break;
  3422. case HW_EVENT_PORT_INVALID:
  3423. PM8001_MSG_DBG(pm8001_ha,
  3424. pm8001_printk("HW_EVENT_PORT_INVALID\n"));
  3425. sas_phy_disconnected(sas_phy);
  3426. phy->phy_attached = 0;
  3427. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3428. break;
  3429. /* the broadcast change primitive received, tell the LIBSAS this event
  3430. to revalidate the sas domain*/
  3431. case HW_EVENT_BROADCAST_CHANGE:
  3432. PM8001_MSG_DBG(pm8001_ha,
  3433. pm8001_printk("HW_EVENT_BROADCAST_CHANGE\n"));
  3434. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_BROADCAST_CHANGE,
  3435. port_id, phy_id, 1, 0);
  3436. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3437. sas_phy->sas_prim = HW_EVENT_BROADCAST_CHANGE;
  3438. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3439. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3440. break;
  3441. case HW_EVENT_PHY_ERROR:
  3442. PM8001_MSG_DBG(pm8001_ha,
  3443. pm8001_printk("HW_EVENT_PHY_ERROR\n"));
  3444. sas_phy_disconnected(&phy->sas_phy);
  3445. phy->phy_attached = 0;
  3446. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_ERROR);
  3447. break;
  3448. case HW_EVENT_BROADCAST_EXP:
  3449. PM8001_MSG_DBG(pm8001_ha,
  3450. pm8001_printk("HW_EVENT_BROADCAST_EXP\n"));
  3451. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3452. sas_phy->sas_prim = HW_EVENT_BROADCAST_EXP;
  3453. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3454. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3455. break;
  3456. case HW_EVENT_LINK_ERR_INVALID_DWORD:
  3457. PM8001_MSG_DBG(pm8001_ha,
  3458. pm8001_printk("HW_EVENT_LINK_ERR_INVALID_DWORD\n"));
  3459. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3460. HW_EVENT_LINK_ERR_INVALID_DWORD, port_id, phy_id, 0, 0);
  3461. sas_phy_disconnected(sas_phy);
  3462. phy->phy_attached = 0;
  3463. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3464. break;
  3465. case HW_EVENT_LINK_ERR_DISPARITY_ERROR:
  3466. PM8001_MSG_DBG(pm8001_ha,
  3467. pm8001_printk("HW_EVENT_LINK_ERR_DISPARITY_ERROR\n"));
  3468. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3469. HW_EVENT_LINK_ERR_DISPARITY_ERROR,
  3470. port_id, phy_id, 0, 0);
  3471. sas_phy_disconnected(sas_phy);
  3472. phy->phy_attached = 0;
  3473. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3474. break;
  3475. case HW_EVENT_LINK_ERR_CODE_VIOLATION:
  3476. PM8001_MSG_DBG(pm8001_ha,
  3477. pm8001_printk("HW_EVENT_LINK_ERR_CODE_VIOLATION\n"));
  3478. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3479. HW_EVENT_LINK_ERR_CODE_VIOLATION,
  3480. port_id, phy_id, 0, 0);
  3481. sas_phy_disconnected(sas_phy);
  3482. phy->phy_attached = 0;
  3483. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3484. break;
  3485. case HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH:
  3486. PM8001_MSG_DBG(pm8001_ha,
  3487. pm8001_printk("HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH\n"));
  3488. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3489. HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH,
  3490. port_id, phy_id, 0, 0);
  3491. sas_phy_disconnected(sas_phy);
  3492. phy->phy_attached = 0;
  3493. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3494. break;
  3495. case HW_EVENT_MALFUNCTION:
  3496. PM8001_MSG_DBG(pm8001_ha,
  3497. pm8001_printk("HW_EVENT_MALFUNCTION\n"));
  3498. break;
  3499. case HW_EVENT_BROADCAST_SES:
  3500. PM8001_MSG_DBG(pm8001_ha,
  3501. pm8001_printk("HW_EVENT_BROADCAST_SES\n"));
  3502. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3503. sas_phy->sas_prim = HW_EVENT_BROADCAST_SES;
  3504. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3505. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3506. break;
  3507. case HW_EVENT_INBOUND_CRC_ERROR:
  3508. PM8001_MSG_DBG(pm8001_ha,
  3509. pm8001_printk("HW_EVENT_INBOUND_CRC_ERROR\n"));
  3510. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3511. HW_EVENT_INBOUND_CRC_ERROR,
  3512. port_id, phy_id, 0, 0);
  3513. break;
  3514. case HW_EVENT_HARD_RESET_RECEIVED:
  3515. PM8001_MSG_DBG(pm8001_ha,
  3516. pm8001_printk("HW_EVENT_HARD_RESET_RECEIVED\n"));
  3517. sas_ha->notify_port_event(sas_phy, PORTE_HARD_RESET);
  3518. break;
  3519. case HW_EVENT_ID_FRAME_TIMEOUT:
  3520. PM8001_MSG_DBG(pm8001_ha,
  3521. pm8001_printk("HW_EVENT_ID_FRAME_TIMEOUT\n"));
  3522. sas_phy_disconnected(sas_phy);
  3523. phy->phy_attached = 0;
  3524. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3525. break;
  3526. case HW_EVENT_LINK_ERR_PHY_RESET_FAILED:
  3527. PM8001_MSG_DBG(pm8001_ha,
  3528. pm8001_printk("HW_EVENT_LINK_ERR_PHY_RESET_FAILED\n"));
  3529. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3530. HW_EVENT_LINK_ERR_PHY_RESET_FAILED,
  3531. port_id, phy_id, 0, 0);
  3532. sas_phy_disconnected(sas_phy);
  3533. phy->phy_attached = 0;
  3534. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3535. break;
  3536. case HW_EVENT_PORT_RESET_TIMER_TMO:
  3537. PM8001_MSG_DBG(pm8001_ha,
  3538. pm8001_printk("HW_EVENT_PORT_RESET_TIMER_TMO\n"));
  3539. sas_phy_disconnected(sas_phy);
  3540. phy->phy_attached = 0;
  3541. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3542. break;
  3543. case HW_EVENT_PORT_RECOVERY_TIMER_TMO:
  3544. PM8001_MSG_DBG(pm8001_ha,
  3545. pm8001_printk("HW_EVENT_PORT_RECOVERY_TIMER_TMO\n"));
  3546. sas_phy_disconnected(sas_phy);
  3547. phy->phy_attached = 0;
  3548. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3549. break;
  3550. case HW_EVENT_PORT_RECOVER:
  3551. PM8001_MSG_DBG(pm8001_ha,
  3552. pm8001_printk("HW_EVENT_PORT_RECOVER\n"));
  3553. break;
  3554. case HW_EVENT_PORT_RESET_COMPLETE:
  3555. PM8001_MSG_DBG(pm8001_ha,
  3556. pm8001_printk("HW_EVENT_PORT_RESET_COMPLETE\n"));
  3557. break;
  3558. case EVENT_BROADCAST_ASYNCH_EVENT:
  3559. PM8001_MSG_DBG(pm8001_ha,
  3560. pm8001_printk("EVENT_BROADCAST_ASYNCH_EVENT\n"));
  3561. break;
  3562. default:
  3563. PM8001_MSG_DBG(pm8001_ha,
  3564. pm8001_printk("Unknown event type = %x\n", eventType));
  3565. break;
  3566. }
  3567. return 0;
  3568. }
  3569. /**
  3570. * process_one_iomb - process one outbound Queue memory block
  3571. * @pm8001_ha: our hba card information
  3572. * @piomb: IO message buffer
  3573. */
  3574. static void process_one_iomb(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3575. {
  3576. __le32 pHeader = *(__le32 *)piomb;
  3577. u8 opc = (u8)((le32_to_cpu(pHeader)) & 0xFFF);
  3578. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("process_one_iomb:"));
  3579. switch (opc) {
  3580. case OPC_OUB_ECHO:
  3581. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("OPC_OUB_ECHO\n"));
  3582. break;
  3583. case OPC_OUB_HW_EVENT:
  3584. PM8001_MSG_DBG(pm8001_ha,
  3585. pm8001_printk("OPC_OUB_HW_EVENT\n"));
  3586. mpi_hw_event(pm8001_ha, piomb);
  3587. break;
  3588. case OPC_OUB_SSP_COMP:
  3589. PM8001_MSG_DBG(pm8001_ha,
  3590. pm8001_printk("OPC_OUB_SSP_COMP\n"));
  3591. mpi_ssp_completion(pm8001_ha, piomb);
  3592. break;
  3593. case OPC_OUB_SMP_COMP:
  3594. PM8001_MSG_DBG(pm8001_ha,
  3595. pm8001_printk("OPC_OUB_SMP_COMP\n"));
  3596. mpi_smp_completion(pm8001_ha, piomb);
  3597. break;
  3598. case OPC_OUB_LOCAL_PHY_CNTRL:
  3599. PM8001_MSG_DBG(pm8001_ha,
  3600. pm8001_printk("OPC_OUB_LOCAL_PHY_CNTRL\n"));
  3601. mpi_local_phy_ctl(pm8001_ha, piomb);
  3602. break;
  3603. case OPC_OUB_DEV_REGIST:
  3604. PM8001_MSG_DBG(pm8001_ha,
  3605. pm8001_printk("OPC_OUB_DEV_REGIST\n"));
  3606. mpi_reg_resp(pm8001_ha, piomb);
  3607. break;
  3608. case OPC_OUB_DEREG_DEV:
  3609. PM8001_MSG_DBG(pm8001_ha,
  3610. pm8001_printk("unregister the device\n"));
  3611. mpi_dereg_resp(pm8001_ha, piomb);
  3612. break;
  3613. case OPC_OUB_GET_DEV_HANDLE:
  3614. PM8001_MSG_DBG(pm8001_ha,
  3615. pm8001_printk("OPC_OUB_GET_DEV_HANDLE\n"));
  3616. break;
  3617. case OPC_OUB_SATA_COMP:
  3618. PM8001_MSG_DBG(pm8001_ha,
  3619. pm8001_printk("OPC_OUB_SATA_COMP\n"));
  3620. mpi_sata_completion(pm8001_ha, piomb);
  3621. break;
  3622. case OPC_OUB_SATA_EVENT:
  3623. PM8001_MSG_DBG(pm8001_ha,
  3624. pm8001_printk("OPC_OUB_SATA_EVENT\n"));
  3625. mpi_sata_event(pm8001_ha, piomb);
  3626. break;
  3627. case OPC_OUB_SSP_EVENT:
  3628. PM8001_MSG_DBG(pm8001_ha,
  3629. pm8001_printk("OPC_OUB_SSP_EVENT\n"));
  3630. mpi_ssp_event(pm8001_ha, piomb);
  3631. break;
  3632. case OPC_OUB_DEV_HANDLE_ARRIV:
  3633. PM8001_MSG_DBG(pm8001_ha,
  3634. pm8001_printk("OPC_OUB_DEV_HANDLE_ARRIV\n"));
  3635. /*This is for target*/
  3636. break;
  3637. case OPC_OUB_SSP_RECV_EVENT:
  3638. PM8001_MSG_DBG(pm8001_ha,
  3639. pm8001_printk("OPC_OUB_SSP_RECV_EVENT\n"));
  3640. /*This is for target*/
  3641. break;
  3642. case OPC_OUB_DEV_INFO:
  3643. PM8001_MSG_DBG(pm8001_ha,
  3644. pm8001_printk("OPC_OUB_DEV_INFO\n"));
  3645. break;
  3646. case OPC_OUB_FW_FLASH_UPDATE:
  3647. PM8001_MSG_DBG(pm8001_ha,
  3648. pm8001_printk("OPC_OUB_FW_FLASH_UPDATE\n"));
  3649. mpi_fw_flash_update_resp(pm8001_ha, piomb);
  3650. break;
  3651. case OPC_OUB_GPIO_RESPONSE:
  3652. PM8001_MSG_DBG(pm8001_ha,
  3653. pm8001_printk("OPC_OUB_GPIO_RESPONSE\n"));
  3654. break;
  3655. case OPC_OUB_GPIO_EVENT:
  3656. PM8001_MSG_DBG(pm8001_ha,
  3657. pm8001_printk("OPC_OUB_GPIO_EVENT\n"));
  3658. break;
  3659. case OPC_OUB_GENERAL_EVENT:
  3660. PM8001_MSG_DBG(pm8001_ha,
  3661. pm8001_printk("OPC_OUB_GENERAL_EVENT\n"));
  3662. mpi_general_event(pm8001_ha, piomb);
  3663. break;
  3664. case OPC_OUB_SSP_ABORT_RSP:
  3665. PM8001_MSG_DBG(pm8001_ha,
  3666. pm8001_printk("OPC_OUB_SSP_ABORT_RSP\n"));
  3667. mpi_task_abort_resp(pm8001_ha, piomb);
  3668. break;
  3669. case OPC_OUB_SATA_ABORT_RSP:
  3670. PM8001_MSG_DBG(pm8001_ha,
  3671. pm8001_printk("OPC_OUB_SATA_ABORT_RSP\n"));
  3672. mpi_task_abort_resp(pm8001_ha, piomb);
  3673. break;
  3674. case OPC_OUB_SAS_DIAG_MODE_START_END:
  3675. PM8001_MSG_DBG(pm8001_ha,
  3676. pm8001_printk("OPC_OUB_SAS_DIAG_MODE_START_END\n"));
  3677. break;
  3678. case OPC_OUB_SAS_DIAG_EXECUTE:
  3679. PM8001_MSG_DBG(pm8001_ha,
  3680. pm8001_printk("OPC_OUB_SAS_DIAG_EXECUTE\n"));
  3681. break;
  3682. case OPC_OUB_GET_TIME_STAMP:
  3683. PM8001_MSG_DBG(pm8001_ha,
  3684. pm8001_printk("OPC_OUB_GET_TIME_STAMP\n"));
  3685. break;
  3686. case OPC_OUB_SAS_HW_EVENT_ACK:
  3687. PM8001_MSG_DBG(pm8001_ha,
  3688. pm8001_printk("OPC_OUB_SAS_HW_EVENT_ACK\n"));
  3689. break;
  3690. case OPC_OUB_PORT_CONTROL:
  3691. PM8001_MSG_DBG(pm8001_ha,
  3692. pm8001_printk("OPC_OUB_PORT_CONTROL\n"));
  3693. break;
  3694. case OPC_OUB_SMP_ABORT_RSP:
  3695. PM8001_MSG_DBG(pm8001_ha,
  3696. pm8001_printk("OPC_OUB_SMP_ABORT_RSP\n"));
  3697. mpi_task_abort_resp(pm8001_ha, piomb);
  3698. break;
  3699. case OPC_OUB_GET_NVMD_DATA:
  3700. PM8001_MSG_DBG(pm8001_ha,
  3701. pm8001_printk("OPC_OUB_GET_NVMD_DATA\n"));
  3702. mpi_get_nvmd_resp(pm8001_ha, piomb);
  3703. break;
  3704. case OPC_OUB_SET_NVMD_DATA:
  3705. PM8001_MSG_DBG(pm8001_ha,
  3706. pm8001_printk("OPC_OUB_SET_NVMD_DATA\n"));
  3707. mpi_set_nvmd_resp(pm8001_ha, piomb);
  3708. break;
  3709. case OPC_OUB_DEVICE_HANDLE_REMOVAL:
  3710. PM8001_MSG_DBG(pm8001_ha,
  3711. pm8001_printk("OPC_OUB_DEVICE_HANDLE_REMOVAL\n"));
  3712. break;
  3713. case OPC_OUB_SET_DEVICE_STATE:
  3714. PM8001_MSG_DBG(pm8001_ha,
  3715. pm8001_printk("OPC_OUB_SET_DEVICE_STATE\n"));
  3716. mpi_set_dev_state_resp(pm8001_ha, piomb);
  3717. break;
  3718. case OPC_OUB_GET_DEVICE_STATE:
  3719. PM8001_MSG_DBG(pm8001_ha,
  3720. pm8001_printk("OPC_OUB_GET_DEVICE_STATE\n"));
  3721. break;
  3722. case OPC_OUB_SET_DEV_INFO:
  3723. PM8001_MSG_DBG(pm8001_ha,
  3724. pm8001_printk("OPC_OUB_SET_DEV_INFO\n"));
  3725. break;
  3726. case OPC_OUB_SAS_RE_INITIALIZE:
  3727. PM8001_MSG_DBG(pm8001_ha,
  3728. pm8001_printk("OPC_OUB_SAS_RE_INITIALIZE\n"));
  3729. break;
  3730. default:
  3731. PM8001_MSG_DBG(pm8001_ha,
  3732. pm8001_printk("Unknown outbound Queue IOMB OPC = %x\n",
  3733. opc));
  3734. break;
  3735. }
  3736. }
  3737. static int process_oq(struct pm8001_hba_info *pm8001_ha)
  3738. {
  3739. struct outbound_queue_table *circularQ;
  3740. void *pMsg1 = NULL;
  3741. u8 uninitialized_var(bc);
  3742. u32 ret = MPI_IO_STATUS_FAIL;
  3743. unsigned long flags;
  3744. spin_lock_irqsave(&pm8001_ha->lock, flags);
  3745. circularQ = &pm8001_ha->outbnd_q_tbl[0];
  3746. do {
  3747. ret = mpi_msg_consume(pm8001_ha, circularQ, &pMsg1, &bc);
  3748. if (MPI_IO_STATUS_SUCCESS == ret) {
  3749. /* process the outbound message */
  3750. process_one_iomb(pm8001_ha, (void *)(pMsg1 - 4));
  3751. /* free the message from the outbound circular buffer */
  3752. mpi_msg_free_set(pm8001_ha, pMsg1, circularQ, bc);
  3753. }
  3754. if (MPI_IO_STATUS_BUSY == ret) {
  3755. /* Update the producer index from SPC */
  3756. circularQ->producer_index =
  3757. cpu_to_le32(pm8001_read_32(circularQ->pi_virt));
  3758. if (le32_to_cpu(circularQ->producer_index) ==
  3759. circularQ->consumer_idx)
  3760. /* OQ is empty */
  3761. break;
  3762. }
  3763. } while (1);
  3764. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  3765. return ret;
  3766. }
  3767. /* PCI_DMA_... to our direction translation. */
  3768. static const u8 data_dir_flags[] = {
  3769. [PCI_DMA_BIDIRECTIONAL] = DATA_DIR_BYRECIPIENT,/* UNSPECIFIED */
  3770. [PCI_DMA_TODEVICE] = DATA_DIR_OUT,/* OUTBOUND */
  3771. [PCI_DMA_FROMDEVICE] = DATA_DIR_IN,/* INBOUND */
  3772. [PCI_DMA_NONE] = DATA_DIR_NONE,/* NO TRANSFER */
  3773. };
  3774. static void
  3775. pm8001_chip_make_sg(struct scatterlist *scatter, int nr, void *prd)
  3776. {
  3777. int i;
  3778. struct scatterlist *sg;
  3779. struct pm8001_prd *buf_prd = prd;
  3780. for_each_sg(scatter, sg, nr, i) {
  3781. buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
  3782. buf_prd->im_len.len = cpu_to_le32(sg_dma_len(sg));
  3783. buf_prd->im_len.e = 0;
  3784. buf_prd++;
  3785. }
  3786. }
  3787. static void build_smp_cmd(u32 deviceID, __le32 hTag, struct smp_req *psmp_cmd)
  3788. {
  3789. psmp_cmd->tag = hTag;
  3790. psmp_cmd->device_id = cpu_to_le32(deviceID);
  3791. psmp_cmd->len_ip_ir = cpu_to_le32(1|(1 << 1));
  3792. }
  3793. /**
  3794. * pm8001_chip_smp_req - send a SMP task to FW
  3795. * @pm8001_ha: our hba card information.
  3796. * @ccb: the ccb information this request used.
  3797. */
  3798. static int pm8001_chip_smp_req(struct pm8001_hba_info *pm8001_ha,
  3799. struct pm8001_ccb_info *ccb)
  3800. {
  3801. int elem, rc;
  3802. struct sas_task *task = ccb->task;
  3803. struct domain_device *dev = task->dev;
  3804. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3805. struct scatterlist *sg_req, *sg_resp;
  3806. u32 req_len, resp_len;
  3807. struct smp_req smp_cmd;
  3808. u32 opc;
  3809. struct inbound_queue_table *circularQ;
  3810. memset(&smp_cmd, 0, sizeof(smp_cmd));
  3811. /*
  3812. * DMA-map SMP request, response buffers
  3813. */
  3814. sg_req = &task->smp_task.smp_req;
  3815. elem = dma_map_sg(pm8001_ha->dev, sg_req, 1, PCI_DMA_TODEVICE);
  3816. if (!elem)
  3817. return -ENOMEM;
  3818. req_len = sg_dma_len(sg_req);
  3819. sg_resp = &task->smp_task.smp_resp;
  3820. elem = dma_map_sg(pm8001_ha->dev, sg_resp, 1, PCI_DMA_FROMDEVICE);
  3821. if (!elem) {
  3822. rc = -ENOMEM;
  3823. goto err_out;
  3824. }
  3825. resp_len = sg_dma_len(sg_resp);
  3826. /* must be in dwords */
  3827. if ((req_len & 0x3) || (resp_len & 0x3)) {
  3828. rc = -EINVAL;
  3829. goto err_out_2;
  3830. }
  3831. opc = OPC_INB_SMP_REQUEST;
  3832. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3833. smp_cmd.tag = cpu_to_le32(ccb->ccb_tag);
  3834. smp_cmd.long_smp_req.long_req_addr =
  3835. cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_req));
  3836. smp_cmd.long_smp_req.long_req_size =
  3837. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-4);
  3838. smp_cmd.long_smp_req.long_resp_addr =
  3839. cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_resp));
  3840. smp_cmd.long_smp_req.long_resp_size =
  3841. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_resp)-4);
  3842. build_smp_cmd(pm8001_dev->device_id, smp_cmd.tag, &smp_cmd);
  3843. mpi_build_cmd(pm8001_ha, circularQ, opc, (u32 *)&smp_cmd);
  3844. return 0;
  3845. err_out_2:
  3846. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_resp, 1,
  3847. PCI_DMA_FROMDEVICE);
  3848. err_out:
  3849. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_req, 1,
  3850. PCI_DMA_TODEVICE);
  3851. return rc;
  3852. }
  3853. /**
  3854. * pm8001_chip_ssp_io_req - send a SSP task to FW
  3855. * @pm8001_ha: our hba card information.
  3856. * @ccb: the ccb information this request used.
  3857. */
  3858. static int pm8001_chip_ssp_io_req(struct pm8001_hba_info *pm8001_ha,
  3859. struct pm8001_ccb_info *ccb)
  3860. {
  3861. struct sas_task *task = ccb->task;
  3862. struct domain_device *dev = task->dev;
  3863. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3864. struct ssp_ini_io_start_req ssp_cmd;
  3865. u32 tag = ccb->ccb_tag;
  3866. int ret;
  3867. u64 phys_addr;
  3868. struct inbound_queue_table *circularQ;
  3869. u32 opc = OPC_INB_SSPINIIOSTART;
  3870. memset(&ssp_cmd, 0, sizeof(ssp_cmd));
  3871. memcpy(ssp_cmd.ssp_iu.lun, task->ssp_task.LUN, 8);
  3872. ssp_cmd.dir_m_tlr =
  3873. cpu_to_le32(data_dir_flags[task->data_dir] << 8 | 0x0);/*0 for
  3874. SAS 1.1 compatible TLR*/
  3875. ssp_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3876. ssp_cmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  3877. ssp_cmd.tag = cpu_to_le32(tag);
  3878. if (task->ssp_task.enable_first_burst)
  3879. ssp_cmd.ssp_iu.efb_prio_attr |= 0x80;
  3880. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_prio << 3);
  3881. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_attr & 7);
  3882. memcpy(ssp_cmd.ssp_iu.cdb, task->ssp_task.cdb, 16);
  3883. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3884. /* fill in PRD (scatter/gather) table, if any */
  3885. if (task->num_scatter > 1) {
  3886. pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
  3887. phys_addr = ccb->ccb_dma_handle +
  3888. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3889. ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(phys_addr));
  3890. ssp_cmd.addr_high = cpu_to_le32(upper_32_bits(phys_addr));
  3891. ssp_cmd.esgl = cpu_to_le32(1<<31);
  3892. } else if (task->num_scatter == 1) {
  3893. u64 dma_addr = sg_dma_address(task->scatter);
  3894. ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(dma_addr));
  3895. ssp_cmd.addr_high = cpu_to_le32(upper_32_bits(dma_addr));
  3896. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3897. ssp_cmd.esgl = 0;
  3898. } else if (task->num_scatter == 0) {
  3899. ssp_cmd.addr_low = 0;
  3900. ssp_cmd.addr_high = 0;
  3901. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3902. ssp_cmd.esgl = 0;
  3903. }
  3904. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &ssp_cmd);
  3905. return ret;
  3906. }
  3907. static int pm8001_chip_sata_req(struct pm8001_hba_info *pm8001_ha,
  3908. struct pm8001_ccb_info *ccb)
  3909. {
  3910. struct sas_task *task = ccb->task;
  3911. struct domain_device *dev = task->dev;
  3912. struct pm8001_device *pm8001_ha_dev = dev->lldd_dev;
  3913. u32 tag = ccb->ccb_tag;
  3914. int ret;
  3915. struct sata_start_req sata_cmd;
  3916. u32 hdr_tag, ncg_tag = 0;
  3917. u64 phys_addr;
  3918. u32 ATAP = 0x0;
  3919. u32 dir;
  3920. struct inbound_queue_table *circularQ;
  3921. u32 opc = OPC_INB_SATA_HOST_OPSTART;
  3922. memset(&sata_cmd, 0, sizeof(sata_cmd));
  3923. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3924. if (task->data_dir == PCI_DMA_NONE) {
  3925. ATAP = 0x04; /* no data*/
  3926. PM8001_IO_DBG(pm8001_ha, pm8001_printk("no data\n"));
  3927. } else if (likely(!task->ata_task.device_control_reg_update)) {
  3928. if (task->ata_task.dma_xfer) {
  3929. ATAP = 0x06; /* DMA */
  3930. PM8001_IO_DBG(pm8001_ha, pm8001_printk("DMA\n"));
  3931. } else {
  3932. ATAP = 0x05; /* PIO*/
  3933. PM8001_IO_DBG(pm8001_ha, pm8001_printk("PIO\n"));
  3934. }
  3935. if (task->ata_task.use_ncq &&
  3936. dev->sata_dev.command_set != ATAPI_COMMAND_SET) {
  3937. ATAP = 0x07; /* FPDMA */
  3938. PM8001_IO_DBG(pm8001_ha, pm8001_printk("FPDMA\n"));
  3939. }
  3940. }
  3941. if (task->ata_task.use_ncq && pm8001_get_ncq_tag(task, &hdr_tag))
  3942. ncg_tag = hdr_tag;
  3943. dir = data_dir_flags[task->data_dir] << 8;
  3944. sata_cmd.tag = cpu_to_le32(tag);
  3945. sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  3946. sata_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3947. sata_cmd.ncqtag_atap_dir_m =
  3948. cpu_to_le32(((ncg_tag & 0xff)<<16)|((ATAP & 0x3f) << 10) | dir);
  3949. sata_cmd.sata_fis = task->ata_task.fis;
  3950. if (likely(!task->ata_task.device_control_reg_update))
  3951. sata_cmd.sata_fis.flags |= 0x80;/* C=1: update ATA cmd reg */
  3952. sata_cmd.sata_fis.flags &= 0xF0;/* PM_PORT field shall be 0 */
  3953. /* fill in PRD (scatter/gather) table, if any */
  3954. if (task->num_scatter > 1) {
  3955. pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
  3956. phys_addr = ccb->ccb_dma_handle +
  3957. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3958. sata_cmd.addr_low = lower_32_bits(phys_addr);
  3959. sata_cmd.addr_high = upper_32_bits(phys_addr);
  3960. sata_cmd.esgl = cpu_to_le32(1 << 31);
  3961. } else if (task->num_scatter == 1) {
  3962. u64 dma_addr = sg_dma_address(task->scatter);
  3963. sata_cmd.addr_low = lower_32_bits(dma_addr);
  3964. sata_cmd.addr_high = upper_32_bits(dma_addr);
  3965. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3966. sata_cmd.esgl = 0;
  3967. } else if (task->num_scatter == 0) {
  3968. sata_cmd.addr_low = 0;
  3969. sata_cmd.addr_high = 0;
  3970. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3971. sata_cmd.esgl = 0;
  3972. }
  3973. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd);
  3974. return ret;
  3975. }
  3976. /**
  3977. * pm8001_chip_phy_start_req - start phy via PHY_START COMMAND
  3978. * @pm8001_ha: our hba card information.
  3979. * @num: the inbound queue number
  3980. * @phy_id: the phy id which we wanted to start up.
  3981. */
  3982. static int
  3983. pm8001_chip_phy_start_req(struct pm8001_hba_info *pm8001_ha, u8 phy_id)
  3984. {
  3985. struct phy_start_req payload;
  3986. struct inbound_queue_table *circularQ;
  3987. int ret;
  3988. u32 tag = 0x01;
  3989. u32 opcode = OPC_INB_PHYSTART;
  3990. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3991. memset(&payload, 0, sizeof(payload));
  3992. payload.tag = cpu_to_le32(tag);
  3993. /*
  3994. ** [0:7] PHY Identifier
  3995. ** [8:11] link rate 1.5G, 3G, 6G
  3996. ** [12:13] link mode 01b SAS mode; 10b SATA mode; 11b both
  3997. ** [14] 0b disable spin up hold; 1b enable spin up hold
  3998. */
  3999. payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
  4000. LINKMODE_AUTO | LINKRATE_15 |
  4001. LINKRATE_30 | LINKRATE_60 | phy_id);
  4002. payload.sas_identify.dev_type = SAS_END_DEV;
  4003. payload.sas_identify.initiator_bits = SAS_PROTOCOL_ALL;
  4004. memcpy(payload.sas_identify.sas_addr,
  4005. pm8001_ha->sas_addr, SAS_ADDR_SIZE);
  4006. payload.sas_identify.phy_id = phy_id;
  4007. ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
  4008. return ret;
  4009. }
  4010. /**
  4011. * pm8001_chip_phy_stop_req - start phy via PHY_STOP COMMAND
  4012. * @pm8001_ha: our hba card information.
  4013. * @num: the inbound queue number
  4014. * @phy_id: the phy id which we wanted to start up.
  4015. */
  4016. static int pm8001_chip_phy_stop_req(struct pm8001_hba_info *pm8001_ha,
  4017. u8 phy_id)
  4018. {
  4019. struct phy_stop_req payload;
  4020. struct inbound_queue_table *circularQ;
  4021. int ret;
  4022. u32 tag = 0x01;
  4023. u32 opcode = OPC_INB_PHYSTOP;
  4024. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4025. memset(&payload, 0, sizeof(payload));
  4026. payload.tag = cpu_to_le32(tag);
  4027. payload.phy_id = cpu_to_le32(phy_id);
  4028. ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
  4029. return ret;
  4030. }
  4031. /**
  4032. * see comments on mpi_reg_resp.
  4033. */
  4034. static int pm8001_chip_reg_dev_req(struct pm8001_hba_info *pm8001_ha,
  4035. struct pm8001_device *pm8001_dev, u32 flag)
  4036. {
  4037. struct reg_dev_req payload;
  4038. u32 opc;
  4039. u32 stp_sspsmp_sata = 0x4;
  4040. struct inbound_queue_table *circularQ;
  4041. u32 linkrate, phy_id;
  4042. int rc, tag = 0xdeadbeef;
  4043. struct pm8001_ccb_info *ccb;
  4044. u8 retryFlag = 0x1;
  4045. u16 firstBurstSize = 0;
  4046. u16 ITNT = 2000;
  4047. struct domain_device *dev = pm8001_dev->sas_device;
  4048. struct domain_device *parent_dev = dev->parent;
  4049. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4050. memset(&payload, 0, sizeof(payload));
  4051. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4052. if (rc)
  4053. return rc;
  4054. ccb = &pm8001_ha->ccb_info[tag];
  4055. ccb->device = pm8001_dev;
  4056. ccb->ccb_tag = tag;
  4057. payload.tag = cpu_to_le32(tag);
  4058. if (flag == 1)
  4059. stp_sspsmp_sata = 0x02; /*direct attached sata */
  4060. else {
  4061. if (pm8001_dev->dev_type == SATA_DEV)
  4062. stp_sspsmp_sata = 0x00; /* stp*/
  4063. else if (pm8001_dev->dev_type == SAS_END_DEV ||
  4064. pm8001_dev->dev_type == EDGE_DEV ||
  4065. pm8001_dev->dev_type == FANOUT_DEV)
  4066. stp_sspsmp_sata = 0x01; /*ssp or smp*/
  4067. }
  4068. if (parent_dev && DEV_IS_EXPANDER(parent_dev->dev_type))
  4069. phy_id = parent_dev->ex_dev.ex_phy->phy_id;
  4070. else
  4071. phy_id = pm8001_dev->attached_phy;
  4072. opc = OPC_INB_REG_DEV;
  4073. linkrate = (pm8001_dev->sas_device->linkrate < dev->port->linkrate) ?
  4074. pm8001_dev->sas_device->linkrate : dev->port->linkrate;
  4075. payload.phyid_portid =
  4076. cpu_to_le32(((pm8001_dev->sas_device->port->id) & 0x0F) |
  4077. ((phy_id & 0x0F) << 4));
  4078. payload.dtype_dlr_retry = cpu_to_le32((retryFlag & 0x01) |
  4079. ((linkrate & 0x0F) * 0x1000000) |
  4080. ((stp_sspsmp_sata & 0x03) * 0x10000000));
  4081. payload.firstburstsize_ITNexustimeout =
  4082. cpu_to_le32(ITNT | (firstBurstSize * 0x10000));
  4083. memcpy(payload.sas_addr, pm8001_dev->sas_device->sas_addr,
  4084. SAS_ADDR_SIZE);
  4085. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4086. return rc;
  4087. }
  4088. /**
  4089. * see comments on mpi_reg_resp.
  4090. */
  4091. static int pm8001_chip_dereg_dev_req(struct pm8001_hba_info *pm8001_ha,
  4092. u32 device_id)
  4093. {
  4094. struct dereg_dev_req payload;
  4095. u32 opc = OPC_INB_DEREG_DEV_HANDLE;
  4096. int ret;
  4097. struct inbound_queue_table *circularQ;
  4098. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4099. memset(&payload, 0, sizeof(payload));
  4100. payload.tag = cpu_to_le32(1);
  4101. payload.device_id = cpu_to_le32(device_id);
  4102. PM8001_MSG_DBG(pm8001_ha,
  4103. pm8001_printk("unregister device device_id = %d\n", device_id));
  4104. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4105. return ret;
  4106. }
  4107. /**
  4108. * pm8001_chip_phy_ctl_req - support the local phy operation
  4109. * @pm8001_ha: our hba card information.
  4110. * @num: the inbound queue number
  4111. * @phy_id: the phy id which we wanted to operate
  4112. * @phy_op:
  4113. */
  4114. static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  4115. u32 phyId, u32 phy_op)
  4116. {
  4117. struct local_phy_ctl_req payload;
  4118. struct inbound_queue_table *circularQ;
  4119. int ret;
  4120. u32 opc = OPC_INB_LOCAL_PHY_CONTROL;
  4121. memset(&payload, 0, sizeof(payload));
  4122. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4123. payload.tag = cpu_to_le32(1);
  4124. payload.phyop_phyid =
  4125. cpu_to_le32(((phy_op & 0xff) << 8) | (phyId & 0x0F));
  4126. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4127. return ret;
  4128. }
  4129. static u32 pm8001_chip_is_our_interupt(struct pm8001_hba_info *pm8001_ha)
  4130. {
  4131. u32 value;
  4132. #ifdef PM8001_USE_MSIX
  4133. return 1;
  4134. #endif
  4135. value = pm8001_cr32(pm8001_ha, 0, MSGU_ODR);
  4136. if (value)
  4137. return 1;
  4138. return 0;
  4139. }
  4140. /**
  4141. * pm8001_chip_isr - PM8001 isr handler.
  4142. * @pm8001_ha: our hba card information.
  4143. * @irq: irq number.
  4144. * @stat: stat.
  4145. */
  4146. static irqreturn_t
  4147. pm8001_chip_isr(struct pm8001_hba_info *pm8001_ha)
  4148. {
  4149. pm8001_chip_interrupt_disable(pm8001_ha);
  4150. process_oq(pm8001_ha);
  4151. pm8001_chip_interrupt_enable(pm8001_ha);
  4152. return IRQ_HANDLED;
  4153. }
  4154. static int send_task_abort(struct pm8001_hba_info *pm8001_ha, u32 opc,
  4155. u32 dev_id, u8 flag, u32 task_tag, u32 cmd_tag)
  4156. {
  4157. struct task_abort_req task_abort;
  4158. struct inbound_queue_table *circularQ;
  4159. int ret;
  4160. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4161. memset(&task_abort, 0, sizeof(task_abort));
  4162. if (ABORT_SINGLE == (flag & ABORT_MASK)) {
  4163. task_abort.abort_all = 0;
  4164. task_abort.device_id = cpu_to_le32(dev_id);
  4165. task_abort.tag_to_abort = cpu_to_le32(task_tag);
  4166. task_abort.tag = cpu_to_le32(cmd_tag);
  4167. } else if (ABORT_ALL == (flag & ABORT_MASK)) {
  4168. task_abort.abort_all = cpu_to_le32(1);
  4169. task_abort.device_id = cpu_to_le32(dev_id);
  4170. task_abort.tag = cpu_to_le32(cmd_tag);
  4171. }
  4172. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort);
  4173. return ret;
  4174. }
  4175. /**
  4176. * pm8001_chip_abort_task - SAS abort task when error or exception happened.
  4177. * @task: the task we wanted to aborted.
  4178. * @flag: the abort flag.
  4179. */
  4180. static int pm8001_chip_abort_task(struct pm8001_hba_info *pm8001_ha,
  4181. struct pm8001_device *pm8001_dev, u8 flag, u32 task_tag, u32 cmd_tag)
  4182. {
  4183. u32 opc, device_id;
  4184. int rc = TMF_RESP_FUNC_FAILED;
  4185. PM8001_EH_DBG(pm8001_ha, pm8001_printk("cmd_tag = %x, abort task tag"
  4186. " = %x", cmd_tag, task_tag));
  4187. if (pm8001_dev->dev_type == SAS_END_DEV)
  4188. opc = OPC_INB_SSP_ABORT;
  4189. else if (pm8001_dev->dev_type == SATA_DEV)
  4190. opc = OPC_INB_SATA_ABORT;
  4191. else
  4192. opc = OPC_INB_SMP_ABORT;/* SMP */
  4193. device_id = pm8001_dev->device_id;
  4194. rc = send_task_abort(pm8001_ha, opc, device_id, flag,
  4195. task_tag, cmd_tag);
  4196. if (rc != TMF_RESP_FUNC_COMPLETE)
  4197. PM8001_EH_DBG(pm8001_ha, pm8001_printk("rc= %d\n", rc));
  4198. return rc;
  4199. }
  4200. /**
  4201. * pm8001_chip_ssp_tm_req - built the task management command.
  4202. * @pm8001_ha: our hba card information.
  4203. * @ccb: the ccb information.
  4204. * @tmf: task management function.
  4205. */
  4206. static int pm8001_chip_ssp_tm_req(struct pm8001_hba_info *pm8001_ha,
  4207. struct pm8001_ccb_info *ccb, struct pm8001_tmf_task *tmf)
  4208. {
  4209. struct sas_task *task = ccb->task;
  4210. struct domain_device *dev = task->dev;
  4211. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  4212. u32 opc = OPC_INB_SSPINITMSTART;
  4213. struct inbound_queue_table *circularQ;
  4214. struct ssp_ini_tm_start_req sspTMCmd;
  4215. int ret;
  4216. memset(&sspTMCmd, 0, sizeof(sspTMCmd));
  4217. sspTMCmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  4218. sspTMCmd.relate_tag = cpu_to_le32(tmf->tag_of_task_to_be_managed);
  4219. sspTMCmd.tmf = cpu_to_le32(tmf->tmf);
  4220. memcpy(sspTMCmd.lun, task->ssp_task.LUN, 8);
  4221. sspTMCmd.tag = cpu_to_le32(ccb->ccb_tag);
  4222. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4223. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sspTMCmd);
  4224. return ret;
  4225. }
  4226. static int pm8001_chip_get_nvmd_req(struct pm8001_hba_info *pm8001_ha,
  4227. void *payload)
  4228. {
  4229. u32 opc = OPC_INB_GET_NVMD_DATA;
  4230. u32 nvmd_type;
  4231. int rc;
  4232. u32 tag;
  4233. struct pm8001_ccb_info *ccb;
  4234. struct inbound_queue_table *circularQ;
  4235. struct get_nvm_data_req nvmd_req;
  4236. struct fw_control_ex *fw_control_context;
  4237. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4238. nvmd_type = ioctl_payload->minor_function;
  4239. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4240. if (!fw_control_context)
  4241. return -ENOMEM;
  4242. fw_control_context->usrAddr = (u8 *)&ioctl_payload->func_specific[0];
  4243. fw_control_context->len = ioctl_payload->length;
  4244. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4245. memset(&nvmd_req, 0, sizeof(nvmd_req));
  4246. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4247. if (rc) {
  4248. kfree(fw_control_context);
  4249. return rc;
  4250. }
  4251. ccb = &pm8001_ha->ccb_info[tag];
  4252. ccb->ccb_tag = tag;
  4253. ccb->fw_control_context = fw_control_context;
  4254. nvmd_req.tag = cpu_to_le32(tag);
  4255. switch (nvmd_type) {
  4256. case TWI_DEVICE: {
  4257. u32 twi_addr, twi_page_size;
  4258. twi_addr = 0xa8;
  4259. twi_page_size = 2;
  4260. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
  4261. twi_page_size << 8 | TWI_DEVICE);
  4262. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4263. nvmd_req.resp_addr_hi =
  4264. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4265. nvmd_req.resp_addr_lo =
  4266. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4267. break;
  4268. }
  4269. case C_SEEPROM: {
  4270. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
  4271. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4272. nvmd_req.resp_addr_hi =
  4273. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4274. nvmd_req.resp_addr_lo =
  4275. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4276. break;
  4277. }
  4278. case VPD_FLASH: {
  4279. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
  4280. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4281. nvmd_req.resp_addr_hi =
  4282. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4283. nvmd_req.resp_addr_lo =
  4284. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4285. break;
  4286. }
  4287. case EXPAN_ROM: {
  4288. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
  4289. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4290. nvmd_req.resp_addr_hi =
  4291. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4292. nvmd_req.resp_addr_lo =
  4293. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4294. break;
  4295. }
  4296. default:
  4297. break;
  4298. }
  4299. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
  4300. return rc;
  4301. }
  4302. static int pm8001_chip_set_nvmd_req(struct pm8001_hba_info *pm8001_ha,
  4303. void *payload)
  4304. {
  4305. u32 opc = OPC_INB_SET_NVMD_DATA;
  4306. u32 nvmd_type;
  4307. int rc;
  4308. u32 tag;
  4309. struct pm8001_ccb_info *ccb;
  4310. struct inbound_queue_table *circularQ;
  4311. struct set_nvm_data_req nvmd_req;
  4312. struct fw_control_ex *fw_control_context;
  4313. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4314. nvmd_type = ioctl_payload->minor_function;
  4315. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4316. if (!fw_control_context)
  4317. return -ENOMEM;
  4318. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4319. memcpy(pm8001_ha->memoryMap.region[NVMD].virt_ptr,
  4320. ioctl_payload->func_specific,
  4321. ioctl_payload->length);
  4322. memset(&nvmd_req, 0, sizeof(nvmd_req));
  4323. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4324. if (rc) {
  4325. kfree(fw_control_context);
  4326. return rc;
  4327. }
  4328. ccb = &pm8001_ha->ccb_info[tag];
  4329. ccb->fw_control_context = fw_control_context;
  4330. ccb->ccb_tag = tag;
  4331. nvmd_req.tag = cpu_to_le32(tag);
  4332. switch (nvmd_type) {
  4333. case TWI_DEVICE: {
  4334. u32 twi_addr, twi_page_size;
  4335. twi_addr = 0xa8;
  4336. twi_page_size = 2;
  4337. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4338. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
  4339. twi_page_size << 8 | TWI_DEVICE);
  4340. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4341. nvmd_req.resp_addr_hi =
  4342. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4343. nvmd_req.resp_addr_lo =
  4344. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4345. break;
  4346. }
  4347. case C_SEEPROM:
  4348. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
  4349. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4350. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4351. nvmd_req.resp_addr_hi =
  4352. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4353. nvmd_req.resp_addr_lo =
  4354. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4355. break;
  4356. case VPD_FLASH:
  4357. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
  4358. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4359. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4360. nvmd_req.resp_addr_hi =
  4361. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4362. nvmd_req.resp_addr_lo =
  4363. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4364. break;
  4365. case EXPAN_ROM:
  4366. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
  4367. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4368. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4369. nvmd_req.resp_addr_hi =
  4370. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4371. nvmd_req.resp_addr_lo =
  4372. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4373. break;
  4374. default:
  4375. break;
  4376. }
  4377. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
  4378. return rc;
  4379. }
  4380. /**
  4381. * pm8001_chip_fw_flash_update_build - support the firmware update operation
  4382. * @pm8001_ha: our hba card information.
  4383. * @fw_flash_updata_info: firmware flash update param
  4384. */
  4385. static int
  4386. pm8001_chip_fw_flash_update_build(struct pm8001_hba_info *pm8001_ha,
  4387. void *fw_flash_updata_info, u32 tag)
  4388. {
  4389. struct fw_flash_Update_req payload;
  4390. struct fw_flash_updata_info *info;
  4391. struct inbound_queue_table *circularQ;
  4392. int ret;
  4393. u32 opc = OPC_INB_FW_FLASH_UPDATE;
  4394. memset(&payload, 0, sizeof(struct fw_flash_Update_req));
  4395. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4396. info = fw_flash_updata_info;
  4397. payload.tag = cpu_to_le32(tag);
  4398. payload.cur_image_len = cpu_to_le32(info->cur_image_len);
  4399. payload.cur_image_offset = cpu_to_le32(info->cur_image_offset);
  4400. payload.total_image_len = cpu_to_le32(info->total_image_len);
  4401. payload.len = info->sgl.im_len.len ;
  4402. payload.sgl_addr_lo =
  4403. cpu_to_le32(lower_32_bits(le64_to_cpu(info->sgl.addr)));
  4404. payload.sgl_addr_hi =
  4405. cpu_to_le32(upper_32_bits(le64_to_cpu(info->sgl.addr)));
  4406. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4407. return ret;
  4408. }
  4409. static int
  4410. pm8001_chip_fw_flash_update_req(struct pm8001_hba_info *pm8001_ha,
  4411. void *payload)
  4412. {
  4413. struct fw_flash_updata_info flash_update_info;
  4414. struct fw_control_info *fw_control;
  4415. struct fw_control_ex *fw_control_context;
  4416. int rc;
  4417. u32 tag;
  4418. struct pm8001_ccb_info *ccb;
  4419. void *buffer = NULL;
  4420. dma_addr_t phys_addr;
  4421. u32 phys_addr_hi;
  4422. u32 phys_addr_lo;
  4423. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4424. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4425. if (!fw_control_context)
  4426. return -ENOMEM;
  4427. fw_control = (struct fw_control_info *)&ioctl_payload->func_specific[0];
  4428. if (fw_control->len != 0) {
  4429. if (pm8001_mem_alloc(pm8001_ha->pdev,
  4430. (void **)&buffer,
  4431. &phys_addr,
  4432. &phys_addr_hi,
  4433. &phys_addr_lo,
  4434. fw_control->len, 0) != 0) {
  4435. PM8001_FAIL_DBG(pm8001_ha,
  4436. pm8001_printk("Mem alloc failure\n"));
  4437. kfree(fw_control_context);
  4438. return -ENOMEM;
  4439. }
  4440. }
  4441. memcpy(buffer, fw_control->buffer, fw_control->len);
  4442. flash_update_info.sgl.addr = cpu_to_le64(phys_addr);
  4443. flash_update_info.sgl.im_len.len = cpu_to_le32(fw_control->len);
  4444. flash_update_info.sgl.im_len.e = 0;
  4445. flash_update_info.cur_image_offset = fw_control->offset;
  4446. flash_update_info.cur_image_len = fw_control->len;
  4447. flash_update_info.total_image_len = fw_control->size;
  4448. fw_control_context->fw_control = fw_control;
  4449. fw_control_context->virtAddr = buffer;
  4450. fw_control_context->len = fw_control->len;
  4451. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4452. if (rc) {
  4453. kfree(fw_control_context);
  4454. return rc;
  4455. }
  4456. ccb = &pm8001_ha->ccb_info[tag];
  4457. ccb->fw_control_context = fw_control_context;
  4458. ccb->ccb_tag = tag;
  4459. rc = pm8001_chip_fw_flash_update_build(pm8001_ha, &flash_update_info,
  4460. tag);
  4461. return rc;
  4462. }
  4463. static int
  4464. pm8001_chip_set_dev_state_req(struct pm8001_hba_info *pm8001_ha,
  4465. struct pm8001_device *pm8001_dev, u32 state)
  4466. {
  4467. struct set_dev_state_req payload;
  4468. struct inbound_queue_table *circularQ;
  4469. struct pm8001_ccb_info *ccb;
  4470. int rc;
  4471. u32 tag;
  4472. u32 opc = OPC_INB_SET_DEVICE_STATE;
  4473. memset(&payload, 0, sizeof(payload));
  4474. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4475. if (rc)
  4476. return -1;
  4477. ccb = &pm8001_ha->ccb_info[tag];
  4478. ccb->ccb_tag = tag;
  4479. ccb->device = pm8001_dev;
  4480. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4481. payload.tag = cpu_to_le32(tag);
  4482. payload.device_id = cpu_to_le32(pm8001_dev->device_id);
  4483. payload.nds = cpu_to_le32(state);
  4484. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4485. return rc;
  4486. }
  4487. static int
  4488. pm8001_chip_sas_re_initialization(struct pm8001_hba_info *pm8001_ha)
  4489. {
  4490. struct sas_re_initialization_req payload;
  4491. struct inbound_queue_table *circularQ;
  4492. struct pm8001_ccb_info *ccb;
  4493. int rc;
  4494. u32 tag;
  4495. u32 opc = OPC_INB_SAS_RE_INITIALIZE;
  4496. memset(&payload, 0, sizeof(payload));
  4497. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4498. if (rc)
  4499. return -1;
  4500. ccb = &pm8001_ha->ccb_info[tag];
  4501. ccb->ccb_tag = tag;
  4502. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4503. payload.tag = cpu_to_le32(tag);
  4504. payload.SSAHOLT = cpu_to_le32(0xd << 25);
  4505. payload.sata_hol_tmo = cpu_to_le32(80);
  4506. payload.open_reject_cmdretries_data_retries = cpu_to_le32(0xff00ff);
  4507. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4508. return rc;
  4509. }
  4510. const struct pm8001_dispatch pm8001_8001_dispatch = {
  4511. .name = "pmc8001",
  4512. .chip_init = pm8001_chip_init,
  4513. .chip_soft_rst = pm8001_chip_soft_rst,
  4514. .chip_rst = pm8001_hw_chip_rst,
  4515. .chip_iounmap = pm8001_chip_iounmap,
  4516. .isr = pm8001_chip_isr,
  4517. .is_our_interupt = pm8001_chip_is_our_interupt,
  4518. .isr_process_oq = process_oq,
  4519. .interrupt_enable = pm8001_chip_interrupt_enable,
  4520. .interrupt_disable = pm8001_chip_interrupt_disable,
  4521. .make_prd = pm8001_chip_make_sg,
  4522. .smp_req = pm8001_chip_smp_req,
  4523. .ssp_io_req = pm8001_chip_ssp_io_req,
  4524. .sata_req = pm8001_chip_sata_req,
  4525. .phy_start_req = pm8001_chip_phy_start_req,
  4526. .phy_stop_req = pm8001_chip_phy_stop_req,
  4527. .reg_dev_req = pm8001_chip_reg_dev_req,
  4528. .dereg_dev_req = pm8001_chip_dereg_dev_req,
  4529. .phy_ctl_req = pm8001_chip_phy_ctl_req,
  4530. .task_abort = pm8001_chip_abort_task,
  4531. .ssp_tm_req = pm8001_chip_ssp_tm_req,
  4532. .get_nvmd_req = pm8001_chip_get_nvmd_req,
  4533. .set_nvmd_req = pm8001_chip_set_nvmd_req,
  4534. .fw_flash_update_req = pm8001_chip_fw_flash_update_req,
  4535. .set_dev_state_req = pm8001_chip_set_dev_state_req,
  4536. .sas_re_init_req = pm8001_chip_sas_re_initialization,
  4537. };