probe.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183
  1. /*
  2. * arch/sh/kernel/cpu/sh4/probe.c
  3. *
  4. * CPU Subtype Probing for SH-4.
  5. *
  6. * Copyright (C) 2001 - 2006 Paul Mundt
  7. * Copyright (C) 2003 Richard Curnow
  8. *
  9. * This file is subject to the terms and conditions of the GNU General Public
  10. * License. See the file "COPYING" in the main directory of this archive
  11. * for more details.
  12. */
  13. #include <linux/init.h>
  14. #include <asm/processor.h>
  15. #include <asm/cache.h>
  16. #include <asm/io.h>
  17. int __init detect_cpu_and_cache_system(void)
  18. {
  19. unsigned long pvr, prr, cvr;
  20. unsigned long size;
  21. static unsigned long sizes[16] = {
  22. [1] = (1 << 12),
  23. [2] = (1 << 13),
  24. [4] = (1 << 14),
  25. [8] = (1 << 15),
  26. [9] = (1 << 16)
  27. };
  28. pvr = (ctrl_inl(CCN_PVR) >> 8) & 0xffff;
  29. prr = (ctrl_inl(CCN_PRR) >> 4) & 0xff;
  30. cvr = (ctrl_inl(CCN_CVR));
  31. /*
  32. * Setup some sane SH-4 defaults for the icache
  33. */
  34. cpu_data->icache.way_incr = (1 << 13);
  35. cpu_data->icache.entry_shift = 5;
  36. cpu_data->icache.entry_mask = 0x1fe0;
  37. cpu_data->icache.sets = 256;
  38. cpu_data->icache.ways = 1;
  39. cpu_data->icache.linesz = L1_CACHE_BYTES;
  40. /*
  41. * And again for the dcache ..
  42. */
  43. cpu_data->dcache.way_incr = (1 << 14);
  44. cpu_data->dcache.entry_shift = 5;
  45. cpu_data->dcache.entry_mask = 0x3fe0;
  46. cpu_data->dcache.sets = 512;
  47. cpu_data->dcache.ways = 1;
  48. cpu_data->dcache.linesz = L1_CACHE_BYTES;
  49. /*
  50. * Probe the underlying processor version/revision and
  51. * adjust cpu_data setup accordingly.
  52. */
  53. switch (pvr) {
  54. case 0x205:
  55. cpu_data->type = CPU_SH7750;
  56. cpu_data->flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU |
  57. CPU_HAS_PERF_COUNTER | CPU_HAS_PTEA;
  58. break;
  59. case 0x206:
  60. cpu_data->type = CPU_SH7750S;
  61. cpu_data->flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU |
  62. CPU_HAS_PERF_COUNTER | CPU_HAS_PTEA;
  63. break;
  64. case 0x1100:
  65. cpu_data->type = CPU_SH7751;
  66. cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
  67. break;
  68. case 0x2000:
  69. cpu_data->type = CPU_SH73180;
  70. cpu_data->icache.ways = 4;
  71. cpu_data->dcache.ways = 4;
  72. break;
  73. case 0x2001:
  74. case 0x2004:
  75. cpu_data->type = CPU_SH7770;
  76. cpu_data->icache.ways = 4;
  77. cpu_data->dcache.ways = 4;
  78. cpu_data->flags |= CPU_HAS_FPU;
  79. break;
  80. case 0x2006:
  81. case 0x200A:
  82. if (prr == 0x61)
  83. cpu_data->type = CPU_SH7781;
  84. else
  85. cpu_data->type = CPU_SH7780;
  86. cpu_data->icache.ways = 4;
  87. cpu_data->dcache.ways = 4;
  88. cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER;
  89. break;
  90. case 0x3000:
  91. case 0x3003:
  92. cpu_data->type = CPU_SH7343;
  93. cpu_data->icache.ways = 4;
  94. cpu_data->dcache.ways = 4;
  95. break;
  96. case 0x8000:
  97. cpu_data->type = CPU_ST40RA;
  98. cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
  99. break;
  100. case 0x8100:
  101. cpu_data->type = CPU_ST40GX1;
  102. cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
  103. break;
  104. case 0x700:
  105. cpu_data->type = CPU_SH4_501;
  106. cpu_data->icache.ways = 2;
  107. cpu_data->dcache.ways = 2;
  108. cpu_data->flags |= CPU_HAS_PTEA;
  109. break;
  110. case 0x600:
  111. cpu_data->type = CPU_SH4_202;
  112. cpu_data->icache.ways = 2;
  113. cpu_data->dcache.ways = 2;
  114. cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
  115. break;
  116. case 0x500 ... 0x501:
  117. switch (prr) {
  118. case 0x10:
  119. cpu_data->type = CPU_SH7750R;
  120. break;
  121. case 0x11:
  122. cpu_data->type = CPU_SH7751R;
  123. break;
  124. case 0x50 ... 0x5f:
  125. cpu_data->type = CPU_SH7760;
  126. break;
  127. }
  128. cpu_data->icache.ways = 2;
  129. cpu_data->dcache.ways = 2;
  130. cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
  131. break;
  132. default:
  133. cpu_data->type = CPU_SH_NONE;
  134. break;
  135. }
  136. #ifdef CONFIG_SH_DIRECT_MAPPED
  137. cpu_data->icache.ways = 1;
  138. cpu_data->dcache.ways = 1;
  139. #endif
  140. /*
  141. * On anything that's not a direct-mapped cache, look to the CVR
  142. * for I/D-cache specifics.
  143. */
  144. if (cpu_data->icache.ways > 1) {
  145. size = sizes[(cvr >> 20) & 0xf];
  146. cpu_data->icache.way_incr = (size >> 1);
  147. cpu_data->icache.sets = (size >> 6);
  148. cpu_data->icache.entry_mask =
  149. (cpu_data->icache.way_incr - (1 << 5));
  150. }
  151. cpu_data->icache.way_size = cpu_data->icache.sets *
  152. cpu_data->icache.linesz;
  153. if (cpu_data->dcache.ways > 1) {
  154. size = sizes[(cvr >> 16) & 0xf];
  155. cpu_data->dcache.way_incr = (size >> 1);
  156. cpu_data->dcache.sets = (size >> 6);
  157. cpu_data->dcache.entry_mask =
  158. (cpu_data->dcache.way_incr - (1 << 5));
  159. }
  160. cpu_data->dcache.way_size = cpu_data->dcache.sets *
  161. cpu_data->dcache.linesz;
  162. return 0;
  163. }