pci_64.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437
  1. /*
  2. * Port for PPC64 David Engebretsen, IBM Corp.
  3. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  4. *
  5. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  6. * Rework, based on alpha PCI code.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version
  11. * 2 of the License, or (at your option) any later version.
  12. */
  13. #undef DEBUG
  14. #include <linux/kernel.h>
  15. #include <linux/pci.h>
  16. #include <linux/string.h>
  17. #include <linux/init.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/mm.h>
  20. #include <linux/list.h>
  21. #include <linux/syscalls.h>
  22. #include <linux/irq.h>
  23. #include <asm/processor.h>
  24. #include <asm/io.h>
  25. #include <asm/prom.h>
  26. #include <asm/pci-bridge.h>
  27. #include <asm/byteorder.h>
  28. #include <asm/machdep.h>
  29. #include <asm/ppc-pci.h>
  30. #include <asm/firmware.h>
  31. #ifdef DEBUG
  32. #include <asm/udbg.h>
  33. #define DBG(fmt...) printk(fmt)
  34. #else
  35. #define DBG(fmt...)
  36. #endif
  37. unsigned long pci_probe_only = 1;
  38. int pci_assign_all_buses = 0;
  39. static void fixup_resource(struct resource *res, struct pci_dev *dev);
  40. static void do_bus_setup(struct pci_bus *bus);
  41. static void phbs_remap_io(void);
  42. /* pci_io_base -- the base address from which io bars are offsets.
  43. * This is the lowest I/O base address (so bar values are always positive),
  44. * and it *must* be the start of ISA space if an ISA bus exists because
  45. * ISA drivers use hard coded offsets. If no ISA bus exists a dummy
  46. * page is mapped and isa_io_limit prevents access to it.
  47. */
  48. unsigned long isa_io_base; /* NULL if no ISA bus */
  49. EXPORT_SYMBOL(isa_io_base);
  50. unsigned long pci_io_base;
  51. EXPORT_SYMBOL(pci_io_base);
  52. void iSeries_pcibios_init(void);
  53. LIST_HEAD(hose_list);
  54. struct dma_mapping_ops *pci_dma_ops;
  55. EXPORT_SYMBOL(pci_dma_ops);
  56. int global_phb_number; /* Global phb counter */
  57. /* Cached ISA bridge dev. */
  58. struct pci_dev *ppc64_isabridge_dev = NULL;
  59. EXPORT_SYMBOL_GPL(ppc64_isabridge_dev);
  60. static void fixup_broken_pcnet32(struct pci_dev* dev)
  61. {
  62. if ((dev->class>>8 == PCI_CLASS_NETWORK_ETHERNET)) {
  63. dev->vendor = PCI_VENDOR_ID_AMD;
  64. pci_write_config_word(dev, PCI_VENDOR_ID, PCI_VENDOR_ID_AMD);
  65. }
  66. }
  67. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TRIDENT, PCI_ANY_ID, fixup_broken_pcnet32);
  68. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  69. struct resource *res)
  70. {
  71. unsigned long offset = 0;
  72. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  73. if (!hose)
  74. return;
  75. if (res->flags & IORESOURCE_IO)
  76. offset = (unsigned long)hose->io_base_virt - pci_io_base;
  77. if (res->flags & IORESOURCE_MEM)
  78. offset = hose->pci_mem_offset;
  79. region->start = res->start - offset;
  80. region->end = res->end - offset;
  81. }
  82. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  83. struct pci_bus_region *region)
  84. {
  85. unsigned long offset = 0;
  86. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  87. if (!hose)
  88. return;
  89. if (res->flags & IORESOURCE_IO)
  90. offset = (unsigned long)hose->io_base_virt - pci_io_base;
  91. if (res->flags & IORESOURCE_MEM)
  92. offset = hose->pci_mem_offset;
  93. res->start = region->start + offset;
  94. res->end = region->end + offset;
  95. }
  96. #ifdef CONFIG_HOTPLUG
  97. EXPORT_SYMBOL(pcibios_resource_to_bus);
  98. EXPORT_SYMBOL(pcibios_bus_to_resource);
  99. #endif
  100. /*
  101. * We need to avoid collisions with `mirrored' VGA ports
  102. * and other strange ISA hardware, so we always want the
  103. * addresses to be allocated in the 0x000-0x0ff region
  104. * modulo 0x400.
  105. *
  106. * Why? Because some silly external IO cards only decode
  107. * the low 10 bits of the IO address. The 0x00-0xff region
  108. * is reserved for motherboard devices that decode all 16
  109. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  110. * but we want to try to avoid allocating at 0x2900-0x2bff
  111. * which might have be mirrored at 0x0100-0x03ff..
  112. */
  113. void pcibios_align_resource(void *data, struct resource *res,
  114. resource_size_t size, resource_size_t align)
  115. {
  116. struct pci_dev *dev = data;
  117. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  118. resource_size_t start = res->start;
  119. unsigned long alignto;
  120. if (res->flags & IORESOURCE_IO) {
  121. unsigned long offset = (unsigned long)hose->io_base_virt -
  122. pci_io_base;
  123. /* Make sure we start at our min on all hoses */
  124. if (start - offset < PCIBIOS_MIN_IO)
  125. start = PCIBIOS_MIN_IO + offset;
  126. /*
  127. * Put everything into 0x00-0xff region modulo 0x400
  128. */
  129. if (start & 0x300)
  130. start = (start + 0x3ff) & ~0x3ff;
  131. } else if (res->flags & IORESOURCE_MEM) {
  132. /* Make sure we start at our min on all hoses */
  133. if (start - hose->pci_mem_offset < PCIBIOS_MIN_MEM)
  134. start = PCIBIOS_MIN_MEM + hose->pci_mem_offset;
  135. /* Align to multiple of size of minimum base. */
  136. alignto = max(0x1000UL, align);
  137. start = ALIGN(start, alignto);
  138. }
  139. res->start = start;
  140. }
  141. static DEFINE_SPINLOCK(hose_spinlock);
  142. /*
  143. * pci_controller(phb) initialized common variables.
  144. */
  145. static void __devinit pci_setup_pci_controller(struct pci_controller *hose)
  146. {
  147. memset(hose, 0, sizeof(struct pci_controller));
  148. spin_lock(&hose_spinlock);
  149. hose->global_number = global_phb_number++;
  150. list_add_tail(&hose->list_node, &hose_list);
  151. spin_unlock(&hose_spinlock);
  152. }
  153. struct pci_controller * pcibios_alloc_controller(struct device_node *dev)
  154. {
  155. struct pci_controller *phb;
  156. if (mem_init_done)
  157. phb = kmalloc(sizeof(struct pci_controller), GFP_KERNEL);
  158. else
  159. phb = alloc_bootmem(sizeof (struct pci_controller));
  160. if (phb == NULL)
  161. return NULL;
  162. pci_setup_pci_controller(phb);
  163. phb->arch_data = dev;
  164. phb->is_dynamic = mem_init_done;
  165. if (dev) {
  166. int nid = of_node_to_nid(dev);
  167. if (nid < 0 || !node_online(nid))
  168. nid = -1;
  169. PHB_SET_NODE(phb, nid);
  170. }
  171. return phb;
  172. }
  173. void pcibios_free_controller(struct pci_controller *phb)
  174. {
  175. if (phb->is_dynamic)
  176. kfree(phb);
  177. }
  178. void __devinit pcibios_claim_one_bus(struct pci_bus *b)
  179. {
  180. struct pci_dev *dev;
  181. struct pci_bus *child_bus;
  182. list_for_each_entry(dev, &b->devices, bus_list) {
  183. int i;
  184. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  185. struct resource *r = &dev->resource[i];
  186. if (r->parent || !r->start || !r->flags)
  187. continue;
  188. pci_claim_resource(dev, i);
  189. }
  190. }
  191. list_for_each_entry(child_bus, &b->children, node)
  192. pcibios_claim_one_bus(child_bus);
  193. }
  194. #ifdef CONFIG_HOTPLUG
  195. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  196. #endif
  197. static void __init pcibios_claim_of_setup(void)
  198. {
  199. struct pci_bus *b;
  200. if (firmware_has_feature(FW_FEATURE_ISERIES))
  201. return;
  202. list_for_each_entry(b, &pci_root_buses, node)
  203. pcibios_claim_one_bus(b);
  204. }
  205. static u32 get_int_prop(struct device_node *np, const char *name, u32 def)
  206. {
  207. const u32 *prop;
  208. int len;
  209. prop = get_property(np, name, &len);
  210. if (prop && len >= 4)
  211. return *prop;
  212. return def;
  213. }
  214. static unsigned int pci_parse_of_flags(u32 addr0)
  215. {
  216. unsigned int flags = 0;
  217. if (addr0 & 0x02000000) {
  218. flags = IORESOURCE_MEM | PCI_BASE_ADDRESS_SPACE_MEMORY;
  219. flags |= (addr0 >> 22) & PCI_BASE_ADDRESS_MEM_TYPE_64;
  220. flags |= (addr0 >> 28) & PCI_BASE_ADDRESS_MEM_TYPE_1M;
  221. if (addr0 & 0x40000000)
  222. flags |= IORESOURCE_PREFETCH
  223. | PCI_BASE_ADDRESS_MEM_PREFETCH;
  224. } else if (addr0 & 0x01000000)
  225. flags = IORESOURCE_IO | PCI_BASE_ADDRESS_SPACE_IO;
  226. return flags;
  227. }
  228. #define GET_64BIT(prop, i) ((((u64) (prop)[(i)]) << 32) | (prop)[(i)+1])
  229. static void pci_parse_of_addrs(struct device_node *node, struct pci_dev *dev)
  230. {
  231. u64 base, size;
  232. unsigned int flags;
  233. struct resource *res;
  234. const u32 *addrs;
  235. u32 i;
  236. int proplen;
  237. addrs = get_property(node, "assigned-addresses", &proplen);
  238. if (!addrs)
  239. return;
  240. DBG(" parse addresses (%d bytes) @ %p\n", proplen, addrs);
  241. for (; proplen >= 20; proplen -= 20, addrs += 5) {
  242. flags = pci_parse_of_flags(addrs[0]);
  243. if (!flags)
  244. continue;
  245. base = GET_64BIT(addrs, 1);
  246. size = GET_64BIT(addrs, 3);
  247. if (!size)
  248. continue;
  249. i = addrs[0] & 0xff;
  250. DBG(" base: %llx, size: %llx, i: %x\n",
  251. (unsigned long long)base, (unsigned long long)size, i);
  252. if (PCI_BASE_ADDRESS_0 <= i && i <= PCI_BASE_ADDRESS_5) {
  253. res = &dev->resource[(i - PCI_BASE_ADDRESS_0) >> 2];
  254. } else if (i == dev->rom_base_reg) {
  255. res = &dev->resource[PCI_ROM_RESOURCE];
  256. flags |= IORESOURCE_READONLY | IORESOURCE_CACHEABLE;
  257. } else {
  258. printk(KERN_ERR "PCI: bad cfg reg num 0x%x\n", i);
  259. continue;
  260. }
  261. res->start = base;
  262. res->end = base + size - 1;
  263. res->flags = flags;
  264. res->name = pci_name(dev);
  265. fixup_resource(res, dev);
  266. }
  267. }
  268. struct pci_dev *of_create_pci_dev(struct device_node *node,
  269. struct pci_bus *bus, int devfn)
  270. {
  271. struct pci_dev *dev;
  272. const char *type;
  273. dev = kmalloc(sizeof(struct pci_dev), GFP_KERNEL);
  274. if (!dev)
  275. return NULL;
  276. type = get_property(node, "device_type", NULL);
  277. if (type == NULL)
  278. type = "";
  279. DBG(" create device, devfn: %x, type: %s\n", devfn, type);
  280. memset(dev, 0, sizeof(struct pci_dev));
  281. dev->bus = bus;
  282. dev->sysdata = node;
  283. dev->dev.parent = bus->bridge;
  284. dev->dev.bus = &pci_bus_type;
  285. dev->devfn = devfn;
  286. dev->multifunction = 0; /* maybe a lie? */
  287. dev->vendor = get_int_prop(node, "vendor-id", 0xffff);
  288. dev->device = get_int_prop(node, "device-id", 0xffff);
  289. dev->subsystem_vendor = get_int_prop(node, "subsystem-vendor-id", 0);
  290. dev->subsystem_device = get_int_prop(node, "subsystem-id", 0);
  291. dev->cfg_size = pci_cfg_space_size(dev);
  292. sprintf(pci_name(dev), "%04x:%02x:%02x.%d", pci_domain_nr(bus),
  293. dev->bus->number, PCI_SLOT(devfn), PCI_FUNC(devfn));
  294. dev->class = get_int_prop(node, "class-code", 0);
  295. DBG(" class: 0x%x\n", dev->class);
  296. dev->current_state = 4; /* unknown power state */
  297. if (!strcmp(type, "pci") || !strcmp(type, "pciex")) {
  298. /* a PCI-PCI bridge */
  299. dev->hdr_type = PCI_HEADER_TYPE_BRIDGE;
  300. dev->rom_base_reg = PCI_ROM_ADDRESS1;
  301. } else if (!strcmp(type, "cardbus")) {
  302. dev->hdr_type = PCI_HEADER_TYPE_CARDBUS;
  303. } else {
  304. dev->hdr_type = PCI_HEADER_TYPE_NORMAL;
  305. dev->rom_base_reg = PCI_ROM_ADDRESS;
  306. /* Maybe do a default OF mapping here */
  307. dev->irq = NO_IRQ;
  308. }
  309. pci_parse_of_addrs(node, dev);
  310. DBG(" adding to system ...\n");
  311. pci_device_add(dev, bus);
  312. /* XXX pci_scan_msi_device(dev); */
  313. return dev;
  314. }
  315. EXPORT_SYMBOL(of_create_pci_dev);
  316. void __devinit of_scan_bus(struct device_node *node,
  317. struct pci_bus *bus)
  318. {
  319. struct device_node *child = NULL;
  320. const u32 *reg;
  321. int reglen, devfn;
  322. struct pci_dev *dev;
  323. DBG("of_scan_bus(%s) bus no %d... \n", node->full_name, bus->number);
  324. while ((child = of_get_next_child(node, child)) != NULL) {
  325. DBG(" * %s\n", child->full_name);
  326. reg = get_property(child, "reg", &reglen);
  327. if (reg == NULL || reglen < 20)
  328. continue;
  329. devfn = (reg[0] >> 8) & 0xff;
  330. /* create a new pci_dev for this device */
  331. dev = of_create_pci_dev(child, bus, devfn);
  332. if (!dev)
  333. continue;
  334. DBG("dev header type: %x\n", dev->hdr_type);
  335. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
  336. dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
  337. of_scan_pci_bridge(child, dev);
  338. }
  339. do_bus_setup(bus);
  340. }
  341. EXPORT_SYMBOL(of_scan_bus);
  342. void __devinit of_scan_pci_bridge(struct device_node *node,
  343. struct pci_dev *dev)
  344. {
  345. struct pci_bus *bus;
  346. const u32 *busrange, *ranges;
  347. int len, i, mode;
  348. struct resource *res;
  349. unsigned int flags;
  350. u64 size;
  351. DBG("of_scan_pci_bridge(%s)\n", node->full_name);
  352. /* parse bus-range property */
  353. busrange = get_property(node, "bus-range", &len);
  354. if (busrange == NULL || len != 8) {
  355. printk(KERN_DEBUG "Can't get bus-range for PCI-PCI bridge %s\n",
  356. node->full_name);
  357. return;
  358. }
  359. ranges = get_property(node, "ranges", &len);
  360. if (ranges == NULL) {
  361. printk(KERN_DEBUG "Can't get ranges for PCI-PCI bridge %s\n",
  362. node->full_name);
  363. return;
  364. }
  365. bus = pci_add_new_bus(dev->bus, dev, busrange[0]);
  366. if (!bus) {
  367. printk(KERN_ERR "Failed to create pci bus for %s\n",
  368. node->full_name);
  369. return;
  370. }
  371. bus->primary = dev->bus->number;
  372. bus->subordinate = busrange[1];
  373. bus->bridge_ctl = 0;
  374. bus->sysdata = node;
  375. /* parse ranges property */
  376. /* PCI #address-cells == 3 and #size-cells == 2 always */
  377. res = &dev->resource[PCI_BRIDGE_RESOURCES];
  378. for (i = 0; i < PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES; ++i) {
  379. res->flags = 0;
  380. bus->resource[i] = res;
  381. ++res;
  382. }
  383. i = 1;
  384. for (; len >= 32; len -= 32, ranges += 8) {
  385. flags = pci_parse_of_flags(ranges[0]);
  386. size = GET_64BIT(ranges, 6);
  387. if (flags == 0 || size == 0)
  388. continue;
  389. if (flags & IORESOURCE_IO) {
  390. res = bus->resource[0];
  391. if (res->flags) {
  392. printk(KERN_ERR "PCI: ignoring extra I/O range"
  393. " for bridge %s\n", node->full_name);
  394. continue;
  395. }
  396. } else {
  397. if (i >= PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES) {
  398. printk(KERN_ERR "PCI: too many memory ranges"
  399. " for bridge %s\n", node->full_name);
  400. continue;
  401. }
  402. res = bus->resource[i];
  403. ++i;
  404. }
  405. res->start = GET_64BIT(ranges, 1);
  406. res->end = res->start + size - 1;
  407. res->flags = flags;
  408. fixup_resource(res, dev);
  409. }
  410. sprintf(bus->name, "PCI Bus %04x:%02x", pci_domain_nr(bus),
  411. bus->number);
  412. DBG(" bus name: %s\n", bus->name);
  413. mode = PCI_PROBE_NORMAL;
  414. if (ppc_md.pci_probe_mode)
  415. mode = ppc_md.pci_probe_mode(bus);
  416. DBG(" probe mode: %d\n", mode);
  417. if (mode == PCI_PROBE_DEVTREE)
  418. of_scan_bus(node, bus);
  419. else if (mode == PCI_PROBE_NORMAL)
  420. pci_scan_child_bus(bus);
  421. }
  422. EXPORT_SYMBOL(of_scan_pci_bridge);
  423. void __devinit scan_phb(struct pci_controller *hose)
  424. {
  425. struct pci_bus *bus;
  426. struct device_node *node = hose->arch_data;
  427. int i, mode;
  428. struct resource *res;
  429. DBG("Scanning PHB %s\n", node ? node->full_name : "<NO NAME>");
  430. bus = pci_create_bus(NULL, hose->first_busno, hose->ops, node);
  431. if (bus == NULL) {
  432. printk(KERN_ERR "Failed to create bus for PCI domain %04x\n",
  433. hose->global_number);
  434. return;
  435. }
  436. bus->secondary = hose->first_busno;
  437. hose->bus = bus;
  438. bus->resource[0] = res = &hose->io_resource;
  439. if (res->flags && request_resource(&ioport_resource, res))
  440. printk(KERN_ERR "Failed to request PCI IO region "
  441. "on PCI domain %04x\n", hose->global_number);
  442. for (i = 0; i < 3; ++i) {
  443. res = &hose->mem_resources[i];
  444. bus->resource[i+1] = res;
  445. if (res->flags && request_resource(&iomem_resource, res))
  446. printk(KERN_ERR "Failed to request PCI memory region "
  447. "on PCI domain %04x\n", hose->global_number);
  448. }
  449. mode = PCI_PROBE_NORMAL;
  450. if (node && ppc_md.pci_probe_mode)
  451. mode = ppc_md.pci_probe_mode(bus);
  452. DBG(" probe mode: %d\n", mode);
  453. if (mode == PCI_PROBE_DEVTREE) {
  454. bus->subordinate = hose->last_busno;
  455. of_scan_bus(node, bus);
  456. }
  457. if (mode == PCI_PROBE_NORMAL)
  458. hose->last_busno = bus->subordinate = pci_scan_child_bus(bus);
  459. }
  460. static int __init pcibios_init(void)
  461. {
  462. struct pci_controller *hose, *tmp;
  463. /* For now, override phys_mem_access_prot. If we need it,
  464. * later, we may move that initialization to each ppc_md
  465. */
  466. ppc_md.phys_mem_access_prot = pci_phys_mem_access_prot;
  467. if (firmware_has_feature(FW_FEATURE_ISERIES))
  468. iSeries_pcibios_init();
  469. printk(KERN_DEBUG "PCI: Probing PCI hardware\n");
  470. /* Scan all of the recorded PCI controllers. */
  471. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  472. scan_phb(hose);
  473. pci_bus_add_devices(hose->bus);
  474. }
  475. if (!firmware_has_feature(FW_FEATURE_ISERIES)) {
  476. if (pci_probe_only)
  477. pcibios_claim_of_setup();
  478. else
  479. /* FIXME: `else' will be removed when
  480. pci_assign_unassigned_resources() is able to work
  481. correctly with [partially] allocated PCI tree. */
  482. pci_assign_unassigned_resources();
  483. }
  484. /* Call machine dependent final fixup */
  485. if (ppc_md.pcibios_fixup)
  486. ppc_md.pcibios_fixup();
  487. /* Cache the location of the ISA bridge (if we have one) */
  488. ppc64_isabridge_dev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  489. if (ppc64_isabridge_dev != NULL)
  490. printk(KERN_DEBUG "ISA bridge at %s\n", pci_name(ppc64_isabridge_dev));
  491. if (!firmware_has_feature(FW_FEATURE_ISERIES))
  492. /* map in PCI I/O space */
  493. phbs_remap_io();
  494. printk(KERN_DEBUG "PCI: Probing PCI hardware done\n");
  495. return 0;
  496. }
  497. subsys_initcall(pcibios_init);
  498. char __init *pcibios_setup(char *str)
  499. {
  500. return str;
  501. }
  502. int pcibios_enable_device(struct pci_dev *dev, int mask)
  503. {
  504. u16 cmd, oldcmd;
  505. int i;
  506. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  507. oldcmd = cmd;
  508. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  509. struct resource *res = &dev->resource[i];
  510. /* Only set up the requested stuff */
  511. if (!(mask & (1<<i)))
  512. continue;
  513. if (res->flags & IORESOURCE_IO)
  514. cmd |= PCI_COMMAND_IO;
  515. if (res->flags & IORESOURCE_MEM)
  516. cmd |= PCI_COMMAND_MEMORY;
  517. }
  518. if (cmd != oldcmd) {
  519. printk(KERN_DEBUG "PCI: Enabling device: (%s), cmd %x\n",
  520. pci_name(dev), cmd);
  521. /* Enable the appropriate bits in the PCI command register. */
  522. pci_write_config_word(dev, PCI_COMMAND, cmd);
  523. }
  524. return 0;
  525. }
  526. /*
  527. * Return the domain number for this bus.
  528. */
  529. int pci_domain_nr(struct pci_bus *bus)
  530. {
  531. if (firmware_has_feature(FW_FEATURE_ISERIES))
  532. return 0;
  533. else {
  534. struct pci_controller *hose = pci_bus_to_host(bus);
  535. return hose->global_number;
  536. }
  537. }
  538. EXPORT_SYMBOL(pci_domain_nr);
  539. /* Decide whether to display the domain number in /proc */
  540. int pci_proc_domain(struct pci_bus *bus)
  541. {
  542. if (firmware_has_feature(FW_FEATURE_ISERIES))
  543. return 0;
  544. else {
  545. struct pci_controller *hose = pci_bus_to_host(bus);
  546. return hose->buid;
  547. }
  548. }
  549. /*
  550. * Platform support for /proc/bus/pci/X/Y mmap()s,
  551. * modelled on the sparc64 implementation by Dave Miller.
  552. * -- paulus.
  553. */
  554. /*
  555. * Adjust vm_pgoff of VMA such that it is the physical page offset
  556. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  557. *
  558. * Basically, the user finds the base address for his device which he wishes
  559. * to mmap. They read the 32-bit value from the config space base register,
  560. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  561. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  562. *
  563. * Returns negative error code on failure, zero on success.
  564. */
  565. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  566. unsigned long *offset,
  567. enum pci_mmap_state mmap_state)
  568. {
  569. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  570. unsigned long io_offset = 0;
  571. int i, res_bit;
  572. if (hose == 0)
  573. return NULL; /* should never happen */
  574. /* If memory, add on the PCI bridge address offset */
  575. if (mmap_state == pci_mmap_mem) {
  576. *offset += hose->pci_mem_offset;
  577. res_bit = IORESOURCE_MEM;
  578. } else {
  579. io_offset = (unsigned long)hose->io_base_virt - pci_io_base;
  580. *offset += io_offset;
  581. res_bit = IORESOURCE_IO;
  582. }
  583. /*
  584. * Check that the offset requested corresponds to one of the
  585. * resources of the device.
  586. */
  587. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  588. struct resource *rp = &dev->resource[i];
  589. int flags = rp->flags;
  590. /* treat ROM as memory (should be already) */
  591. if (i == PCI_ROM_RESOURCE)
  592. flags |= IORESOURCE_MEM;
  593. /* Active and same type? */
  594. if ((flags & res_bit) == 0)
  595. continue;
  596. /* In the range of this resource? */
  597. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  598. continue;
  599. /* found it! construct the final physical address */
  600. if (mmap_state == pci_mmap_io)
  601. *offset += hose->io_base_phys - io_offset;
  602. return rp;
  603. }
  604. return NULL;
  605. }
  606. /*
  607. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  608. * device mapping.
  609. */
  610. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  611. pgprot_t protection,
  612. enum pci_mmap_state mmap_state,
  613. int write_combine)
  614. {
  615. unsigned long prot = pgprot_val(protection);
  616. /* Write combine is always 0 on non-memory space mappings. On
  617. * memory space, if the user didn't pass 1, we check for a
  618. * "prefetchable" resource. This is a bit hackish, but we use
  619. * this to workaround the inability of /sysfs to provide a write
  620. * combine bit
  621. */
  622. if (mmap_state != pci_mmap_mem)
  623. write_combine = 0;
  624. else if (write_combine == 0) {
  625. if (rp->flags & IORESOURCE_PREFETCH)
  626. write_combine = 1;
  627. }
  628. /* XXX would be nice to have a way to ask for write-through */
  629. prot |= _PAGE_NO_CACHE;
  630. if (write_combine)
  631. prot &= ~_PAGE_GUARDED;
  632. else
  633. prot |= _PAGE_GUARDED;
  634. printk(KERN_DEBUG "PCI map for %s:%lx, prot: %lx\n", pci_name(dev), rp->start,
  635. prot);
  636. return __pgprot(prot);
  637. }
  638. /*
  639. * This one is used by /dev/mem and fbdev who have no clue about the
  640. * PCI device, it tries to find the PCI device first and calls the
  641. * above routine
  642. */
  643. pgprot_t pci_phys_mem_access_prot(struct file *file,
  644. unsigned long pfn,
  645. unsigned long size,
  646. pgprot_t protection)
  647. {
  648. struct pci_dev *pdev = NULL;
  649. struct resource *found = NULL;
  650. unsigned long prot = pgprot_val(protection);
  651. unsigned long offset = pfn << PAGE_SHIFT;
  652. int i;
  653. if (page_is_ram(pfn))
  654. return __pgprot(prot);
  655. prot |= _PAGE_NO_CACHE | _PAGE_GUARDED;
  656. for_each_pci_dev(pdev) {
  657. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  658. struct resource *rp = &pdev->resource[i];
  659. int flags = rp->flags;
  660. /* Active and same type? */
  661. if ((flags & IORESOURCE_MEM) == 0)
  662. continue;
  663. /* In the range of this resource? */
  664. if (offset < (rp->start & PAGE_MASK) ||
  665. offset > rp->end)
  666. continue;
  667. found = rp;
  668. break;
  669. }
  670. if (found)
  671. break;
  672. }
  673. if (found) {
  674. if (found->flags & IORESOURCE_PREFETCH)
  675. prot &= ~_PAGE_GUARDED;
  676. pci_dev_put(pdev);
  677. }
  678. DBG("non-PCI map for %lx, prot: %lx\n", offset, prot);
  679. return __pgprot(prot);
  680. }
  681. /*
  682. * Perform the actual remap of the pages for a PCI device mapping, as
  683. * appropriate for this architecture. The region in the process to map
  684. * is described by vm_start and vm_end members of VMA, the base physical
  685. * address is found in vm_pgoff.
  686. * The pci device structure is provided so that architectures may make mapping
  687. * decisions on a per-device or per-bus basis.
  688. *
  689. * Returns a negative error code on failure, zero on success.
  690. */
  691. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  692. enum pci_mmap_state mmap_state, int write_combine)
  693. {
  694. unsigned long offset = vma->vm_pgoff << PAGE_SHIFT;
  695. struct resource *rp;
  696. int ret;
  697. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  698. if (rp == NULL)
  699. return -EINVAL;
  700. vma->vm_pgoff = offset >> PAGE_SHIFT;
  701. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  702. vma->vm_page_prot,
  703. mmap_state, write_combine);
  704. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  705. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  706. return ret;
  707. }
  708. static ssize_t pci_show_devspec(struct device *dev,
  709. struct device_attribute *attr, char *buf)
  710. {
  711. struct pci_dev *pdev;
  712. struct device_node *np;
  713. pdev = to_pci_dev (dev);
  714. np = pci_device_to_OF_node(pdev);
  715. if (np == NULL || np->full_name == NULL)
  716. return 0;
  717. return sprintf(buf, "%s", np->full_name);
  718. }
  719. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  720. void pcibios_add_platform_entries(struct pci_dev *pdev)
  721. {
  722. device_create_file(&pdev->dev, &dev_attr_devspec);
  723. }
  724. #define ISA_SPACE_MASK 0x1
  725. #define ISA_SPACE_IO 0x1
  726. static void __devinit pci_process_ISA_OF_ranges(struct device_node *isa_node,
  727. unsigned long phb_io_base_phys,
  728. void __iomem * phb_io_base_virt)
  729. {
  730. /* Remove these asap */
  731. struct pci_address {
  732. u32 a_hi;
  733. u32 a_mid;
  734. u32 a_lo;
  735. };
  736. struct isa_address {
  737. u32 a_hi;
  738. u32 a_lo;
  739. };
  740. struct isa_range {
  741. struct isa_address isa_addr;
  742. struct pci_address pci_addr;
  743. unsigned int size;
  744. };
  745. const struct isa_range *range;
  746. unsigned long pci_addr;
  747. unsigned int isa_addr;
  748. unsigned int size;
  749. int rlen = 0;
  750. range = get_property(isa_node, "ranges", &rlen);
  751. if (range == NULL || (rlen < sizeof(struct isa_range))) {
  752. printk(KERN_ERR "no ISA ranges or unexpected isa range size,"
  753. "mapping 64k\n");
  754. __ioremap_explicit(phb_io_base_phys,
  755. (unsigned long)phb_io_base_virt,
  756. 0x10000, _PAGE_NO_CACHE | _PAGE_GUARDED);
  757. return;
  758. }
  759. /* From "ISA Binding to 1275"
  760. * The ranges property is laid out as an array of elements,
  761. * each of which comprises:
  762. * cells 0 - 1: an ISA address
  763. * cells 2 - 4: a PCI address
  764. * (size depending on dev->n_addr_cells)
  765. * cell 5: the size of the range
  766. */
  767. if ((range->isa_addr.a_hi && ISA_SPACE_MASK) == ISA_SPACE_IO) {
  768. isa_addr = range->isa_addr.a_lo;
  769. pci_addr = (unsigned long) range->pci_addr.a_mid << 32 |
  770. range->pci_addr.a_lo;
  771. /* Assume these are both zero */
  772. if ((pci_addr != 0) || (isa_addr != 0)) {
  773. printk(KERN_ERR "unexpected isa to pci mapping: %s\n",
  774. __FUNCTION__);
  775. return;
  776. }
  777. size = PAGE_ALIGN(range->size);
  778. __ioremap_explicit(phb_io_base_phys,
  779. (unsigned long) phb_io_base_virt,
  780. size, _PAGE_NO_CACHE | _PAGE_GUARDED);
  781. }
  782. }
  783. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  784. struct device_node *dev, int prim)
  785. {
  786. const unsigned int *ranges;
  787. unsigned int pci_space;
  788. unsigned long size;
  789. int rlen = 0;
  790. int memno = 0;
  791. struct resource *res;
  792. int np, na = prom_n_addr_cells(dev);
  793. unsigned long pci_addr, cpu_phys_addr;
  794. np = na + 5;
  795. /* From "PCI Binding to 1275"
  796. * The ranges property is laid out as an array of elements,
  797. * each of which comprises:
  798. * cells 0 - 2: a PCI address
  799. * cells 3 or 3+4: a CPU physical address
  800. * (size depending on dev->n_addr_cells)
  801. * cells 4+5 or 5+6: the size of the range
  802. */
  803. ranges = get_property(dev, "ranges", &rlen);
  804. if (ranges == NULL)
  805. return;
  806. hose->io_base_phys = 0;
  807. while ((rlen -= np * sizeof(unsigned int)) >= 0) {
  808. res = NULL;
  809. pci_space = ranges[0];
  810. pci_addr = ((unsigned long)ranges[1] << 32) | ranges[2];
  811. cpu_phys_addr = of_translate_address(dev, &ranges[3]);
  812. size = ((unsigned long)ranges[na+3] << 32) | ranges[na+4];
  813. ranges += np;
  814. if (size == 0)
  815. continue;
  816. /* Now consume following elements while they are contiguous */
  817. while (rlen >= np * sizeof(unsigned int)) {
  818. unsigned long addr, phys;
  819. if (ranges[0] != pci_space)
  820. break;
  821. addr = ((unsigned long)ranges[1] << 32) | ranges[2];
  822. phys = ranges[3];
  823. if (na >= 2)
  824. phys = (phys << 32) | ranges[4];
  825. if (addr != pci_addr + size ||
  826. phys != cpu_phys_addr + size)
  827. break;
  828. size += ((unsigned long)ranges[na+3] << 32)
  829. | ranges[na+4];
  830. ranges += np;
  831. rlen -= np * sizeof(unsigned int);
  832. }
  833. switch ((pci_space >> 24) & 0x3) {
  834. case 1: /* I/O space */
  835. hose->io_base_phys = cpu_phys_addr;
  836. hose->pci_io_size = size;
  837. res = &hose->io_resource;
  838. res->flags = IORESOURCE_IO;
  839. res->start = pci_addr;
  840. DBG("phb%d: IO 0x%lx -> 0x%lx\n", hose->global_number,
  841. res->start, res->start + size - 1);
  842. break;
  843. case 2: /* memory space */
  844. memno = 0;
  845. while (memno < 3 && hose->mem_resources[memno].flags)
  846. ++memno;
  847. if (memno == 0)
  848. hose->pci_mem_offset = cpu_phys_addr - pci_addr;
  849. if (memno < 3) {
  850. res = &hose->mem_resources[memno];
  851. res->flags = IORESOURCE_MEM;
  852. res->start = cpu_phys_addr;
  853. DBG("phb%d: MEM 0x%lx -> 0x%lx\n", hose->global_number,
  854. res->start, res->start + size - 1);
  855. }
  856. break;
  857. }
  858. if (res != NULL) {
  859. res->name = dev->full_name;
  860. res->end = res->start + size - 1;
  861. res->parent = NULL;
  862. res->sibling = NULL;
  863. res->child = NULL;
  864. }
  865. }
  866. }
  867. void __init pci_setup_phb_io(struct pci_controller *hose, int primary)
  868. {
  869. unsigned long size = hose->pci_io_size;
  870. unsigned long io_virt_offset;
  871. struct resource *res;
  872. struct device_node *isa_dn;
  873. hose->io_base_virt = reserve_phb_iospace(size);
  874. DBG("phb%d io_base_phys 0x%lx io_base_virt 0x%lx\n",
  875. hose->global_number, hose->io_base_phys,
  876. (unsigned long) hose->io_base_virt);
  877. if (primary) {
  878. pci_io_base = (unsigned long)hose->io_base_virt;
  879. isa_dn = of_find_node_by_type(NULL, "isa");
  880. if (isa_dn) {
  881. isa_io_base = pci_io_base;
  882. pci_process_ISA_OF_ranges(isa_dn, hose->io_base_phys,
  883. hose->io_base_virt);
  884. of_node_put(isa_dn);
  885. }
  886. }
  887. io_virt_offset = (unsigned long)hose->io_base_virt - pci_io_base;
  888. res = &hose->io_resource;
  889. res->start += io_virt_offset;
  890. res->end += io_virt_offset;
  891. }
  892. void __devinit pci_setup_phb_io_dynamic(struct pci_controller *hose,
  893. int primary)
  894. {
  895. unsigned long size = hose->pci_io_size;
  896. unsigned long io_virt_offset;
  897. struct resource *res;
  898. hose->io_base_virt = __ioremap(hose->io_base_phys, size,
  899. _PAGE_NO_CACHE | _PAGE_GUARDED);
  900. DBG("phb%d io_base_phys 0x%lx io_base_virt 0x%lx\n",
  901. hose->global_number, hose->io_base_phys,
  902. (unsigned long) hose->io_base_virt);
  903. if (primary)
  904. pci_io_base = (unsigned long)hose->io_base_virt;
  905. io_virt_offset = (unsigned long)hose->io_base_virt - pci_io_base;
  906. res = &hose->io_resource;
  907. res->start += io_virt_offset;
  908. res->end += io_virt_offset;
  909. }
  910. static int get_bus_io_range(struct pci_bus *bus, unsigned long *start_phys,
  911. unsigned long *start_virt, unsigned long *size)
  912. {
  913. struct pci_controller *hose = pci_bus_to_host(bus);
  914. struct pci_bus_region region;
  915. struct resource *res;
  916. if (bus->self) {
  917. res = bus->resource[0];
  918. pcibios_resource_to_bus(bus->self, &region, res);
  919. *start_phys = hose->io_base_phys + region.start;
  920. *start_virt = (unsigned long) hose->io_base_virt +
  921. region.start;
  922. if (region.end > region.start)
  923. *size = region.end - region.start + 1;
  924. else {
  925. printk("%s(): unexpected region 0x%lx->0x%lx\n",
  926. __FUNCTION__, region.start, region.end);
  927. return 1;
  928. }
  929. } else {
  930. /* Root Bus */
  931. res = &hose->io_resource;
  932. *start_phys = hose->io_base_phys;
  933. *start_virt = (unsigned long) hose->io_base_virt;
  934. if (res->end > res->start)
  935. *size = res->end - res->start + 1;
  936. else {
  937. printk("%s(): unexpected region 0x%lx->0x%lx\n",
  938. __FUNCTION__, res->start, res->end);
  939. return 1;
  940. }
  941. }
  942. return 0;
  943. }
  944. int unmap_bus_range(struct pci_bus *bus)
  945. {
  946. unsigned long start_phys;
  947. unsigned long start_virt;
  948. unsigned long size;
  949. if (!bus) {
  950. printk(KERN_ERR "%s() expected bus\n", __FUNCTION__);
  951. return 1;
  952. }
  953. if (get_bus_io_range(bus, &start_phys, &start_virt, &size))
  954. return 1;
  955. if (iounmap_explicit((void __iomem *) start_virt, size))
  956. return 1;
  957. return 0;
  958. }
  959. EXPORT_SYMBOL(unmap_bus_range);
  960. int remap_bus_range(struct pci_bus *bus)
  961. {
  962. unsigned long start_phys;
  963. unsigned long start_virt;
  964. unsigned long size;
  965. if (!bus) {
  966. printk(KERN_ERR "%s() expected bus\n", __FUNCTION__);
  967. return 1;
  968. }
  969. if (get_bus_io_range(bus, &start_phys, &start_virt, &size))
  970. return 1;
  971. if (start_phys == 0)
  972. return 1;
  973. printk(KERN_DEBUG "mapping IO %lx -> %lx, size: %lx\n", start_phys, start_virt, size);
  974. if (__ioremap_explicit(start_phys, start_virt, size,
  975. _PAGE_NO_CACHE | _PAGE_GUARDED))
  976. return 1;
  977. return 0;
  978. }
  979. EXPORT_SYMBOL(remap_bus_range);
  980. static void phbs_remap_io(void)
  981. {
  982. struct pci_controller *hose, *tmp;
  983. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  984. remap_bus_range(hose->bus);
  985. }
  986. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  987. {
  988. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  989. unsigned long offset;
  990. if (res->flags & IORESOURCE_IO) {
  991. offset = (unsigned long)hose->io_base_virt - pci_io_base;
  992. res->start += offset;
  993. res->end += offset;
  994. } else if (res->flags & IORESOURCE_MEM) {
  995. res->start += hose->pci_mem_offset;
  996. res->end += hose->pci_mem_offset;
  997. }
  998. }
  999. void __devinit pcibios_fixup_device_resources(struct pci_dev *dev,
  1000. struct pci_bus *bus)
  1001. {
  1002. /* Update device resources. */
  1003. int i;
  1004. for (i = 0; i < PCI_NUM_RESOURCES; i++)
  1005. if (dev->resource[i].flags)
  1006. fixup_resource(&dev->resource[i], dev);
  1007. }
  1008. EXPORT_SYMBOL(pcibios_fixup_device_resources);
  1009. void __devinit pcibios_setup_new_device(struct pci_dev *dev)
  1010. {
  1011. struct dev_archdata *sd = &dev->dev.archdata;
  1012. sd->of_node = pci_device_to_OF_node(dev);
  1013. DBG("PCI device %s OF node: %s\n", pci_name(dev),
  1014. sd->of_node ? sd->of_node->full_name : "<none>");
  1015. sd->dma_ops = pci_dma_ops;
  1016. #ifdef CONFIG_NUMA
  1017. sd->numa_node = pcibus_to_node(dev->bus);
  1018. #else
  1019. sd->numa_node = -1;
  1020. #endif
  1021. if (ppc_md.pci_dma_dev_setup)
  1022. ppc_md.pci_dma_dev_setup(dev);
  1023. }
  1024. EXPORT_SYMBOL(pcibios_setup_new_device);
  1025. static void __devinit do_bus_setup(struct pci_bus *bus)
  1026. {
  1027. struct pci_dev *dev;
  1028. if (ppc_md.pci_dma_bus_setup)
  1029. ppc_md.pci_dma_bus_setup(bus);
  1030. list_for_each_entry(dev, &bus->devices, bus_list)
  1031. pcibios_setup_new_device(dev);
  1032. /* Read default IRQs and fixup if necessary */
  1033. list_for_each_entry(dev, &bus->devices, bus_list) {
  1034. pci_read_irq_line(dev);
  1035. if (ppc_md.pci_irq_fixup)
  1036. ppc_md.pci_irq_fixup(dev);
  1037. }
  1038. }
  1039. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  1040. {
  1041. struct pci_dev *dev = bus->self;
  1042. if (dev && pci_probe_only &&
  1043. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  1044. /* This is a subordinate bridge */
  1045. pci_read_bridge_bases(bus);
  1046. pcibios_fixup_device_resources(dev, bus);
  1047. }
  1048. do_bus_setup(bus);
  1049. if (!pci_probe_only)
  1050. return;
  1051. list_for_each_entry(dev, &bus->devices, bus_list)
  1052. if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
  1053. pcibios_fixup_device_resources(dev, bus);
  1054. }
  1055. EXPORT_SYMBOL(pcibios_fixup_bus);
  1056. /*
  1057. * Reads the interrupt pin to determine if interrupt is use by card.
  1058. * If the interrupt is used, then gets the interrupt line from the
  1059. * openfirmware and sets it in the pci_dev and pci_config line.
  1060. */
  1061. int pci_read_irq_line(struct pci_dev *pci_dev)
  1062. {
  1063. struct of_irq oirq;
  1064. unsigned int virq;
  1065. DBG("Try to map irq for %s...\n", pci_name(pci_dev));
  1066. #ifdef DEBUG
  1067. memset(&oirq, 0xff, sizeof(oirq));
  1068. #endif
  1069. /* Try to get a mapping from the device-tree */
  1070. if (of_irq_map_pci(pci_dev, &oirq)) {
  1071. u8 line, pin;
  1072. /* If that fails, lets fallback to what is in the config
  1073. * space and map that through the default controller. We
  1074. * also set the type to level low since that's what PCI
  1075. * interrupts are. If your platform does differently, then
  1076. * either provide a proper interrupt tree or don't use this
  1077. * function.
  1078. */
  1079. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  1080. return -1;
  1081. if (pin == 0)
  1082. return -1;
  1083. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  1084. line == 0xff) {
  1085. return -1;
  1086. }
  1087. DBG(" -> no map ! Using irq line %d from PCI config\n", line);
  1088. virq = irq_create_mapping(NULL, line);
  1089. if (virq != NO_IRQ)
  1090. set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  1091. } else {
  1092. DBG(" -> got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  1093. oirq.size, oirq.specifier[0], oirq.specifier[1],
  1094. oirq.controller->full_name);
  1095. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  1096. oirq.size);
  1097. }
  1098. if(virq == NO_IRQ) {
  1099. DBG(" -> failed to map !\n");
  1100. return -1;
  1101. }
  1102. DBG(" -> mapped to linux irq %d\n", virq);
  1103. pci_dev->irq = virq;
  1104. pci_write_config_byte(pci_dev, PCI_INTERRUPT_LINE, virq);
  1105. return 0;
  1106. }
  1107. EXPORT_SYMBOL(pci_read_irq_line);
  1108. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  1109. const struct resource *rsrc,
  1110. u64 *start, u64 *end)
  1111. {
  1112. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  1113. unsigned long offset = 0;
  1114. if (hose == NULL)
  1115. return;
  1116. if (rsrc->flags & IORESOURCE_IO)
  1117. offset = pci_io_base - (unsigned long)hose->io_base_virt +
  1118. hose->io_base_phys;
  1119. *start = rsrc->start + offset;
  1120. *end = rsrc->end + offset;
  1121. }
  1122. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  1123. {
  1124. if (!have_of)
  1125. return NULL;
  1126. while(node) {
  1127. struct pci_controller *hose, *tmp;
  1128. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  1129. if (hose->arch_data == node)
  1130. return hose;
  1131. node = node->parent;
  1132. }
  1133. return NULL;
  1134. }
  1135. unsigned long pci_address_to_pio(phys_addr_t address)
  1136. {
  1137. struct pci_controller *hose, *tmp;
  1138. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  1139. if (address >= hose->io_base_phys &&
  1140. address < (hose->io_base_phys + hose->pci_io_size)) {
  1141. unsigned long base =
  1142. (unsigned long)hose->io_base_virt - pci_io_base;
  1143. return base + (address - hose->io_base_phys);
  1144. }
  1145. }
  1146. return (unsigned int)-1;
  1147. }
  1148. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  1149. #define IOBASE_BRIDGE_NUMBER 0
  1150. #define IOBASE_MEMORY 1
  1151. #define IOBASE_IO 2
  1152. #define IOBASE_ISA_IO 3
  1153. #define IOBASE_ISA_MEM 4
  1154. long sys_pciconfig_iobase(long which, unsigned long in_bus,
  1155. unsigned long in_devfn)
  1156. {
  1157. struct pci_controller* hose;
  1158. struct list_head *ln;
  1159. struct pci_bus *bus = NULL;
  1160. struct device_node *hose_node;
  1161. /* Argh ! Please forgive me for that hack, but that's the
  1162. * simplest way to get existing XFree to not lockup on some
  1163. * G5 machines... So when something asks for bus 0 io base
  1164. * (bus 0 is HT root), we return the AGP one instead.
  1165. */
  1166. if (machine_is_compatible("MacRISC4"))
  1167. if (in_bus == 0)
  1168. in_bus = 0xf0;
  1169. /* That syscall isn't quite compatible with PCI domains, but it's
  1170. * used on pre-domains setup. We return the first match
  1171. */
  1172. for (ln = pci_root_buses.next; ln != &pci_root_buses; ln = ln->next) {
  1173. bus = pci_bus_b(ln);
  1174. if (in_bus >= bus->number && in_bus < (bus->number + bus->subordinate))
  1175. break;
  1176. bus = NULL;
  1177. }
  1178. if (bus == NULL || bus->sysdata == NULL)
  1179. return -ENODEV;
  1180. hose_node = (struct device_node *)bus->sysdata;
  1181. hose = PCI_DN(hose_node)->phb;
  1182. switch (which) {
  1183. case IOBASE_BRIDGE_NUMBER:
  1184. return (long)hose->first_busno;
  1185. case IOBASE_MEMORY:
  1186. return (long)hose->pci_mem_offset;
  1187. case IOBASE_IO:
  1188. return (long)hose->io_base_phys;
  1189. case IOBASE_ISA_IO:
  1190. return (long)isa_io_base;
  1191. case IOBASE_ISA_MEM:
  1192. return -EINVAL;
  1193. }
  1194. return -EOPNOTSUPP;
  1195. }
  1196. #ifdef CONFIG_NUMA
  1197. int pcibus_to_node(struct pci_bus *bus)
  1198. {
  1199. struct pci_controller *phb = pci_bus_to_host(bus);
  1200. return phb->node;
  1201. }
  1202. EXPORT_SYMBOL(pcibus_to_node);
  1203. #endif