sama5d3.dtsi 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055
  1. /*
  2. * sama5d3.dtsi - Device Tree Include file for SAMA5D3 family SoC
  3. * applies to SAMA5D31, SAMA5D33, SAMA5D34, SAMA5D35 SoC
  4. *
  5. * Copyright (C) 2013 Atmel,
  6. * 2013 Ludovic Desroches <ludovic.desroches@atmel.com>
  7. *
  8. * Licensed under GPLv2 or later.
  9. */
  10. #include "skeleton.dtsi"
  11. #include <dt-bindings/dma/at91.h>
  12. #include <dt-bindings/pinctrl/at91.h>
  13. #include <dt-bindings/interrupt-controller/irq.h>
  14. #include <dt-bindings/gpio/gpio.h>
  15. / {
  16. model = "Atmel SAMA5D3 family SoC";
  17. compatible = "atmel,sama5d3", "atmel,sama5";
  18. interrupt-parent = <&aic>;
  19. aliases {
  20. serial0 = &dbgu;
  21. serial1 = &usart0;
  22. serial2 = &usart1;
  23. serial3 = &usart2;
  24. serial4 = &usart3;
  25. gpio0 = &pioA;
  26. gpio1 = &pioB;
  27. gpio2 = &pioC;
  28. gpio3 = &pioD;
  29. gpio4 = &pioE;
  30. tcb0 = &tcb0;
  31. tcb1 = &tcb1;
  32. i2c0 = &i2c0;
  33. i2c1 = &i2c1;
  34. i2c2 = &i2c2;
  35. ssc0 = &ssc0;
  36. ssc1 = &ssc1;
  37. };
  38. cpus {
  39. cpu@0 {
  40. compatible = "arm,cortex-a5";
  41. };
  42. };
  43. memory {
  44. reg = <0x20000000 0x8000000>;
  45. };
  46. ahb {
  47. compatible = "simple-bus";
  48. #address-cells = <1>;
  49. #size-cells = <1>;
  50. ranges;
  51. apb {
  52. compatible = "simple-bus";
  53. #address-cells = <1>;
  54. #size-cells = <1>;
  55. ranges;
  56. mmc0: mmc@f0000000 {
  57. compatible = "atmel,hsmci";
  58. reg = <0xf0000000 0x600>;
  59. interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
  60. dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(0)>;
  61. dma-names = "rxtx";
  62. pinctrl-names = "default";
  63. pinctrl-0 = <&pinctrl_mmc0_clk_cmd_dat0 &pinctrl_mmc0_dat1_3 &pinctrl_mmc0_dat4_7>;
  64. status = "disabled";
  65. #address-cells = <1>;
  66. #size-cells = <0>;
  67. };
  68. spi0: spi@f0004000 {
  69. #address-cells = <1>;
  70. #size-cells = <0>;
  71. compatible = "atmel,at91rm9200-spi";
  72. reg = <0xf0004000 0x100>;
  73. interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
  74. cs-gpios = <&pioD 13 0
  75. &pioD 14 0 /* conflicts with SCK0 and CANRX0 */
  76. &pioD 15 0 /* conflicts with CTS0 and CANTX0 */
  77. &pioD 16 0 /* conflicts with RTS0 and PWMFI3 */
  78. >;
  79. dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(1)>,
  80. <&dma0 2 AT91_DMA_CFG_PER_ID(2)>;
  81. dma-names = "tx", "rx";
  82. pinctrl-names = "default";
  83. pinctrl-0 = <&pinctrl_spi0>;
  84. status = "disabled";
  85. };
  86. ssc0: ssc@f0008000 {
  87. compatible = "atmel,at91sam9g45-ssc";
  88. reg = <0xf0008000 0x4000>;
  89. interrupts = <38 IRQ_TYPE_LEVEL_HIGH 4>;
  90. pinctrl-names = "default";
  91. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  92. status = "disabled";
  93. };
  94. can0: can@f000c000 {
  95. compatible = "atmel,at91sam9x5-can";
  96. reg = <0xf000c000 0x300>;
  97. interrupts = <40 IRQ_TYPE_LEVEL_HIGH 3>;
  98. pinctrl-names = "default";
  99. pinctrl-0 = <&pinctrl_can0_rx_tx>;
  100. status = "disabled";
  101. };
  102. tcb0: timer@f0010000 {
  103. compatible = "atmel,at91sam9x5-tcb";
  104. reg = <0xf0010000 0x100>;
  105. interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>;
  106. };
  107. i2c0: i2c@f0014000 {
  108. compatible = "atmel,at91sam9x5-i2c";
  109. reg = <0xf0014000 0x4000>;
  110. interrupts = <18 IRQ_TYPE_LEVEL_HIGH 6>;
  111. dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(7)>,
  112. <&dma0 2 AT91_DMA_CFG_PER_ID(8)>;
  113. dma-names = "tx", "rx";
  114. pinctrl-names = "default";
  115. pinctrl-0 = <&pinctrl_i2c0>;
  116. #address-cells = <1>;
  117. #size-cells = <0>;
  118. status = "disabled";
  119. };
  120. i2c1: i2c@f0018000 {
  121. compatible = "atmel,at91sam9x5-i2c";
  122. reg = <0xf0018000 0x4000>;
  123. interrupts = <19 IRQ_TYPE_LEVEL_HIGH 6>;
  124. dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(9)>,
  125. <&dma0 2 AT91_DMA_CFG_PER_ID(10)>;
  126. dma-names = "tx", "rx";
  127. pinctrl-names = "default";
  128. pinctrl-0 = <&pinctrl_i2c1>;
  129. #address-cells = <1>;
  130. #size-cells = <0>;
  131. status = "disabled";
  132. };
  133. usart0: serial@f001c000 {
  134. compatible = "atmel,at91sam9260-usart";
  135. reg = <0xf001c000 0x100>;
  136. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 5>;
  137. pinctrl-names = "default";
  138. pinctrl-0 = <&pinctrl_usart0>;
  139. status = "disabled";
  140. };
  141. usart1: serial@f0020000 {
  142. compatible = "atmel,at91sam9260-usart";
  143. reg = <0xf0020000 0x100>;
  144. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 5>;
  145. pinctrl-names = "default";
  146. pinctrl-0 = <&pinctrl_usart1>;
  147. status = "disabled";
  148. };
  149. macb0: ethernet@f0028000 {
  150. compatible = "cnds,pc302-gem", "cdns,gem";
  151. reg = <0xf0028000 0x100>;
  152. interrupts = <34 IRQ_TYPE_LEVEL_HIGH 3>;
  153. pinctrl-names = "default";
  154. pinctrl-0 = <&pinctrl_macb0_data_rgmii &pinctrl_macb0_signal_rgmii>;
  155. status = "disabled";
  156. };
  157. isi: isi@f0034000 {
  158. compatible = "atmel,at91sam9g45-isi";
  159. reg = <0xf0034000 0x4000>;
  160. interrupts = <37 IRQ_TYPE_LEVEL_HIGH 5>;
  161. status = "disabled";
  162. };
  163. mmc1: mmc@f8000000 {
  164. compatible = "atmel,hsmci";
  165. reg = <0xf8000000 0x600>;
  166. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 0>;
  167. dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(0)>;
  168. dma-names = "rxtx";
  169. pinctrl-names = "default";
  170. pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3>;
  171. status = "disabled";
  172. #address-cells = <1>;
  173. #size-cells = <0>;
  174. };
  175. mmc2: mmc@f8004000 {
  176. compatible = "atmel,hsmci";
  177. reg = <0xf8004000 0x600>;
  178. interrupts = <23 IRQ_TYPE_LEVEL_HIGH 0>;
  179. dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(1)>;
  180. dma-names = "rxtx";
  181. pinctrl-names = "default";
  182. pinctrl-0 = <&pinctrl_mmc2_clk_cmd_dat0 &pinctrl_mmc2_dat1_3>;
  183. status = "disabled";
  184. #address-cells = <1>;
  185. #size-cells = <0>;
  186. };
  187. spi1: spi@f8008000 {
  188. #address-cells = <1>;
  189. #size-cells = <0>;
  190. compatible = "atmel,at91rm9200-spi";
  191. reg = <0xf8008000 0x100>;
  192. interrupts = <25 IRQ_TYPE_LEVEL_HIGH 3>;
  193. cs-gpios = <&pioC 25 0
  194. &pioC 26 0 /* conflitcs with TWD1 and ISI_D11 */
  195. &pioC 27 0 /* conflitcs with TWCK1 and ISI_D10 */
  196. &pioC 28 0 /* conflitcs with PWMFI0 and ISI_D9 */
  197. >;
  198. dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(15)>,
  199. <&dma1 2 AT91_DMA_CFG_PER_ID(16)>;
  200. dma-names = "tx", "rx";
  201. pinctrl-names = "default";
  202. pinctrl-0 = <&pinctrl_spi1>;
  203. status = "disabled";
  204. };
  205. ssc1: ssc@f800c000 {
  206. compatible = "atmel,at91sam9g45-ssc";
  207. reg = <0xf800c000 0x4000>;
  208. interrupts = <39 IRQ_TYPE_LEVEL_HIGH 4>;
  209. pinctrl-names = "default";
  210. pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
  211. status = "disabled";
  212. };
  213. can1: can@f8010000 {
  214. compatible = "atmel,at91sam9x5-can";
  215. reg = <0xf8010000 0x300>;
  216. interrupts = <41 IRQ_TYPE_LEVEL_HIGH 3>;
  217. pinctrl-names = "default";
  218. pinctrl-0 = <&pinctrl_can1_rx_tx>;
  219. };
  220. tcb1: timer@f8014000 {
  221. compatible = "atmel,at91sam9x5-tcb";
  222. reg = <0xf8014000 0x100>;
  223. interrupts = <27 IRQ_TYPE_LEVEL_HIGH 0>;
  224. };
  225. adc0: adc@f8018000 {
  226. compatible = "atmel,at91sam9260-adc";
  227. reg = <0xf8018000 0x100>;
  228. interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>;
  229. pinctrl-names = "default";
  230. pinctrl-0 = <
  231. &pinctrl_adc0_adtrg
  232. &pinctrl_adc0_ad0
  233. &pinctrl_adc0_ad1
  234. &pinctrl_adc0_ad2
  235. &pinctrl_adc0_ad3
  236. &pinctrl_adc0_ad4
  237. &pinctrl_adc0_ad5
  238. &pinctrl_adc0_ad6
  239. &pinctrl_adc0_ad7
  240. &pinctrl_adc0_ad8
  241. &pinctrl_adc0_ad9
  242. &pinctrl_adc0_ad10
  243. &pinctrl_adc0_ad11
  244. >;
  245. atmel,adc-channel-base = <0x50>;
  246. atmel,adc-channels-used = <0xfff>;
  247. atmel,adc-drdy-mask = <0x1000000>;
  248. atmel,adc-num-channels = <12>;
  249. atmel,adc-startup-time = <40>;
  250. atmel,adc-status-register = <0x30>;
  251. atmel,adc-trigger-register = <0xc0>;
  252. atmel,adc-use-external;
  253. atmel,adc-vref = <3000>;
  254. atmel,adc-res = <10 12>;
  255. atmel,adc-res-names = "lowres", "highres";
  256. status = "disabled";
  257. trigger@0 {
  258. trigger-name = "external-rising";
  259. trigger-value = <0x1>;
  260. trigger-external;
  261. };
  262. trigger@1 {
  263. trigger-name = "external-falling";
  264. trigger-value = <0x2>;
  265. trigger-external;
  266. };
  267. trigger@2 {
  268. trigger-name = "external-any";
  269. trigger-value = <0x3>;
  270. trigger-external;
  271. };
  272. trigger@3 {
  273. trigger-name = "continuous";
  274. trigger-value = <0x6>;
  275. };
  276. };
  277. tsadcc: tsadcc@f8018000 {
  278. compatible = "atmel,at91sam9x5-tsadcc";
  279. reg = <0xf8018000 0x4000>;
  280. interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>;
  281. atmel,tsadcc_clock = <300000>;
  282. atmel,filtering_average = <0x03>;
  283. atmel,pendet_debounce = <0x08>;
  284. atmel,pendet_sensitivity = <0x02>;
  285. atmel,ts_sample_hold_time = <0x0a>;
  286. status = "disabled";
  287. };
  288. i2c2: i2c@f801c000 {
  289. compatible = "atmel,at91sam9x5-i2c";
  290. reg = <0xf801c000 0x4000>;
  291. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 6>;
  292. dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(11)>,
  293. <&dma1 2 AT91_DMA_CFG_PER_ID(12)>;
  294. dma-names = "tx", "rx";
  295. #address-cells = <1>;
  296. #size-cells = <0>;
  297. status = "disabled";
  298. };
  299. usart2: serial@f8020000 {
  300. compatible = "atmel,at91sam9260-usart";
  301. reg = <0xf8020000 0x100>;
  302. interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>;
  303. pinctrl-names = "default";
  304. pinctrl-0 = <&pinctrl_usart2>;
  305. status = "disabled";
  306. };
  307. usart3: serial@f8024000 {
  308. compatible = "atmel,at91sam9260-usart";
  309. reg = <0xf8024000 0x100>;
  310. interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
  311. pinctrl-names = "default";
  312. pinctrl-0 = <&pinctrl_usart3>;
  313. status = "disabled";
  314. };
  315. macb1: ethernet@f802c000 {
  316. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  317. reg = <0xf802c000 0x100>;
  318. interrupts = <35 IRQ_TYPE_LEVEL_HIGH 3>;
  319. pinctrl-names = "default";
  320. pinctrl-0 = <&pinctrl_macb1_rmii>;
  321. status = "disabled";
  322. };
  323. sha@f8034000 {
  324. compatible = "atmel,sam9g46-sha";
  325. reg = <0xf8034000 0x100>;
  326. interrupts = <42 IRQ_TYPE_LEVEL_HIGH 0>;
  327. };
  328. aes@f8038000 {
  329. compatible = "atmel,sam9g46-aes";
  330. reg = <0xf8038000 0x100>;
  331. interrupts = <43 4 0>;
  332. };
  333. tdes@f803c000 {
  334. compatible = "atmel,sam9g46-tdes";
  335. reg = <0xf803c000 0x100>;
  336. interrupts = <44 IRQ_TYPE_LEVEL_HIGH 0>;
  337. };
  338. dma0: dma-controller@ffffe600 {
  339. compatible = "atmel,at91sam9g45-dma";
  340. reg = <0xffffe600 0x200>;
  341. interrupts = <30 IRQ_TYPE_LEVEL_HIGH 0>;
  342. #dma-cells = <2>;
  343. };
  344. dma1: dma-controller@ffffe800 {
  345. compatible = "atmel,at91sam9g45-dma";
  346. reg = <0xffffe800 0x200>;
  347. interrupts = <31 IRQ_TYPE_LEVEL_HIGH 0>;
  348. #dma-cells = <2>;
  349. };
  350. ramc0: ramc@ffffea00 {
  351. compatible = "atmel,at91sam9g45-ddramc";
  352. reg = <0xffffea00 0x200>;
  353. };
  354. dbgu: serial@ffffee00 {
  355. compatible = "atmel,at91sam9260-usart";
  356. reg = <0xffffee00 0x200>;
  357. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 7>;
  358. pinctrl-names = "default";
  359. pinctrl-0 = <&pinctrl_dbgu>;
  360. status = "disabled";
  361. };
  362. aic: interrupt-controller@fffff000 {
  363. #interrupt-cells = <3>;
  364. compatible = "atmel,sama5d3-aic";
  365. interrupt-controller;
  366. reg = <0xfffff000 0x200>;
  367. atmel,external-irqs = <47>;
  368. };
  369. pinctrl@fffff200 {
  370. #address-cells = <1>;
  371. #size-cells = <1>;
  372. compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
  373. ranges = <0xfffff200 0xfffff200 0xa00>;
  374. atmel,mux-mask = <
  375. /* A B C */
  376. 0xffffffff 0xc0fc0000 0xc0ff0000 /* pioA */
  377. 0xffffffff 0x0ff8ffff 0x00000000 /* pioB */
  378. 0xffffffff 0xbc00f1ff 0x7c00fc00 /* pioC */
  379. 0xffffffff 0xc001c0e0 0x0001c1e0 /* pioD */
  380. 0xffffffff 0xbf9f8000 0x18000000 /* pioE */
  381. >;
  382. /* shared pinctrl settings */
  383. adc0 {
  384. pinctrl_adc0_adtrg: adc0_adtrg {
  385. atmel,pins =
  386. <AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD19 periph A ADTRG */
  387. };
  388. pinctrl_adc0_ad0: adc0_ad0 {
  389. atmel,pins =
  390. <AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD20 periph A AD0 */
  391. };
  392. pinctrl_adc0_ad1: adc0_ad1 {
  393. atmel,pins =
  394. <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD21 periph A AD1 */
  395. };
  396. pinctrl_adc0_ad2: adc0_ad2 {
  397. atmel,pins =
  398. <AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD22 periph A AD2 */
  399. };
  400. pinctrl_adc0_ad3: adc0_ad3 {
  401. atmel,pins =
  402. <AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD23 periph A AD3 */
  403. };
  404. pinctrl_adc0_ad4: adc0_ad4 {
  405. atmel,pins =
  406. <AT91_PIOD 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD24 periph A AD4 */
  407. };
  408. pinctrl_adc0_ad5: adc0_ad5 {
  409. atmel,pins =
  410. <AT91_PIOD 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD25 periph A AD5 */
  411. };
  412. pinctrl_adc0_ad6: adc0_ad6 {
  413. atmel,pins =
  414. <AT91_PIOD 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD26 periph A AD6 */
  415. };
  416. pinctrl_adc0_ad7: adc0_ad7 {
  417. atmel,pins =
  418. <AT91_PIOD 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD27 periph A AD7 */
  419. };
  420. pinctrl_adc0_ad8: adc0_ad8 {
  421. atmel,pins =
  422. <AT91_PIOD 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD28 periph A AD8 */
  423. };
  424. pinctrl_adc0_ad9: adc0_ad9 {
  425. atmel,pins =
  426. <AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD29 periph A AD9 */
  427. };
  428. pinctrl_adc0_ad10: adc0_ad10 {
  429. atmel,pins =
  430. <AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD30 periph A AD10, conflicts with PCK0 */
  431. };
  432. pinctrl_adc0_ad11: adc0_ad11 {
  433. atmel,pins =
  434. <AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD31 periph A AD11, conflicts with PCK1 */
  435. };
  436. };
  437. can0 {
  438. pinctrl_can0_rx_tx: can0_rx_tx {
  439. atmel,pins =
  440. <AT91_PIOD 14 AT91_PERIPH_C AT91_PINCTRL_NONE /* PD14 periph C RX, conflicts with SCK0, SPI0_NPCS1 */
  441. AT91_PIOD 15 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PD15 periph C TX, conflicts with CTS0, SPI0_NPCS2 */
  442. };
  443. };
  444. can1 {
  445. pinctrl_can1_rx_tx: can1_rx_tx {
  446. atmel,pins =
  447. <AT91_PIOB 14 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB14 periph B RX, conflicts with GCRS */
  448. AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB15 periph B TX, conflicts with GCOL */
  449. };
  450. };
  451. dbgu {
  452. pinctrl_dbgu: dbgu-0 {
  453. atmel,pins =
  454. <AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB30 periph A */
  455. AT91_PIOB 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB31 periph A with pullup */
  456. };
  457. };
  458. i2c0 {
  459. pinctrl_i2c0: i2c0-0 {
  460. atmel,pins =
  461. <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A TWD0 pin, conflicts with URXD1, ISI_VSYNC */
  462. AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA31 periph A TWCK0 pin, conflicts with UTXD1, ISI_HSYNC */
  463. };
  464. };
  465. i2c1 {
  466. pinctrl_i2c1: i2c1-0 {
  467. atmel,pins =
  468. <AT91_PIOC 26 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC26 periph B TWD1 pin, conflicts with SPI1_NPCS1, ISI_D11 */
  469. AT91_PIOC 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC27 periph B TWCK1 pin, conflicts with SPI1_NPCS2, ISI_D10 */
  470. };
  471. };
  472. isi {
  473. pinctrl_isi: isi-0 {
  474. atmel,pins =
  475. <AT91_PIOA 16 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA16 periph C ISI_D0, conflicts with LCDDAT16 */
  476. AT91_PIOA 17 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA17 periph C ISI_D1, conflicts with LCDDAT17 */
  477. AT91_PIOA 18 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA18 periph C ISI_D2, conflicts with LCDDAT18, TWD2 */
  478. AT91_PIOA 19 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA19 periph C ISI_D3, conflicts with LCDDAT19, TWCK2 */
  479. AT91_PIOA 20 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA20 periph C ISI_D4, conflicts with LCDDAT20, PWMH0 */
  480. AT91_PIOA 21 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA21 periph C ISI_D5, conflicts with LCDDAT21, PWML0 */
  481. AT91_PIOA 22 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA22 periph C ISI_D6, conflicts with LCDDAT22, PWMH1 */
  482. AT91_PIOA 23 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA23 periph C ISI_D7, conflicts with LCDDAT23, PWML1 */
  483. AT91_PIOC 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC30 periph C ISI_PCK, conflicts with UTXD0 */
  484. AT91_PIOA 31 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA31 periph C ISI_HSYNC, conflicts with TWCK0, UTXD1 */
  485. AT91_PIOA 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA30 periph C ISI_VSYNC, conflicts with TWD0, URXD1 */
  486. AT91_PIOC 29 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC29 periph C ISI_PD8, conflicts with URXD0, PWMFI2 */
  487. AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC28 periph C ISI_PD9, conflicts with SPI1_NPCS3, PWMFI0 */
  488. };
  489. pinctrl_isi_pck_as_mck: isi_pck_as_mck-0 {
  490. atmel,pins =
  491. <AT91_PIOD 31 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD31 periph B ISI_MCK */
  492. };
  493. };
  494. lcd {
  495. pinctrl_lcd: lcd-0 {
  496. atmel,pins =
  497. <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA24 periph A LCDPWM */
  498. AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA26 periph A LCDVSYNC */
  499. AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA27 periph A LCDHSYNC */
  500. AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA25 periph A LCDDISP */
  501. AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA29 periph A LCDDEN */
  502. AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA28 periph A LCDPCK */
  503. AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A LCDD0 pin */
  504. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA1 periph A LCDD1 pin */
  505. AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA2 periph A LCDD2 pin */
  506. AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA3 periph A LCDD3 pin */
  507. AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA4 periph A LCDD4 pin */
  508. AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA5 periph A LCDD5 pin */
  509. AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA6 periph A LCDD6 pin */
  510. AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA7 periph A LCDD7 pin */
  511. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA8 periph A LCDD8 pin */
  512. AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A LCDD9 pin */
  513. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A LCDD10 pin */
  514. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A LCDD11 pin */
  515. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A LCDD12 pin */
  516. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A LCDD13 pin */
  517. AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A LCDD14 pin */
  518. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A LCDD15 pin */
  519. AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC14 periph C LCDD16 pin */
  520. AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC13 periph C LCDD17 pin */
  521. AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC12 periph C LCDD18 pin */
  522. AT91_PIOC 11 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC11 periph C LCDD19 pin */
  523. AT91_PIOC 10 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC10 periph C LCDD20 pin */
  524. AT91_PIOC 15 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC15 periph C LCDD21 pin */
  525. AT91_PIOE 27 AT91_PERIPH_C AT91_PINCTRL_NONE /* PE27 periph C LCDD22 pin */
  526. AT91_PIOE 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PE28 periph C LCDD23 pin */
  527. };
  528. };
  529. macb0 {
  530. pinctrl_macb0_data_rgmii: macb0_data_rgmii {
  531. atmel,pins =
  532. <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A GTX0, conflicts with PWMH0 */
  533. AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A GTX1, conflicts with PWML0 */
  534. AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB2 periph A GTX2, conflicts with TK1 */
  535. AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A GTX3, conflicts with TF1 */
  536. AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A GRX0, conflicts with PWMH1 */
  537. AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB5 periph A GRX1, conflicts with PWML1 */
  538. AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A GRX2, conflicts with TD1 */
  539. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB7 periph A GRX3, conflicts with RK1 */
  540. };
  541. pinctrl_macb0_data_gmii: macb0_data_gmii {
  542. atmel,pins =
  543. <AT91_PIOB 19 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB19 periph B GTX4, conflicts with MCI1_CDA */
  544. AT91_PIOB 20 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB20 periph B GTX5, conflicts with MCI1_DA0 */
  545. AT91_PIOB 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB21 periph B GTX6, conflicts with MCI1_DA1 */
  546. AT91_PIOB 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB22 periph B GTX7, conflicts with MCI1_DA2 */
  547. AT91_PIOB 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB23 periph B GRX4, conflicts with MCI1_DA3 */
  548. AT91_PIOB 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB24 periph B GRX5, conflicts with MCI1_CK */
  549. AT91_PIOB 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB25 periph B GRX6, conflicts with SCK1 */
  550. AT91_PIOB 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB26 periph B GRX7, conflicts with CTS1 */
  551. };
  552. pinctrl_macb0_signal_rgmii: macb0_signal_rgmii {
  553. atmel,pins =
  554. <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB8 periph A GTXCK, conflicts with PWMH2 */
  555. AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A GTXEN, conflicts with PWML2 */
  556. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A GRXCK, conflicts with RD1 */
  557. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A GRXER, conflicts with PWML3 */
  558. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A GMDC */
  559. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A GMDIO */
  560. AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A G125CK */
  561. };
  562. pinctrl_macb0_signal_gmii: macb0_signal_gmii {
  563. atmel,pins =
  564. <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A GTXEN, conflicts with PWML2 */
  565. AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A GTXER, conflicts with RF1 */
  566. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A GRXCK, conflicts with RD1 */
  567. AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A GRXDV, conflicts with PWMH3 */
  568. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A GRXER, conflicts with PWML3 */
  569. AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A GCRS, conflicts with CANRX1 */
  570. AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A GCOL, conflicts with CANTX1 */
  571. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A GMDC */
  572. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A GMDIO */
  573. AT91_PIOB 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB27 periph B G125CKO */
  574. };
  575. };
  576. macb1 {
  577. pinctrl_macb1_rmii: macb1_rmii-0 {
  578. atmel,pins =
  579. <AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC0 periph A ETX0, conflicts with TIOA3 */
  580. AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC1 periph A ETX1, conflicts with TIOB3 */
  581. AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC2 periph A ERX0, conflicts with TCLK3 */
  582. AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC3 periph A ERX1, conflicts with TIOA4 */
  583. AT91_PIOC 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC4 periph A ETXEN, conflicts with TIOB4 */
  584. AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC5 periph A ECRSDV,conflicts with TCLK4 */
  585. AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 periph A ERXER, conflicts with TIOA5 */
  586. AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 periph A EREFCK, conflicts with TIOB5 */
  587. AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 periph A EMDC, conflicts with TCLK5 */
  588. AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC9 periph A EMDIO */
  589. };
  590. };
  591. mmc0 {
  592. pinctrl_mmc0_clk_cmd_dat0: mmc0_clk_cmd_dat0 {
  593. atmel,pins =
  594. <AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD9 periph A MCI0_CK */
  595. AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD0 periph A MCI0_CDA with pullup */
  596. AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD1 periph A MCI0_DA0 with pullup */
  597. };
  598. pinctrl_mmc0_dat1_3: mmc0_dat1_3 {
  599. atmel,pins =
  600. <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD2 periph A MCI0_DA1 with pullup */
  601. AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD3 periph A MCI0_DA2 with pullup */
  602. AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD4 periph A MCI0_DA3 with pullup */
  603. };
  604. pinctrl_mmc0_dat4_7: mmc0_dat4_7 {
  605. atmel,pins =
  606. <AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD5 periph A MCI0_DA4 with pullup, conflicts with TIOA0, PWMH2 */
  607. AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD6 periph A MCI0_DA5 with pullup, conflicts with TIOB0, PWML2 */
  608. AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD7 periph A MCI0_DA6 with pullup, conlicts with TCLK0, PWMH3 */
  609. AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD8 periph A MCI0_DA7 with pullup, conflicts with PWML3 */
  610. };
  611. };
  612. mmc1 {
  613. pinctrl_mmc1_clk_cmd_dat0: mmc1_clk_cmd_dat0 {
  614. atmel,pins =
  615. <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB24 periph A MCI1_CK, conflicts with GRX5 */
  616. AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB19 periph A MCI1_CDA with pullup, conflicts with GTX4 */
  617. AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB20 periph A MCI1_DA0 with pullup, conflicts with GTX5 */
  618. };
  619. pinctrl_mmc1_dat1_3: mmc1_dat1_3 {
  620. atmel,pins =
  621. <AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB21 periph A MCI1_DA1 with pullup, conflicts with GTX6 */
  622. AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB22 periph A MCI1_DA2 with pullup, conflicts with GTX7 */
  623. AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB23 periph A MCI1_DA3 with pullup, conflicts with GRX4 */
  624. };
  625. };
  626. mmc2 {
  627. pinctrl_mmc2_clk_cmd_dat0: mmc2_clk_cmd_dat0 {
  628. atmel,pins =
  629. <AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC15 periph A MCI2_CK, conflicts with PCK2 */
  630. AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC10 periph A MCI2_CDA with pullup */
  631. AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC11 periph A MCI2_DA0 with pullup */
  632. };
  633. pinctrl_mmc2_dat1_3: mmc2_dat1_3 {
  634. atmel,pins =
  635. <AT91_PIOC 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC12 periph A MCI2_DA1 with pullup, conflicts with TIOA1 */
  636. AT91_PIOC 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC13 periph A MCI2_DA2 with pullup, conflicts with TIOB1 */
  637. AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC14 periph A MCI2_DA3 with pullup, conflicts with TCLK1 */
  638. };
  639. };
  640. nand0 {
  641. pinctrl_nand0_ale_cle: nand0_ale_cle-0 {
  642. atmel,pins =
  643. <AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PE21 periph A with pullup */
  644. AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PE22 periph A with pullup */
  645. };
  646. };
  647. spi0 {
  648. pinctrl_spi0: spi0-0 {
  649. atmel,pins =
  650. <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A SPI0_MISO pin */
  651. AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A SPI0_MOSI pin */
  652. AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD12 periph A SPI0_SPCK pin */
  653. };
  654. };
  655. spi1 {
  656. pinctrl_spi1: spi1-0 {
  657. atmel,pins =
  658. <AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC22 periph A SPI1_MISO pin */
  659. AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC23 periph A SPI1_MOSI pin */
  660. AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC24 periph A SPI1_SPCK pin */
  661. };
  662. };
  663. ssc0 {
  664. pinctrl_ssc0_tx: ssc0_tx {
  665. atmel,pins =
  666. <AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC16 periph A TK0 */
  667. AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC17 periph A TF0 */
  668. AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC18 periph A TD0 */
  669. };
  670. pinctrl_ssc0_rx: ssc0_rx {
  671. atmel,pins =
  672. <AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC19 periph A RK0 */
  673. AT91_PIOC 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC20 periph A RF0 */
  674. AT91_PIOC 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC21 periph A RD0 */
  675. };
  676. };
  677. ssc1 {
  678. pinctrl_ssc1_tx: ssc1_tx {
  679. atmel,pins =
  680. <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB2 periph B TK1, conflicts with GTX2 */
  681. AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB3 periph B TF1, conflicts with GTX3 */
  682. AT91_PIOB 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB6 periph B TD1, conflicts with TD1 */
  683. };
  684. pinctrl_ssc1_rx: ssc1_rx {
  685. atmel,pins =
  686. <AT91_PIOB 7 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB7 periph B RK1, conflicts with EREFCK */
  687. AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB10 periph B RF1, conflicts with GTXER */
  688. AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB11 periph B RD1, conflicts with GRXCK */
  689. };
  690. };
  691. uart0 {
  692. pinctrl_uart0: uart0-0 {
  693. atmel,pins =
  694. <AT91_PIOC 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC29 periph A, conflicts with PWMFI2, ISI_D8 */
  695. AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC30 periph A with pullup, conflicts with ISI_PCK */
  696. };
  697. };
  698. uart1 {
  699. pinctrl_uart1: uart1-0 {
  700. atmel,pins =
  701. <AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA30 periph B, conflicts with TWD0, ISI_VSYNC */
  702. AT91_PIOA 31 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA31 periph B with pullup, conflicts with TWCK0, ISI_HSYNC */
  703. };
  704. };
  705. usart0 {
  706. pinctrl_usart0: usart0-0 {
  707. atmel,pins =
  708. <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD17 periph A */
  709. AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD18 periph A with pullup */
  710. };
  711. pinctrl_usart0_rts_cts: usart0_rts_cts-0 {
  712. atmel,pins =
  713. <AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD15 periph A, conflicts with SPI0_NPCS2, CANTX0 */
  714. AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD16 periph A, conflicts with SPI0_NPCS3, PWMFI3 */
  715. };
  716. };
  717. usart1 {
  718. pinctrl_usart1: usart1-0 {
  719. atmel,pins =
  720. <AT91_PIOB 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB28 periph A */
  721. AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB29 periph A with pullup */
  722. };
  723. pinctrl_usart1_rts_cts: usart1_rts_cts-0 {
  724. atmel,pins =
  725. <AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB26 periph A, conflicts with GRX7 */
  726. AT91_PIOB 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB27 periph A, conflicts with G125CKO */
  727. };
  728. };
  729. usart2 {
  730. pinctrl_usart2: usart2-0 {
  731. atmel,pins =
  732. <AT91_PIOE 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE25 periph B, conflicts with A25 */
  733. AT91_PIOE 26 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE26 periph B with pullup, conflicts NCS0 */
  734. };
  735. pinctrl_usart2_rts_cts: usart2_rts_cts-0 {
  736. atmel,pins =
  737. <AT91_PIOE 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE23 periph B, conflicts with A23 */
  738. AT91_PIOE 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE24 periph B, conflicts with A24 */
  739. };
  740. };
  741. usart3 {
  742. pinctrl_usart3: usart3-0 {
  743. atmel,pins =
  744. <AT91_PIOE 18 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE18 periph B, conflicts with A18 */
  745. AT91_PIOE 19 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE19 periph B with pullup, conflicts with A19 */
  746. };
  747. pinctrl_usart3_rts_cts: usart3_rts_cts-0 {
  748. atmel,pins =
  749. <AT91_PIOE 16 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE16 periph B, conflicts with A16 */
  750. AT91_PIOE 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE17 periph B, conflicts with A17 */
  751. };
  752. };
  753. pioA: gpio@fffff200 {
  754. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  755. reg = <0xfffff200 0x100>;
  756. interrupts = <6 IRQ_TYPE_LEVEL_HIGH 1>;
  757. #gpio-cells = <2>;
  758. gpio-controller;
  759. interrupt-controller;
  760. #interrupt-cells = <2>;
  761. };
  762. pioB: gpio@fffff400 {
  763. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  764. reg = <0xfffff400 0x100>;
  765. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 1>;
  766. #gpio-cells = <2>;
  767. gpio-controller;
  768. interrupt-controller;
  769. #interrupt-cells = <2>;
  770. };
  771. pioC: gpio@fffff600 {
  772. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  773. reg = <0xfffff600 0x100>;
  774. interrupts = <8 IRQ_TYPE_LEVEL_HIGH 1>;
  775. #gpio-cells = <2>;
  776. gpio-controller;
  777. interrupt-controller;
  778. #interrupt-cells = <2>;
  779. };
  780. pioD: gpio@fffff800 {
  781. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  782. reg = <0xfffff800 0x100>;
  783. interrupts = <9 IRQ_TYPE_LEVEL_HIGH 1>;
  784. #gpio-cells = <2>;
  785. gpio-controller;
  786. interrupt-controller;
  787. #interrupt-cells = <2>;
  788. };
  789. pioE: gpio@fffffa00 {
  790. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  791. reg = <0xfffffa00 0x100>;
  792. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 1>;
  793. #gpio-cells = <2>;
  794. gpio-controller;
  795. interrupt-controller;
  796. #interrupt-cells = <2>;
  797. };
  798. };
  799. pmc: pmc@fffffc00 {
  800. compatible = "atmel,at91rm9200-pmc";
  801. reg = <0xfffffc00 0x120>;
  802. };
  803. rstc@fffffe00 {
  804. compatible = "atmel,at91sam9g45-rstc";
  805. reg = <0xfffffe00 0x10>;
  806. };
  807. pit: timer@fffffe30 {
  808. compatible = "atmel,at91sam9260-pit";
  809. reg = <0xfffffe30 0xf>;
  810. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 5>;
  811. };
  812. watchdog@fffffe40 {
  813. compatible = "atmel,at91sam9260-wdt";
  814. reg = <0xfffffe40 0x10>;
  815. status = "disabled";
  816. };
  817. rtc@fffffeb0 {
  818. compatible = "atmel,at91rm9200-rtc";
  819. reg = <0xfffffeb0 0x30>;
  820. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  821. };
  822. };
  823. usb0: gadget@00500000 {
  824. #address-cells = <1>;
  825. #size-cells = <0>;
  826. compatible = "atmel,at91sam9rl-udc";
  827. reg = <0x00500000 0x100000
  828. 0xf8030000 0x4000>;
  829. interrupts = <33 IRQ_TYPE_LEVEL_HIGH 2>;
  830. status = "disabled";
  831. ep0 {
  832. reg = <0>;
  833. atmel,fifo-size = <64>;
  834. atmel,nb-banks = <1>;
  835. };
  836. ep1 {
  837. reg = <1>;
  838. atmel,fifo-size = <1024>;
  839. atmel,nb-banks = <3>;
  840. atmel,can-dma;
  841. atmel,can-isoc;
  842. };
  843. ep2 {
  844. reg = <2>;
  845. atmel,fifo-size = <1024>;
  846. atmel,nb-banks = <3>;
  847. atmel,can-dma;
  848. atmel,can-isoc;
  849. };
  850. ep3 {
  851. reg = <3>;
  852. atmel,fifo-size = <1024>;
  853. atmel,nb-banks = <2>;
  854. atmel,can-dma;
  855. };
  856. ep4 {
  857. reg = <4>;
  858. atmel,fifo-size = <1024>;
  859. atmel,nb-banks = <2>;
  860. atmel,can-dma;
  861. };
  862. ep5 {
  863. reg = <5>;
  864. atmel,fifo-size = <1024>;
  865. atmel,nb-banks = <2>;
  866. atmel,can-dma;
  867. };
  868. ep6 {
  869. reg = <6>;
  870. atmel,fifo-size = <1024>;
  871. atmel,nb-banks = <2>;
  872. atmel,can-dma;
  873. };
  874. ep7 {
  875. reg = <7>;
  876. atmel,fifo-size = <1024>;
  877. atmel,nb-banks = <2>;
  878. atmel,can-dma;
  879. };
  880. ep8 {
  881. reg = <8>;
  882. atmel,fifo-size = <1024>;
  883. atmel,nb-banks = <2>;
  884. };
  885. ep9 {
  886. reg = <9>;
  887. atmel,fifo-size = <1024>;
  888. atmel,nb-banks = <2>;
  889. };
  890. ep10 {
  891. reg = <10>;
  892. atmel,fifo-size = <1024>;
  893. atmel,nb-banks = <2>;
  894. };
  895. ep11 {
  896. reg = <11>;
  897. atmel,fifo-size = <1024>;
  898. atmel,nb-banks = <2>;
  899. };
  900. ep12 {
  901. reg = <12>;
  902. atmel,fifo-size = <1024>;
  903. atmel,nb-banks = <2>;
  904. };
  905. ep13 {
  906. reg = <13>;
  907. atmel,fifo-size = <1024>;
  908. atmel,nb-banks = <2>;
  909. };
  910. ep14 {
  911. reg = <14>;
  912. atmel,fifo-size = <1024>;
  913. atmel,nb-banks = <2>;
  914. };
  915. ep15 {
  916. reg = <15>;
  917. atmel,fifo-size = <1024>;
  918. atmel,nb-banks = <2>;
  919. };
  920. };
  921. usb1: ohci@00600000 {
  922. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  923. reg = <0x00600000 0x100000>;
  924. interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>;
  925. status = "disabled";
  926. };
  927. usb2: ehci@00700000 {
  928. compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
  929. reg = <0x00700000 0x100000>;
  930. interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>;
  931. status = "disabled";
  932. };
  933. nand0: nand@60000000 {
  934. compatible = "atmel,at91rm9200-nand";
  935. #address-cells = <1>;
  936. #size-cells = <1>;
  937. reg = < 0x60000000 0x01000000 /* EBI CS3 */
  938. 0xffffc070 0x00000490 /* SMC PMECC regs */
  939. 0xffffc500 0x00000100 /* SMC PMECC Error Location regs */
  940. 0x00100000 0x00100000 /* ROM code */
  941. 0x70000000 0x10000000 /* NFC Command Registers */
  942. 0xffffc000 0x00000070 /* NFC HSMC regs */
  943. 0x00200000 0x00100000 /* NFC SRAM banks */
  944. >;
  945. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 6>;
  946. atmel,nand-addr-offset = <21>;
  947. atmel,nand-cmd-offset = <22>;
  948. pinctrl-names = "default";
  949. pinctrl-0 = <&pinctrl_nand0_ale_cle>;
  950. atmel,pmecc-lookup-table-offset = <0x10000 0x18000>;
  951. status = "disabled";
  952. };
  953. };
  954. };