phy_n.c 70 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/types.h>
  20. #include "b43.h"
  21. #include "phy_n.h"
  22. #include "tables_nphy.h"
  23. #include "main.h"
  24. struct nphy_txgains {
  25. u16 txgm[2];
  26. u16 pga[2];
  27. u16 pad[2];
  28. u16 ipa[2];
  29. };
  30. struct nphy_iqcal_params {
  31. u16 txgm;
  32. u16 pga;
  33. u16 pad;
  34. u16 ipa;
  35. u16 cal_gain;
  36. u16 ncorr[5];
  37. };
  38. struct nphy_iq_est {
  39. s32 iq0_prod;
  40. u32 i0_pwr;
  41. u32 q0_pwr;
  42. s32 iq1_prod;
  43. u32 i1_pwr;
  44. u32 q1_pwr;
  45. };
  46. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  47. {//TODO
  48. }
  49. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  50. {//TODO
  51. }
  52. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  53. bool ignore_tssi)
  54. {//TODO
  55. return B43_TXPWR_RES_DONE;
  56. }
  57. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  58. const struct b43_nphy_channeltab_entry *e)
  59. {
  60. b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
  61. b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  62. b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  63. b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  64. b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  65. b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  66. b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  67. b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  68. b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  69. b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  70. b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  71. b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  72. b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  73. b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  74. b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  75. b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  76. b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  77. b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  78. b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  79. b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  80. b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  81. b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  82. }
  83. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  84. const struct b43_nphy_channeltab_entry *e)
  85. {
  86. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  87. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  88. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  89. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  90. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  91. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  92. }
  93. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  94. {
  95. //TODO
  96. }
  97. /* Tune the hardware to a new channel. */
  98. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  99. {
  100. const struct b43_nphy_channeltab_entry *tabent;
  101. tabent = b43_nphy_get_chantabent(dev, channel);
  102. if (!tabent)
  103. return -ESRCH;
  104. //FIXME enable/disable band select upper20 in RXCTL
  105. if (0 /*FIXME 5Ghz*/)
  106. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
  107. else
  108. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
  109. b43_chantab_radio_upload(dev, tabent);
  110. udelay(50);
  111. b43_radio_write16(dev, B2055_VCO_CAL10, 5);
  112. b43_radio_write16(dev, B2055_VCO_CAL10, 45);
  113. b43_radio_write16(dev, B2055_VCO_CAL10, 65);
  114. udelay(300);
  115. if (0 /*FIXME 5Ghz*/)
  116. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  117. else
  118. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  119. b43_chantab_phy_upload(dev, tabent);
  120. b43_nphy_tx_power_fix(dev);
  121. return 0;
  122. }
  123. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  124. {
  125. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  126. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  127. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  128. B43_NPHY_RFCTL_CMD_CHIP0PU |
  129. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  130. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  131. B43_NPHY_RFCTL_CMD_PORFORCE);
  132. }
  133. static void b43_radio_init2055_post(struct b43_wldev *dev)
  134. {
  135. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  136. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  137. int i;
  138. u16 val;
  139. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  140. msleep(1);
  141. if ((sprom->revision != 4) ||
  142. !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
  143. if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
  144. (binfo->type != 0x46D) ||
  145. (binfo->rev < 0x41)) {
  146. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  147. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  148. msleep(1);
  149. }
  150. }
  151. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
  152. msleep(1);
  153. b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
  154. msleep(1);
  155. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  156. msleep(1);
  157. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  158. msleep(1);
  159. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  160. msleep(1);
  161. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  162. msleep(1);
  163. for (i = 0; i < 100; i++) {
  164. val = b43_radio_read16(dev, B2055_CAL_COUT2);
  165. if (val & 0x80)
  166. break;
  167. udelay(10);
  168. }
  169. msleep(1);
  170. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  171. msleep(1);
  172. nphy_channel_switch(dev, dev->phy.channel);
  173. b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
  174. b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
  175. b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  176. b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  177. }
  178. /* Initialize a Broadcom 2055 N-radio */
  179. static void b43_radio_init2055(struct b43_wldev *dev)
  180. {
  181. b43_radio_init2055_pre(dev);
  182. if (b43_status(dev) < B43_STAT_INITIALIZED)
  183. b2055_upload_inittab(dev, 0, 1);
  184. else
  185. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  186. b43_radio_init2055_post(dev);
  187. }
  188. void b43_nphy_radio_turn_on(struct b43_wldev *dev)
  189. {
  190. b43_radio_init2055(dev);
  191. }
  192. void b43_nphy_radio_turn_off(struct b43_wldev *dev)
  193. {
  194. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  195. ~B43_NPHY_RFCTL_CMD_EN);
  196. }
  197. /*
  198. * Upload the N-PHY tables.
  199. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  200. */
  201. static void b43_nphy_tables_init(struct b43_wldev *dev)
  202. {
  203. if (dev->phy.rev < 3)
  204. b43_nphy_rev0_1_2_tables_init(dev);
  205. else
  206. b43_nphy_rev3plus_tables_init(dev);
  207. }
  208. static void b43_nphy_workarounds(struct b43_wldev *dev)
  209. {
  210. struct b43_phy *phy = &dev->phy;
  211. unsigned int i;
  212. b43_phy_set(dev, B43_NPHY_IQFLIP,
  213. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  214. if (1 /* FIXME band is 2.4GHz */) {
  215. b43_phy_set(dev, B43_NPHY_CLASSCTL,
  216. B43_NPHY_CLASSCTL_CCKEN);
  217. } else {
  218. b43_phy_mask(dev, B43_NPHY_CLASSCTL,
  219. ~B43_NPHY_CLASSCTL_CCKEN);
  220. }
  221. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  222. b43_phy_write(dev, B43_NPHY_TXFRAMEDELAY, 8);
  223. /* Fixup some tables */
  224. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0xA);
  225. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0xA);
  226. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  227. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  228. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0);
  229. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0);
  230. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  231. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  232. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x800);
  233. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x800);
  234. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  235. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  236. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  237. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  238. //TODO set RF sequence
  239. /* Set narrowband clip threshold */
  240. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 66);
  241. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 66);
  242. /* Set wideband clip 2 threshold */
  243. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  244. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  245. 21 << B43_NPHY_C1_CLIPWBTHRES_CLIP2_SHIFT);
  246. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  247. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  248. 21 << B43_NPHY_C2_CLIPWBTHRES_CLIP2_SHIFT);
  249. /* Set Clip 2 detect */
  250. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  251. B43_NPHY_C1_CGAINI_CL2DETECT);
  252. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  253. B43_NPHY_C2_CGAINI_CL2DETECT);
  254. if (0 /*FIXME*/) {
  255. /* Set dwell lengths */
  256. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 43);
  257. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 43);
  258. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 9);
  259. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 9);
  260. /* Set gain backoff */
  261. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  262. ~B43_NPHY_C1_CGAINI_GAINBKOFF,
  263. 1 << B43_NPHY_C1_CGAINI_GAINBKOFF_SHIFT);
  264. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  265. ~B43_NPHY_C2_CGAINI_GAINBKOFF,
  266. 1 << B43_NPHY_C2_CGAINI_GAINBKOFF_SHIFT);
  267. /* Set HPVGA2 index */
  268. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  269. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  270. 6 << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  271. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  272. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  273. 6 << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  274. //FIXME verify that the specs really mean to use autoinc here.
  275. for (i = 0; i < 3; i++)
  276. b43_ntab_write(dev, B43_NTAB16(7, 0x106) + i, 0x673);
  277. }
  278. /* Set minimum gain value */
  279. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN,
  280. ~B43_NPHY_C1_MINGAIN,
  281. 23 << B43_NPHY_C1_MINGAIN_SHIFT);
  282. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN,
  283. ~B43_NPHY_C2_MINGAIN,
  284. 23 << B43_NPHY_C2_MINGAIN_SHIFT);
  285. if (phy->rev < 2) {
  286. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  287. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  288. }
  289. /* Set phase track alpha and beta */
  290. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  291. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  292. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  293. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  294. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  295. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  296. }
  297. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  298. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  299. {
  300. struct b43_phy_n *nphy = dev->phy.n;
  301. enum ieee80211_band band;
  302. u16 tmp;
  303. if (!enable) {
  304. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  305. B43_NPHY_RFCTL_INTC1);
  306. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  307. B43_NPHY_RFCTL_INTC2);
  308. band = b43_current_band(dev->wl);
  309. if (dev->phy.rev >= 3) {
  310. if (band == IEEE80211_BAND_5GHZ)
  311. tmp = 0x600;
  312. else
  313. tmp = 0x480;
  314. } else {
  315. if (band == IEEE80211_BAND_5GHZ)
  316. tmp = 0x180;
  317. else
  318. tmp = 0x120;
  319. }
  320. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  321. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  322. } else {
  323. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  324. nphy->rfctrl_intc1_save);
  325. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  326. nphy->rfctrl_intc2_save);
  327. }
  328. }
  329. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  330. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  331. {
  332. struct b43_phy_n *nphy = dev->phy.n;
  333. u16 tmp;
  334. enum ieee80211_band band = b43_current_band(dev->wl);
  335. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  336. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  337. if (dev->phy.rev >= 3) {
  338. if (ipa) {
  339. tmp = 4;
  340. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  341. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  342. }
  343. tmp = 1;
  344. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  345. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  346. }
  347. }
  348. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  349. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  350. {
  351. u32 tmslow;
  352. if (dev->phy.type != B43_PHYTYPE_N)
  353. return;
  354. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  355. if (force)
  356. tmslow |= SSB_TMSLOW_FGC;
  357. else
  358. tmslow &= ~SSB_TMSLOW_FGC;
  359. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  360. }
  361. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  362. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  363. {
  364. u16 bbcfg;
  365. b43_nphy_bmac_clock_fgc(dev, 1);
  366. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  367. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  368. udelay(1);
  369. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  370. b43_nphy_bmac_clock_fgc(dev, 0);
  371. /* TODO: N PHY Force RF Seq with argument 2 */
  372. }
  373. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  374. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  375. u16 samps, u8 time, bool wait)
  376. {
  377. int i;
  378. u16 tmp;
  379. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  380. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  381. if (wait)
  382. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  383. else
  384. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  385. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  386. for (i = 1000; i; i--) {
  387. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  388. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  389. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  390. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  391. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  392. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  393. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  394. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  395. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  396. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  397. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  398. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  399. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  400. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  401. return;
  402. }
  403. udelay(10);
  404. }
  405. memset(est, 0, sizeof(*est));
  406. }
  407. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  408. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  409. struct b43_phy_n_iq_comp *pcomp)
  410. {
  411. if (write) {
  412. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  413. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  414. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  415. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  416. } else {
  417. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  418. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  419. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  420. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  421. }
  422. }
  423. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  424. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  425. {
  426. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  427. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  428. if (core == 0) {
  429. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  430. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  431. } else {
  432. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  433. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  434. }
  435. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  436. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  437. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  438. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  439. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  440. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  441. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  442. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  443. }
  444. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  445. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  446. {
  447. u8 rxval, txval;
  448. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  449. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  450. if (core == 0) {
  451. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  452. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  453. } else {
  454. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  455. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  456. }
  457. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  458. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  459. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  460. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  461. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  462. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  463. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  464. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  465. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  466. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  467. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
  468. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  469. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  470. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  471. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  472. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  473. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  474. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  475. if (core == 0) {
  476. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  477. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  478. } else {
  479. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  480. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  481. }
  482. /* TODO: Call N PHY RF Ctrl Intc Override with 2, 0, 3 as arguments */
  483. /* TODO: Call N PHY RF Intc Override with 8, 0, 3, 0 as arguments */
  484. /* TODO: Call N PHY RF Seq with 0 as argument */
  485. if (core == 0) {
  486. rxval = 1;
  487. txval = 8;
  488. } else {
  489. rxval = 4;
  490. txval = 2;
  491. }
  492. /* TODO: Call N PHY RF Ctrl Intc Override with 1, rxval, (core + 1) */
  493. /* TODO: Call N PHY RF Ctrl Intc Override with 1, txval, (2 - core) */
  494. }
  495. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  496. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  497. {
  498. int i;
  499. s32 iq;
  500. u32 ii;
  501. u32 qq;
  502. int iq_nbits, qq_nbits;
  503. int arsh, brsh;
  504. u16 tmp, a, b;
  505. struct nphy_iq_est est;
  506. struct b43_phy_n_iq_comp old;
  507. struct b43_phy_n_iq_comp new = { };
  508. bool error = false;
  509. if (mask == 0)
  510. return;
  511. b43_nphy_rx_iq_coeffs(dev, false, &old);
  512. b43_nphy_rx_iq_coeffs(dev, true, &new);
  513. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  514. new = old;
  515. for (i = 0; i < 2; i++) {
  516. if (i == 0 && (mask & 1)) {
  517. iq = est.iq0_prod;
  518. ii = est.i0_pwr;
  519. qq = est.q0_pwr;
  520. } else if (i == 1 && (mask & 2)) {
  521. iq = est.iq1_prod;
  522. ii = est.i1_pwr;
  523. qq = est.q1_pwr;
  524. } else {
  525. B43_WARN_ON(1);
  526. continue;
  527. }
  528. if (ii + qq < 2) {
  529. error = true;
  530. break;
  531. }
  532. iq_nbits = fls(abs(iq));
  533. qq_nbits = fls(qq);
  534. arsh = iq_nbits - 20;
  535. if (arsh >= 0) {
  536. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  537. tmp = ii >> arsh;
  538. } else {
  539. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  540. tmp = ii << -arsh;
  541. }
  542. if (tmp == 0) {
  543. error = true;
  544. break;
  545. }
  546. a /= tmp;
  547. brsh = qq_nbits - 11;
  548. if (brsh >= 0) {
  549. b = (qq << (31 - qq_nbits));
  550. tmp = ii >> brsh;
  551. } else {
  552. b = (qq << (31 - qq_nbits));
  553. tmp = ii << -brsh;
  554. }
  555. if (tmp == 0) {
  556. error = true;
  557. break;
  558. }
  559. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  560. if (i == 0 && (mask & 0x1)) {
  561. if (dev->phy.rev >= 3) {
  562. new.a0 = a & 0x3FF;
  563. new.b0 = b & 0x3FF;
  564. } else {
  565. new.a0 = b & 0x3FF;
  566. new.b0 = a & 0x3FF;
  567. }
  568. } else if (i == 1 && (mask & 0x2)) {
  569. if (dev->phy.rev >= 3) {
  570. new.a1 = a & 0x3FF;
  571. new.b1 = b & 0x3FF;
  572. } else {
  573. new.a1 = b & 0x3FF;
  574. new.b1 = a & 0x3FF;
  575. }
  576. }
  577. }
  578. if (error)
  579. new = old;
  580. b43_nphy_rx_iq_coeffs(dev, true, &new);
  581. }
  582. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  583. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  584. {
  585. u16 array[4];
  586. int i;
  587. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  588. for (i = 0; i < 4; i++)
  589. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  590. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  591. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  592. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  593. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  594. }
  595. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  596. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  597. {
  598. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  599. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  600. }
  601. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  602. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  603. {
  604. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  605. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  606. }
  607. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  608. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  609. {
  610. u16 tmp;
  611. if (dev->dev->id.revision == 16)
  612. b43_mac_suspend(dev);
  613. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  614. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  615. B43_NPHY_CLASSCTL_WAITEDEN);
  616. tmp &= ~mask;
  617. tmp |= (val & mask);
  618. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  619. if (dev->dev->id.revision == 16)
  620. b43_mac_enable(dev);
  621. return tmp;
  622. }
  623. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  624. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  625. {
  626. struct b43_phy *phy = &dev->phy;
  627. struct b43_phy_n *nphy = phy->n;
  628. if (enable) {
  629. u16 clip[] = { 0xFFFF, 0xFFFF };
  630. if (nphy->deaf_count++ == 0) {
  631. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  632. b43_nphy_classifier(dev, 0x7, 0);
  633. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  634. b43_nphy_write_clip_detection(dev, clip);
  635. }
  636. b43_nphy_reset_cca(dev);
  637. } else {
  638. if (--nphy->deaf_count == 0) {
  639. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  640. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  641. }
  642. }
  643. }
  644. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  645. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  646. {
  647. struct b43_phy_n *nphy = dev->phy.n;
  648. int i, j;
  649. u32 tmp;
  650. u32 cur_real, cur_imag, real_part, imag_part;
  651. u16 buffer[7];
  652. if (nphy->hang_avoid)
  653. b43_nphy_stay_in_carrier_search(dev, true);
  654. /* TODO: Read an N PHY Table with ID 15, length 7, offset 80,
  655. width 16, and data pointer buffer */
  656. for (i = 0; i < 2; i++) {
  657. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  658. (buffer[i * 2 + 1] & 0x3FF);
  659. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  660. (((i + 26) << 10) | 320));
  661. for (j = 0; j < 128; j++) {
  662. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  663. ((tmp >> 16) & 0xFFFF));
  664. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  665. (tmp & 0xFFFF));
  666. }
  667. }
  668. for (i = 0; i < 2; i++) {
  669. tmp = buffer[5 + i];
  670. real_part = (tmp >> 8) & 0xFF;
  671. imag_part = (tmp & 0xFF);
  672. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  673. (((i + 26) << 10) | 448));
  674. if (dev->phy.rev >= 3) {
  675. cur_real = real_part;
  676. cur_imag = imag_part;
  677. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  678. }
  679. for (j = 0; j < 128; j++) {
  680. if (dev->phy.rev < 3) {
  681. cur_real = (real_part * loscale[j] + 128) >> 8;
  682. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  683. tmp = ((cur_real & 0xFF) << 8) |
  684. (cur_imag & 0xFF);
  685. }
  686. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  687. ((tmp >> 16) & 0xFFFF));
  688. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  689. (tmp & 0xFFFF));
  690. }
  691. }
  692. if (dev->phy.rev >= 3) {
  693. b43_shm_write16(dev, B43_SHM_SHARED,
  694. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  695. b43_shm_write16(dev, B43_SHM_SHARED,
  696. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  697. }
  698. if (nphy->hang_avoid)
  699. b43_nphy_stay_in_carrier_search(dev, false);
  700. }
  701. enum b43_nphy_rf_sequence {
  702. B43_RFSEQ_RX2TX,
  703. B43_RFSEQ_TX2RX,
  704. B43_RFSEQ_RESET2RX,
  705. B43_RFSEQ_UPDATE_GAINH,
  706. B43_RFSEQ_UPDATE_GAINL,
  707. B43_RFSEQ_UPDATE_GAINU,
  708. };
  709. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  710. enum b43_nphy_rf_sequence seq)
  711. {
  712. static const u16 trigger[] = {
  713. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  714. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  715. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  716. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  717. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  718. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  719. };
  720. int i;
  721. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  722. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  723. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  724. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  725. for (i = 0; i < 200; i++) {
  726. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  727. goto ok;
  728. msleep(1);
  729. }
  730. b43err(dev->wl, "RF sequence status timeout\n");
  731. ok:
  732. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  733. ~(B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER));
  734. }
  735. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  736. {
  737. unsigned int i;
  738. u16 val;
  739. val = 0x1E1F;
  740. for (i = 0; i < 14; i++) {
  741. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  742. val -= 0x202;
  743. }
  744. val = 0x3E3F;
  745. for (i = 0; i < 16; i++) {
  746. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  747. val -= 0x202;
  748. }
  749. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  750. }
  751. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  752. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  753. s8 offset, u8 core, u8 rail, u8 type)
  754. {
  755. u16 tmp;
  756. bool core1or5 = (core == 1) || (core == 5);
  757. bool core2or5 = (core == 2) || (core == 5);
  758. offset = clamp_val(offset, -32, 31);
  759. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  760. if (core1or5 && (rail == 0) && (type == 2))
  761. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  762. if (core1or5 && (rail == 1) && (type == 2))
  763. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  764. if (core2or5 && (rail == 0) && (type == 2))
  765. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  766. if (core2or5 && (rail == 1) && (type == 2))
  767. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  768. if (core1or5 && (rail == 0) && (type == 0))
  769. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  770. if (core1or5 && (rail == 1) && (type == 0))
  771. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  772. if (core2or5 && (rail == 0) && (type == 0))
  773. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  774. if (core2or5 && (rail == 1) && (type == 0))
  775. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  776. if (core1or5 && (rail == 0) && (type == 1))
  777. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  778. if (core1or5 && (rail == 1) && (type == 1))
  779. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  780. if (core2or5 && (rail == 0) && (type == 1))
  781. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  782. if (core2or5 && (rail == 1) && (type == 1))
  783. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  784. if (core1or5 && (rail == 0) && (type == 6))
  785. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  786. if (core1or5 && (rail == 1) && (type == 6))
  787. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  788. if (core2or5 && (rail == 0) && (type == 6))
  789. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  790. if (core2or5 && (rail == 1) && (type == 6))
  791. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  792. if (core1or5 && (rail == 0) && (type == 3))
  793. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  794. if (core1or5 && (rail == 1) && (type == 3))
  795. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  796. if (core2or5 && (rail == 0) && (type == 3))
  797. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  798. if (core2or5 && (rail == 1) && (type == 3))
  799. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  800. if (core1or5 && (type == 4))
  801. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  802. if (core2or5 && (type == 4))
  803. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  804. if (core1or5 && (type == 5))
  805. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  806. if (core2or5 && (type == 5))
  807. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  808. }
  809. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  810. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  811. {
  812. u16 val;
  813. if (dev->phy.rev >= 3) {
  814. /* TODO */
  815. } else {
  816. if (type < 3)
  817. val = 0;
  818. else if (type == 6)
  819. val = 1;
  820. else if (type == 3)
  821. val = 2;
  822. else
  823. val = 3;
  824. val = (val << 12) | (val << 14);
  825. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  826. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  827. if (type < 3) {
  828. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  829. (type + 1) << 4);
  830. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  831. (type + 1) << 4);
  832. }
  833. /* TODO use some definitions */
  834. if (code == 0) {
  835. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  836. if (type < 3) {
  837. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  838. 0xFEC7, 0);
  839. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  840. 0xEFDC, 0);
  841. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  842. 0xFFFE, 0);
  843. udelay(20);
  844. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  845. 0xFFFE, 0);
  846. }
  847. } else {
  848. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  849. 0x3000);
  850. if (type < 3) {
  851. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  852. 0xFEC7, 0x0180);
  853. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  854. 0xEFDC, (code << 1 | 0x1021));
  855. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  856. 0xFFFE, 0x0001);
  857. udelay(20);
  858. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  859. 0xFFFE, 0);
  860. }
  861. }
  862. }
  863. }
  864. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  865. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  866. {
  867. int i;
  868. for (i = 0; i < 2; i++) {
  869. if (type == 2) {
  870. if (i == 0) {
  871. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  872. 0xFC, buf[0]);
  873. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  874. 0xFC, buf[1]);
  875. } else {
  876. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  877. 0xFC, buf[2 * i]);
  878. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  879. 0xFC, buf[2 * i + 1]);
  880. }
  881. } else {
  882. if (i == 0)
  883. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  884. 0xF3, buf[0] << 2);
  885. else
  886. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  887. 0xF3, buf[2 * i + 1] << 2);
  888. }
  889. }
  890. }
  891. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  892. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  893. u8 nsamp)
  894. {
  895. int i;
  896. int out;
  897. u16 save_regs_phy[9];
  898. u16 s[2];
  899. if (dev->phy.rev >= 3) {
  900. save_regs_phy[0] = b43_phy_read(dev,
  901. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  902. save_regs_phy[1] = b43_phy_read(dev,
  903. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  904. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  905. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  906. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  907. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  908. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  909. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  910. }
  911. b43_nphy_rssi_select(dev, 5, type);
  912. if (dev->phy.rev < 2) {
  913. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  914. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  915. }
  916. for (i = 0; i < 4; i++)
  917. buf[i] = 0;
  918. for (i = 0; i < nsamp; i++) {
  919. if (dev->phy.rev < 2) {
  920. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  921. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  922. } else {
  923. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  924. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  925. }
  926. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  927. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  928. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  929. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  930. }
  931. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  932. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  933. if (dev->phy.rev < 2)
  934. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  935. if (dev->phy.rev >= 3) {
  936. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  937. save_regs_phy[0]);
  938. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  939. save_regs_phy[1]);
  940. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  941. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  942. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  943. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  944. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  945. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  946. }
  947. return out;
  948. }
  949. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  950. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  951. {
  952. int i, j;
  953. u8 state[4];
  954. u8 code, val;
  955. u16 class, override;
  956. u8 regs_save_radio[2];
  957. u16 regs_save_phy[2];
  958. s8 offset[4];
  959. u16 clip_state[2];
  960. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  961. s32 results_min[4] = { };
  962. u8 vcm_final[4] = { };
  963. s32 results[4][4] = { };
  964. s32 miniq[4][2] = { };
  965. if (type == 2) {
  966. code = 0;
  967. val = 6;
  968. } else if (type < 2) {
  969. code = 25;
  970. val = 4;
  971. } else {
  972. B43_WARN_ON(1);
  973. return;
  974. }
  975. class = b43_nphy_classifier(dev, 0, 0);
  976. b43_nphy_classifier(dev, 7, 4);
  977. b43_nphy_read_clip_detection(dev, clip_state);
  978. b43_nphy_write_clip_detection(dev, clip_off);
  979. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  980. override = 0x140;
  981. else
  982. override = 0x110;
  983. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  984. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  985. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  986. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  987. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  988. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  989. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  990. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  991. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  992. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  993. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  994. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  995. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  996. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  997. b43_nphy_rssi_select(dev, 5, type);
  998. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  999. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1000. for (i = 0; i < 4; i++) {
  1001. u8 tmp[4];
  1002. for (j = 0; j < 4; j++)
  1003. tmp[j] = i;
  1004. if (type != 1)
  1005. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1006. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1007. if (type < 2)
  1008. for (j = 0; j < 2; j++)
  1009. miniq[i][j] = min(results[i][2 * j],
  1010. results[i][2 * j + 1]);
  1011. }
  1012. for (i = 0; i < 4; i++) {
  1013. s32 mind = 40;
  1014. u8 minvcm = 0;
  1015. s32 minpoll = 249;
  1016. s32 curr;
  1017. for (j = 0; j < 4; j++) {
  1018. if (type == 2)
  1019. curr = abs(results[j][i]);
  1020. else
  1021. curr = abs(miniq[j][i / 2] - code * 8);
  1022. if (curr < mind) {
  1023. mind = curr;
  1024. minvcm = j;
  1025. }
  1026. if (results[j][i] < minpoll)
  1027. minpoll = results[j][i];
  1028. }
  1029. results_min[i] = minpoll;
  1030. vcm_final[i] = minvcm;
  1031. }
  1032. if (type != 1)
  1033. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1034. for (i = 0; i < 4; i++) {
  1035. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1036. if (offset[i] < 0)
  1037. offset[i] = -((abs(offset[i]) + 4) / 8);
  1038. else
  1039. offset[i] = (offset[i] + 4) / 8;
  1040. if (results_min[i] == 248)
  1041. offset[i] = code - 32;
  1042. if (i % 2 == 0)
  1043. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  1044. type);
  1045. else
  1046. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  1047. type);
  1048. }
  1049. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1050. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  1051. switch (state[2]) {
  1052. case 1:
  1053. b43_nphy_rssi_select(dev, 1, 2);
  1054. break;
  1055. case 4:
  1056. b43_nphy_rssi_select(dev, 1, 0);
  1057. break;
  1058. case 2:
  1059. b43_nphy_rssi_select(dev, 1, 1);
  1060. break;
  1061. default:
  1062. b43_nphy_rssi_select(dev, 1, 1);
  1063. break;
  1064. }
  1065. switch (state[3]) {
  1066. case 1:
  1067. b43_nphy_rssi_select(dev, 2, 2);
  1068. break;
  1069. case 4:
  1070. b43_nphy_rssi_select(dev, 2, 0);
  1071. break;
  1072. default:
  1073. b43_nphy_rssi_select(dev, 2, 1);
  1074. break;
  1075. }
  1076. b43_nphy_rssi_select(dev, 0, type);
  1077. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1078. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1079. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1080. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1081. b43_nphy_classifier(dev, 7, class);
  1082. b43_nphy_write_clip_detection(dev, clip_state);
  1083. }
  1084. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1085. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1086. {
  1087. /* TODO */
  1088. }
  1089. /*
  1090. * RSSI Calibration
  1091. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1092. */
  1093. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1094. {
  1095. if (dev->phy.rev >= 3) {
  1096. b43_nphy_rev3_rssi_cal(dev);
  1097. } else {
  1098. b43_nphy_rev2_rssi_cal(dev, 2);
  1099. b43_nphy_rev2_rssi_cal(dev, 0);
  1100. b43_nphy_rev2_rssi_cal(dev, 1);
  1101. }
  1102. }
  1103. /*
  1104. * Restore RSSI Calibration
  1105. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1106. */
  1107. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1108. {
  1109. struct b43_phy_n *nphy = dev->phy.n;
  1110. u16 *rssical_radio_regs = NULL;
  1111. u16 *rssical_phy_regs = NULL;
  1112. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1113. if (!nphy->rssical_chanspec_2G)
  1114. return;
  1115. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1116. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1117. } else {
  1118. if (!nphy->rssical_chanspec_5G)
  1119. return;
  1120. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1121. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1122. }
  1123. /* TODO use some definitions */
  1124. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1125. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1126. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1127. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1128. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1129. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1130. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1131. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1132. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1133. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1134. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1135. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1136. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1137. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1138. }
  1139. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1140. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1141. {
  1142. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1143. if (dev->phy.rev >= 6) {
  1144. /* TODO If the chip is 47162
  1145. return txpwrctrl_tx_gain_ipa_rev5 */
  1146. return txpwrctrl_tx_gain_ipa_rev6;
  1147. } else if (dev->phy.rev >= 5) {
  1148. return txpwrctrl_tx_gain_ipa_rev5;
  1149. } else {
  1150. return txpwrctrl_tx_gain_ipa;
  1151. }
  1152. } else {
  1153. return txpwrctrl_tx_gain_ipa_5g;
  1154. }
  1155. }
  1156. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  1157. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  1158. {
  1159. struct b43_phy_n *nphy = dev->phy.n;
  1160. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  1161. if (dev->phy.rev >= 3) {
  1162. /* TODO */
  1163. } else {
  1164. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  1165. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  1166. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  1167. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  1168. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  1169. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  1170. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  1171. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  1172. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  1173. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  1174. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  1175. B43_NPHY_BANDCTL_5GHZ)) {
  1176. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  1177. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  1178. } else {
  1179. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  1180. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  1181. }
  1182. if (dev->phy.rev < 2) {
  1183. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  1184. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  1185. } else {
  1186. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  1187. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  1188. }
  1189. }
  1190. }
  1191. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1192. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1193. struct nphy_txgains target,
  1194. struct nphy_iqcal_params *params)
  1195. {
  1196. int i, j, indx;
  1197. u16 gain;
  1198. if (dev->phy.rev >= 3) {
  1199. params->txgm = target.txgm[core];
  1200. params->pga = target.pga[core];
  1201. params->pad = target.pad[core];
  1202. params->ipa = target.ipa[core];
  1203. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1204. (params->pad << 4) | (params->ipa);
  1205. for (j = 0; j < 5; j++)
  1206. params->ncorr[j] = 0x79;
  1207. } else {
  1208. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1209. (target.txgm[core] << 8);
  1210. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1211. 1 : 0;
  1212. for (i = 0; i < 9; i++)
  1213. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1214. break;
  1215. i = min(i, 8);
  1216. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1217. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1218. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1219. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1220. (params->pad << 2);
  1221. for (j = 0; j < 4; j++)
  1222. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1223. }
  1224. }
  1225. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  1226. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  1227. {
  1228. struct b43_phy_n *nphy = dev->phy.n;
  1229. int i;
  1230. u16 scale, entry;
  1231. u16 tmp = nphy->txcal_bbmult;
  1232. if (core == 0)
  1233. tmp >>= 8;
  1234. tmp &= 0xff;
  1235. for (i = 0; i < 18; i++) {
  1236. scale = (ladder_lo[i].percent * tmp) / 100;
  1237. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  1238. /* TODO: Write an N PHY Table with ID 15, length 1,
  1239. offset i, width 16, and data entry */
  1240. scale = (ladder_iq[i].percent * tmp) / 100;
  1241. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  1242. /* TODO: Write an N PHY Table with ID 15, length 1,
  1243. offset i + 32, width 16, and data entry */
  1244. }
  1245. }
  1246. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  1247. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  1248. {
  1249. struct b43_phy_n *nphy = dev->phy.n;
  1250. u16 curr_gain[2];
  1251. struct nphy_txgains target;
  1252. const u32 *table = NULL;
  1253. if (nphy->txpwrctrl == 0) {
  1254. int i;
  1255. if (nphy->hang_avoid)
  1256. b43_nphy_stay_in_carrier_search(dev, true);
  1257. /* TODO: Read an N PHY Table with ID 7, length 2,
  1258. offset 0x110, width 16, and curr_gain */
  1259. if (nphy->hang_avoid)
  1260. b43_nphy_stay_in_carrier_search(dev, false);
  1261. for (i = 0; i < 2; ++i) {
  1262. if (dev->phy.rev >= 3) {
  1263. target.ipa[i] = curr_gain[i] & 0x000F;
  1264. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  1265. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  1266. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  1267. } else {
  1268. target.ipa[i] = curr_gain[i] & 0x0003;
  1269. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  1270. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  1271. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  1272. }
  1273. }
  1274. } else {
  1275. int i;
  1276. u16 index[2];
  1277. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  1278. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1279. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1280. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  1281. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1282. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1283. for (i = 0; i < 2; ++i) {
  1284. if (dev->phy.rev >= 3) {
  1285. enum ieee80211_band band =
  1286. b43_current_band(dev->wl);
  1287. if ((nphy->ipa2g_on &&
  1288. band == IEEE80211_BAND_2GHZ) ||
  1289. (nphy->ipa5g_on &&
  1290. band == IEEE80211_BAND_5GHZ)) {
  1291. table = b43_nphy_get_ipa_gain_table(dev);
  1292. } else {
  1293. if (band == IEEE80211_BAND_5GHZ) {
  1294. if (dev->phy.rev == 3)
  1295. table = b43_ntab_tx_gain_rev3_5ghz;
  1296. else if (dev->phy.rev == 4)
  1297. table = b43_ntab_tx_gain_rev4_5ghz;
  1298. else
  1299. table = b43_ntab_tx_gain_rev5plus_5ghz;
  1300. } else {
  1301. table = b43_ntab_tx_gain_rev3plus_2ghz;
  1302. }
  1303. }
  1304. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  1305. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  1306. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  1307. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  1308. } else {
  1309. table = b43_ntab_tx_gain_rev0_1_2;
  1310. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  1311. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  1312. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  1313. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  1314. }
  1315. }
  1316. }
  1317. return target;
  1318. }
  1319. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  1320. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  1321. {
  1322. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  1323. if (dev->phy.rev >= 3) {
  1324. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  1325. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  1326. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  1327. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  1328. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  1329. /* TODO: Write an N PHY Table with ID 8, length 1, offset 3,
  1330. width 16, and data from regs[5] */
  1331. /* TODO: Write an N PHY Table with ID 8, length 1, offset 19,
  1332. width 16, and data from regs[6] */
  1333. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  1334. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  1335. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  1336. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  1337. b43_nphy_reset_cca(dev);
  1338. } else {
  1339. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  1340. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  1341. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  1342. /* TODO: Write an N PHY Table with ID 8, length 1, offset 2,
  1343. width 16, and data from regs[3] */
  1344. /* TODO: Write an N PHY Table with ID 8, length 1, offset 18,
  1345. width 16, and data from regs[4] */
  1346. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  1347. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  1348. }
  1349. }
  1350. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  1351. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  1352. {
  1353. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  1354. u16 tmp;
  1355. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1356. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1357. if (dev->phy.rev >= 3) {
  1358. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  1359. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  1360. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1361. regs[2] = tmp;
  1362. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  1363. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1364. regs[3] = tmp;
  1365. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  1366. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  1367. b43_phy_mask(dev, B43_NPHY_BBCFG, ~B43_NPHY_BBCFG_RSTRX);
  1368. /* TODO: Read an N PHY Table with ID 8, length 1, offset 3,
  1369. width 16, and data pointing to tmp */
  1370. regs[5] = tmp;
  1371. /* TODO: Write an N PHY Table with ID 8, length 1, offset 3,
  1372. width 16, and data 0 */
  1373. /* TODO: Read an N PHY Table with ID 8, length 1, offset 19,
  1374. width 16, and data pointing to tmp */
  1375. regs[6] = tmp;
  1376. /* TODO: Write an N PHY Table with ID 8, length 1, offset 19,
  1377. width 16, and data 0 */
  1378. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1379. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1380. /* TODO: Call N PHY RF Ctrl Intc Override with 2, 1, 3 */
  1381. /* TODO: Call N PHY RF Ctrl Intc Override with 1, 2, 1 */
  1382. /* TODO: Call N PHY RF Ctrl Intc Override with 1, 8, 2 */
  1383. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  1384. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  1385. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  1386. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  1387. } else {
  1388. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  1389. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  1390. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1391. regs[2] = tmp;
  1392. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  1393. /* TODO: Read an N PHY Table with ID 8, length 1, offset 2,
  1394. width 16, and data pointing to tmp */
  1395. regs[3] = tmp;
  1396. tmp |= 0x2000;
  1397. /* TODO: Write an N PHY Table with ID 8, length 1, offset 2,
  1398. width 16, and data pointer tmp */
  1399. /* TODO: Read an N PHY Table with ID 8, length 1, offset 18,
  1400. width 16, and data pointer tmp */
  1401. regs[4] = tmp;
  1402. tmp |= 0x2000;
  1403. /* TODO: Write an N PHY Table with ID 8, length 1, offset 18,
  1404. width 16, and data pointer tmp */
  1405. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1406. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1407. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1408. tmp = 0x0180;
  1409. else
  1410. tmp = 0x0120;
  1411. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  1412. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  1413. }
  1414. }
  1415. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  1416. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  1417. {
  1418. struct b43_phy_n *nphy = dev->phy.n;
  1419. u16 coef[4];
  1420. u16 *loft = NULL;
  1421. u16 *table = NULL;
  1422. int i;
  1423. u16 *txcal_radio_regs = NULL;
  1424. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  1425. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1426. if (nphy->iqcal_chanspec_2G == 0)
  1427. return;
  1428. table = nphy->cal_cache.txcal_coeffs_2G;
  1429. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  1430. } else {
  1431. if (nphy->iqcal_chanspec_5G == 0)
  1432. return;
  1433. table = nphy->cal_cache.txcal_coeffs_5G;
  1434. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  1435. }
  1436. /* TODO: Write an N PHY table with ID 15, length 4, offset 80,
  1437. width 16, and data from table */
  1438. for (i = 0; i < 4; i++) {
  1439. if (dev->phy.rev >= 3)
  1440. table[i] = coef[i];
  1441. else
  1442. coef[i] = 0;
  1443. }
  1444. /* TODO: Write an N PHY table with ID 15, length 4, offset 88,
  1445. width 16, and data from coef */
  1446. /* TODO: Write an N PHY table with ID 15, length 2, offset 85,
  1447. width 16 and data from loft */
  1448. /* TODO: Write an N PHY table with ID 15, length 2, offset 93,
  1449. width 16 and data from loft */
  1450. if (dev->phy.rev < 2)
  1451. b43_nphy_tx_iq_workaround(dev);
  1452. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1453. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  1454. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  1455. } else {
  1456. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  1457. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  1458. }
  1459. /* TODO use some definitions */
  1460. if (dev->phy.rev >= 3) {
  1461. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  1462. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  1463. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  1464. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  1465. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  1466. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  1467. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  1468. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  1469. } else {
  1470. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  1471. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  1472. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  1473. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  1474. }
  1475. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  1476. }
  1477. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  1478. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  1479. struct nphy_txgains target,
  1480. bool full, bool mphase)
  1481. {
  1482. struct b43_phy_n *nphy = dev->phy.n;
  1483. int i;
  1484. int error = 0;
  1485. int freq;
  1486. bool avoid = false;
  1487. u8 length;
  1488. u16 tmp, core, type, count, max, numb, last, cmd;
  1489. const u16 *table;
  1490. bool phy6or5x;
  1491. u16 buffer[11];
  1492. u16 diq_start = 0;
  1493. u16 save[2];
  1494. u16 gain[2];
  1495. struct nphy_iqcal_params params[2];
  1496. bool updated[2] = { };
  1497. b43_nphy_stay_in_carrier_search(dev, true);
  1498. if (dev->phy.rev >= 4) {
  1499. avoid = nphy->hang_avoid;
  1500. nphy->hang_avoid = 0;
  1501. }
  1502. /* TODO: Read an N PHY Table with ID 7, length 2, offset 0x110,
  1503. width 16, and data pointer save */
  1504. for (i = 0; i < 2; i++) {
  1505. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  1506. gain[i] = params[i].cal_gain;
  1507. }
  1508. /* TODO: Write an N PHY Table with ID 7, length 2, offset 0x110,
  1509. width 16, and data pointer gain */
  1510. b43_nphy_tx_cal_radio_setup(dev);
  1511. b43_nphy_tx_cal_phy_setup(dev);
  1512. phy6or5x = dev->phy.rev >= 6 ||
  1513. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  1514. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  1515. if (phy6or5x) {
  1516. /* TODO */
  1517. }
  1518. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  1519. if (1 /* FIXME: the band width is 20 MHz */)
  1520. freq = 2500;
  1521. else
  1522. freq = 5000;
  1523. if (nphy->mphase_cal_phase_id > 2)
  1524. ;/* TODO: Call N PHY Run Samples with (band width * 8),
  1525. 0xFFFF, 0, 1, 0 as arguments */
  1526. else
  1527. ;/* TODO: Call N PHY TX Tone with freq, 250, 1, 0 as arguments
  1528. and save result as error */
  1529. if (error == 0) {
  1530. if (nphy->mphase_cal_phase_id > 2) {
  1531. table = nphy->mphase_txcal_bestcoeffs;
  1532. length = 11;
  1533. if (dev->phy.rev < 3)
  1534. length -= 2;
  1535. } else {
  1536. if (!full && nphy->txiqlocal_coeffsvalid) {
  1537. table = nphy->txiqlocal_bestc;
  1538. length = 11;
  1539. if (dev->phy.rev < 3)
  1540. length -= 2;
  1541. } else {
  1542. full = true;
  1543. if (dev->phy.rev >= 3) {
  1544. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  1545. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  1546. } else {
  1547. table = tbl_tx_iqlo_cal_startcoefs;
  1548. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  1549. }
  1550. }
  1551. }
  1552. /* TODO: Write an N PHY Table with ID 15, length from above,
  1553. offset 64, width 16, and the data pointer from above */
  1554. if (full) {
  1555. if (dev->phy.rev >= 3)
  1556. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  1557. else
  1558. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  1559. } else {
  1560. if (dev->phy.rev >= 3)
  1561. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  1562. else
  1563. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  1564. }
  1565. if (mphase) {
  1566. count = nphy->mphase_txcal_cmdidx;
  1567. numb = min(max,
  1568. (u16)(count + nphy->mphase_txcal_numcmds));
  1569. } else {
  1570. count = 0;
  1571. numb = max;
  1572. }
  1573. for (; count < numb; count++) {
  1574. if (full) {
  1575. if (dev->phy.rev >= 3)
  1576. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  1577. else
  1578. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  1579. } else {
  1580. if (dev->phy.rev >= 3)
  1581. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  1582. else
  1583. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  1584. }
  1585. core = (cmd & 0x3000) >> 12;
  1586. type = (cmd & 0x0F00) >> 8;
  1587. if (phy6or5x && updated[core] == 0) {
  1588. b43_nphy_update_tx_cal_ladder(dev, core);
  1589. updated[core] = 1;
  1590. }
  1591. tmp = (params[core].ncorr[type] << 8) | 0x66;
  1592. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  1593. if (type == 1 || type == 3 || type == 4) {
  1594. /* TODO: Read an N PHY Table with ID 15,
  1595. length 1, offset 69 + core,
  1596. width 16, and data pointer buffer */
  1597. diq_start = buffer[0];
  1598. buffer[0] = 0;
  1599. /* TODO: Write an N PHY Table with ID 15,
  1600. length 1, offset 69 + core, width 16,
  1601. and data of 0 */
  1602. }
  1603. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  1604. for (i = 0; i < 2000; i++) {
  1605. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  1606. if (tmp & 0xC000)
  1607. break;
  1608. udelay(10);
  1609. }
  1610. /* TODO: Read an N PHY Table with ID 15,
  1611. length table_length, offset 96, width 16,
  1612. and data pointer buffer */
  1613. /* TODO: Write an N PHY Table with ID 15,
  1614. length table_length, offset 64, width 16,
  1615. and data pointer buffer */
  1616. if (type == 1 || type == 3 || type == 4)
  1617. buffer[0] = diq_start;
  1618. }
  1619. if (mphase)
  1620. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  1621. last = (dev->phy.rev < 3) ? 6 : 7;
  1622. if (!mphase || nphy->mphase_cal_phase_id == last) {
  1623. /* TODO: Write an N PHY Table with ID 15, length 4,
  1624. offset 96, width 16, and data pointer buffer */
  1625. /* TODO: Read an N PHY Table with ID 15, length 4,
  1626. offset 80, width 16, and data pointer buffer */
  1627. if (dev->phy.rev < 3) {
  1628. buffer[0] = 0;
  1629. buffer[1] = 0;
  1630. buffer[2] = 0;
  1631. buffer[3] = 0;
  1632. }
  1633. /* TODO: Write an N PHY Table with ID 15, length 4,
  1634. offset 88, width 16, and data pointer buffer */
  1635. /* TODO: Read an N PHY Table with ID 15, length 2,
  1636. offset 101, width 16, and data pointer buffer*/
  1637. /* TODO: Write an N PHY Table with ID 15, length 2,
  1638. offset 85, width 16, and data pointer buffer */
  1639. /* TODO: Write an N PHY Table with ID 15, length 2,
  1640. offset 93, width 16, and data pointer buffer */
  1641. length = 11;
  1642. if (dev->phy.rev < 3)
  1643. length -= 2;
  1644. /* TODO: Read an N PHY Table with ID 15, length length,
  1645. offset 96, width 16, and data pointer
  1646. nphy->txiqlocal_bestc */
  1647. nphy->txiqlocal_coeffsvalid = true;
  1648. /* TODO: Set nphy->txiqlocal_chanspec to
  1649. the current channel */
  1650. } else {
  1651. length = 11;
  1652. if (dev->phy.rev < 3)
  1653. length -= 2;
  1654. /* TODO: Read an N PHY Table with ID 5, length length,
  1655. offset 96, width 16, and data pointer
  1656. nphy->mphase_txcal_bestcoeffs */
  1657. }
  1658. /* TODO: Call N PHY Stop Playback */
  1659. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  1660. }
  1661. b43_nphy_tx_cal_phy_cleanup(dev);
  1662. /* TODO: Write an N PHY Table with ID 7, length 2, offset 0x110,
  1663. width 16, and data from save */
  1664. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  1665. b43_nphy_tx_iq_workaround(dev);
  1666. if (dev->phy.rev >= 4)
  1667. nphy->hang_avoid = avoid;
  1668. b43_nphy_stay_in_carrier_search(dev, false);
  1669. return error;
  1670. }
  1671. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  1672. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  1673. struct nphy_txgains target, u8 type, bool debug)
  1674. {
  1675. struct b43_phy_n *nphy = dev->phy.n;
  1676. int i, j, index;
  1677. u8 rfctl[2];
  1678. u8 afectl_core;
  1679. u16 tmp[6];
  1680. u16 cur_hpf1, cur_hpf2, cur_lna;
  1681. u32 real, imag;
  1682. enum ieee80211_band band;
  1683. u8 use;
  1684. u16 cur_hpf;
  1685. u16 lna[3] = { 3, 3, 1 };
  1686. u16 hpf1[3] = { 7, 2, 0 };
  1687. u16 hpf2[3] = { 2, 0, 0 };
  1688. u32 power[3];
  1689. u16 gain_save[2];
  1690. u16 cal_gain[2];
  1691. struct nphy_iqcal_params cal_params[2];
  1692. struct nphy_iq_est est;
  1693. int ret = 0;
  1694. bool playtone = true;
  1695. int desired = 13;
  1696. b43_nphy_stay_in_carrier_search(dev, 1);
  1697. if (dev->phy.rev < 2)
  1698. ;/* TODO: Call N PHY Reapply TX Cal Coeffs */
  1699. /* TODO: Read an N PHY Table with ID 7, length 2, offset 0x110,
  1700. width 16, and data gain_save */
  1701. for (i = 0; i < 2; i++) {
  1702. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  1703. cal_gain[i] = cal_params[i].cal_gain;
  1704. }
  1705. /* TODO: Write an N PHY Table with ID 7, length 2, offset 0x110,
  1706. width 16, and data from cal_gain */
  1707. for (i = 0; i < 2; i++) {
  1708. if (i == 0) {
  1709. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  1710. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  1711. afectl_core = B43_NPHY_AFECTL_C1;
  1712. } else {
  1713. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  1714. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  1715. afectl_core = B43_NPHY_AFECTL_C2;
  1716. }
  1717. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  1718. tmp[2] = b43_phy_read(dev, afectl_core);
  1719. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1720. tmp[4] = b43_phy_read(dev, rfctl[0]);
  1721. tmp[5] = b43_phy_read(dev, rfctl[1]);
  1722. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  1723. (u16)~B43_NPHY_RFSEQCA_RXDIS,
  1724. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  1725. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  1726. (1 - i));
  1727. b43_phy_set(dev, afectl_core, 0x0006);
  1728. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  1729. band = b43_current_band(dev->wl);
  1730. if (nphy->rxcalparams & 0xFF000000) {
  1731. if (band == IEEE80211_BAND_5GHZ)
  1732. b43_phy_write(dev, rfctl[0], 0x140);
  1733. else
  1734. b43_phy_write(dev, rfctl[0], 0x110);
  1735. } else {
  1736. if (band == IEEE80211_BAND_5GHZ)
  1737. b43_phy_write(dev, rfctl[0], 0x180);
  1738. else
  1739. b43_phy_write(dev, rfctl[0], 0x120);
  1740. }
  1741. if (band == IEEE80211_BAND_5GHZ)
  1742. b43_phy_write(dev, rfctl[1], 0x148);
  1743. else
  1744. b43_phy_write(dev, rfctl[1], 0x114);
  1745. if (nphy->rxcalparams & 0x10000) {
  1746. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  1747. (i + 1));
  1748. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  1749. (2 - i));
  1750. }
  1751. for (j = 0; i < 4; j++) {
  1752. if (j < 3) {
  1753. cur_lna = lna[j];
  1754. cur_hpf1 = hpf1[j];
  1755. cur_hpf2 = hpf2[j];
  1756. } else {
  1757. if (power[1] > 10000) {
  1758. use = 1;
  1759. cur_hpf = cur_hpf1;
  1760. index = 2;
  1761. } else {
  1762. if (power[0] > 10000) {
  1763. use = 1;
  1764. cur_hpf = cur_hpf1;
  1765. index = 1;
  1766. } else {
  1767. index = 0;
  1768. use = 2;
  1769. cur_hpf = cur_hpf2;
  1770. }
  1771. }
  1772. cur_lna = lna[index];
  1773. cur_hpf1 = hpf1[index];
  1774. cur_hpf2 = hpf2[index];
  1775. cur_hpf += desired - hweight32(power[index]);
  1776. cur_hpf = clamp_val(cur_hpf, 0, 10);
  1777. if (use == 1)
  1778. cur_hpf1 = cur_hpf;
  1779. else
  1780. cur_hpf2 = cur_hpf;
  1781. }
  1782. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  1783. (cur_lna << 2));
  1784. /* TODO:Call N PHY RF Ctrl Override with 0x400, tmp[0],
  1785. 3, 0 as arguments */
  1786. /* TODO: Call N PHY Force RF Seq with 2 as argument */
  1787. /* TODO: Call N PHT Stop Playback */
  1788. if (playtone) {
  1789. /* TODO: Call N PHY TX Tone with 4000,
  1790. (nphy_rxcalparams & 0xffff), 0, 0
  1791. as arguments and save result as ret */
  1792. playtone = false;
  1793. } else {
  1794. /* TODO: Call N PHY Run Samples with 160,
  1795. 0xFFFF, 0, 0, 0 as arguments */
  1796. }
  1797. if (ret == 0) {
  1798. if (j < 3) {
  1799. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  1800. false);
  1801. if (i == 0) {
  1802. real = est.i0_pwr;
  1803. imag = est.q0_pwr;
  1804. } else {
  1805. real = est.i1_pwr;
  1806. imag = est.q1_pwr;
  1807. }
  1808. power[i] = ((real + imag) / 1024) + 1;
  1809. } else {
  1810. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  1811. }
  1812. /* TODO: Call N PHY Stop Playback */
  1813. }
  1814. if (ret != 0)
  1815. break;
  1816. }
  1817. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  1818. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  1819. b43_phy_write(dev, rfctl[1], tmp[5]);
  1820. b43_phy_write(dev, rfctl[0], tmp[4]);
  1821. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  1822. b43_phy_write(dev, afectl_core, tmp[2]);
  1823. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  1824. if (ret != 0)
  1825. break;
  1826. }
  1827. /* TODO: Call N PHY RF Ctrl Override with 0x400, 0, 3, 1 as arguments*/
  1828. /* TODO: Call N PHY Force RF Seq with 2 as argument */
  1829. /* TODO: Write an N PHY Table with ID 7, length 2, offset 0x110,
  1830. width 16, and data from gain_save */
  1831. b43_nphy_stay_in_carrier_search(dev, 0);
  1832. return ret;
  1833. }
  1834. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  1835. struct nphy_txgains target, u8 type, bool debug)
  1836. {
  1837. return -1;
  1838. }
  1839. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  1840. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  1841. struct nphy_txgains target, u8 type, bool debug)
  1842. {
  1843. if (dev->phy.rev >= 3)
  1844. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  1845. else
  1846. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  1847. }
  1848. /*
  1849. * Init N-PHY
  1850. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  1851. */
  1852. int b43_phy_initn(struct b43_wldev *dev)
  1853. {
  1854. struct ssb_bus *bus = dev->dev->bus;
  1855. struct b43_phy *phy = &dev->phy;
  1856. struct b43_phy_n *nphy = phy->n;
  1857. u8 tx_pwr_state;
  1858. struct nphy_txgains target;
  1859. u16 tmp;
  1860. enum ieee80211_band tmp2;
  1861. bool do_rssi_cal;
  1862. u16 clip[2];
  1863. bool do_cal = false;
  1864. if ((dev->phy.rev >= 3) &&
  1865. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  1866. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  1867. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  1868. }
  1869. nphy->deaf_count = 0;
  1870. b43_nphy_tables_init(dev);
  1871. nphy->crsminpwr_adjusted = false;
  1872. nphy->noisevars_adjusted = false;
  1873. /* Clear all overrides */
  1874. if (dev->phy.rev >= 3) {
  1875. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  1876. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  1877. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  1878. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  1879. } else {
  1880. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  1881. }
  1882. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  1883. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  1884. if (dev->phy.rev < 6) {
  1885. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  1886. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  1887. }
  1888. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  1889. ~(B43_NPHY_RFSEQMODE_CAOVER |
  1890. B43_NPHY_RFSEQMODE_TROVER));
  1891. if (dev->phy.rev >= 3)
  1892. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  1893. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  1894. if (dev->phy.rev <= 2) {
  1895. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  1896. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  1897. ~B43_NPHY_BPHY_CTL3_SCALE,
  1898. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  1899. }
  1900. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  1901. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  1902. if (bus->sprom.boardflags2_lo & 0x100 ||
  1903. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  1904. bus->boardinfo.type == 0x8B))
  1905. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  1906. else
  1907. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  1908. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  1909. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  1910. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  1911. /* TODO MIMO-Config */
  1912. /* TODO Update TX/RX chain */
  1913. if (phy->rev < 2) {
  1914. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  1915. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  1916. }
  1917. tmp2 = b43_current_band(dev->wl);
  1918. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  1919. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  1920. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  1921. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  1922. nphy->papd_epsilon_offset[0] << 7);
  1923. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  1924. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  1925. nphy->papd_epsilon_offset[1] << 7);
  1926. /* TODO N PHY IPA Set TX Dig Filters */
  1927. } else if (phy->rev >= 5) {
  1928. /* TODO N PHY Ext PA Set TX Dig Filters */
  1929. }
  1930. b43_nphy_workarounds(dev);
  1931. /* Reset CCA, in init code it differs a little from standard way */
  1932. b43_nphy_bmac_clock_fgc(dev, 1);
  1933. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  1934. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  1935. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  1936. b43_nphy_bmac_clock_fgc(dev, 0);
  1937. /* TODO N PHY MAC PHY Clock Set with argument 1 */
  1938. b43_nphy_pa_override(dev, false);
  1939. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  1940. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1941. b43_nphy_pa_override(dev, true);
  1942. b43_nphy_classifier(dev, 0, 0);
  1943. b43_nphy_read_clip_detection(dev, clip);
  1944. tx_pwr_state = nphy->txpwrctrl;
  1945. /* TODO N PHY TX power control with argument 0
  1946. (turning off power control) */
  1947. /* TODO Fix the TX Power Settings */
  1948. /* TODO N PHY TX Power Control Idle TSSI */
  1949. /* TODO N PHY TX Power Control Setup */
  1950. if (phy->rev >= 3) {
  1951. /* TODO */
  1952. } else {
  1953. /* TODO Write an N PHY table with ID 26, length 128, offset 192, width 32, and the data from Rev 2 TX Power Control Table */
  1954. /* TODO Write an N PHY table with ID 27, length 128, offset 192, width 32, and the data from Rev 2 TX Power Control Table */
  1955. }
  1956. if (nphy->phyrxchain != 3)
  1957. ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
  1958. if (nphy->mphase_cal_phase_id > 0)
  1959. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  1960. do_rssi_cal = false;
  1961. if (phy->rev >= 3) {
  1962. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1963. do_rssi_cal = (nphy->rssical_chanspec_2G == 0);
  1964. else
  1965. do_rssi_cal = (nphy->rssical_chanspec_5G == 0);
  1966. if (do_rssi_cal)
  1967. b43_nphy_rssi_cal(dev);
  1968. else
  1969. b43_nphy_restore_rssi_cal(dev);
  1970. } else {
  1971. b43_nphy_rssi_cal(dev);
  1972. }
  1973. if (!((nphy->measure_hold & 0x6) != 0)) {
  1974. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1975. do_cal = (nphy->iqcal_chanspec_2G == 0);
  1976. else
  1977. do_cal = (nphy->iqcal_chanspec_5G == 0);
  1978. if (nphy->mute)
  1979. do_cal = false;
  1980. if (do_cal) {
  1981. target = b43_nphy_get_tx_gains(dev);
  1982. if (nphy->antsel_type == 2)
  1983. ;/*TODO NPHY Superswitch Init with argument 1*/
  1984. if (nphy->perical != 2) {
  1985. b43_nphy_rssi_cal(dev);
  1986. if (phy->rev >= 3) {
  1987. nphy->cal_orig_pwr_idx[0] =
  1988. nphy->txpwrindex[0].index_internal;
  1989. nphy->cal_orig_pwr_idx[1] =
  1990. nphy->txpwrindex[1].index_internal;
  1991. /* TODO N PHY Pre Calibrate TX Gain */
  1992. target = b43_nphy_get_tx_gains(dev);
  1993. }
  1994. }
  1995. }
  1996. }
  1997. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  1998. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  1999. ;/* Call N PHY Save Cal */
  2000. else if (nphy->mphase_cal_phase_id == 0)
  2001. ;/* N PHY Periodic Calibration with argument 3 */
  2002. } else {
  2003. b43_nphy_restore_cal(dev);
  2004. }
  2005. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  2006. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  2007. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  2008. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  2009. if (phy->rev >= 3 && phy->rev <= 6)
  2010. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  2011. b43_nphy_tx_lp_fbw(dev);
  2012. /* TODO N PHY Spur Workaround */
  2013. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  2014. return 0;
  2015. }
  2016. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  2017. {
  2018. struct b43_phy_n *nphy;
  2019. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  2020. if (!nphy)
  2021. return -ENOMEM;
  2022. dev->phy.n = nphy;
  2023. return 0;
  2024. }
  2025. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  2026. {
  2027. struct b43_phy *phy = &dev->phy;
  2028. struct b43_phy_n *nphy = phy->n;
  2029. memset(nphy, 0, sizeof(*nphy));
  2030. //TODO init struct b43_phy_n
  2031. }
  2032. static void b43_nphy_op_free(struct b43_wldev *dev)
  2033. {
  2034. struct b43_phy *phy = &dev->phy;
  2035. struct b43_phy_n *nphy = phy->n;
  2036. kfree(nphy);
  2037. phy->n = NULL;
  2038. }
  2039. static int b43_nphy_op_init(struct b43_wldev *dev)
  2040. {
  2041. return b43_phy_initn(dev);
  2042. }
  2043. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  2044. {
  2045. #if B43_DEBUG
  2046. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  2047. /* OFDM registers are onnly available on A/G-PHYs */
  2048. b43err(dev->wl, "Invalid OFDM PHY access at "
  2049. "0x%04X on N-PHY\n", offset);
  2050. dump_stack();
  2051. }
  2052. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  2053. /* Ext-G registers are only available on G-PHYs */
  2054. b43err(dev->wl, "Invalid EXT-G PHY access at "
  2055. "0x%04X on N-PHY\n", offset);
  2056. dump_stack();
  2057. }
  2058. #endif /* B43_DEBUG */
  2059. }
  2060. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  2061. {
  2062. check_phyreg(dev, reg);
  2063. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2064. return b43_read16(dev, B43_MMIO_PHY_DATA);
  2065. }
  2066. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  2067. {
  2068. check_phyreg(dev, reg);
  2069. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2070. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  2071. }
  2072. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  2073. {
  2074. /* Register 1 is a 32-bit register. */
  2075. B43_WARN_ON(reg == 1);
  2076. /* N-PHY needs 0x100 for read access */
  2077. reg |= 0x100;
  2078. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2079. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2080. }
  2081. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  2082. {
  2083. /* Register 1 is a 32-bit register. */
  2084. B43_WARN_ON(reg == 1);
  2085. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2086. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  2087. }
  2088. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  2089. bool blocked)
  2090. {//TODO
  2091. }
  2092. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  2093. {
  2094. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  2095. on ? 0 : 0x7FFF);
  2096. }
  2097. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  2098. unsigned int new_channel)
  2099. {
  2100. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2101. if ((new_channel < 1) || (new_channel > 14))
  2102. return -EINVAL;
  2103. } else {
  2104. if (new_channel > 200)
  2105. return -EINVAL;
  2106. }
  2107. return nphy_channel_switch(dev, new_channel);
  2108. }
  2109. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  2110. {
  2111. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2112. return 1;
  2113. return 36;
  2114. }
  2115. const struct b43_phy_operations b43_phyops_n = {
  2116. .allocate = b43_nphy_op_allocate,
  2117. .free = b43_nphy_op_free,
  2118. .prepare_structs = b43_nphy_op_prepare_structs,
  2119. .init = b43_nphy_op_init,
  2120. .phy_read = b43_nphy_op_read,
  2121. .phy_write = b43_nphy_op_write,
  2122. .radio_read = b43_nphy_op_radio_read,
  2123. .radio_write = b43_nphy_op_radio_write,
  2124. .software_rfkill = b43_nphy_op_software_rfkill,
  2125. .switch_analog = b43_nphy_op_switch_analog,
  2126. .switch_channel = b43_nphy_op_switch_channel,
  2127. .get_default_chan = b43_nphy_op_get_default_chan,
  2128. .recalc_txpower = b43_nphy_op_recalc_txpower,
  2129. .adjust_txpower = b43_nphy_op_adjust_txpower,
  2130. };