langwell_udc.c 89 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581
  1. /*
  2. * Intel Langwell USB Device Controller driver
  3. * Copyright (C) 2008-2009, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. */
  9. /* #undef DEBUG */
  10. /* #undef VERBOSE_DEBUG */
  11. #if defined(CONFIG_USB_LANGWELL_OTG)
  12. #define OTG_TRANSCEIVER
  13. #endif
  14. #include <linux/module.h>
  15. #include <linux/pci.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/kernel.h>
  18. #include <linux/delay.h>
  19. #include <linux/ioport.h>
  20. #include <linux/sched.h>
  21. #include <linux/slab.h>
  22. #include <linux/errno.h>
  23. #include <linux/init.h>
  24. #include <linux/timer.h>
  25. #include <linux/list.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/device.h>
  29. #include <linux/usb/ch9.h>
  30. #include <linux/usb/gadget.h>
  31. #include <linux/usb/otg.h>
  32. #include <linux/pm.h>
  33. #include <linux/io.h>
  34. #include <linux/irq.h>
  35. #include <asm/system.h>
  36. #include <asm/unaligned.h>
  37. #include "langwell_udc.h"
  38. #define DRIVER_DESC "Intel Langwell USB Device Controller driver"
  39. #define DRIVER_VERSION "16 May 2009"
  40. static const char driver_name[] = "langwell_udc";
  41. static const char driver_desc[] = DRIVER_DESC;
  42. /* controller device global variable */
  43. static struct langwell_udc *the_controller;
  44. /* for endpoint 0 operations */
  45. static const struct usb_endpoint_descriptor
  46. langwell_ep0_desc = {
  47. .bLength = USB_DT_ENDPOINT_SIZE,
  48. .bDescriptorType = USB_DT_ENDPOINT,
  49. .bEndpointAddress = 0,
  50. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  51. .wMaxPacketSize = EP0_MAX_PKT_SIZE,
  52. };
  53. /*-------------------------------------------------------------------------*/
  54. /* debugging */
  55. #ifdef VERBOSE_DEBUG
  56. static inline void print_all_registers(struct langwell_udc *dev)
  57. {
  58. int i;
  59. /* Capability Registers */
  60. dev_dbg(&dev->pdev->dev,
  61. "Capability Registers (offset: 0x%04x, length: 0x%08x)\n",
  62. CAP_REG_OFFSET, (u32)sizeof(struct langwell_cap_regs));
  63. dev_dbg(&dev->pdev->dev, "caplength=0x%02x\n",
  64. readb(&dev->cap_regs->caplength));
  65. dev_dbg(&dev->pdev->dev, "hciversion=0x%04x\n",
  66. readw(&dev->cap_regs->hciversion));
  67. dev_dbg(&dev->pdev->dev, "hcsparams=0x%08x\n",
  68. readl(&dev->cap_regs->hcsparams));
  69. dev_dbg(&dev->pdev->dev, "hccparams=0x%08x\n",
  70. readl(&dev->cap_regs->hccparams));
  71. dev_dbg(&dev->pdev->dev, "dciversion=0x%04x\n",
  72. readw(&dev->cap_regs->dciversion));
  73. dev_dbg(&dev->pdev->dev, "dccparams=0x%08x\n",
  74. readl(&dev->cap_regs->dccparams));
  75. /* Operational Registers */
  76. dev_dbg(&dev->pdev->dev,
  77. "Operational Registers (offset: 0x%04x, length: 0x%08x)\n",
  78. OP_REG_OFFSET, (u32)sizeof(struct langwell_op_regs));
  79. dev_dbg(&dev->pdev->dev, "extsts=0x%08x\n",
  80. readl(&dev->op_regs->extsts));
  81. dev_dbg(&dev->pdev->dev, "extintr=0x%08x\n",
  82. readl(&dev->op_regs->extintr));
  83. dev_dbg(&dev->pdev->dev, "usbcmd=0x%08x\n",
  84. readl(&dev->op_regs->usbcmd));
  85. dev_dbg(&dev->pdev->dev, "usbsts=0x%08x\n",
  86. readl(&dev->op_regs->usbsts));
  87. dev_dbg(&dev->pdev->dev, "usbintr=0x%08x\n",
  88. readl(&dev->op_regs->usbintr));
  89. dev_dbg(&dev->pdev->dev, "frindex=0x%08x\n",
  90. readl(&dev->op_regs->frindex));
  91. dev_dbg(&dev->pdev->dev, "ctrldssegment=0x%08x\n",
  92. readl(&dev->op_regs->ctrldssegment));
  93. dev_dbg(&dev->pdev->dev, "deviceaddr=0x%08x\n",
  94. readl(&dev->op_regs->deviceaddr));
  95. dev_dbg(&dev->pdev->dev, "endpointlistaddr=0x%08x\n",
  96. readl(&dev->op_regs->endpointlistaddr));
  97. dev_dbg(&dev->pdev->dev, "ttctrl=0x%08x\n",
  98. readl(&dev->op_regs->ttctrl));
  99. dev_dbg(&dev->pdev->dev, "burstsize=0x%08x\n",
  100. readl(&dev->op_regs->burstsize));
  101. dev_dbg(&dev->pdev->dev, "txfilltuning=0x%08x\n",
  102. readl(&dev->op_regs->txfilltuning));
  103. dev_dbg(&dev->pdev->dev, "txttfilltuning=0x%08x\n",
  104. readl(&dev->op_regs->txttfilltuning));
  105. dev_dbg(&dev->pdev->dev, "ic_usb=0x%08x\n",
  106. readl(&dev->op_regs->ic_usb));
  107. dev_dbg(&dev->pdev->dev, "ulpi_viewport=0x%08x\n",
  108. readl(&dev->op_regs->ulpi_viewport));
  109. dev_dbg(&dev->pdev->dev, "configflag=0x%08x\n",
  110. readl(&dev->op_regs->configflag));
  111. dev_dbg(&dev->pdev->dev, "portsc1=0x%08x\n",
  112. readl(&dev->op_regs->portsc1));
  113. dev_dbg(&dev->pdev->dev, "devlc=0x%08x\n",
  114. readl(&dev->op_regs->devlc));
  115. dev_dbg(&dev->pdev->dev, "otgsc=0x%08x\n",
  116. readl(&dev->op_regs->otgsc));
  117. dev_dbg(&dev->pdev->dev, "usbmode=0x%08x\n",
  118. readl(&dev->op_regs->usbmode));
  119. dev_dbg(&dev->pdev->dev, "endptnak=0x%08x\n",
  120. readl(&dev->op_regs->endptnak));
  121. dev_dbg(&dev->pdev->dev, "endptnaken=0x%08x\n",
  122. readl(&dev->op_regs->endptnaken));
  123. dev_dbg(&dev->pdev->dev, "endptsetupstat=0x%08x\n",
  124. readl(&dev->op_regs->endptsetupstat));
  125. dev_dbg(&dev->pdev->dev, "endptprime=0x%08x\n",
  126. readl(&dev->op_regs->endptprime));
  127. dev_dbg(&dev->pdev->dev, "endptflush=0x%08x\n",
  128. readl(&dev->op_regs->endptflush));
  129. dev_dbg(&dev->pdev->dev, "endptstat=0x%08x\n",
  130. readl(&dev->op_regs->endptstat));
  131. dev_dbg(&dev->pdev->dev, "endptcomplete=0x%08x\n",
  132. readl(&dev->op_regs->endptcomplete));
  133. for (i = 0; i < dev->ep_max / 2; i++) {
  134. dev_dbg(&dev->pdev->dev, "endptctrl[%d]=0x%08x\n",
  135. i, readl(&dev->op_regs->endptctrl[i]));
  136. }
  137. }
  138. #else
  139. #define print_all_registers(dev) do { } while (0)
  140. #endif /* VERBOSE_DEBUG */
  141. /*-------------------------------------------------------------------------*/
  142. #define is_in(ep) (((ep)->ep_num == 0) ? ((ep)->dev->ep0_dir == \
  143. USB_DIR_IN) : (usb_endpoint_dir_in((ep)->desc)))
  144. #define DIR_STRING(ep) (is_in(ep) ? "in" : "out")
  145. static char *type_string(const struct usb_endpoint_descriptor *desc)
  146. {
  147. switch (usb_endpoint_type(desc)) {
  148. case USB_ENDPOINT_XFER_BULK:
  149. return "bulk";
  150. case USB_ENDPOINT_XFER_ISOC:
  151. return "iso";
  152. case USB_ENDPOINT_XFER_INT:
  153. return "int";
  154. };
  155. return "control";
  156. }
  157. /* configure endpoint control registers */
  158. static void ep_reset(struct langwell_ep *ep, unsigned char ep_num,
  159. unsigned char is_in, unsigned char ep_type)
  160. {
  161. struct langwell_udc *dev;
  162. u32 endptctrl;
  163. dev = ep->dev;
  164. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  165. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  166. if (is_in) { /* TX */
  167. if (ep_num)
  168. endptctrl |= EPCTRL_TXR;
  169. endptctrl |= EPCTRL_TXE;
  170. endptctrl |= ep_type << EPCTRL_TXT_SHIFT;
  171. } else { /* RX */
  172. if (ep_num)
  173. endptctrl |= EPCTRL_RXR;
  174. endptctrl |= EPCTRL_RXE;
  175. endptctrl |= ep_type << EPCTRL_RXT_SHIFT;
  176. }
  177. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  178. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  179. }
  180. /* reset ep0 dQH and endptctrl */
  181. static void ep0_reset(struct langwell_udc *dev)
  182. {
  183. struct langwell_ep *ep;
  184. int i;
  185. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  186. /* ep0 in and out */
  187. for (i = 0; i < 2; i++) {
  188. ep = &dev->ep[i];
  189. ep->dev = dev;
  190. /* ep0 dQH */
  191. ep->dqh = &dev->ep_dqh[i];
  192. /* configure ep0 endpoint capabilities in dQH */
  193. ep->dqh->dqh_ios = 1;
  194. ep->dqh->dqh_mpl = EP0_MAX_PKT_SIZE;
  195. /* enable ep0-in HW zero length termination select */
  196. if (is_in(ep))
  197. ep->dqh->dqh_zlt = 0;
  198. ep->dqh->dqh_mult = 0;
  199. ep->dqh->dtd_next = DTD_TERM;
  200. /* configure ep0 control registers */
  201. ep_reset(&dev->ep[0], 0, i, USB_ENDPOINT_XFER_CONTROL);
  202. }
  203. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  204. }
  205. /*-------------------------------------------------------------------------*/
  206. /* endpoints operations */
  207. /* configure endpoint, making it usable */
  208. static int langwell_ep_enable(struct usb_ep *_ep,
  209. const struct usb_endpoint_descriptor *desc)
  210. {
  211. struct langwell_udc *dev;
  212. struct langwell_ep *ep;
  213. u16 max = 0;
  214. unsigned long flags;
  215. int i, retval = 0;
  216. unsigned char zlt, ios = 0, mult = 0;
  217. ep = container_of(_ep, struct langwell_ep, ep);
  218. dev = ep->dev;
  219. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  220. if (!_ep || !desc || ep->desc
  221. || desc->bDescriptorType != USB_DT_ENDPOINT)
  222. return -EINVAL;
  223. if (!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN)
  224. return -ESHUTDOWN;
  225. max = usb_endpoint_maxp(desc);
  226. /*
  227. * disable HW zero length termination select
  228. * driver handles zero length packet through req->req.zero
  229. */
  230. zlt = 1;
  231. /*
  232. * sanity check type, direction, address, and then
  233. * initialize the endpoint capabilities fields in dQH
  234. */
  235. switch (usb_endpoint_type(desc)) {
  236. case USB_ENDPOINT_XFER_CONTROL:
  237. ios = 1;
  238. break;
  239. case USB_ENDPOINT_XFER_BULK:
  240. if ((dev->gadget.speed == USB_SPEED_HIGH
  241. && max != 512)
  242. || (dev->gadget.speed == USB_SPEED_FULL
  243. && max > 64)) {
  244. goto done;
  245. }
  246. break;
  247. case USB_ENDPOINT_XFER_INT:
  248. if (strstr(ep->ep.name, "-iso")) /* bulk is ok */
  249. goto done;
  250. switch (dev->gadget.speed) {
  251. case USB_SPEED_HIGH:
  252. if (max <= 1024)
  253. break;
  254. case USB_SPEED_FULL:
  255. if (max <= 64)
  256. break;
  257. default:
  258. if (max <= 8)
  259. break;
  260. goto done;
  261. }
  262. break;
  263. case USB_ENDPOINT_XFER_ISOC:
  264. if (strstr(ep->ep.name, "-bulk")
  265. || strstr(ep->ep.name, "-int"))
  266. goto done;
  267. switch (dev->gadget.speed) {
  268. case USB_SPEED_HIGH:
  269. if (max <= 1024)
  270. break;
  271. case USB_SPEED_FULL:
  272. if (max <= 1023)
  273. break;
  274. default:
  275. goto done;
  276. }
  277. /*
  278. * FIXME:
  279. * calculate transactions needed for high bandwidth iso
  280. */
  281. mult = (unsigned char)(1 + ((max >> 11) & 0x03));
  282. max = max & 0x8ff; /* bit 0~10 */
  283. /* 3 transactions at most */
  284. if (mult > 3)
  285. goto done;
  286. break;
  287. default:
  288. goto done;
  289. }
  290. spin_lock_irqsave(&dev->lock, flags);
  291. ep->ep.maxpacket = max;
  292. ep->desc = desc;
  293. ep->stopped = 0;
  294. ep->ep_num = usb_endpoint_num(desc);
  295. /* ep_type */
  296. ep->ep_type = usb_endpoint_type(desc);
  297. /* configure endpoint control registers */
  298. ep_reset(ep, ep->ep_num, is_in(ep), ep->ep_type);
  299. /* configure endpoint capabilities in dQH */
  300. i = ep->ep_num * 2 + is_in(ep);
  301. ep->dqh = &dev->ep_dqh[i];
  302. ep->dqh->dqh_ios = ios;
  303. ep->dqh->dqh_mpl = cpu_to_le16(max);
  304. ep->dqh->dqh_zlt = zlt;
  305. ep->dqh->dqh_mult = mult;
  306. ep->dqh->dtd_next = DTD_TERM;
  307. dev_dbg(&dev->pdev->dev, "enabled %s (ep%d%s-%s), max %04x\n",
  308. _ep->name,
  309. ep->ep_num,
  310. DIR_STRING(ep),
  311. type_string(desc),
  312. max);
  313. spin_unlock_irqrestore(&dev->lock, flags);
  314. done:
  315. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  316. return retval;
  317. }
  318. /*-------------------------------------------------------------------------*/
  319. /* retire a request */
  320. static void done(struct langwell_ep *ep, struct langwell_request *req,
  321. int status)
  322. {
  323. struct langwell_udc *dev = ep->dev;
  324. unsigned stopped = ep->stopped;
  325. struct langwell_dtd *curr_dtd, *next_dtd;
  326. int i;
  327. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  328. /* remove the req from ep->queue */
  329. list_del_init(&req->queue);
  330. if (req->req.status == -EINPROGRESS)
  331. req->req.status = status;
  332. else
  333. status = req->req.status;
  334. /* free dTD for the request */
  335. next_dtd = req->head;
  336. for (i = 0; i < req->dtd_count; i++) {
  337. curr_dtd = next_dtd;
  338. if (i != req->dtd_count - 1)
  339. next_dtd = curr_dtd->next_dtd_virt;
  340. dma_pool_free(dev->dtd_pool, curr_dtd, curr_dtd->dtd_dma);
  341. }
  342. if (req->mapped) {
  343. dma_unmap_single(&dev->pdev->dev,
  344. req->req.dma, req->req.length,
  345. is_in(ep) ? PCI_DMA_TODEVICE : PCI_DMA_FROMDEVICE);
  346. req->req.dma = DMA_ADDR_INVALID;
  347. req->mapped = 0;
  348. } else
  349. dma_sync_single_for_cpu(&dev->pdev->dev, req->req.dma,
  350. req->req.length,
  351. is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  352. if (status != -ESHUTDOWN)
  353. dev_dbg(&dev->pdev->dev,
  354. "complete %s, req %p, stat %d, len %u/%u\n",
  355. ep->ep.name, &req->req, status,
  356. req->req.actual, req->req.length);
  357. /* don't modify queue heads during completion callback */
  358. ep->stopped = 1;
  359. spin_unlock(&dev->lock);
  360. /* complete routine from gadget driver */
  361. if (req->req.complete)
  362. req->req.complete(&ep->ep, &req->req);
  363. spin_lock(&dev->lock);
  364. ep->stopped = stopped;
  365. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  366. }
  367. static void langwell_ep_fifo_flush(struct usb_ep *_ep);
  368. /* delete all endpoint requests, called with spinlock held */
  369. static void nuke(struct langwell_ep *ep, int status)
  370. {
  371. /* called with spinlock held */
  372. ep->stopped = 1;
  373. /* endpoint fifo flush */
  374. if (&ep->ep && ep->desc)
  375. langwell_ep_fifo_flush(&ep->ep);
  376. while (!list_empty(&ep->queue)) {
  377. struct langwell_request *req = NULL;
  378. req = list_entry(ep->queue.next, struct langwell_request,
  379. queue);
  380. done(ep, req, status);
  381. }
  382. }
  383. /*-------------------------------------------------------------------------*/
  384. /* endpoint is no longer usable */
  385. static int langwell_ep_disable(struct usb_ep *_ep)
  386. {
  387. struct langwell_ep *ep;
  388. unsigned long flags;
  389. struct langwell_udc *dev;
  390. int ep_num;
  391. u32 endptctrl;
  392. ep = container_of(_ep, struct langwell_ep, ep);
  393. dev = ep->dev;
  394. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  395. if (!_ep || !ep->desc)
  396. return -EINVAL;
  397. spin_lock_irqsave(&dev->lock, flags);
  398. /* disable endpoint control register */
  399. ep_num = ep->ep_num;
  400. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  401. if (is_in(ep))
  402. endptctrl &= ~EPCTRL_TXE;
  403. else
  404. endptctrl &= ~EPCTRL_RXE;
  405. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  406. /* nuke all pending requests (does flush) */
  407. nuke(ep, -ESHUTDOWN);
  408. ep->desc = NULL;
  409. ep->stopped = 1;
  410. spin_unlock_irqrestore(&dev->lock, flags);
  411. dev_dbg(&dev->pdev->dev, "disabled %s\n", _ep->name);
  412. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  413. return 0;
  414. }
  415. /* allocate a request object to use with this endpoint */
  416. static struct usb_request *langwell_alloc_request(struct usb_ep *_ep,
  417. gfp_t gfp_flags)
  418. {
  419. struct langwell_ep *ep;
  420. struct langwell_udc *dev;
  421. struct langwell_request *req = NULL;
  422. if (!_ep)
  423. return NULL;
  424. ep = container_of(_ep, struct langwell_ep, ep);
  425. dev = ep->dev;
  426. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  427. req = kzalloc(sizeof(*req), gfp_flags);
  428. if (!req)
  429. return NULL;
  430. req->req.dma = DMA_ADDR_INVALID;
  431. INIT_LIST_HEAD(&req->queue);
  432. dev_vdbg(&dev->pdev->dev, "alloc request for %s\n", _ep->name);
  433. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  434. return &req->req;
  435. }
  436. /* free a request object */
  437. static void langwell_free_request(struct usb_ep *_ep,
  438. struct usb_request *_req)
  439. {
  440. struct langwell_ep *ep;
  441. struct langwell_udc *dev;
  442. struct langwell_request *req = NULL;
  443. ep = container_of(_ep, struct langwell_ep, ep);
  444. dev = ep->dev;
  445. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  446. if (!_ep || !_req)
  447. return;
  448. req = container_of(_req, struct langwell_request, req);
  449. WARN_ON(!list_empty(&req->queue));
  450. if (_req)
  451. kfree(req);
  452. dev_vdbg(&dev->pdev->dev, "free request for %s\n", _ep->name);
  453. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  454. }
  455. /*-------------------------------------------------------------------------*/
  456. /* queue dTD and PRIME endpoint */
  457. static int queue_dtd(struct langwell_ep *ep, struct langwell_request *req)
  458. {
  459. u32 bit_mask, usbcmd, endptstat, dtd_dma;
  460. u8 dtd_status;
  461. int i;
  462. struct langwell_dqh *dqh;
  463. struct langwell_udc *dev;
  464. dev = ep->dev;
  465. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  466. i = ep->ep_num * 2 + is_in(ep);
  467. dqh = &dev->ep_dqh[i];
  468. if (ep->ep_num)
  469. dev_vdbg(&dev->pdev->dev, "%s\n", ep->name);
  470. else
  471. /* ep0 */
  472. dev_vdbg(&dev->pdev->dev, "%s-%s\n", ep->name, DIR_STRING(ep));
  473. dev_vdbg(&dev->pdev->dev, "ep_dqh[%d] addr: 0x%p\n",
  474. i, &(dev->ep_dqh[i]));
  475. bit_mask = is_in(ep) ?
  476. (1 << (ep->ep_num + 16)) : (1 << (ep->ep_num));
  477. dev_vdbg(&dev->pdev->dev, "bit_mask = 0x%08x\n", bit_mask);
  478. /* check if the pipe is empty */
  479. if (!(list_empty(&ep->queue))) {
  480. /* add dTD to the end of linked list */
  481. struct langwell_request *lastreq;
  482. lastreq = list_entry(ep->queue.prev,
  483. struct langwell_request, queue);
  484. lastreq->tail->dtd_next =
  485. cpu_to_le32(req->head->dtd_dma & DTD_NEXT_MASK);
  486. /* read prime bit, if 1 goto out */
  487. if (readl(&dev->op_regs->endptprime) & bit_mask)
  488. goto out;
  489. do {
  490. /* set ATDTW bit in USBCMD */
  491. usbcmd = readl(&dev->op_regs->usbcmd);
  492. writel(usbcmd | CMD_ATDTW, &dev->op_regs->usbcmd);
  493. /* read correct status bit */
  494. endptstat = readl(&dev->op_regs->endptstat) & bit_mask;
  495. } while (!(readl(&dev->op_regs->usbcmd) & CMD_ATDTW));
  496. /* write ATDTW bit to 0 */
  497. usbcmd = readl(&dev->op_regs->usbcmd);
  498. writel(usbcmd & ~CMD_ATDTW, &dev->op_regs->usbcmd);
  499. if (endptstat)
  500. goto out;
  501. }
  502. /* write dQH next pointer and terminate bit to 0 */
  503. dtd_dma = req->head->dtd_dma & DTD_NEXT_MASK;
  504. dqh->dtd_next = cpu_to_le32(dtd_dma);
  505. /* clear active and halt bit */
  506. dtd_status = (u8) ~(DTD_STS_ACTIVE | DTD_STS_HALTED);
  507. dqh->dtd_status &= dtd_status;
  508. dev_vdbg(&dev->pdev->dev, "dqh->dtd_status = 0x%x\n", dqh->dtd_status);
  509. /* ensure that updates to the dQH will occur before priming */
  510. wmb();
  511. /* write 1 to endptprime register to PRIME endpoint */
  512. bit_mask = is_in(ep) ? (1 << (ep->ep_num + 16)) : (1 << ep->ep_num);
  513. dev_vdbg(&dev->pdev->dev, "endprime bit_mask = 0x%08x\n", bit_mask);
  514. writel(bit_mask, &dev->op_regs->endptprime);
  515. out:
  516. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  517. return 0;
  518. }
  519. /* fill in the dTD structure to build a transfer descriptor */
  520. static struct langwell_dtd *build_dtd(struct langwell_request *req,
  521. unsigned *length, dma_addr_t *dma, int *is_last)
  522. {
  523. u32 buf_ptr;
  524. struct langwell_dtd *dtd;
  525. struct langwell_udc *dev;
  526. int i;
  527. dev = req->ep->dev;
  528. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  529. /* the maximum transfer length, up to 16k bytes */
  530. *length = min(req->req.length - req->req.actual,
  531. (unsigned)DTD_MAX_TRANSFER_LENGTH);
  532. /* create dTD dma_pool resource */
  533. dtd = dma_pool_alloc(dev->dtd_pool, GFP_KERNEL, dma);
  534. if (dtd == NULL)
  535. return dtd;
  536. dtd->dtd_dma = *dma;
  537. /* initialize buffer page pointers */
  538. buf_ptr = (u32)(req->req.dma + req->req.actual);
  539. for (i = 0; i < 5; i++)
  540. dtd->dtd_buf[i] = cpu_to_le32(buf_ptr + i * PAGE_SIZE);
  541. req->req.actual += *length;
  542. /* fill in total bytes with transfer size */
  543. dtd->dtd_total = cpu_to_le16(*length);
  544. dev_vdbg(&dev->pdev->dev, "dtd->dtd_total = %d\n", dtd->dtd_total);
  545. /* set is_last flag if req->req.zero is set or not */
  546. if (req->req.zero) {
  547. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  548. *is_last = 1;
  549. else
  550. *is_last = 0;
  551. } else if (req->req.length == req->req.actual) {
  552. *is_last = 1;
  553. } else
  554. *is_last = 0;
  555. if (*is_last == 0)
  556. dev_vdbg(&dev->pdev->dev, "multi-dtd request!\n");
  557. /* set interrupt on complete bit for the last dTD */
  558. if (*is_last && !req->req.no_interrupt)
  559. dtd->dtd_ioc = 1;
  560. /* set multiplier override 0 for non-ISO and non-TX endpoint */
  561. dtd->dtd_multo = 0;
  562. /* set the active bit of status field to 1 */
  563. dtd->dtd_status = DTD_STS_ACTIVE;
  564. dev_vdbg(&dev->pdev->dev, "dtd->dtd_status = 0x%02x\n",
  565. dtd->dtd_status);
  566. dev_vdbg(&dev->pdev->dev, "length = %d, dma addr= 0x%08x\n",
  567. *length, (int)*dma);
  568. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  569. return dtd;
  570. }
  571. /* generate dTD linked list for a request */
  572. static int req_to_dtd(struct langwell_request *req)
  573. {
  574. unsigned count;
  575. int is_last, is_first = 1;
  576. struct langwell_dtd *dtd, *last_dtd = NULL;
  577. struct langwell_udc *dev;
  578. dma_addr_t dma;
  579. dev = req->ep->dev;
  580. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  581. do {
  582. dtd = build_dtd(req, &count, &dma, &is_last);
  583. if (dtd == NULL)
  584. return -ENOMEM;
  585. if (is_first) {
  586. is_first = 0;
  587. req->head = dtd;
  588. } else {
  589. last_dtd->dtd_next = cpu_to_le32(dma);
  590. last_dtd->next_dtd_virt = dtd;
  591. }
  592. last_dtd = dtd;
  593. req->dtd_count++;
  594. } while (!is_last);
  595. /* set terminate bit to 1 for the last dTD */
  596. dtd->dtd_next = DTD_TERM;
  597. req->tail = dtd;
  598. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  599. return 0;
  600. }
  601. /*-------------------------------------------------------------------------*/
  602. /* queue (submits) an I/O requests to an endpoint */
  603. static int langwell_ep_queue(struct usb_ep *_ep, struct usb_request *_req,
  604. gfp_t gfp_flags)
  605. {
  606. struct langwell_request *req;
  607. struct langwell_ep *ep;
  608. struct langwell_udc *dev;
  609. unsigned long flags;
  610. int is_iso = 0, zlflag = 0;
  611. /* always require a cpu-view buffer */
  612. req = container_of(_req, struct langwell_request, req);
  613. ep = container_of(_ep, struct langwell_ep, ep);
  614. if (!_req || !_req->complete || !_req->buf
  615. || !list_empty(&req->queue)) {
  616. return -EINVAL;
  617. }
  618. if (unlikely(!_ep || !ep->desc))
  619. return -EINVAL;
  620. dev = ep->dev;
  621. req->ep = ep;
  622. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  623. if (usb_endpoint_xfer_isoc(ep->desc)) {
  624. if (req->req.length > ep->ep.maxpacket)
  625. return -EMSGSIZE;
  626. is_iso = 1;
  627. }
  628. if (unlikely(!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN))
  629. return -ESHUTDOWN;
  630. /* set up dma mapping in case the caller didn't */
  631. if (_req->dma == DMA_ADDR_INVALID) {
  632. /* WORKAROUND: WARN_ON(size == 0) */
  633. if (_req->length == 0) {
  634. dev_vdbg(&dev->pdev->dev, "req->length: 0->1\n");
  635. zlflag = 1;
  636. _req->length++;
  637. }
  638. _req->dma = dma_map_single(&dev->pdev->dev,
  639. _req->buf, _req->length,
  640. is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  641. if (zlflag && (_req->length == 1)) {
  642. dev_vdbg(&dev->pdev->dev, "req->length: 1->0\n");
  643. zlflag = 0;
  644. _req->length = 0;
  645. }
  646. req->mapped = 1;
  647. dev_vdbg(&dev->pdev->dev, "req->mapped = 1\n");
  648. } else {
  649. dma_sync_single_for_device(&dev->pdev->dev,
  650. _req->dma, _req->length,
  651. is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  652. req->mapped = 0;
  653. dev_vdbg(&dev->pdev->dev, "req->mapped = 0\n");
  654. }
  655. dev_dbg(&dev->pdev->dev,
  656. "%s queue req %p, len %u, buf %p, dma 0x%08x\n",
  657. _ep->name,
  658. _req, _req->length, _req->buf, (int)_req->dma);
  659. _req->status = -EINPROGRESS;
  660. _req->actual = 0;
  661. req->dtd_count = 0;
  662. spin_lock_irqsave(&dev->lock, flags);
  663. /* build and put dTDs to endpoint queue */
  664. if (!req_to_dtd(req)) {
  665. queue_dtd(ep, req);
  666. } else {
  667. spin_unlock_irqrestore(&dev->lock, flags);
  668. return -ENOMEM;
  669. }
  670. /* update ep0 state */
  671. if (ep->ep_num == 0)
  672. dev->ep0_state = DATA_STATE_XMIT;
  673. if (likely(req != NULL)) {
  674. list_add_tail(&req->queue, &ep->queue);
  675. dev_vdbg(&dev->pdev->dev, "list_add_tail()\n");
  676. }
  677. spin_unlock_irqrestore(&dev->lock, flags);
  678. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  679. return 0;
  680. }
  681. /* dequeue (cancels, unlinks) an I/O request from an endpoint */
  682. static int langwell_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  683. {
  684. struct langwell_ep *ep;
  685. struct langwell_udc *dev;
  686. struct langwell_request *req;
  687. unsigned long flags;
  688. int stopped, ep_num, retval = 0;
  689. u32 endptctrl;
  690. ep = container_of(_ep, struct langwell_ep, ep);
  691. dev = ep->dev;
  692. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  693. if (!_ep || !ep->desc || !_req)
  694. return -EINVAL;
  695. if (!dev->driver)
  696. return -ESHUTDOWN;
  697. spin_lock_irqsave(&dev->lock, flags);
  698. stopped = ep->stopped;
  699. /* quiesce dma while we patch the queue */
  700. ep->stopped = 1;
  701. ep_num = ep->ep_num;
  702. /* disable endpoint control register */
  703. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  704. if (is_in(ep))
  705. endptctrl &= ~EPCTRL_TXE;
  706. else
  707. endptctrl &= ~EPCTRL_RXE;
  708. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  709. /* make sure it's still queued on this endpoint */
  710. list_for_each_entry(req, &ep->queue, queue) {
  711. if (&req->req == _req)
  712. break;
  713. }
  714. if (&req->req != _req) {
  715. retval = -EINVAL;
  716. goto done;
  717. }
  718. /* queue head may be partially complete. */
  719. if (ep->queue.next == &req->queue) {
  720. dev_dbg(&dev->pdev->dev, "unlink (%s) dma\n", _ep->name);
  721. _req->status = -ECONNRESET;
  722. langwell_ep_fifo_flush(&ep->ep);
  723. /* not the last request in endpoint queue */
  724. if (likely(ep->queue.next == &req->queue)) {
  725. struct langwell_dqh *dqh;
  726. struct langwell_request *next_req;
  727. dqh = ep->dqh;
  728. next_req = list_entry(req->queue.next,
  729. struct langwell_request, queue);
  730. /* point the dQH to the first dTD of next request */
  731. writel((u32) next_req->head, &dqh->dqh_current);
  732. }
  733. } else {
  734. struct langwell_request *prev_req;
  735. prev_req = list_entry(req->queue.prev,
  736. struct langwell_request, queue);
  737. writel(readl(&req->tail->dtd_next),
  738. &prev_req->tail->dtd_next);
  739. }
  740. done(ep, req, -ECONNRESET);
  741. done:
  742. /* enable endpoint again */
  743. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  744. if (is_in(ep))
  745. endptctrl |= EPCTRL_TXE;
  746. else
  747. endptctrl |= EPCTRL_RXE;
  748. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  749. ep->stopped = stopped;
  750. spin_unlock_irqrestore(&dev->lock, flags);
  751. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  752. return retval;
  753. }
  754. /*-------------------------------------------------------------------------*/
  755. /* endpoint set/clear halt */
  756. static void ep_set_halt(struct langwell_ep *ep, int value)
  757. {
  758. u32 endptctrl = 0;
  759. int ep_num;
  760. struct langwell_udc *dev = ep->dev;
  761. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  762. ep_num = ep->ep_num;
  763. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  764. /* value: 1 - set halt, 0 - clear halt */
  765. if (value) {
  766. /* set the stall bit */
  767. if (is_in(ep))
  768. endptctrl |= EPCTRL_TXS;
  769. else
  770. endptctrl |= EPCTRL_RXS;
  771. } else {
  772. /* clear the stall bit and reset data toggle */
  773. if (is_in(ep)) {
  774. endptctrl &= ~EPCTRL_TXS;
  775. endptctrl |= EPCTRL_TXR;
  776. } else {
  777. endptctrl &= ~EPCTRL_RXS;
  778. endptctrl |= EPCTRL_RXR;
  779. }
  780. }
  781. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  782. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  783. }
  784. /* set the endpoint halt feature */
  785. static int langwell_ep_set_halt(struct usb_ep *_ep, int value)
  786. {
  787. struct langwell_ep *ep;
  788. struct langwell_udc *dev;
  789. unsigned long flags;
  790. int retval = 0;
  791. ep = container_of(_ep, struct langwell_ep, ep);
  792. dev = ep->dev;
  793. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  794. if (!_ep || !ep->desc)
  795. return -EINVAL;
  796. if (!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN)
  797. return -ESHUTDOWN;
  798. if (usb_endpoint_xfer_isoc(ep->desc))
  799. return -EOPNOTSUPP;
  800. spin_lock_irqsave(&dev->lock, flags);
  801. /*
  802. * attempt to halt IN ep will fail if any transfer requests
  803. * are still queue
  804. */
  805. if (!list_empty(&ep->queue) && is_in(ep) && value) {
  806. /* IN endpoint FIFO holds bytes */
  807. dev_dbg(&dev->pdev->dev, "%s FIFO holds bytes\n", _ep->name);
  808. retval = -EAGAIN;
  809. goto done;
  810. }
  811. /* endpoint set/clear halt */
  812. if (ep->ep_num) {
  813. ep_set_halt(ep, value);
  814. } else { /* endpoint 0 */
  815. dev->ep0_state = WAIT_FOR_SETUP;
  816. dev->ep0_dir = USB_DIR_OUT;
  817. }
  818. done:
  819. spin_unlock_irqrestore(&dev->lock, flags);
  820. dev_dbg(&dev->pdev->dev, "%s %s halt\n",
  821. _ep->name, value ? "set" : "clear");
  822. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  823. return retval;
  824. }
  825. /* set the halt feature and ignores clear requests */
  826. static int langwell_ep_set_wedge(struct usb_ep *_ep)
  827. {
  828. struct langwell_ep *ep;
  829. struct langwell_udc *dev;
  830. ep = container_of(_ep, struct langwell_ep, ep);
  831. dev = ep->dev;
  832. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  833. if (!_ep || !ep->desc)
  834. return -EINVAL;
  835. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  836. return usb_ep_set_halt(_ep);
  837. }
  838. /* flush contents of a fifo */
  839. static void langwell_ep_fifo_flush(struct usb_ep *_ep)
  840. {
  841. struct langwell_ep *ep;
  842. struct langwell_udc *dev;
  843. u32 flush_bit;
  844. unsigned long timeout;
  845. ep = container_of(_ep, struct langwell_ep, ep);
  846. dev = ep->dev;
  847. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  848. if (!_ep || !ep->desc) {
  849. dev_vdbg(&dev->pdev->dev, "ep or ep->desc is NULL\n");
  850. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  851. return;
  852. }
  853. dev_vdbg(&dev->pdev->dev, "%s-%s fifo flush\n",
  854. _ep->name, DIR_STRING(ep));
  855. /* flush endpoint buffer */
  856. if (ep->ep_num == 0)
  857. flush_bit = (1 << 16) | 1;
  858. else if (is_in(ep))
  859. flush_bit = 1 << (ep->ep_num + 16); /* TX */
  860. else
  861. flush_bit = 1 << ep->ep_num; /* RX */
  862. /* wait until flush complete */
  863. timeout = jiffies + FLUSH_TIMEOUT;
  864. do {
  865. writel(flush_bit, &dev->op_regs->endptflush);
  866. while (readl(&dev->op_regs->endptflush)) {
  867. if (time_after(jiffies, timeout)) {
  868. dev_err(&dev->pdev->dev, "ep flush timeout\n");
  869. goto done;
  870. }
  871. cpu_relax();
  872. }
  873. } while (readl(&dev->op_regs->endptstat) & flush_bit);
  874. done:
  875. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  876. }
  877. /* endpoints operations structure */
  878. static const struct usb_ep_ops langwell_ep_ops = {
  879. /* configure endpoint, making it usable */
  880. .enable = langwell_ep_enable,
  881. /* endpoint is no longer usable */
  882. .disable = langwell_ep_disable,
  883. /* allocate a request object to use with this endpoint */
  884. .alloc_request = langwell_alloc_request,
  885. /* free a request object */
  886. .free_request = langwell_free_request,
  887. /* queue (submits) an I/O requests to an endpoint */
  888. .queue = langwell_ep_queue,
  889. /* dequeue (cancels, unlinks) an I/O request from an endpoint */
  890. .dequeue = langwell_ep_dequeue,
  891. /* set the endpoint halt feature */
  892. .set_halt = langwell_ep_set_halt,
  893. /* set the halt feature and ignores clear requests */
  894. .set_wedge = langwell_ep_set_wedge,
  895. /* flush contents of a fifo */
  896. .fifo_flush = langwell_ep_fifo_flush,
  897. };
  898. /*-------------------------------------------------------------------------*/
  899. /* device controller usb_gadget_ops structure */
  900. /* returns the current frame number */
  901. static int langwell_get_frame(struct usb_gadget *_gadget)
  902. {
  903. struct langwell_udc *dev;
  904. u16 retval;
  905. if (!_gadget)
  906. return -ENODEV;
  907. dev = container_of(_gadget, struct langwell_udc, gadget);
  908. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  909. retval = readl(&dev->op_regs->frindex) & FRINDEX_MASK;
  910. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  911. return retval;
  912. }
  913. /* enter or exit PHY low power state */
  914. static void langwell_phy_low_power(struct langwell_udc *dev, bool flag)
  915. {
  916. u32 devlc;
  917. u8 devlc_byte2;
  918. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  919. devlc = readl(&dev->op_regs->devlc);
  920. dev_vdbg(&dev->pdev->dev, "devlc = 0x%08x\n", devlc);
  921. if (flag)
  922. devlc |= LPM_PHCD;
  923. else
  924. devlc &= ~LPM_PHCD;
  925. /* FIXME: workaround for Langwell A1/A2/A3 sighting */
  926. devlc_byte2 = (devlc >> 16) & 0xff;
  927. writeb(devlc_byte2, (u8 *)&dev->op_regs->devlc + 2);
  928. devlc = readl(&dev->op_regs->devlc);
  929. dev_vdbg(&dev->pdev->dev,
  930. "%s PHY low power suspend, devlc = 0x%08x\n",
  931. flag ? "enter" : "exit", devlc);
  932. }
  933. /* tries to wake up the host connected to this gadget */
  934. static int langwell_wakeup(struct usb_gadget *_gadget)
  935. {
  936. struct langwell_udc *dev;
  937. u32 portsc1;
  938. unsigned long flags;
  939. if (!_gadget)
  940. return 0;
  941. dev = container_of(_gadget, struct langwell_udc, gadget);
  942. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  943. /* remote wakeup feature not enabled by host */
  944. if (!dev->remote_wakeup) {
  945. dev_info(&dev->pdev->dev, "remote wakeup is disabled\n");
  946. return -ENOTSUPP;
  947. }
  948. spin_lock_irqsave(&dev->lock, flags);
  949. portsc1 = readl(&dev->op_regs->portsc1);
  950. if (!(portsc1 & PORTS_SUSP)) {
  951. spin_unlock_irqrestore(&dev->lock, flags);
  952. return 0;
  953. }
  954. /* LPM L1 to L0 or legacy remote wakeup */
  955. if (dev->lpm && dev->lpm_state == LPM_L1)
  956. dev_info(&dev->pdev->dev, "LPM L1 to L0 remote wakeup\n");
  957. else
  958. dev_info(&dev->pdev->dev, "device remote wakeup\n");
  959. /* exit PHY low power suspend */
  960. if (dev->pdev->device != 0x0829)
  961. langwell_phy_low_power(dev, 0);
  962. /* force port resume */
  963. portsc1 |= PORTS_FPR;
  964. writel(portsc1, &dev->op_regs->portsc1);
  965. spin_unlock_irqrestore(&dev->lock, flags);
  966. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  967. return 0;
  968. }
  969. /* notify controller that VBUS is powered or not */
  970. static int langwell_vbus_session(struct usb_gadget *_gadget, int is_active)
  971. {
  972. struct langwell_udc *dev;
  973. unsigned long flags;
  974. u32 usbcmd;
  975. if (!_gadget)
  976. return -ENODEV;
  977. dev = container_of(_gadget, struct langwell_udc, gadget);
  978. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  979. spin_lock_irqsave(&dev->lock, flags);
  980. dev_vdbg(&dev->pdev->dev, "VBUS status: %s\n",
  981. is_active ? "on" : "off");
  982. dev->vbus_active = (is_active != 0);
  983. if (dev->driver && dev->softconnected && dev->vbus_active) {
  984. usbcmd = readl(&dev->op_regs->usbcmd);
  985. usbcmd |= CMD_RUNSTOP;
  986. writel(usbcmd, &dev->op_regs->usbcmd);
  987. } else {
  988. usbcmd = readl(&dev->op_regs->usbcmd);
  989. usbcmd &= ~CMD_RUNSTOP;
  990. writel(usbcmd, &dev->op_regs->usbcmd);
  991. }
  992. spin_unlock_irqrestore(&dev->lock, flags);
  993. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  994. return 0;
  995. }
  996. /* constrain controller's VBUS power usage */
  997. static int langwell_vbus_draw(struct usb_gadget *_gadget, unsigned mA)
  998. {
  999. struct langwell_udc *dev;
  1000. if (!_gadget)
  1001. return -ENODEV;
  1002. dev = container_of(_gadget, struct langwell_udc, gadget);
  1003. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1004. if (dev->transceiver) {
  1005. dev_vdbg(&dev->pdev->dev, "otg_set_power\n");
  1006. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1007. return otg_set_power(dev->transceiver, mA);
  1008. }
  1009. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1010. return -ENOTSUPP;
  1011. }
  1012. /* D+ pullup, software-controlled connect/disconnect to USB host */
  1013. static int langwell_pullup(struct usb_gadget *_gadget, int is_on)
  1014. {
  1015. struct langwell_udc *dev;
  1016. u32 usbcmd;
  1017. unsigned long flags;
  1018. if (!_gadget)
  1019. return -ENODEV;
  1020. dev = container_of(_gadget, struct langwell_udc, gadget);
  1021. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1022. spin_lock_irqsave(&dev->lock, flags);
  1023. dev->softconnected = (is_on != 0);
  1024. if (dev->driver && dev->softconnected && dev->vbus_active) {
  1025. usbcmd = readl(&dev->op_regs->usbcmd);
  1026. usbcmd |= CMD_RUNSTOP;
  1027. writel(usbcmd, &dev->op_regs->usbcmd);
  1028. } else {
  1029. usbcmd = readl(&dev->op_regs->usbcmd);
  1030. usbcmd &= ~CMD_RUNSTOP;
  1031. writel(usbcmd, &dev->op_regs->usbcmd);
  1032. }
  1033. spin_unlock_irqrestore(&dev->lock, flags);
  1034. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1035. return 0;
  1036. }
  1037. static int langwell_start(struct usb_gadget_driver *driver,
  1038. int (*bind)(struct usb_gadget *));
  1039. static int langwell_stop(struct usb_gadget_driver *driver);
  1040. /* device controller usb_gadget_ops structure */
  1041. static const struct usb_gadget_ops langwell_ops = {
  1042. /* returns the current frame number */
  1043. .get_frame = langwell_get_frame,
  1044. /* tries to wake up the host connected to this gadget */
  1045. .wakeup = langwell_wakeup,
  1046. /* set the device selfpowered feature, always selfpowered */
  1047. /* .set_selfpowered = langwell_set_selfpowered, */
  1048. /* notify controller that VBUS is powered or not */
  1049. .vbus_session = langwell_vbus_session,
  1050. /* constrain controller's VBUS power usage */
  1051. .vbus_draw = langwell_vbus_draw,
  1052. /* D+ pullup, software-controlled connect/disconnect to USB host */
  1053. .pullup = langwell_pullup,
  1054. .start = langwell_start,
  1055. .stop = langwell_stop,
  1056. };
  1057. /*-------------------------------------------------------------------------*/
  1058. /* device controller operations */
  1059. /* reset device controller */
  1060. static int langwell_udc_reset(struct langwell_udc *dev)
  1061. {
  1062. u32 usbcmd, usbmode, devlc, endpointlistaddr;
  1063. u8 devlc_byte0, devlc_byte2;
  1064. unsigned long timeout;
  1065. if (!dev)
  1066. return -EINVAL;
  1067. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1068. /* set controller to stop state */
  1069. usbcmd = readl(&dev->op_regs->usbcmd);
  1070. usbcmd &= ~CMD_RUNSTOP;
  1071. writel(usbcmd, &dev->op_regs->usbcmd);
  1072. /* reset device controller */
  1073. usbcmd = readl(&dev->op_regs->usbcmd);
  1074. usbcmd |= CMD_RST;
  1075. writel(usbcmd, &dev->op_regs->usbcmd);
  1076. /* wait for reset to complete */
  1077. timeout = jiffies + RESET_TIMEOUT;
  1078. while (readl(&dev->op_regs->usbcmd) & CMD_RST) {
  1079. if (time_after(jiffies, timeout)) {
  1080. dev_err(&dev->pdev->dev, "device reset timeout\n");
  1081. return -ETIMEDOUT;
  1082. }
  1083. cpu_relax();
  1084. }
  1085. /* set controller to device mode */
  1086. usbmode = readl(&dev->op_regs->usbmode);
  1087. usbmode |= MODE_DEVICE;
  1088. /* turn setup lockout off, require setup tripwire in usbcmd */
  1089. usbmode |= MODE_SLOM;
  1090. writel(usbmode, &dev->op_regs->usbmode);
  1091. usbmode = readl(&dev->op_regs->usbmode);
  1092. dev_vdbg(&dev->pdev->dev, "usbmode=0x%08x\n", usbmode);
  1093. /* Write-Clear setup status */
  1094. writel(0, &dev->op_regs->usbsts);
  1095. /* if support USB LPM, ACK all LPM token */
  1096. if (dev->lpm) {
  1097. devlc = readl(&dev->op_regs->devlc);
  1098. dev_vdbg(&dev->pdev->dev, "devlc = 0x%08x\n", devlc);
  1099. /* FIXME: workaround for Langwell A1/A2/A3 sighting */
  1100. devlc &= ~LPM_STL; /* don't STALL LPM token */
  1101. devlc &= ~LPM_NYT_ACK; /* ACK LPM token */
  1102. devlc_byte0 = devlc & 0xff;
  1103. devlc_byte2 = (devlc >> 16) & 0xff;
  1104. writeb(devlc_byte0, (u8 *)&dev->op_regs->devlc);
  1105. writeb(devlc_byte2, (u8 *)&dev->op_regs->devlc + 2);
  1106. devlc = readl(&dev->op_regs->devlc);
  1107. dev_vdbg(&dev->pdev->dev,
  1108. "ACK LPM token, devlc = 0x%08x\n", devlc);
  1109. }
  1110. /* fill endpointlistaddr register */
  1111. endpointlistaddr = dev->ep_dqh_dma;
  1112. endpointlistaddr &= ENDPOINTLISTADDR_MASK;
  1113. writel(endpointlistaddr, &dev->op_regs->endpointlistaddr);
  1114. dev_vdbg(&dev->pdev->dev,
  1115. "dQH base (vir: %p, phy: 0x%08x), endpointlistaddr=0x%08x\n",
  1116. dev->ep_dqh, endpointlistaddr,
  1117. readl(&dev->op_regs->endpointlistaddr));
  1118. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1119. return 0;
  1120. }
  1121. /* reinitialize device controller endpoints */
  1122. static int eps_reinit(struct langwell_udc *dev)
  1123. {
  1124. struct langwell_ep *ep;
  1125. char name[14];
  1126. int i;
  1127. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1128. /* initialize ep0 */
  1129. ep = &dev->ep[0];
  1130. ep->dev = dev;
  1131. strncpy(ep->name, "ep0", sizeof(ep->name));
  1132. ep->ep.name = ep->name;
  1133. ep->ep.ops = &langwell_ep_ops;
  1134. ep->stopped = 0;
  1135. ep->ep.maxpacket = EP0_MAX_PKT_SIZE;
  1136. ep->ep_num = 0;
  1137. ep->desc = &langwell_ep0_desc;
  1138. INIT_LIST_HEAD(&ep->queue);
  1139. ep->ep_type = USB_ENDPOINT_XFER_CONTROL;
  1140. /* initialize other endpoints */
  1141. for (i = 2; i < dev->ep_max; i++) {
  1142. ep = &dev->ep[i];
  1143. if (i % 2)
  1144. snprintf(name, sizeof(name), "ep%din", i / 2);
  1145. else
  1146. snprintf(name, sizeof(name), "ep%dout", i / 2);
  1147. ep->dev = dev;
  1148. strncpy(ep->name, name, sizeof(ep->name));
  1149. ep->ep.name = ep->name;
  1150. ep->ep.ops = &langwell_ep_ops;
  1151. ep->stopped = 0;
  1152. ep->ep.maxpacket = (unsigned short) ~0;
  1153. ep->ep_num = i / 2;
  1154. INIT_LIST_HEAD(&ep->queue);
  1155. list_add_tail(&ep->ep.ep_list, &dev->gadget.ep_list);
  1156. }
  1157. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1158. return 0;
  1159. }
  1160. /* enable interrupt and set controller to run state */
  1161. static void langwell_udc_start(struct langwell_udc *dev)
  1162. {
  1163. u32 usbintr, usbcmd;
  1164. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1165. /* enable interrupts */
  1166. usbintr = INTR_ULPIE /* ULPI */
  1167. | INTR_SLE /* suspend */
  1168. /* | INTR_SRE SOF received */
  1169. | INTR_URE /* USB reset */
  1170. | INTR_AAE /* async advance */
  1171. | INTR_SEE /* system error */
  1172. | INTR_FRE /* frame list rollover */
  1173. | INTR_PCE /* port change detect */
  1174. | INTR_UEE /* USB error interrupt */
  1175. | INTR_UE; /* USB interrupt */
  1176. writel(usbintr, &dev->op_regs->usbintr);
  1177. /* clear stopped bit */
  1178. dev->stopped = 0;
  1179. /* set controller to run */
  1180. usbcmd = readl(&dev->op_regs->usbcmd);
  1181. usbcmd |= CMD_RUNSTOP;
  1182. writel(usbcmd, &dev->op_regs->usbcmd);
  1183. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1184. }
  1185. /* disable interrupt and set controller to stop state */
  1186. static void langwell_udc_stop(struct langwell_udc *dev)
  1187. {
  1188. u32 usbcmd;
  1189. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1190. /* disable all interrupts */
  1191. writel(0, &dev->op_regs->usbintr);
  1192. /* set stopped bit */
  1193. dev->stopped = 1;
  1194. /* set controller to stop state */
  1195. usbcmd = readl(&dev->op_regs->usbcmd);
  1196. usbcmd &= ~CMD_RUNSTOP;
  1197. writel(usbcmd, &dev->op_regs->usbcmd);
  1198. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1199. }
  1200. /* stop all USB activities */
  1201. static void stop_activity(struct langwell_udc *dev,
  1202. struct usb_gadget_driver *driver)
  1203. {
  1204. struct langwell_ep *ep;
  1205. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1206. nuke(&dev->ep[0], -ESHUTDOWN);
  1207. list_for_each_entry(ep, &dev->gadget.ep_list, ep.ep_list) {
  1208. nuke(ep, -ESHUTDOWN);
  1209. }
  1210. /* report disconnect; the driver is already quiesced */
  1211. if (driver) {
  1212. spin_unlock(&dev->lock);
  1213. driver->disconnect(&dev->gadget);
  1214. spin_lock(&dev->lock);
  1215. }
  1216. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1217. }
  1218. /*-------------------------------------------------------------------------*/
  1219. /* device "function" sysfs attribute file */
  1220. static ssize_t show_function(struct device *_dev,
  1221. struct device_attribute *attr, char *buf)
  1222. {
  1223. struct langwell_udc *dev = the_controller;
  1224. if (!dev->driver || !dev->driver->function
  1225. || strlen(dev->driver->function) > PAGE_SIZE)
  1226. return 0;
  1227. return scnprintf(buf, PAGE_SIZE, "%s\n", dev->driver->function);
  1228. }
  1229. static DEVICE_ATTR(function, S_IRUGO, show_function, NULL);
  1230. /* device "langwell_udc" sysfs attribute file */
  1231. static ssize_t show_langwell_udc(struct device *_dev,
  1232. struct device_attribute *attr, char *buf)
  1233. {
  1234. struct langwell_udc *dev = the_controller;
  1235. struct langwell_request *req;
  1236. struct langwell_ep *ep = NULL;
  1237. char *next;
  1238. unsigned size;
  1239. unsigned t;
  1240. unsigned i;
  1241. unsigned long flags;
  1242. u32 tmp_reg;
  1243. next = buf;
  1244. size = PAGE_SIZE;
  1245. spin_lock_irqsave(&dev->lock, flags);
  1246. /* driver basic information */
  1247. t = scnprintf(next, size,
  1248. DRIVER_DESC "\n"
  1249. "%s version: %s\n"
  1250. "Gadget driver: %s\n\n",
  1251. driver_name, DRIVER_VERSION,
  1252. dev->driver ? dev->driver->driver.name : "(none)");
  1253. size -= t;
  1254. next += t;
  1255. /* device registers */
  1256. tmp_reg = readl(&dev->op_regs->usbcmd);
  1257. t = scnprintf(next, size,
  1258. "USBCMD reg:\n"
  1259. "SetupTW: %d\n"
  1260. "Run/Stop: %s\n\n",
  1261. (tmp_reg & CMD_SUTW) ? 1 : 0,
  1262. (tmp_reg & CMD_RUNSTOP) ? "Run" : "Stop");
  1263. size -= t;
  1264. next += t;
  1265. tmp_reg = readl(&dev->op_regs->usbsts);
  1266. t = scnprintf(next, size,
  1267. "USB Status Reg:\n"
  1268. "Device Suspend: %d\n"
  1269. "Reset Received: %d\n"
  1270. "System Error: %s\n"
  1271. "USB Error Interrupt: %s\n\n",
  1272. (tmp_reg & STS_SLI) ? 1 : 0,
  1273. (tmp_reg & STS_URI) ? 1 : 0,
  1274. (tmp_reg & STS_SEI) ? "Error" : "No error",
  1275. (tmp_reg & STS_UEI) ? "Error detected" : "No error");
  1276. size -= t;
  1277. next += t;
  1278. tmp_reg = readl(&dev->op_regs->usbintr);
  1279. t = scnprintf(next, size,
  1280. "USB Intrrupt Enable Reg:\n"
  1281. "Sleep Enable: %d\n"
  1282. "SOF Received Enable: %d\n"
  1283. "Reset Enable: %d\n"
  1284. "System Error Enable: %d\n"
  1285. "Port Change Dectected Enable: %d\n"
  1286. "USB Error Intr Enable: %d\n"
  1287. "USB Intr Enable: %d\n\n",
  1288. (tmp_reg & INTR_SLE) ? 1 : 0,
  1289. (tmp_reg & INTR_SRE) ? 1 : 0,
  1290. (tmp_reg & INTR_URE) ? 1 : 0,
  1291. (tmp_reg & INTR_SEE) ? 1 : 0,
  1292. (tmp_reg & INTR_PCE) ? 1 : 0,
  1293. (tmp_reg & INTR_UEE) ? 1 : 0,
  1294. (tmp_reg & INTR_UE) ? 1 : 0);
  1295. size -= t;
  1296. next += t;
  1297. tmp_reg = readl(&dev->op_regs->frindex);
  1298. t = scnprintf(next, size,
  1299. "USB Frame Index Reg:\n"
  1300. "Frame Number is 0x%08x\n\n",
  1301. (tmp_reg & FRINDEX_MASK));
  1302. size -= t;
  1303. next += t;
  1304. tmp_reg = readl(&dev->op_regs->deviceaddr);
  1305. t = scnprintf(next, size,
  1306. "USB Device Address Reg:\n"
  1307. "Device Addr is 0x%x\n\n",
  1308. USBADR(tmp_reg));
  1309. size -= t;
  1310. next += t;
  1311. tmp_reg = readl(&dev->op_regs->endpointlistaddr);
  1312. t = scnprintf(next, size,
  1313. "USB Endpoint List Address Reg:\n"
  1314. "Endpoint List Pointer is 0x%x\n\n",
  1315. EPBASE(tmp_reg));
  1316. size -= t;
  1317. next += t;
  1318. tmp_reg = readl(&dev->op_regs->portsc1);
  1319. t = scnprintf(next, size,
  1320. "USB Port Status & Control Reg:\n"
  1321. "Port Reset: %s\n"
  1322. "Port Suspend Mode: %s\n"
  1323. "Over-current Change: %s\n"
  1324. "Port Enable/Disable Change: %s\n"
  1325. "Port Enabled/Disabled: %s\n"
  1326. "Current Connect Status: %s\n"
  1327. "LPM Suspend Status: %s\n\n",
  1328. (tmp_reg & PORTS_PR) ? "Reset" : "Not Reset",
  1329. (tmp_reg & PORTS_SUSP) ? "Suspend " : "Not Suspend",
  1330. (tmp_reg & PORTS_OCC) ? "Detected" : "No",
  1331. (tmp_reg & PORTS_PEC) ? "Changed" : "Not Changed",
  1332. (tmp_reg & PORTS_PE) ? "Enable" : "Not Correct",
  1333. (tmp_reg & PORTS_CCS) ? "Attached" : "Not Attached",
  1334. (tmp_reg & PORTS_SLP) ? "LPM L1" : "LPM L0");
  1335. size -= t;
  1336. next += t;
  1337. tmp_reg = readl(&dev->op_regs->devlc);
  1338. t = scnprintf(next, size,
  1339. "Device LPM Control Reg:\n"
  1340. "Parallel Transceiver : %d\n"
  1341. "Serial Transceiver : %d\n"
  1342. "Port Speed: %s\n"
  1343. "Port Force Full Speed Connenct: %s\n"
  1344. "PHY Low Power Suspend Clock: %s\n"
  1345. "BmAttributes: %d\n\n",
  1346. LPM_PTS(tmp_reg),
  1347. (tmp_reg & LPM_STS) ? 1 : 0,
  1348. usb_speed_string(lpm_device_speed(tmp_reg)),
  1349. (tmp_reg & LPM_PFSC) ? "Force Full Speed" : "Not Force",
  1350. (tmp_reg & LPM_PHCD) ? "Disabled" : "Enabled",
  1351. LPM_BA(tmp_reg));
  1352. size -= t;
  1353. next += t;
  1354. tmp_reg = readl(&dev->op_regs->usbmode);
  1355. t = scnprintf(next, size,
  1356. "USB Mode Reg:\n"
  1357. "Controller Mode is : %s\n\n", ({
  1358. char *s;
  1359. switch (MODE_CM(tmp_reg)) {
  1360. case MODE_IDLE:
  1361. s = "Idle"; break;
  1362. case MODE_DEVICE:
  1363. s = "Device Controller"; break;
  1364. case MODE_HOST:
  1365. s = "Host Controller"; break;
  1366. default:
  1367. s = "None"; break;
  1368. }
  1369. s;
  1370. }));
  1371. size -= t;
  1372. next += t;
  1373. tmp_reg = readl(&dev->op_regs->endptsetupstat);
  1374. t = scnprintf(next, size,
  1375. "Endpoint Setup Status Reg:\n"
  1376. "SETUP on ep 0x%04x\n\n",
  1377. tmp_reg & SETUPSTAT_MASK);
  1378. size -= t;
  1379. next += t;
  1380. for (i = 0; i < dev->ep_max / 2; i++) {
  1381. tmp_reg = readl(&dev->op_regs->endptctrl[i]);
  1382. t = scnprintf(next, size, "EP Ctrl Reg [%d]: 0x%08x\n",
  1383. i, tmp_reg);
  1384. size -= t;
  1385. next += t;
  1386. }
  1387. tmp_reg = readl(&dev->op_regs->endptprime);
  1388. t = scnprintf(next, size, "EP Prime Reg: 0x%08x\n\n", tmp_reg);
  1389. size -= t;
  1390. next += t;
  1391. /* langwell_udc, langwell_ep, langwell_request structure information */
  1392. ep = &dev->ep[0];
  1393. t = scnprintf(next, size, "%s MaxPacketSize: 0x%x, ep_num: %d\n",
  1394. ep->ep.name, ep->ep.maxpacket, ep->ep_num);
  1395. size -= t;
  1396. next += t;
  1397. if (list_empty(&ep->queue)) {
  1398. t = scnprintf(next, size, "its req queue is empty\n\n");
  1399. size -= t;
  1400. next += t;
  1401. } else {
  1402. list_for_each_entry(req, &ep->queue, queue) {
  1403. t = scnprintf(next, size,
  1404. "req %p actual 0x%x length 0x%x buf %p\n",
  1405. &req->req, req->req.actual,
  1406. req->req.length, req->req.buf);
  1407. size -= t;
  1408. next += t;
  1409. }
  1410. }
  1411. /* other gadget->eplist ep */
  1412. list_for_each_entry(ep, &dev->gadget.ep_list, ep.ep_list) {
  1413. if (ep->desc) {
  1414. t = scnprintf(next, size,
  1415. "\n%s MaxPacketSize: 0x%x, "
  1416. "ep_num: %d\n",
  1417. ep->ep.name, ep->ep.maxpacket,
  1418. ep->ep_num);
  1419. size -= t;
  1420. next += t;
  1421. if (list_empty(&ep->queue)) {
  1422. t = scnprintf(next, size,
  1423. "its req queue is empty\n\n");
  1424. size -= t;
  1425. next += t;
  1426. } else {
  1427. list_for_each_entry(req, &ep->queue, queue) {
  1428. t = scnprintf(next, size,
  1429. "req %p actual 0x%x length "
  1430. "0x%x buf %p\n",
  1431. &req->req, req->req.actual,
  1432. req->req.length, req->req.buf);
  1433. size -= t;
  1434. next += t;
  1435. }
  1436. }
  1437. }
  1438. }
  1439. spin_unlock_irqrestore(&dev->lock, flags);
  1440. return PAGE_SIZE - size;
  1441. }
  1442. static DEVICE_ATTR(langwell_udc, S_IRUGO, show_langwell_udc, NULL);
  1443. /* device "remote_wakeup" sysfs attribute file */
  1444. static ssize_t store_remote_wakeup(struct device *_dev,
  1445. struct device_attribute *attr, const char *buf, size_t count)
  1446. {
  1447. struct langwell_udc *dev = the_controller;
  1448. unsigned long flags;
  1449. ssize_t rc = count;
  1450. if (count > 2)
  1451. return -EINVAL;
  1452. if (count > 0 && buf[count-1] == '\n')
  1453. ((char *) buf)[count-1] = 0;
  1454. if (buf[0] != '1')
  1455. return -EINVAL;
  1456. /* force remote wakeup enabled in case gadget driver doesn't support */
  1457. spin_lock_irqsave(&dev->lock, flags);
  1458. dev->remote_wakeup = 1;
  1459. dev->dev_status |= (1 << USB_DEVICE_REMOTE_WAKEUP);
  1460. spin_unlock_irqrestore(&dev->lock, flags);
  1461. langwell_wakeup(&dev->gadget);
  1462. return rc;
  1463. }
  1464. static DEVICE_ATTR(remote_wakeup, S_IWUSR, NULL, store_remote_wakeup);
  1465. /*-------------------------------------------------------------------------*/
  1466. /*
  1467. * when a driver is successfully registered, it will receive
  1468. * control requests including set_configuration(), which enables
  1469. * non-control requests. then usb traffic follows until a
  1470. * disconnect is reported. then a host may connect again, or
  1471. * the driver might get unbound.
  1472. */
  1473. static int langwell_start(struct usb_gadget_driver *driver,
  1474. int (*bind)(struct usb_gadget *))
  1475. {
  1476. struct langwell_udc *dev = the_controller;
  1477. unsigned long flags;
  1478. int retval;
  1479. if (!dev)
  1480. return -ENODEV;
  1481. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1482. if (dev->driver)
  1483. return -EBUSY;
  1484. spin_lock_irqsave(&dev->lock, flags);
  1485. /* hook up the driver ... */
  1486. driver->driver.bus = NULL;
  1487. dev->driver = driver;
  1488. dev->gadget.dev.driver = &driver->driver;
  1489. spin_unlock_irqrestore(&dev->lock, flags);
  1490. retval = bind(&dev->gadget);
  1491. if (retval) {
  1492. dev_dbg(&dev->pdev->dev, "bind to driver %s --> %d\n",
  1493. driver->driver.name, retval);
  1494. dev->driver = NULL;
  1495. dev->gadget.dev.driver = NULL;
  1496. return retval;
  1497. }
  1498. retval = device_create_file(&dev->pdev->dev, &dev_attr_function);
  1499. if (retval)
  1500. goto err_unbind;
  1501. dev->usb_state = USB_STATE_ATTACHED;
  1502. dev->ep0_state = WAIT_FOR_SETUP;
  1503. dev->ep0_dir = USB_DIR_OUT;
  1504. /* enable interrupt and set controller to run state */
  1505. if (dev->got_irq)
  1506. langwell_udc_start(dev);
  1507. dev_vdbg(&dev->pdev->dev,
  1508. "After langwell_udc_start(), print all registers:\n");
  1509. print_all_registers(dev);
  1510. dev_info(&dev->pdev->dev, "register driver: %s\n",
  1511. driver->driver.name);
  1512. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1513. return 0;
  1514. err_unbind:
  1515. driver->unbind(&dev->gadget);
  1516. dev->gadget.dev.driver = NULL;
  1517. dev->driver = NULL;
  1518. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1519. return retval;
  1520. }
  1521. /* unregister gadget driver */
  1522. static int langwell_stop(struct usb_gadget_driver *driver)
  1523. {
  1524. struct langwell_udc *dev = the_controller;
  1525. unsigned long flags;
  1526. if (!dev)
  1527. return -ENODEV;
  1528. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1529. if (unlikely(!driver || !driver->unbind))
  1530. return -EINVAL;
  1531. /* exit PHY low power suspend */
  1532. if (dev->pdev->device != 0x0829)
  1533. langwell_phy_low_power(dev, 0);
  1534. /* unbind OTG transceiver */
  1535. if (dev->transceiver)
  1536. (void)otg_set_peripheral(dev->transceiver, 0);
  1537. /* disable interrupt and set controller to stop state */
  1538. langwell_udc_stop(dev);
  1539. dev->usb_state = USB_STATE_ATTACHED;
  1540. dev->ep0_state = WAIT_FOR_SETUP;
  1541. dev->ep0_dir = USB_DIR_OUT;
  1542. spin_lock_irqsave(&dev->lock, flags);
  1543. /* stop all usb activities */
  1544. dev->gadget.speed = USB_SPEED_UNKNOWN;
  1545. stop_activity(dev, driver);
  1546. spin_unlock_irqrestore(&dev->lock, flags);
  1547. /* unbind gadget driver */
  1548. driver->unbind(&dev->gadget);
  1549. dev->gadget.dev.driver = NULL;
  1550. dev->driver = NULL;
  1551. device_remove_file(&dev->pdev->dev, &dev_attr_function);
  1552. dev_info(&dev->pdev->dev, "unregistered driver '%s'\n",
  1553. driver->driver.name);
  1554. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1555. return 0;
  1556. }
  1557. /*-------------------------------------------------------------------------*/
  1558. /*
  1559. * setup tripwire is used as a semaphore to ensure that the setup data
  1560. * payload is extracted from a dQH without being corrupted
  1561. */
  1562. static void setup_tripwire(struct langwell_udc *dev)
  1563. {
  1564. u32 usbcmd,
  1565. endptsetupstat;
  1566. unsigned long timeout;
  1567. struct langwell_dqh *dqh;
  1568. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1569. /* ep0 OUT dQH */
  1570. dqh = &dev->ep_dqh[EP_DIR_OUT];
  1571. /* Write-Clear endptsetupstat */
  1572. endptsetupstat = readl(&dev->op_regs->endptsetupstat);
  1573. writel(endptsetupstat, &dev->op_regs->endptsetupstat);
  1574. /* wait until endptsetupstat is cleared */
  1575. timeout = jiffies + SETUPSTAT_TIMEOUT;
  1576. while (readl(&dev->op_regs->endptsetupstat)) {
  1577. if (time_after(jiffies, timeout)) {
  1578. dev_err(&dev->pdev->dev, "setup_tripwire timeout\n");
  1579. break;
  1580. }
  1581. cpu_relax();
  1582. }
  1583. /* while a hazard exists when setup packet arrives */
  1584. do {
  1585. /* set setup tripwire bit */
  1586. usbcmd = readl(&dev->op_regs->usbcmd);
  1587. writel(usbcmd | CMD_SUTW, &dev->op_regs->usbcmd);
  1588. /* copy the setup packet to local buffer */
  1589. memcpy(&dev->local_setup_buff, &dqh->dqh_setup, 8);
  1590. } while (!(readl(&dev->op_regs->usbcmd) & CMD_SUTW));
  1591. /* Write-Clear setup tripwire bit */
  1592. usbcmd = readl(&dev->op_regs->usbcmd);
  1593. writel(usbcmd & ~CMD_SUTW, &dev->op_regs->usbcmd);
  1594. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1595. }
  1596. /* protocol ep0 stall, will automatically be cleared on new transaction */
  1597. static void ep0_stall(struct langwell_udc *dev)
  1598. {
  1599. u32 endptctrl;
  1600. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1601. /* set TX and RX to stall */
  1602. endptctrl = readl(&dev->op_regs->endptctrl[0]);
  1603. endptctrl |= EPCTRL_TXS | EPCTRL_RXS;
  1604. writel(endptctrl, &dev->op_regs->endptctrl[0]);
  1605. /* update ep0 state */
  1606. dev->ep0_state = WAIT_FOR_SETUP;
  1607. dev->ep0_dir = USB_DIR_OUT;
  1608. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1609. }
  1610. /* PRIME a status phase for ep0 */
  1611. static int prime_status_phase(struct langwell_udc *dev, int dir)
  1612. {
  1613. struct langwell_request *req;
  1614. struct langwell_ep *ep;
  1615. int status = 0;
  1616. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1617. if (dir == EP_DIR_IN)
  1618. dev->ep0_dir = USB_DIR_IN;
  1619. else
  1620. dev->ep0_dir = USB_DIR_OUT;
  1621. ep = &dev->ep[0];
  1622. dev->ep0_state = WAIT_FOR_OUT_STATUS;
  1623. req = dev->status_req;
  1624. req->ep = ep;
  1625. req->req.length = 0;
  1626. req->req.status = -EINPROGRESS;
  1627. req->req.actual = 0;
  1628. req->req.complete = NULL;
  1629. req->dtd_count = 0;
  1630. if (!req_to_dtd(req))
  1631. status = queue_dtd(ep, req);
  1632. else
  1633. return -ENOMEM;
  1634. if (status)
  1635. dev_err(&dev->pdev->dev, "can't queue ep0 status request\n");
  1636. list_add_tail(&req->queue, &ep->queue);
  1637. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1638. return status;
  1639. }
  1640. /* SET_ADDRESS request routine */
  1641. static void set_address(struct langwell_udc *dev, u16 value,
  1642. u16 index, u16 length)
  1643. {
  1644. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1645. /* save the new address to device struct */
  1646. dev->dev_addr = (u8) value;
  1647. dev_vdbg(&dev->pdev->dev, "dev->dev_addr = %d\n", dev->dev_addr);
  1648. /* update usb state */
  1649. dev->usb_state = USB_STATE_ADDRESS;
  1650. /* STATUS phase */
  1651. if (prime_status_phase(dev, EP_DIR_IN))
  1652. ep0_stall(dev);
  1653. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1654. }
  1655. /* return endpoint by windex */
  1656. static struct langwell_ep *get_ep_by_windex(struct langwell_udc *dev,
  1657. u16 wIndex)
  1658. {
  1659. struct langwell_ep *ep;
  1660. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1661. if ((wIndex & USB_ENDPOINT_NUMBER_MASK) == 0)
  1662. return &dev->ep[0];
  1663. list_for_each_entry(ep, &dev->gadget.ep_list, ep.ep_list) {
  1664. u8 bEndpointAddress;
  1665. if (!ep->desc)
  1666. continue;
  1667. bEndpointAddress = ep->desc->bEndpointAddress;
  1668. if ((wIndex ^ bEndpointAddress) & USB_DIR_IN)
  1669. continue;
  1670. if ((wIndex & USB_ENDPOINT_NUMBER_MASK)
  1671. == (bEndpointAddress & USB_ENDPOINT_NUMBER_MASK))
  1672. return ep;
  1673. }
  1674. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1675. return NULL;
  1676. }
  1677. /* return whether endpoint is stalled, 0: not stalled; 1: stalled */
  1678. static int ep_is_stall(struct langwell_ep *ep)
  1679. {
  1680. struct langwell_udc *dev = ep->dev;
  1681. u32 endptctrl;
  1682. int retval;
  1683. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1684. endptctrl = readl(&dev->op_regs->endptctrl[ep->ep_num]);
  1685. if (is_in(ep))
  1686. retval = endptctrl & EPCTRL_TXS ? 1 : 0;
  1687. else
  1688. retval = endptctrl & EPCTRL_RXS ? 1 : 0;
  1689. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1690. return retval;
  1691. }
  1692. /* GET_STATUS request routine */
  1693. static void get_status(struct langwell_udc *dev, u8 request_type, u16 value,
  1694. u16 index, u16 length)
  1695. {
  1696. struct langwell_request *req;
  1697. struct langwell_ep *ep;
  1698. u16 status_data = 0; /* 16 bits cpu view status data */
  1699. int status = 0;
  1700. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1701. ep = &dev->ep[0];
  1702. if ((request_type & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  1703. /* get device status */
  1704. status_data = dev->dev_status;
  1705. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_INTERFACE) {
  1706. /* get interface status */
  1707. status_data = 0;
  1708. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_ENDPOINT) {
  1709. /* get endpoint status */
  1710. struct langwell_ep *epn;
  1711. epn = get_ep_by_windex(dev, index);
  1712. /* stall if endpoint doesn't exist */
  1713. if (!epn)
  1714. goto stall;
  1715. status_data = ep_is_stall(epn) << USB_ENDPOINT_HALT;
  1716. }
  1717. dev_dbg(&dev->pdev->dev, "get status data: 0x%04x\n", status_data);
  1718. dev->ep0_dir = USB_DIR_IN;
  1719. /* borrow the per device status_req */
  1720. req = dev->status_req;
  1721. /* fill in the reqest structure */
  1722. *((u16 *) req->req.buf) = cpu_to_le16(status_data);
  1723. req->ep = ep;
  1724. req->req.length = 2;
  1725. req->req.status = -EINPROGRESS;
  1726. req->req.actual = 0;
  1727. req->req.complete = NULL;
  1728. req->dtd_count = 0;
  1729. /* prime the data phase */
  1730. if (!req_to_dtd(req))
  1731. status = queue_dtd(ep, req);
  1732. else /* no mem */
  1733. goto stall;
  1734. if (status) {
  1735. dev_err(&dev->pdev->dev,
  1736. "response error on GET_STATUS request\n");
  1737. goto stall;
  1738. }
  1739. list_add_tail(&req->queue, &ep->queue);
  1740. dev->ep0_state = DATA_STATE_XMIT;
  1741. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1742. return;
  1743. stall:
  1744. ep0_stall(dev);
  1745. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1746. }
  1747. /* setup packet interrupt handler */
  1748. static void handle_setup_packet(struct langwell_udc *dev,
  1749. struct usb_ctrlrequest *setup)
  1750. {
  1751. u16 wValue = le16_to_cpu(setup->wValue);
  1752. u16 wIndex = le16_to_cpu(setup->wIndex);
  1753. u16 wLength = le16_to_cpu(setup->wLength);
  1754. u32 portsc1;
  1755. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1756. /* ep0 fifo flush */
  1757. nuke(&dev->ep[0], -ESHUTDOWN);
  1758. dev_dbg(&dev->pdev->dev, "SETUP %02x.%02x v%04x i%04x l%04x\n",
  1759. setup->bRequestType, setup->bRequest,
  1760. wValue, wIndex, wLength);
  1761. /* RNDIS gadget delegate */
  1762. if ((setup->bRequestType == 0x21) && (setup->bRequest == 0x00)) {
  1763. /* USB_CDC_SEND_ENCAPSULATED_COMMAND */
  1764. goto delegate;
  1765. }
  1766. /* USB_CDC_GET_ENCAPSULATED_RESPONSE */
  1767. if ((setup->bRequestType == 0xa1) && (setup->bRequest == 0x01)) {
  1768. /* USB_CDC_GET_ENCAPSULATED_RESPONSE */
  1769. goto delegate;
  1770. }
  1771. /* We process some stardard setup requests here */
  1772. switch (setup->bRequest) {
  1773. case USB_REQ_GET_STATUS:
  1774. dev_dbg(&dev->pdev->dev, "SETUP: USB_REQ_GET_STATUS\n");
  1775. /* get status, DATA and STATUS phase */
  1776. if ((setup->bRequestType & (USB_DIR_IN | USB_TYPE_MASK))
  1777. != (USB_DIR_IN | USB_TYPE_STANDARD))
  1778. break;
  1779. get_status(dev, setup->bRequestType, wValue, wIndex, wLength);
  1780. goto end;
  1781. case USB_REQ_SET_ADDRESS:
  1782. dev_dbg(&dev->pdev->dev, "SETUP: USB_REQ_SET_ADDRESS\n");
  1783. /* STATUS phase */
  1784. if (setup->bRequestType != (USB_DIR_OUT | USB_TYPE_STANDARD
  1785. | USB_RECIP_DEVICE))
  1786. break;
  1787. set_address(dev, wValue, wIndex, wLength);
  1788. goto end;
  1789. case USB_REQ_CLEAR_FEATURE:
  1790. case USB_REQ_SET_FEATURE:
  1791. /* STATUS phase */
  1792. {
  1793. int rc = -EOPNOTSUPP;
  1794. if (setup->bRequest == USB_REQ_SET_FEATURE)
  1795. dev_dbg(&dev->pdev->dev,
  1796. "SETUP: USB_REQ_SET_FEATURE\n");
  1797. else if (setup->bRequest == USB_REQ_CLEAR_FEATURE)
  1798. dev_dbg(&dev->pdev->dev,
  1799. "SETUP: USB_REQ_CLEAR_FEATURE\n");
  1800. if ((setup->bRequestType & (USB_RECIP_MASK | USB_TYPE_MASK))
  1801. == (USB_RECIP_ENDPOINT | USB_TYPE_STANDARD)) {
  1802. struct langwell_ep *epn;
  1803. epn = get_ep_by_windex(dev, wIndex);
  1804. /* stall if endpoint doesn't exist */
  1805. if (!epn) {
  1806. ep0_stall(dev);
  1807. goto end;
  1808. }
  1809. if (wValue != 0 || wLength != 0
  1810. || epn->ep_num > dev->ep_max)
  1811. break;
  1812. spin_unlock(&dev->lock);
  1813. rc = langwell_ep_set_halt(&epn->ep,
  1814. (setup->bRequest == USB_REQ_SET_FEATURE)
  1815. ? 1 : 0);
  1816. spin_lock(&dev->lock);
  1817. } else if ((setup->bRequestType & (USB_RECIP_MASK
  1818. | USB_TYPE_MASK)) == (USB_RECIP_DEVICE
  1819. | USB_TYPE_STANDARD)) {
  1820. rc = 0;
  1821. switch (wValue) {
  1822. case USB_DEVICE_REMOTE_WAKEUP:
  1823. if (setup->bRequest == USB_REQ_SET_FEATURE) {
  1824. dev->remote_wakeup = 1;
  1825. dev->dev_status |= (1 << wValue);
  1826. } else {
  1827. dev->remote_wakeup = 0;
  1828. dev->dev_status &= ~(1 << wValue);
  1829. }
  1830. break;
  1831. case USB_DEVICE_TEST_MODE:
  1832. dev_dbg(&dev->pdev->dev, "SETUP: TEST MODE\n");
  1833. if ((wIndex & 0xff) ||
  1834. (dev->gadget.speed != USB_SPEED_HIGH))
  1835. ep0_stall(dev);
  1836. switch (wIndex >> 8) {
  1837. case TEST_J:
  1838. case TEST_K:
  1839. case TEST_SE0_NAK:
  1840. case TEST_PACKET:
  1841. case TEST_FORCE_EN:
  1842. if (prime_status_phase(dev, EP_DIR_IN))
  1843. ep0_stall(dev);
  1844. portsc1 = readl(&dev->op_regs->portsc1);
  1845. portsc1 |= (wIndex & 0xf00) << 8;
  1846. writel(portsc1, &dev->op_regs->portsc1);
  1847. goto end;
  1848. default:
  1849. rc = -EOPNOTSUPP;
  1850. }
  1851. break;
  1852. default:
  1853. rc = -EOPNOTSUPP;
  1854. break;
  1855. }
  1856. if (!gadget_is_otg(&dev->gadget))
  1857. break;
  1858. else if (setup->bRequest == USB_DEVICE_B_HNP_ENABLE) {
  1859. dev->gadget.b_hnp_enable = 1;
  1860. #ifdef OTG_TRANSCEIVER
  1861. if (!dev->lotg->otg.default_a)
  1862. dev->lotg->hsm.b_hnp_enable = 1;
  1863. #endif
  1864. } else if (setup->bRequest == USB_DEVICE_A_HNP_SUPPORT)
  1865. dev->gadget.a_hnp_support = 1;
  1866. else if (setup->bRequest ==
  1867. USB_DEVICE_A_ALT_HNP_SUPPORT)
  1868. dev->gadget.a_alt_hnp_support = 1;
  1869. else
  1870. break;
  1871. } else
  1872. break;
  1873. if (rc == 0) {
  1874. if (prime_status_phase(dev, EP_DIR_IN))
  1875. ep0_stall(dev);
  1876. }
  1877. goto end;
  1878. }
  1879. case USB_REQ_GET_DESCRIPTOR:
  1880. dev_dbg(&dev->pdev->dev,
  1881. "SETUP: USB_REQ_GET_DESCRIPTOR\n");
  1882. goto delegate;
  1883. case USB_REQ_SET_DESCRIPTOR:
  1884. dev_dbg(&dev->pdev->dev,
  1885. "SETUP: USB_REQ_SET_DESCRIPTOR unsupported\n");
  1886. goto delegate;
  1887. case USB_REQ_GET_CONFIGURATION:
  1888. dev_dbg(&dev->pdev->dev,
  1889. "SETUP: USB_REQ_GET_CONFIGURATION\n");
  1890. goto delegate;
  1891. case USB_REQ_SET_CONFIGURATION:
  1892. dev_dbg(&dev->pdev->dev,
  1893. "SETUP: USB_REQ_SET_CONFIGURATION\n");
  1894. goto delegate;
  1895. case USB_REQ_GET_INTERFACE:
  1896. dev_dbg(&dev->pdev->dev,
  1897. "SETUP: USB_REQ_GET_INTERFACE\n");
  1898. goto delegate;
  1899. case USB_REQ_SET_INTERFACE:
  1900. dev_dbg(&dev->pdev->dev,
  1901. "SETUP: USB_REQ_SET_INTERFACE\n");
  1902. goto delegate;
  1903. case USB_REQ_SYNCH_FRAME:
  1904. dev_dbg(&dev->pdev->dev,
  1905. "SETUP: USB_REQ_SYNCH_FRAME unsupported\n");
  1906. goto delegate;
  1907. default:
  1908. /* delegate USB standard requests to the gadget driver */
  1909. goto delegate;
  1910. delegate:
  1911. /* USB requests handled by gadget */
  1912. if (wLength) {
  1913. /* DATA phase from gadget, STATUS phase from udc */
  1914. dev->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1915. ? USB_DIR_IN : USB_DIR_OUT;
  1916. dev_vdbg(&dev->pdev->dev,
  1917. "dev->ep0_dir = 0x%x, wLength = %d\n",
  1918. dev->ep0_dir, wLength);
  1919. spin_unlock(&dev->lock);
  1920. if (dev->driver->setup(&dev->gadget,
  1921. &dev->local_setup_buff) < 0)
  1922. ep0_stall(dev);
  1923. spin_lock(&dev->lock);
  1924. dev->ep0_state = (setup->bRequestType & USB_DIR_IN)
  1925. ? DATA_STATE_XMIT : DATA_STATE_RECV;
  1926. } else {
  1927. /* no DATA phase, IN STATUS phase from gadget */
  1928. dev->ep0_dir = USB_DIR_IN;
  1929. dev_vdbg(&dev->pdev->dev,
  1930. "dev->ep0_dir = 0x%x, wLength = %d\n",
  1931. dev->ep0_dir, wLength);
  1932. spin_unlock(&dev->lock);
  1933. if (dev->driver->setup(&dev->gadget,
  1934. &dev->local_setup_buff) < 0)
  1935. ep0_stall(dev);
  1936. spin_lock(&dev->lock);
  1937. dev->ep0_state = WAIT_FOR_OUT_STATUS;
  1938. }
  1939. break;
  1940. }
  1941. end:
  1942. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1943. }
  1944. /* transfer completion, process endpoint request and free the completed dTDs
  1945. * for this request
  1946. */
  1947. static int process_ep_req(struct langwell_udc *dev, int index,
  1948. struct langwell_request *curr_req)
  1949. {
  1950. struct langwell_dtd *curr_dtd;
  1951. struct langwell_dqh *curr_dqh;
  1952. int td_complete, actual, remaining_length;
  1953. int i, dir;
  1954. u8 dtd_status = 0;
  1955. int retval = 0;
  1956. curr_dqh = &dev->ep_dqh[index];
  1957. dir = index % 2;
  1958. curr_dtd = curr_req->head;
  1959. td_complete = 0;
  1960. actual = curr_req->req.length;
  1961. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1962. for (i = 0; i < curr_req->dtd_count; i++) {
  1963. /* command execution states by dTD */
  1964. dtd_status = curr_dtd->dtd_status;
  1965. barrier();
  1966. remaining_length = le16_to_cpu(curr_dtd->dtd_total);
  1967. actual -= remaining_length;
  1968. if (!dtd_status) {
  1969. /* transfers completed successfully */
  1970. if (!remaining_length) {
  1971. td_complete++;
  1972. dev_vdbg(&dev->pdev->dev,
  1973. "dTD transmitted successfully\n");
  1974. } else {
  1975. if (dir) {
  1976. dev_vdbg(&dev->pdev->dev,
  1977. "TX dTD remains data\n");
  1978. retval = -EPROTO;
  1979. break;
  1980. } else {
  1981. td_complete++;
  1982. break;
  1983. }
  1984. }
  1985. } else {
  1986. /* transfers completed with errors */
  1987. if (dtd_status & DTD_STS_ACTIVE) {
  1988. dev_dbg(&dev->pdev->dev,
  1989. "dTD status ACTIVE dQH[%d]\n", index);
  1990. retval = 1;
  1991. return retval;
  1992. } else if (dtd_status & DTD_STS_HALTED) {
  1993. dev_err(&dev->pdev->dev,
  1994. "dTD error %08x dQH[%d]\n",
  1995. dtd_status, index);
  1996. /* clear the errors and halt condition */
  1997. curr_dqh->dtd_status = 0;
  1998. retval = -EPIPE;
  1999. break;
  2000. } else if (dtd_status & DTD_STS_DBE) {
  2001. dev_dbg(&dev->pdev->dev,
  2002. "data buffer (overflow) error\n");
  2003. retval = -EPROTO;
  2004. break;
  2005. } else if (dtd_status & DTD_STS_TRE) {
  2006. dev_dbg(&dev->pdev->dev,
  2007. "transaction(ISO) error\n");
  2008. retval = -EILSEQ;
  2009. break;
  2010. } else
  2011. dev_err(&dev->pdev->dev,
  2012. "unknown error (0x%x)!\n",
  2013. dtd_status);
  2014. }
  2015. if (i != curr_req->dtd_count - 1)
  2016. curr_dtd = (struct langwell_dtd *)
  2017. curr_dtd->next_dtd_virt;
  2018. }
  2019. if (retval)
  2020. return retval;
  2021. curr_req->req.actual = actual;
  2022. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2023. return 0;
  2024. }
  2025. /* complete DATA or STATUS phase of ep0 prime status phase if needed */
  2026. static void ep0_req_complete(struct langwell_udc *dev,
  2027. struct langwell_ep *ep0, struct langwell_request *req)
  2028. {
  2029. u32 new_addr;
  2030. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2031. if (dev->usb_state == USB_STATE_ADDRESS) {
  2032. /* set the new address */
  2033. new_addr = (u32)dev->dev_addr;
  2034. writel(new_addr << USBADR_SHIFT, &dev->op_regs->deviceaddr);
  2035. new_addr = USBADR(readl(&dev->op_regs->deviceaddr));
  2036. dev_vdbg(&dev->pdev->dev, "new_addr = %d\n", new_addr);
  2037. }
  2038. done(ep0, req, 0);
  2039. switch (dev->ep0_state) {
  2040. case DATA_STATE_XMIT:
  2041. /* receive status phase */
  2042. if (prime_status_phase(dev, EP_DIR_OUT))
  2043. ep0_stall(dev);
  2044. break;
  2045. case DATA_STATE_RECV:
  2046. /* send status phase */
  2047. if (prime_status_phase(dev, EP_DIR_IN))
  2048. ep0_stall(dev);
  2049. break;
  2050. case WAIT_FOR_OUT_STATUS:
  2051. dev->ep0_state = WAIT_FOR_SETUP;
  2052. break;
  2053. case WAIT_FOR_SETUP:
  2054. dev_err(&dev->pdev->dev, "unexpect ep0 packets\n");
  2055. break;
  2056. default:
  2057. ep0_stall(dev);
  2058. break;
  2059. }
  2060. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2061. }
  2062. /* USB transfer completion interrupt */
  2063. static void handle_trans_complete(struct langwell_udc *dev)
  2064. {
  2065. u32 complete_bits;
  2066. int i, ep_num, dir, bit_mask, status;
  2067. struct langwell_ep *epn;
  2068. struct langwell_request *curr_req, *temp_req;
  2069. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2070. complete_bits = readl(&dev->op_regs->endptcomplete);
  2071. dev_vdbg(&dev->pdev->dev, "endptcomplete register: 0x%08x\n",
  2072. complete_bits);
  2073. /* Write-Clear the bits in endptcomplete register */
  2074. writel(complete_bits, &dev->op_regs->endptcomplete);
  2075. if (!complete_bits) {
  2076. dev_dbg(&dev->pdev->dev, "complete_bits = 0\n");
  2077. goto done;
  2078. }
  2079. for (i = 0; i < dev->ep_max; i++) {
  2080. ep_num = i / 2;
  2081. dir = i % 2;
  2082. bit_mask = 1 << (ep_num + 16 * dir);
  2083. if (!(complete_bits & bit_mask))
  2084. continue;
  2085. /* ep0 */
  2086. if (i == 1)
  2087. epn = &dev->ep[0];
  2088. else
  2089. epn = &dev->ep[i];
  2090. if (epn->name == NULL) {
  2091. dev_warn(&dev->pdev->dev, "invalid endpoint\n");
  2092. continue;
  2093. }
  2094. if (i < 2)
  2095. /* ep0 in and out */
  2096. dev_dbg(&dev->pdev->dev, "%s-%s transfer completed\n",
  2097. epn->name,
  2098. is_in(epn) ? "in" : "out");
  2099. else
  2100. dev_dbg(&dev->pdev->dev, "%s transfer completed\n",
  2101. epn->name);
  2102. /* process the req queue until an uncomplete request */
  2103. list_for_each_entry_safe(curr_req, temp_req,
  2104. &epn->queue, queue) {
  2105. status = process_ep_req(dev, i, curr_req);
  2106. dev_vdbg(&dev->pdev->dev, "%s req status: %d\n",
  2107. epn->name, status);
  2108. if (status)
  2109. break;
  2110. /* write back status to req */
  2111. curr_req->req.status = status;
  2112. /* ep0 request completion */
  2113. if (ep_num == 0) {
  2114. ep0_req_complete(dev, epn, curr_req);
  2115. break;
  2116. } else {
  2117. done(epn, curr_req, status);
  2118. }
  2119. }
  2120. }
  2121. done:
  2122. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2123. }
  2124. static inline enum usb_device_speed lpm_device_speed(u32 reg)
  2125. {
  2126. switch (LPM_PSPD(reg)) {
  2127. case LPM_SPEED_HIGH:
  2128. return USB_SPEED_HIGH;
  2129. case LPM_SPEED_FULL:
  2130. return USB_SPEED_FULL;
  2131. case LPM_SPEED_LOW:
  2132. return USB_SPEED_LOW;
  2133. default:
  2134. return USB_SPEED_UNKNOWN;
  2135. }
  2136. }
  2137. /* port change detect interrupt handler */
  2138. static void handle_port_change(struct langwell_udc *dev)
  2139. {
  2140. u32 portsc1, devlc;
  2141. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2142. if (dev->bus_reset)
  2143. dev->bus_reset = 0;
  2144. portsc1 = readl(&dev->op_regs->portsc1);
  2145. devlc = readl(&dev->op_regs->devlc);
  2146. dev_vdbg(&dev->pdev->dev, "portsc1 = 0x%08x, devlc = 0x%08x\n",
  2147. portsc1, devlc);
  2148. /* bus reset is finished */
  2149. if (!(portsc1 & PORTS_PR)) {
  2150. /* get the speed */
  2151. dev->gadget.speed = lpm_device_speed(devlc);
  2152. dev_vdbg(&dev->pdev->dev, "dev->gadget.speed = %d\n",
  2153. dev->gadget.speed);
  2154. }
  2155. /* LPM L0 to L1 */
  2156. if (dev->lpm && dev->lpm_state == LPM_L0)
  2157. if (portsc1 & PORTS_SUSP && portsc1 & PORTS_SLP) {
  2158. dev_info(&dev->pdev->dev, "LPM L0 to L1\n");
  2159. dev->lpm_state = LPM_L1;
  2160. }
  2161. /* LPM L1 to L0, force resume or remote wakeup finished */
  2162. if (dev->lpm && dev->lpm_state == LPM_L1)
  2163. if (!(portsc1 & PORTS_SUSP)) {
  2164. dev_info(&dev->pdev->dev, "LPM L1 to L0\n");
  2165. dev->lpm_state = LPM_L0;
  2166. }
  2167. /* update USB state */
  2168. if (!dev->resume_state)
  2169. dev->usb_state = USB_STATE_DEFAULT;
  2170. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2171. }
  2172. /* USB reset interrupt handler */
  2173. static void handle_usb_reset(struct langwell_udc *dev)
  2174. {
  2175. u32 deviceaddr,
  2176. endptsetupstat,
  2177. endptcomplete;
  2178. unsigned long timeout;
  2179. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2180. /* Write-Clear the device address */
  2181. deviceaddr = readl(&dev->op_regs->deviceaddr);
  2182. writel(deviceaddr & ~USBADR_MASK, &dev->op_regs->deviceaddr);
  2183. dev->dev_addr = 0;
  2184. /* clear usb state */
  2185. dev->resume_state = 0;
  2186. /* LPM L1 to L0, reset */
  2187. if (dev->lpm)
  2188. dev->lpm_state = LPM_L0;
  2189. dev->ep0_dir = USB_DIR_OUT;
  2190. dev->ep0_state = WAIT_FOR_SETUP;
  2191. /* remote wakeup reset to 0 when the device is reset */
  2192. dev->remote_wakeup = 0;
  2193. dev->dev_status = 1 << USB_DEVICE_SELF_POWERED;
  2194. dev->gadget.b_hnp_enable = 0;
  2195. dev->gadget.a_hnp_support = 0;
  2196. dev->gadget.a_alt_hnp_support = 0;
  2197. /* Write-Clear all the setup token semaphores */
  2198. endptsetupstat = readl(&dev->op_regs->endptsetupstat);
  2199. writel(endptsetupstat, &dev->op_regs->endptsetupstat);
  2200. /* Write-Clear all the endpoint complete status bits */
  2201. endptcomplete = readl(&dev->op_regs->endptcomplete);
  2202. writel(endptcomplete, &dev->op_regs->endptcomplete);
  2203. /* wait until all endptprime bits cleared */
  2204. timeout = jiffies + PRIME_TIMEOUT;
  2205. while (readl(&dev->op_regs->endptprime)) {
  2206. if (time_after(jiffies, timeout)) {
  2207. dev_err(&dev->pdev->dev, "USB reset timeout\n");
  2208. break;
  2209. }
  2210. cpu_relax();
  2211. }
  2212. /* write 1s to endptflush register to clear any primed buffers */
  2213. writel((u32) ~0, &dev->op_regs->endptflush);
  2214. if (readl(&dev->op_regs->portsc1) & PORTS_PR) {
  2215. dev_vdbg(&dev->pdev->dev, "USB bus reset\n");
  2216. /* bus is reseting */
  2217. dev->bus_reset = 1;
  2218. /* reset all the queues, stop all USB activities */
  2219. stop_activity(dev, dev->driver);
  2220. dev->usb_state = USB_STATE_DEFAULT;
  2221. } else {
  2222. dev_vdbg(&dev->pdev->dev, "device controller reset\n");
  2223. /* controller reset */
  2224. langwell_udc_reset(dev);
  2225. /* reset all the queues, stop all USB activities */
  2226. stop_activity(dev, dev->driver);
  2227. /* reset ep0 dQH and endptctrl */
  2228. ep0_reset(dev);
  2229. /* enable interrupt and set controller to run state */
  2230. langwell_udc_start(dev);
  2231. dev->usb_state = USB_STATE_ATTACHED;
  2232. }
  2233. #ifdef OTG_TRANSCEIVER
  2234. /* refer to USB OTG 6.6.2.3 b_hnp_en is cleared */
  2235. if (!dev->lotg->otg.default_a)
  2236. dev->lotg->hsm.b_hnp_enable = 0;
  2237. #endif
  2238. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2239. }
  2240. /* USB bus suspend/resume interrupt */
  2241. static void handle_bus_suspend(struct langwell_udc *dev)
  2242. {
  2243. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2244. dev->resume_state = dev->usb_state;
  2245. dev->usb_state = USB_STATE_SUSPENDED;
  2246. #ifdef OTG_TRANSCEIVER
  2247. if (dev->lotg->otg.default_a) {
  2248. if (dev->lotg->hsm.b_bus_suspend_vld == 1) {
  2249. dev->lotg->hsm.b_bus_suspend = 1;
  2250. /* notify transceiver the state changes */
  2251. if (spin_trylock(&dev->lotg->wq_lock)) {
  2252. langwell_update_transceiver();
  2253. spin_unlock(&dev->lotg->wq_lock);
  2254. }
  2255. }
  2256. dev->lotg->hsm.b_bus_suspend_vld++;
  2257. } else {
  2258. if (!dev->lotg->hsm.a_bus_suspend) {
  2259. dev->lotg->hsm.a_bus_suspend = 1;
  2260. /* notify transceiver the state changes */
  2261. if (spin_trylock(&dev->lotg->wq_lock)) {
  2262. langwell_update_transceiver();
  2263. spin_unlock(&dev->lotg->wq_lock);
  2264. }
  2265. }
  2266. }
  2267. #endif
  2268. /* report suspend to the driver */
  2269. if (dev->driver) {
  2270. if (dev->driver->suspend) {
  2271. spin_unlock(&dev->lock);
  2272. dev->driver->suspend(&dev->gadget);
  2273. spin_lock(&dev->lock);
  2274. dev_dbg(&dev->pdev->dev, "suspend %s\n",
  2275. dev->driver->driver.name);
  2276. }
  2277. }
  2278. /* enter PHY low power suspend */
  2279. if (dev->pdev->device != 0x0829)
  2280. langwell_phy_low_power(dev, 0);
  2281. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2282. }
  2283. static void handle_bus_resume(struct langwell_udc *dev)
  2284. {
  2285. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2286. dev->usb_state = dev->resume_state;
  2287. dev->resume_state = 0;
  2288. /* exit PHY low power suspend */
  2289. if (dev->pdev->device != 0x0829)
  2290. langwell_phy_low_power(dev, 0);
  2291. #ifdef OTG_TRANSCEIVER
  2292. if (dev->lotg->otg.default_a == 0)
  2293. dev->lotg->hsm.a_bus_suspend = 0;
  2294. #endif
  2295. /* report resume to the driver */
  2296. if (dev->driver) {
  2297. if (dev->driver->resume) {
  2298. spin_unlock(&dev->lock);
  2299. dev->driver->resume(&dev->gadget);
  2300. spin_lock(&dev->lock);
  2301. dev_dbg(&dev->pdev->dev, "resume %s\n",
  2302. dev->driver->driver.name);
  2303. }
  2304. }
  2305. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2306. }
  2307. /* USB device controller interrupt handler */
  2308. static irqreturn_t langwell_irq(int irq, void *_dev)
  2309. {
  2310. struct langwell_udc *dev = _dev;
  2311. u32 usbsts,
  2312. usbintr,
  2313. irq_sts,
  2314. portsc1;
  2315. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2316. if (dev->stopped) {
  2317. dev_vdbg(&dev->pdev->dev, "handle IRQ_NONE\n");
  2318. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2319. return IRQ_NONE;
  2320. }
  2321. spin_lock(&dev->lock);
  2322. /* USB status */
  2323. usbsts = readl(&dev->op_regs->usbsts);
  2324. /* USB interrupt enable */
  2325. usbintr = readl(&dev->op_regs->usbintr);
  2326. irq_sts = usbsts & usbintr;
  2327. dev_vdbg(&dev->pdev->dev,
  2328. "usbsts = 0x%08x, usbintr = 0x%08x, irq_sts = 0x%08x\n",
  2329. usbsts, usbintr, irq_sts);
  2330. if (!irq_sts) {
  2331. dev_vdbg(&dev->pdev->dev, "handle IRQ_NONE\n");
  2332. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2333. spin_unlock(&dev->lock);
  2334. return IRQ_NONE;
  2335. }
  2336. /* Write-Clear interrupt status bits */
  2337. writel(irq_sts, &dev->op_regs->usbsts);
  2338. /* resume from suspend */
  2339. portsc1 = readl(&dev->op_regs->portsc1);
  2340. if (dev->usb_state == USB_STATE_SUSPENDED)
  2341. if (!(portsc1 & PORTS_SUSP))
  2342. handle_bus_resume(dev);
  2343. /* USB interrupt */
  2344. if (irq_sts & STS_UI) {
  2345. dev_vdbg(&dev->pdev->dev, "USB interrupt\n");
  2346. /* setup packet received from ep0 */
  2347. if (readl(&dev->op_regs->endptsetupstat)
  2348. & EP0SETUPSTAT_MASK) {
  2349. dev_vdbg(&dev->pdev->dev,
  2350. "USB SETUP packet received interrupt\n");
  2351. /* setup tripwire semaphone */
  2352. setup_tripwire(dev);
  2353. handle_setup_packet(dev, &dev->local_setup_buff);
  2354. }
  2355. /* USB transfer completion */
  2356. if (readl(&dev->op_regs->endptcomplete)) {
  2357. dev_vdbg(&dev->pdev->dev,
  2358. "USB transfer completion interrupt\n");
  2359. handle_trans_complete(dev);
  2360. }
  2361. }
  2362. /* SOF received interrupt (for ISO transfer) */
  2363. if (irq_sts & STS_SRI) {
  2364. /* FIXME */
  2365. /* dev_vdbg(&dev->pdev->dev, "SOF received interrupt\n"); */
  2366. }
  2367. /* port change detect interrupt */
  2368. if (irq_sts & STS_PCI) {
  2369. dev_vdbg(&dev->pdev->dev, "port change detect interrupt\n");
  2370. handle_port_change(dev);
  2371. }
  2372. /* suspend interrrupt */
  2373. if (irq_sts & STS_SLI) {
  2374. dev_vdbg(&dev->pdev->dev, "suspend interrupt\n");
  2375. handle_bus_suspend(dev);
  2376. }
  2377. /* USB reset interrupt */
  2378. if (irq_sts & STS_URI) {
  2379. dev_vdbg(&dev->pdev->dev, "USB reset interrupt\n");
  2380. handle_usb_reset(dev);
  2381. }
  2382. /* USB error or system error interrupt */
  2383. if (irq_sts & (STS_UEI | STS_SEI)) {
  2384. /* FIXME */
  2385. dev_warn(&dev->pdev->dev, "error IRQ, irq_sts: %x\n", irq_sts);
  2386. }
  2387. spin_unlock(&dev->lock);
  2388. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2389. return IRQ_HANDLED;
  2390. }
  2391. /*-------------------------------------------------------------------------*/
  2392. /* release device structure */
  2393. static void gadget_release(struct device *_dev)
  2394. {
  2395. struct langwell_udc *dev = the_controller;
  2396. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2397. complete(dev->done);
  2398. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2399. kfree(dev);
  2400. }
  2401. /* enable SRAM caching if SRAM detected */
  2402. static void sram_init(struct langwell_udc *dev)
  2403. {
  2404. struct pci_dev *pdev = dev->pdev;
  2405. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2406. dev->sram_addr = pci_resource_start(pdev, 1);
  2407. dev->sram_size = pci_resource_len(pdev, 1);
  2408. dev_info(&dev->pdev->dev, "Found private SRAM at %x size:%x\n",
  2409. dev->sram_addr, dev->sram_size);
  2410. dev->got_sram = 1;
  2411. if (pci_request_region(pdev, 1, kobject_name(&pdev->dev.kobj))) {
  2412. dev_warn(&dev->pdev->dev, "SRAM request failed\n");
  2413. dev->got_sram = 0;
  2414. } else if (!dma_declare_coherent_memory(&pdev->dev, dev->sram_addr,
  2415. dev->sram_addr, dev->sram_size, DMA_MEMORY_MAP)) {
  2416. dev_warn(&dev->pdev->dev, "SRAM DMA declare failed\n");
  2417. pci_release_region(pdev, 1);
  2418. dev->got_sram = 0;
  2419. }
  2420. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2421. }
  2422. /* release SRAM caching */
  2423. static void sram_deinit(struct langwell_udc *dev)
  2424. {
  2425. struct pci_dev *pdev = dev->pdev;
  2426. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2427. dma_release_declared_memory(&pdev->dev);
  2428. pci_release_region(pdev, 1);
  2429. dev->got_sram = 0;
  2430. dev_info(&dev->pdev->dev, "release SRAM caching\n");
  2431. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2432. }
  2433. /* tear down the binding between this driver and the pci device */
  2434. static void langwell_udc_remove(struct pci_dev *pdev)
  2435. {
  2436. struct langwell_udc *dev = the_controller;
  2437. DECLARE_COMPLETION(done);
  2438. BUG_ON(dev->driver);
  2439. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2440. dev->done = &done;
  2441. #ifndef OTG_TRANSCEIVER
  2442. /* free dTD dma_pool and dQH */
  2443. if (dev->dtd_pool)
  2444. dma_pool_destroy(dev->dtd_pool);
  2445. if (dev->ep_dqh)
  2446. dma_free_coherent(&pdev->dev, dev->ep_dqh_size,
  2447. dev->ep_dqh, dev->ep_dqh_dma);
  2448. /* release SRAM caching */
  2449. if (dev->has_sram && dev->got_sram)
  2450. sram_deinit(dev);
  2451. #endif
  2452. if (dev->status_req) {
  2453. kfree(dev->status_req->req.buf);
  2454. kfree(dev->status_req);
  2455. }
  2456. kfree(dev->ep);
  2457. /* disable IRQ handler */
  2458. if (dev->got_irq)
  2459. free_irq(pdev->irq, dev);
  2460. #ifndef OTG_TRANSCEIVER
  2461. if (dev->cap_regs)
  2462. iounmap(dev->cap_regs);
  2463. if (dev->region)
  2464. release_mem_region(pci_resource_start(pdev, 0),
  2465. pci_resource_len(pdev, 0));
  2466. if (dev->enabled)
  2467. pci_disable_device(pdev);
  2468. #else
  2469. if (dev->transceiver) {
  2470. otg_put_transceiver(dev->transceiver);
  2471. dev->transceiver = NULL;
  2472. dev->lotg = NULL;
  2473. }
  2474. #endif
  2475. dev->cap_regs = NULL;
  2476. dev_info(&dev->pdev->dev, "unbind\n");
  2477. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2478. device_unregister(&dev->gadget.dev);
  2479. device_remove_file(&pdev->dev, &dev_attr_langwell_udc);
  2480. device_remove_file(&pdev->dev, &dev_attr_remote_wakeup);
  2481. #ifndef OTG_TRANSCEIVER
  2482. pci_set_drvdata(pdev, NULL);
  2483. #endif
  2484. /* free dev, wait for the release() finished */
  2485. wait_for_completion(&done);
  2486. the_controller = NULL;
  2487. }
  2488. /*
  2489. * wrap this driver around the specified device, but
  2490. * don't respond over USB until a gadget driver binds to us.
  2491. */
  2492. static int langwell_udc_probe(struct pci_dev *pdev,
  2493. const struct pci_device_id *id)
  2494. {
  2495. struct langwell_udc *dev;
  2496. #ifndef OTG_TRANSCEIVER
  2497. unsigned long resource, len;
  2498. #endif
  2499. void __iomem *base = NULL;
  2500. size_t size;
  2501. int retval;
  2502. if (the_controller) {
  2503. dev_warn(&pdev->dev, "ignoring\n");
  2504. return -EBUSY;
  2505. }
  2506. /* alloc, and start init */
  2507. dev = kzalloc(sizeof *dev, GFP_KERNEL);
  2508. if (dev == NULL) {
  2509. retval = -ENOMEM;
  2510. goto error;
  2511. }
  2512. /* initialize device spinlock */
  2513. spin_lock_init(&dev->lock);
  2514. dev->pdev = pdev;
  2515. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2516. #ifdef OTG_TRANSCEIVER
  2517. /* PCI device is already enabled by otg_transceiver driver */
  2518. dev->enabled = 1;
  2519. /* mem region and register base */
  2520. dev->region = 1;
  2521. dev->transceiver = otg_get_transceiver();
  2522. dev->lotg = otg_to_langwell(dev->transceiver);
  2523. base = dev->lotg->regs;
  2524. #else
  2525. pci_set_drvdata(pdev, dev);
  2526. /* now all the pci goodies ... */
  2527. if (pci_enable_device(pdev) < 0) {
  2528. retval = -ENODEV;
  2529. goto error;
  2530. }
  2531. dev->enabled = 1;
  2532. /* control register: BAR 0 */
  2533. resource = pci_resource_start(pdev, 0);
  2534. len = pci_resource_len(pdev, 0);
  2535. if (!request_mem_region(resource, len, driver_name)) {
  2536. dev_err(&dev->pdev->dev, "controller already in use\n");
  2537. retval = -EBUSY;
  2538. goto error;
  2539. }
  2540. dev->region = 1;
  2541. base = ioremap_nocache(resource, len);
  2542. #endif
  2543. if (base == NULL) {
  2544. dev_err(&dev->pdev->dev, "can't map memory\n");
  2545. retval = -EFAULT;
  2546. goto error;
  2547. }
  2548. dev->cap_regs = (struct langwell_cap_regs __iomem *) base;
  2549. dev_vdbg(&dev->pdev->dev, "dev->cap_regs: %p\n", dev->cap_regs);
  2550. dev->op_regs = (struct langwell_op_regs __iomem *)
  2551. (base + OP_REG_OFFSET);
  2552. dev_vdbg(&dev->pdev->dev, "dev->op_regs: %p\n", dev->op_regs);
  2553. /* irq setup after old hardware is cleaned up */
  2554. if (!pdev->irq) {
  2555. dev_err(&dev->pdev->dev, "No IRQ. Check PCI setup!\n");
  2556. retval = -ENODEV;
  2557. goto error;
  2558. }
  2559. dev->has_sram = 1;
  2560. dev->got_sram = 0;
  2561. dev_vdbg(&dev->pdev->dev, "dev->has_sram: %d\n", dev->has_sram);
  2562. #ifndef OTG_TRANSCEIVER
  2563. /* enable SRAM caching if detected */
  2564. if (dev->has_sram && !dev->got_sram)
  2565. sram_init(dev);
  2566. dev_info(&dev->pdev->dev,
  2567. "irq %d, io mem: 0x%08lx, len: 0x%08lx, pci mem 0x%p\n",
  2568. pdev->irq, resource, len, base);
  2569. /* enables bus-mastering for device dev */
  2570. pci_set_master(pdev);
  2571. if (request_irq(pdev->irq, langwell_irq, IRQF_SHARED,
  2572. driver_name, dev) != 0) {
  2573. dev_err(&dev->pdev->dev,
  2574. "request interrupt %d failed\n", pdev->irq);
  2575. retval = -EBUSY;
  2576. goto error;
  2577. }
  2578. dev->got_irq = 1;
  2579. #endif
  2580. /* set stopped bit */
  2581. dev->stopped = 1;
  2582. /* capabilities and endpoint number */
  2583. dev->lpm = (readl(&dev->cap_regs->hccparams) & HCC_LEN) ? 1 : 0;
  2584. dev->dciversion = readw(&dev->cap_regs->dciversion);
  2585. dev->devcap = (readl(&dev->cap_regs->dccparams) & DEVCAP) ? 1 : 0;
  2586. dev_vdbg(&dev->pdev->dev, "dev->lpm: %d\n", dev->lpm);
  2587. dev_vdbg(&dev->pdev->dev, "dev->dciversion: 0x%04x\n",
  2588. dev->dciversion);
  2589. dev_vdbg(&dev->pdev->dev, "dccparams: 0x%08x\n",
  2590. readl(&dev->cap_regs->dccparams));
  2591. dev_vdbg(&dev->pdev->dev, "dev->devcap: %d\n", dev->devcap);
  2592. if (!dev->devcap) {
  2593. dev_err(&dev->pdev->dev, "can't support device mode\n");
  2594. retval = -ENODEV;
  2595. goto error;
  2596. }
  2597. /* a pair of endpoints (out/in) for each address */
  2598. dev->ep_max = DEN(readl(&dev->cap_regs->dccparams)) * 2;
  2599. dev_vdbg(&dev->pdev->dev, "dev->ep_max: %d\n", dev->ep_max);
  2600. /* allocate endpoints memory */
  2601. dev->ep = kzalloc(sizeof(struct langwell_ep) * dev->ep_max,
  2602. GFP_KERNEL);
  2603. if (!dev->ep) {
  2604. dev_err(&dev->pdev->dev, "allocate endpoints memory failed\n");
  2605. retval = -ENOMEM;
  2606. goto error;
  2607. }
  2608. /* allocate device dQH memory */
  2609. size = dev->ep_max * sizeof(struct langwell_dqh);
  2610. dev_vdbg(&dev->pdev->dev, "orig size = %zd\n", size);
  2611. if (size < DQH_ALIGNMENT)
  2612. size = DQH_ALIGNMENT;
  2613. else if ((size % DQH_ALIGNMENT) != 0) {
  2614. size += DQH_ALIGNMENT + 1;
  2615. size &= ~(DQH_ALIGNMENT - 1);
  2616. }
  2617. dev->ep_dqh = dma_alloc_coherent(&pdev->dev, size,
  2618. &dev->ep_dqh_dma, GFP_KERNEL);
  2619. if (!dev->ep_dqh) {
  2620. dev_err(&dev->pdev->dev, "allocate dQH memory failed\n");
  2621. retval = -ENOMEM;
  2622. goto error;
  2623. }
  2624. dev->ep_dqh_size = size;
  2625. dev_vdbg(&dev->pdev->dev, "ep_dqh_size = %zd\n", dev->ep_dqh_size);
  2626. /* initialize ep0 status request structure */
  2627. dev->status_req = kzalloc(sizeof(struct langwell_request), GFP_KERNEL);
  2628. if (!dev->status_req) {
  2629. dev_err(&dev->pdev->dev,
  2630. "allocate status_req memory failed\n");
  2631. retval = -ENOMEM;
  2632. goto error;
  2633. }
  2634. INIT_LIST_HEAD(&dev->status_req->queue);
  2635. /* allocate a small amount of memory to get valid address */
  2636. dev->status_req->req.buf = kmalloc(8, GFP_KERNEL);
  2637. dev->status_req->req.dma = virt_to_phys(dev->status_req->req.buf);
  2638. dev->resume_state = USB_STATE_NOTATTACHED;
  2639. dev->usb_state = USB_STATE_POWERED;
  2640. dev->ep0_dir = USB_DIR_OUT;
  2641. /* remote wakeup reset to 0 when the device is reset */
  2642. dev->remote_wakeup = 0;
  2643. dev->dev_status = 1 << USB_DEVICE_SELF_POWERED;
  2644. #ifndef OTG_TRANSCEIVER
  2645. /* reset device controller */
  2646. langwell_udc_reset(dev);
  2647. #endif
  2648. /* initialize gadget structure */
  2649. dev->gadget.ops = &langwell_ops; /* usb_gadget_ops */
  2650. dev->gadget.ep0 = &dev->ep[0].ep; /* gadget ep0 */
  2651. INIT_LIST_HEAD(&dev->gadget.ep_list); /* ep_list */
  2652. dev->gadget.speed = USB_SPEED_UNKNOWN; /* speed */
  2653. dev->gadget.is_dualspeed = 1; /* support dual speed */
  2654. #ifdef OTG_TRANSCEIVER
  2655. dev->gadget.is_otg = 1; /* support otg mode */
  2656. #endif
  2657. /* the "gadget" abstracts/virtualizes the controller */
  2658. dev_set_name(&dev->gadget.dev, "gadget");
  2659. dev->gadget.dev.parent = &pdev->dev;
  2660. dev->gadget.dev.dma_mask = pdev->dev.dma_mask;
  2661. dev->gadget.dev.release = gadget_release;
  2662. dev->gadget.name = driver_name; /* gadget name */
  2663. /* controller endpoints reinit */
  2664. eps_reinit(dev);
  2665. #ifndef OTG_TRANSCEIVER
  2666. /* reset ep0 dQH and endptctrl */
  2667. ep0_reset(dev);
  2668. #endif
  2669. /* create dTD dma_pool resource */
  2670. dev->dtd_pool = dma_pool_create("langwell_dtd",
  2671. &dev->pdev->dev,
  2672. sizeof(struct langwell_dtd),
  2673. DTD_ALIGNMENT,
  2674. DMA_BOUNDARY);
  2675. if (!dev->dtd_pool) {
  2676. retval = -ENOMEM;
  2677. goto error;
  2678. }
  2679. /* done */
  2680. dev_info(&dev->pdev->dev, "%s\n", driver_desc);
  2681. dev_info(&dev->pdev->dev, "irq %d, pci mem %p\n", pdev->irq, base);
  2682. dev_info(&dev->pdev->dev, "Driver version: " DRIVER_VERSION "\n");
  2683. dev_info(&dev->pdev->dev, "Support (max) %d endpoints\n", dev->ep_max);
  2684. dev_info(&dev->pdev->dev, "Device interface version: 0x%04x\n",
  2685. dev->dciversion);
  2686. dev_info(&dev->pdev->dev, "Controller mode: %s\n",
  2687. dev->devcap ? "Device" : "Host");
  2688. dev_info(&dev->pdev->dev, "Support USB LPM: %s\n",
  2689. dev->lpm ? "Yes" : "No");
  2690. dev_vdbg(&dev->pdev->dev,
  2691. "After langwell_udc_probe(), print all registers:\n");
  2692. print_all_registers(dev);
  2693. the_controller = dev;
  2694. retval = device_register(&dev->gadget.dev);
  2695. if (retval)
  2696. goto error;
  2697. retval = usb_add_gadget_udc(&pdev->dev, &dev->gadget);
  2698. if (retval)
  2699. goto error;
  2700. retval = device_create_file(&pdev->dev, &dev_attr_langwell_udc);
  2701. if (retval)
  2702. goto error;
  2703. retval = device_create_file(&pdev->dev, &dev_attr_remote_wakeup);
  2704. if (retval)
  2705. goto error_attr1;
  2706. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2707. return 0;
  2708. error_attr1:
  2709. device_remove_file(&pdev->dev, &dev_attr_langwell_udc);
  2710. error:
  2711. if (dev) {
  2712. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2713. langwell_udc_remove(pdev);
  2714. }
  2715. return retval;
  2716. }
  2717. /* device controller suspend */
  2718. static int langwell_udc_suspend(struct pci_dev *pdev, pm_message_t state)
  2719. {
  2720. struct langwell_udc *dev = the_controller;
  2721. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2722. usb_del_gadget_udc(&dev->gadget);
  2723. /* disable interrupt and set controller to stop state */
  2724. langwell_udc_stop(dev);
  2725. /* disable IRQ handler */
  2726. if (dev->got_irq)
  2727. free_irq(pdev->irq, dev);
  2728. dev->got_irq = 0;
  2729. /* save PCI state */
  2730. pci_save_state(pdev);
  2731. spin_lock_irq(&dev->lock);
  2732. /* stop all usb activities */
  2733. stop_activity(dev, dev->driver);
  2734. spin_unlock_irq(&dev->lock);
  2735. /* free dTD dma_pool and dQH */
  2736. if (dev->dtd_pool)
  2737. dma_pool_destroy(dev->dtd_pool);
  2738. if (dev->ep_dqh)
  2739. dma_free_coherent(&pdev->dev, dev->ep_dqh_size,
  2740. dev->ep_dqh, dev->ep_dqh_dma);
  2741. /* release SRAM caching */
  2742. if (dev->has_sram && dev->got_sram)
  2743. sram_deinit(dev);
  2744. /* set device power state */
  2745. pci_set_power_state(pdev, PCI_D3hot);
  2746. /* enter PHY low power suspend */
  2747. if (dev->pdev->device != 0x0829)
  2748. langwell_phy_low_power(dev, 1);
  2749. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2750. return 0;
  2751. }
  2752. /* device controller resume */
  2753. static int langwell_udc_resume(struct pci_dev *pdev)
  2754. {
  2755. struct langwell_udc *dev = the_controller;
  2756. size_t size;
  2757. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2758. /* exit PHY low power suspend */
  2759. if (dev->pdev->device != 0x0829)
  2760. langwell_phy_low_power(dev, 0);
  2761. /* set device D0 power state */
  2762. pci_set_power_state(pdev, PCI_D0);
  2763. /* enable SRAM caching if detected */
  2764. if (dev->has_sram && !dev->got_sram)
  2765. sram_init(dev);
  2766. /* allocate device dQH memory */
  2767. size = dev->ep_max * sizeof(struct langwell_dqh);
  2768. dev_vdbg(&dev->pdev->dev, "orig size = %zd\n", size);
  2769. if (size < DQH_ALIGNMENT)
  2770. size = DQH_ALIGNMENT;
  2771. else if ((size % DQH_ALIGNMENT) != 0) {
  2772. size += DQH_ALIGNMENT + 1;
  2773. size &= ~(DQH_ALIGNMENT - 1);
  2774. }
  2775. dev->ep_dqh = dma_alloc_coherent(&pdev->dev, size,
  2776. &dev->ep_dqh_dma, GFP_KERNEL);
  2777. if (!dev->ep_dqh) {
  2778. dev_err(&dev->pdev->dev, "allocate dQH memory failed\n");
  2779. return -ENOMEM;
  2780. }
  2781. dev->ep_dqh_size = size;
  2782. dev_vdbg(&dev->pdev->dev, "ep_dqh_size = %zd\n", dev->ep_dqh_size);
  2783. /* create dTD dma_pool resource */
  2784. dev->dtd_pool = dma_pool_create("langwell_dtd",
  2785. &dev->pdev->dev,
  2786. sizeof(struct langwell_dtd),
  2787. DTD_ALIGNMENT,
  2788. DMA_BOUNDARY);
  2789. if (!dev->dtd_pool)
  2790. return -ENOMEM;
  2791. /* restore PCI state */
  2792. pci_restore_state(pdev);
  2793. /* enable IRQ handler */
  2794. if (request_irq(pdev->irq, langwell_irq, IRQF_SHARED,
  2795. driver_name, dev) != 0) {
  2796. dev_err(&dev->pdev->dev, "request interrupt %d failed\n",
  2797. pdev->irq);
  2798. return -EBUSY;
  2799. }
  2800. dev->got_irq = 1;
  2801. /* reset and start controller to run state */
  2802. if (dev->stopped) {
  2803. /* reset device controller */
  2804. langwell_udc_reset(dev);
  2805. /* reset ep0 dQH and endptctrl */
  2806. ep0_reset(dev);
  2807. /* start device if gadget is loaded */
  2808. if (dev->driver)
  2809. langwell_udc_start(dev);
  2810. }
  2811. /* reset USB status */
  2812. dev->usb_state = USB_STATE_ATTACHED;
  2813. dev->ep0_state = WAIT_FOR_SETUP;
  2814. dev->ep0_dir = USB_DIR_OUT;
  2815. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2816. return 0;
  2817. }
  2818. /* pci driver shutdown */
  2819. static void langwell_udc_shutdown(struct pci_dev *pdev)
  2820. {
  2821. struct langwell_udc *dev = the_controller;
  2822. u32 usbmode;
  2823. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2824. /* reset controller mode to IDLE */
  2825. usbmode = readl(&dev->op_regs->usbmode);
  2826. dev_dbg(&dev->pdev->dev, "usbmode = 0x%08x\n", usbmode);
  2827. usbmode &= (~3 | MODE_IDLE);
  2828. writel(usbmode, &dev->op_regs->usbmode);
  2829. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2830. }
  2831. /*-------------------------------------------------------------------------*/
  2832. static const struct pci_device_id pci_ids[] = { {
  2833. .class = ((PCI_CLASS_SERIAL_USB << 8) | 0xfe),
  2834. .class_mask = ~0,
  2835. .vendor = 0x8086,
  2836. .device = 0x0811,
  2837. .subvendor = PCI_ANY_ID,
  2838. .subdevice = PCI_ANY_ID,
  2839. }, { /* end: all zeroes */ }
  2840. };
  2841. MODULE_DEVICE_TABLE(pci, pci_ids);
  2842. static struct pci_driver langwell_pci_driver = {
  2843. .name = (char *) driver_name,
  2844. .id_table = pci_ids,
  2845. .probe = langwell_udc_probe,
  2846. .remove = langwell_udc_remove,
  2847. /* device controller suspend/resume */
  2848. .suspend = langwell_udc_suspend,
  2849. .resume = langwell_udc_resume,
  2850. .shutdown = langwell_udc_shutdown,
  2851. };
  2852. static int __init init(void)
  2853. {
  2854. #ifdef OTG_TRANSCEIVER
  2855. return langwell_register_peripheral(&langwell_pci_driver);
  2856. #else
  2857. return pci_register_driver(&langwell_pci_driver);
  2858. #endif
  2859. }
  2860. module_init(init);
  2861. static void __exit cleanup(void)
  2862. {
  2863. #ifdef OTG_TRANSCEIVER
  2864. return langwell_unregister_peripheral(&langwell_pci_driver);
  2865. #else
  2866. pci_unregister_driver(&langwell_pci_driver);
  2867. #endif
  2868. }
  2869. module_exit(cleanup);
  2870. MODULE_DESCRIPTION(DRIVER_DESC);
  2871. MODULE_AUTHOR("Xiaochen Shen <xiaochen.shen@intel.com>");
  2872. MODULE_VERSION(DRIVER_VERSION);
  2873. MODULE_LICENSE("GPL");