phy_n.c 94 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/types.h>
  20. #include "b43.h"
  21. #include "phy_n.h"
  22. #include "tables_nphy.h"
  23. #include "main.h"
  24. struct nphy_txgains {
  25. u16 txgm[2];
  26. u16 pga[2];
  27. u16 pad[2];
  28. u16 ipa[2];
  29. };
  30. struct nphy_iqcal_params {
  31. u16 txgm;
  32. u16 pga;
  33. u16 pad;
  34. u16 ipa;
  35. u16 cal_gain;
  36. u16 ncorr[5];
  37. };
  38. struct nphy_iq_est {
  39. s32 iq0_prod;
  40. u32 i0_pwr;
  41. u32 q0_pwr;
  42. s32 iq1_prod;
  43. u32 i1_pwr;
  44. u32 q1_pwr;
  45. };
  46. enum b43_nphy_rf_sequence {
  47. B43_RFSEQ_RX2TX,
  48. B43_RFSEQ_TX2RX,
  49. B43_RFSEQ_RESET2RX,
  50. B43_RFSEQ_UPDATE_GAINH,
  51. B43_RFSEQ_UPDATE_GAINL,
  52. B43_RFSEQ_UPDATE_GAINU,
  53. };
  54. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  55. u8 *events, u8 *delays, u8 length);
  56. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  57. enum b43_nphy_rf_sequence seq);
  58. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  59. u16 value, u8 core, bool off);
  60. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  61. u16 value, u8 core);
  62. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  63. {//TODO
  64. }
  65. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  66. {//TODO
  67. }
  68. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  69. bool ignore_tssi)
  70. {//TODO
  71. return B43_TXPWR_RES_DONE;
  72. }
  73. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  74. const struct b43_nphy_channeltab_entry *e)
  75. {
  76. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  77. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  78. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  79. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  80. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  81. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  82. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  83. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  84. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  85. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  86. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  87. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  88. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  89. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  90. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  91. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  92. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  93. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  94. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  95. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  96. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  97. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  98. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  99. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  100. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  101. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  102. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  103. }
  104. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  105. const struct b43_nphy_channeltab_entry *e)
  106. {
  107. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  108. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  109. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  110. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  111. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  112. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  113. }
  114. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  115. {
  116. //TODO
  117. }
  118. /* Tune the hardware to a new channel. */
  119. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  120. {
  121. const struct b43_nphy_channeltab_entry *tabent;
  122. tabent = b43_nphy_get_chantabent(dev, channel);
  123. if (!tabent)
  124. return -ESRCH;
  125. //FIXME enable/disable band select upper20 in RXCTL
  126. if (0 /*FIXME 5Ghz*/)
  127. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
  128. else
  129. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
  130. b43_chantab_radio_upload(dev, tabent);
  131. udelay(50);
  132. b43_radio_write16(dev, B2055_VCO_CAL10, 5);
  133. b43_radio_write16(dev, B2055_VCO_CAL10, 45);
  134. b43_radio_write16(dev, B2055_VCO_CAL10, 65);
  135. udelay(300);
  136. if (0 /*FIXME 5Ghz*/)
  137. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  138. else
  139. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  140. b43_chantab_phy_upload(dev, tabent);
  141. b43_nphy_tx_power_fix(dev);
  142. return 0;
  143. }
  144. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  145. {
  146. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  147. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  148. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  149. B43_NPHY_RFCTL_CMD_CHIP0PU |
  150. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  151. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  152. B43_NPHY_RFCTL_CMD_PORFORCE);
  153. }
  154. static void b43_radio_init2055_post(struct b43_wldev *dev)
  155. {
  156. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  157. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  158. int i;
  159. u16 val;
  160. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  161. msleep(1);
  162. if ((sprom->revision != 4) ||
  163. !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
  164. if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
  165. (binfo->type != 0x46D) ||
  166. (binfo->rev < 0x41)) {
  167. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  168. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  169. msleep(1);
  170. }
  171. }
  172. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
  173. msleep(1);
  174. b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
  175. msleep(1);
  176. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  177. msleep(1);
  178. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  179. msleep(1);
  180. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  181. msleep(1);
  182. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  183. msleep(1);
  184. for (i = 0; i < 100; i++) {
  185. val = b43_radio_read16(dev, B2055_CAL_COUT2);
  186. if (val & 0x80)
  187. break;
  188. udelay(10);
  189. }
  190. msleep(1);
  191. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  192. msleep(1);
  193. nphy_channel_switch(dev, dev->phy.channel);
  194. b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
  195. b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
  196. b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  197. b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  198. }
  199. /*
  200. * Initialize a Broadcom 2055 N-radio
  201. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  202. */
  203. static void b43_radio_init2055(struct b43_wldev *dev)
  204. {
  205. b43_radio_init2055_pre(dev);
  206. if (b43_status(dev) < B43_STAT_INITIALIZED)
  207. b2055_upload_inittab(dev, 0, 1);
  208. else
  209. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  210. b43_radio_init2055_post(dev);
  211. }
  212. /*
  213. * Upload the N-PHY tables.
  214. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  215. */
  216. static void b43_nphy_tables_init(struct b43_wldev *dev)
  217. {
  218. if (dev->phy.rev < 3)
  219. b43_nphy_rev0_1_2_tables_init(dev);
  220. else
  221. b43_nphy_rev3plus_tables_init(dev);
  222. }
  223. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  224. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  225. {
  226. struct b43_phy_n *nphy = dev->phy.n;
  227. enum ieee80211_band band;
  228. u16 tmp;
  229. if (!enable) {
  230. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  231. B43_NPHY_RFCTL_INTC1);
  232. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  233. B43_NPHY_RFCTL_INTC2);
  234. band = b43_current_band(dev->wl);
  235. if (dev->phy.rev >= 3) {
  236. if (band == IEEE80211_BAND_5GHZ)
  237. tmp = 0x600;
  238. else
  239. tmp = 0x480;
  240. } else {
  241. if (band == IEEE80211_BAND_5GHZ)
  242. tmp = 0x180;
  243. else
  244. tmp = 0x120;
  245. }
  246. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  247. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  248. } else {
  249. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  250. nphy->rfctrl_intc1_save);
  251. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  252. nphy->rfctrl_intc2_save);
  253. }
  254. }
  255. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  256. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  257. {
  258. struct b43_phy_n *nphy = dev->phy.n;
  259. u16 tmp;
  260. enum ieee80211_band band = b43_current_band(dev->wl);
  261. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  262. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  263. if (dev->phy.rev >= 3) {
  264. if (ipa) {
  265. tmp = 4;
  266. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  267. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  268. }
  269. tmp = 1;
  270. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  271. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  272. }
  273. }
  274. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  275. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  276. {
  277. u32 tmslow;
  278. if (dev->phy.type != B43_PHYTYPE_N)
  279. return;
  280. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  281. if (force)
  282. tmslow |= SSB_TMSLOW_FGC;
  283. else
  284. tmslow &= ~SSB_TMSLOW_FGC;
  285. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  286. }
  287. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  288. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  289. {
  290. u16 bbcfg;
  291. b43_nphy_bmac_clock_fgc(dev, 1);
  292. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  293. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  294. udelay(1);
  295. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  296. b43_nphy_bmac_clock_fgc(dev, 0);
  297. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  298. }
  299. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  300. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  301. {
  302. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  303. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  304. if (preamble == 1)
  305. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  306. else
  307. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  308. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  309. }
  310. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  311. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  312. {
  313. struct b43_phy_n *nphy = dev->phy.n;
  314. bool override = false;
  315. u16 chain = 0x33;
  316. if (nphy->txrx_chain == 0) {
  317. chain = 0x11;
  318. override = true;
  319. } else if (nphy->txrx_chain == 1) {
  320. chain = 0x22;
  321. override = true;
  322. }
  323. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  324. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  325. chain);
  326. if (override)
  327. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  328. B43_NPHY_RFSEQMODE_CAOVER);
  329. else
  330. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  331. ~B43_NPHY_RFSEQMODE_CAOVER);
  332. }
  333. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  334. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  335. u16 samps, u8 time, bool wait)
  336. {
  337. int i;
  338. u16 tmp;
  339. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  340. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  341. if (wait)
  342. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  343. else
  344. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  345. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  346. for (i = 1000; i; i--) {
  347. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  348. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  349. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  350. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  351. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  352. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  353. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  354. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  355. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  356. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  357. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  358. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  359. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  360. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  361. return;
  362. }
  363. udelay(10);
  364. }
  365. memset(est, 0, sizeof(*est));
  366. }
  367. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  368. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  369. struct b43_phy_n_iq_comp *pcomp)
  370. {
  371. if (write) {
  372. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  373. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  374. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  375. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  376. } else {
  377. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  378. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  379. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  380. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  381. }
  382. }
  383. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  384. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  385. {
  386. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  387. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  388. if (core == 0) {
  389. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  390. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  391. } else {
  392. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  393. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  394. }
  395. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  396. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  397. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  398. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  399. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  400. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  401. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  402. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  403. }
  404. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  405. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  406. {
  407. u8 rxval, txval;
  408. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  409. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  410. if (core == 0) {
  411. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  412. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  413. } else {
  414. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  415. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  416. }
  417. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  418. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  419. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  420. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  421. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  422. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  423. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  424. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  425. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  426. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  427. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
  428. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  429. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  430. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  431. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  432. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  433. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  434. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  435. if (core == 0) {
  436. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  437. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  438. } else {
  439. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  440. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  441. }
  442. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  443. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  444. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  445. if (core == 0) {
  446. rxval = 1;
  447. txval = 8;
  448. } else {
  449. rxval = 4;
  450. txval = 2;
  451. }
  452. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  453. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  454. }
  455. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  456. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  457. {
  458. int i;
  459. s32 iq;
  460. u32 ii;
  461. u32 qq;
  462. int iq_nbits, qq_nbits;
  463. int arsh, brsh;
  464. u16 tmp, a, b;
  465. struct nphy_iq_est est;
  466. struct b43_phy_n_iq_comp old;
  467. struct b43_phy_n_iq_comp new = { };
  468. bool error = false;
  469. if (mask == 0)
  470. return;
  471. b43_nphy_rx_iq_coeffs(dev, false, &old);
  472. b43_nphy_rx_iq_coeffs(dev, true, &new);
  473. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  474. new = old;
  475. for (i = 0; i < 2; i++) {
  476. if (i == 0 && (mask & 1)) {
  477. iq = est.iq0_prod;
  478. ii = est.i0_pwr;
  479. qq = est.q0_pwr;
  480. } else if (i == 1 && (mask & 2)) {
  481. iq = est.iq1_prod;
  482. ii = est.i1_pwr;
  483. qq = est.q1_pwr;
  484. } else {
  485. B43_WARN_ON(1);
  486. continue;
  487. }
  488. if (ii + qq < 2) {
  489. error = true;
  490. break;
  491. }
  492. iq_nbits = fls(abs(iq));
  493. qq_nbits = fls(qq);
  494. arsh = iq_nbits - 20;
  495. if (arsh >= 0) {
  496. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  497. tmp = ii >> arsh;
  498. } else {
  499. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  500. tmp = ii << -arsh;
  501. }
  502. if (tmp == 0) {
  503. error = true;
  504. break;
  505. }
  506. a /= tmp;
  507. brsh = qq_nbits - 11;
  508. if (brsh >= 0) {
  509. b = (qq << (31 - qq_nbits));
  510. tmp = ii >> brsh;
  511. } else {
  512. b = (qq << (31 - qq_nbits));
  513. tmp = ii << -brsh;
  514. }
  515. if (tmp == 0) {
  516. error = true;
  517. break;
  518. }
  519. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  520. if (i == 0 && (mask & 0x1)) {
  521. if (dev->phy.rev >= 3) {
  522. new.a0 = a & 0x3FF;
  523. new.b0 = b & 0x3FF;
  524. } else {
  525. new.a0 = b & 0x3FF;
  526. new.b0 = a & 0x3FF;
  527. }
  528. } else if (i == 1 && (mask & 0x2)) {
  529. if (dev->phy.rev >= 3) {
  530. new.a1 = a & 0x3FF;
  531. new.b1 = b & 0x3FF;
  532. } else {
  533. new.a1 = b & 0x3FF;
  534. new.b1 = a & 0x3FF;
  535. }
  536. }
  537. }
  538. if (error)
  539. new = old;
  540. b43_nphy_rx_iq_coeffs(dev, true, &new);
  541. }
  542. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  543. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  544. {
  545. u16 array[4];
  546. int i;
  547. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  548. for (i = 0; i < 4; i++)
  549. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  550. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  551. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  552. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  553. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  554. }
  555. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  556. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  557. {
  558. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  559. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  560. }
  561. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  562. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  563. {
  564. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  565. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  566. }
  567. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  568. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  569. {
  570. if (dev->phy.rev >= 3) {
  571. if (!init)
  572. return;
  573. if (0 /* FIXME */) {
  574. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  575. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  576. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  577. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  578. }
  579. } else {
  580. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  581. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  582. ssb_chipco_gpio_control(&dev->dev->bus->chipco, 0xFC00,
  583. 0xFC00);
  584. b43_write32(dev, B43_MMIO_MACCTL,
  585. b43_read32(dev, B43_MMIO_MACCTL) &
  586. ~B43_MACCTL_GPOUTSMSK);
  587. b43_write16(dev, B43_MMIO_GPIO_MASK,
  588. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  589. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  590. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  591. if (init) {
  592. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  593. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  594. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  595. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  596. }
  597. }
  598. }
  599. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  600. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  601. {
  602. u16 tmp;
  603. if (dev->dev->id.revision == 16)
  604. b43_mac_suspend(dev);
  605. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  606. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  607. B43_NPHY_CLASSCTL_WAITEDEN);
  608. tmp &= ~mask;
  609. tmp |= (val & mask);
  610. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  611. if (dev->dev->id.revision == 16)
  612. b43_mac_enable(dev);
  613. return tmp;
  614. }
  615. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  616. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  617. {
  618. struct b43_phy *phy = &dev->phy;
  619. struct b43_phy_n *nphy = phy->n;
  620. if (enable) {
  621. u16 clip[] = { 0xFFFF, 0xFFFF };
  622. if (nphy->deaf_count++ == 0) {
  623. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  624. b43_nphy_classifier(dev, 0x7, 0);
  625. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  626. b43_nphy_write_clip_detection(dev, clip);
  627. }
  628. b43_nphy_reset_cca(dev);
  629. } else {
  630. if (--nphy->deaf_count == 0) {
  631. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  632. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  633. }
  634. }
  635. }
  636. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  637. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  638. {
  639. struct b43_phy_n *nphy = dev->phy.n;
  640. u16 tmp;
  641. if (nphy->hang_avoid)
  642. b43_nphy_stay_in_carrier_search(dev, 1);
  643. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  644. if (tmp & 0x1)
  645. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  646. else if (tmp & 0x2)
  647. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, (u16)~0x8000);
  648. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  649. if (nphy->bb_mult_save & 0x80000000) {
  650. tmp = nphy->bb_mult_save & 0xFFFF;
  651. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  652. nphy->bb_mult_save = 0;
  653. }
  654. if (nphy->hang_avoid)
  655. b43_nphy_stay_in_carrier_search(dev, 0);
  656. }
  657. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  658. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  659. {
  660. struct b43_phy_n *nphy = dev->phy.n;
  661. unsigned int channel;
  662. int tone[2] = { 57, 58 };
  663. u32 noise[2] = { 0x3FF, 0x3FF };
  664. B43_WARN_ON(dev->phy.rev < 3);
  665. if (nphy->hang_avoid)
  666. b43_nphy_stay_in_carrier_search(dev, 1);
  667. /* FIXME: channel = radio_chanspec */
  668. if (nphy->gband_spurwar_en) {
  669. /* TODO: N PHY Adjust Analog Pfbw (7) */
  670. if (channel == 11 && dev->phy.is_40mhz)
  671. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  672. else
  673. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  674. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  675. }
  676. if (nphy->aband_spurwar_en) {
  677. if (channel == 54) {
  678. tone[0] = 0x20;
  679. noise[0] = 0x25F;
  680. } else if (channel == 38 || channel == 102 || channel == 118) {
  681. if (0 /* FIXME */) {
  682. tone[0] = 0x20;
  683. noise[0] = 0x21F;
  684. } else {
  685. tone[0] = 0;
  686. noise[0] = 0;
  687. }
  688. } else if (channel == 134) {
  689. tone[0] = 0x20;
  690. noise[0] = 0x21F;
  691. } else if (channel == 151) {
  692. tone[0] = 0x10;
  693. noise[0] = 0x23F;
  694. } else if (channel == 153 || channel == 161) {
  695. tone[0] = 0x30;
  696. noise[0] = 0x23F;
  697. } else {
  698. tone[0] = 0;
  699. noise[0] = 0;
  700. }
  701. if (!tone[0] && !noise[0])
  702. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  703. else
  704. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  705. }
  706. if (nphy->hang_avoid)
  707. b43_nphy_stay_in_carrier_search(dev, 0);
  708. }
  709. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  710. static void b43_nphy_gain_crtl_workarounds(struct b43_wldev *dev)
  711. {
  712. struct b43_phy_n *nphy = dev->phy.n;
  713. u8 i, j;
  714. u8 code;
  715. /* TODO: for PHY >= 3
  716. s8 *lna1_gain, *lna2_gain;
  717. u8 *gain_db, *gain_bits;
  718. u16 *rfseq_init;
  719. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  720. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  721. */
  722. u8 rfseq_events[3] = { 6, 8, 7 };
  723. u8 rfseq_delays[3] = { 10, 30, 1 };
  724. if (dev->phy.rev >= 3) {
  725. /* TODO */
  726. } else {
  727. /* Set Clip 2 detect */
  728. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  729. B43_NPHY_C1_CGAINI_CL2DETECT);
  730. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  731. B43_NPHY_C2_CGAINI_CL2DETECT);
  732. /* Set narrowband clip threshold */
  733. b43_phy_set(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  734. b43_phy_set(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  735. if (!dev->phy.is_40mhz) {
  736. /* Set dwell lengths */
  737. b43_phy_set(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  738. b43_phy_set(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  739. b43_phy_set(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  740. b43_phy_set(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  741. }
  742. /* Set wideband clip 2 threshold */
  743. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  744. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  745. 21);
  746. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  747. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  748. 21);
  749. if (!dev->phy.is_40mhz) {
  750. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  751. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  752. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  753. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  754. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  755. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  756. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  757. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  758. }
  759. b43_phy_set(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  760. if (nphy->gain_boost) {
  761. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  762. dev->phy.is_40mhz)
  763. code = 4;
  764. else
  765. code = 5;
  766. } else {
  767. code = dev->phy.is_40mhz ? 6 : 7;
  768. }
  769. /* Set HPVGA2 index */
  770. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  771. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  772. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  773. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  774. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  775. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  776. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  777. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  778. (code << 8 | 0x7C));
  779. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  780. (code << 8 | 0x7C));
  781. /* TODO: b43_nphy_adjust_lna_gain_table(dev); */
  782. if (nphy->elna_gain_config) {
  783. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  784. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  785. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  786. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  787. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  788. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  789. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  790. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  791. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  792. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  793. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  794. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  795. (code << 8 | 0x74));
  796. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  797. (code << 8 | 0x74));
  798. }
  799. if (dev->phy.rev == 2) {
  800. for (i = 0; i < 4; i++) {
  801. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  802. (0x0400 * i) + 0x0020);
  803. for (j = 0; j < 21; j++)
  804. b43_phy_write(dev,
  805. B43_NPHY_TABLE_DATALO, 3 * j);
  806. }
  807. b43_nphy_set_rf_sequence(dev, 5,
  808. rfseq_events, rfseq_delays, 3);
  809. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  810. (u16)~B43_NPHY_OVER_DGAIN_CCKDGECV,
  811. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  812. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  813. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  814. 0xFF80, 4);
  815. }
  816. }
  817. }
  818. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  819. static void b43_nphy_workarounds(struct b43_wldev *dev)
  820. {
  821. struct ssb_bus *bus = dev->dev->bus;
  822. struct b43_phy *phy = &dev->phy;
  823. struct b43_phy_n *nphy = phy->n;
  824. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  825. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  826. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  827. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  828. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  829. b43_nphy_classifier(dev, 1, 0);
  830. else
  831. b43_nphy_classifier(dev, 1, 1);
  832. if (nphy->hang_avoid)
  833. b43_nphy_stay_in_carrier_search(dev, 1);
  834. b43_phy_set(dev, B43_NPHY_IQFLIP,
  835. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  836. if (dev->phy.rev >= 3) {
  837. /* TODO */
  838. } else {
  839. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  840. nphy->band5g_pwrgain) {
  841. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  842. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  843. } else {
  844. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  845. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  846. }
  847. /* TODO: convert to b43_ntab_write? */
  848. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
  849. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  850. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
  851. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  852. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
  853. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  854. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
  855. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  856. if (dev->phy.rev < 2) {
  857. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
  858. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  859. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
  860. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  861. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
  862. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  863. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
  864. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  865. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
  866. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  867. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
  868. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  869. }
  870. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  871. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  872. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  873. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  874. if (bus->sprom.boardflags2_lo & 0x100 &&
  875. bus->boardinfo.type == 0x8B) {
  876. delays1[0] = 0x1;
  877. delays1[5] = 0x14;
  878. }
  879. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  880. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  881. b43_nphy_gain_crtl_workarounds(dev);
  882. if (dev->phy.rev < 2) {
  883. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  884. ; /*TODO: b43_mhf(dev, 2, 0x0010, 0x0010, 3);*/
  885. } else if (dev->phy.rev == 2) {
  886. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  887. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  888. }
  889. if (dev->phy.rev < 2)
  890. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  891. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  892. /* Set phase track alpha and beta */
  893. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  894. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  895. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  896. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  897. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  898. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  899. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  900. (u16)~B43_NPHY_PIL_DW_64QAM);
  901. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  902. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  903. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  904. if (dev->phy.rev == 2)
  905. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  906. B43_NPHY_FINERX2_CGC_DECGC);
  907. }
  908. if (nphy->hang_avoid)
  909. b43_nphy_stay_in_carrier_search(dev, 0);
  910. }
  911. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  912. static int b43_nphy_load_samples(struct b43_wldev *dev,
  913. struct b43_c32 *samples, u16 len) {
  914. struct b43_phy_n *nphy = dev->phy.n;
  915. u16 i;
  916. u32 *data;
  917. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  918. if (!data) {
  919. b43err(dev->wl, "allocation for samples loading failed\n");
  920. return -ENOMEM;
  921. }
  922. if (nphy->hang_avoid)
  923. b43_nphy_stay_in_carrier_search(dev, 1);
  924. for (i = 0; i < len; i++) {
  925. data[i] = (samples[i].i & 0x3FF << 10);
  926. data[i] |= samples[i].q & 0x3FF;
  927. }
  928. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  929. kfree(data);
  930. if (nphy->hang_avoid)
  931. b43_nphy_stay_in_carrier_search(dev, 0);
  932. return 0;
  933. }
  934. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  935. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  936. bool test)
  937. {
  938. int i;
  939. u16 bw, len, rot, angle;
  940. struct b43_c32 *samples;
  941. bw = (dev->phy.is_40mhz) ? 40 : 20;
  942. len = bw << 3;
  943. if (test) {
  944. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  945. bw = 82;
  946. else
  947. bw = 80;
  948. if (dev->phy.is_40mhz)
  949. bw <<= 1;
  950. len = bw << 1;
  951. }
  952. samples = kzalloc(len * sizeof(struct b43_c32), GFP_KERNEL);
  953. if (!samples) {
  954. b43err(dev->wl, "allocation for samples generation failed\n");
  955. return 0;
  956. }
  957. rot = (((freq * 36) / bw) << 16) / 100;
  958. angle = 0;
  959. for (i = 0; i < len; i++) {
  960. samples[i] = b43_cordic(angle);
  961. angle += rot;
  962. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  963. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  964. }
  965. i = b43_nphy_load_samples(dev, samples, len);
  966. kfree(samples);
  967. return (i < 0) ? 0 : len;
  968. }
  969. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  970. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  971. u16 wait, bool iqmode, bool dac_test)
  972. {
  973. struct b43_phy_n *nphy = dev->phy.n;
  974. int i;
  975. u16 seq_mode;
  976. u32 tmp;
  977. if (nphy->hang_avoid)
  978. b43_nphy_stay_in_carrier_search(dev, true);
  979. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  980. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  981. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  982. }
  983. if (!dev->phy.is_40mhz)
  984. tmp = 0x6464;
  985. else
  986. tmp = 0x4747;
  987. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  988. if (nphy->hang_avoid)
  989. b43_nphy_stay_in_carrier_search(dev, false);
  990. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  991. if (loops != 0xFFFF)
  992. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  993. else
  994. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  995. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  996. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  997. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  998. if (iqmode) {
  999. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1000. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1001. } else {
  1002. if (dac_test)
  1003. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1004. else
  1005. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1006. }
  1007. for (i = 0; i < 100; i++) {
  1008. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1009. i = 0;
  1010. break;
  1011. }
  1012. udelay(10);
  1013. }
  1014. if (i)
  1015. b43err(dev->wl, "run samples timeout\n");
  1016. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1017. }
  1018. /*
  1019. * Transmits a known value for LO calibration
  1020. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1021. */
  1022. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1023. bool iqmode, bool dac_test)
  1024. {
  1025. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1026. if (samp == 0)
  1027. return -1;
  1028. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1029. return 0;
  1030. }
  1031. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1032. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1033. {
  1034. struct b43_phy_n *nphy = dev->phy.n;
  1035. int i, j;
  1036. u32 tmp;
  1037. u32 cur_real, cur_imag, real_part, imag_part;
  1038. u16 buffer[7];
  1039. if (nphy->hang_avoid)
  1040. b43_nphy_stay_in_carrier_search(dev, true);
  1041. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1042. for (i = 0; i < 2; i++) {
  1043. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1044. (buffer[i * 2 + 1] & 0x3FF);
  1045. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1046. (((i + 26) << 10) | 320));
  1047. for (j = 0; j < 128; j++) {
  1048. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1049. ((tmp >> 16) & 0xFFFF));
  1050. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1051. (tmp & 0xFFFF));
  1052. }
  1053. }
  1054. for (i = 0; i < 2; i++) {
  1055. tmp = buffer[5 + i];
  1056. real_part = (tmp >> 8) & 0xFF;
  1057. imag_part = (tmp & 0xFF);
  1058. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1059. (((i + 26) << 10) | 448));
  1060. if (dev->phy.rev >= 3) {
  1061. cur_real = real_part;
  1062. cur_imag = imag_part;
  1063. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1064. }
  1065. for (j = 0; j < 128; j++) {
  1066. if (dev->phy.rev < 3) {
  1067. cur_real = (real_part * loscale[j] + 128) >> 8;
  1068. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1069. tmp = ((cur_real & 0xFF) << 8) |
  1070. (cur_imag & 0xFF);
  1071. }
  1072. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1073. ((tmp >> 16) & 0xFFFF));
  1074. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1075. (tmp & 0xFFFF));
  1076. }
  1077. }
  1078. if (dev->phy.rev >= 3) {
  1079. b43_shm_write16(dev, B43_SHM_SHARED,
  1080. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1081. b43_shm_write16(dev, B43_SHM_SHARED,
  1082. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1083. }
  1084. if (nphy->hang_avoid)
  1085. b43_nphy_stay_in_carrier_search(dev, false);
  1086. }
  1087. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1088. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1089. u8 *events, u8 *delays, u8 length)
  1090. {
  1091. struct b43_phy_n *nphy = dev->phy.n;
  1092. u8 i;
  1093. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1094. u16 offset1 = cmd << 4;
  1095. u16 offset2 = offset1 + 0x80;
  1096. if (nphy->hang_avoid)
  1097. b43_nphy_stay_in_carrier_search(dev, true);
  1098. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1099. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1100. for (i = length; i < 16; i++) {
  1101. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1102. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1103. }
  1104. if (nphy->hang_avoid)
  1105. b43_nphy_stay_in_carrier_search(dev, false);
  1106. }
  1107. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1108. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1109. enum b43_nphy_rf_sequence seq)
  1110. {
  1111. static const u16 trigger[] = {
  1112. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1113. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1114. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1115. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1116. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1117. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1118. };
  1119. int i;
  1120. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1121. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1122. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1123. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1124. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1125. for (i = 0; i < 200; i++) {
  1126. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1127. goto ok;
  1128. msleep(1);
  1129. }
  1130. b43err(dev->wl, "RF sequence status timeout\n");
  1131. ok:
  1132. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1133. }
  1134. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1135. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1136. u16 value, u8 core, bool off)
  1137. {
  1138. int i;
  1139. u8 index = fls(field);
  1140. u8 addr, en_addr, val_addr;
  1141. /* we expect only one bit set */
  1142. B43_WARN_ON(field & (~(1 << (index - 1))));
  1143. if (dev->phy.rev >= 3) {
  1144. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1145. for (i = 0; i < 2; i++) {
  1146. if (index == 0 || index == 16) {
  1147. b43err(dev->wl,
  1148. "Unsupported RF Ctrl Override call\n");
  1149. return;
  1150. }
  1151. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1152. en_addr = B43_PHY_N((i == 0) ?
  1153. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1154. val_addr = B43_PHY_N((i == 0) ?
  1155. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1156. if (off) {
  1157. b43_phy_mask(dev, en_addr, ~(field));
  1158. b43_phy_mask(dev, val_addr,
  1159. ~(rf_ctrl->val_mask));
  1160. } else {
  1161. if (core == 0 || ((1 << core) & i) != 0) {
  1162. b43_phy_set(dev, en_addr, field);
  1163. b43_phy_maskset(dev, val_addr,
  1164. ~(rf_ctrl->val_mask),
  1165. (value << rf_ctrl->val_shift));
  1166. }
  1167. }
  1168. }
  1169. } else {
  1170. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1171. if (off) {
  1172. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1173. value = 0;
  1174. } else {
  1175. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1176. }
  1177. for (i = 0; i < 2; i++) {
  1178. if (index <= 1 || index == 16) {
  1179. b43err(dev->wl,
  1180. "Unsupported RF Ctrl Override call\n");
  1181. return;
  1182. }
  1183. if (index == 2 || index == 10 ||
  1184. (index >= 13 && index <= 15)) {
  1185. core = 1;
  1186. }
  1187. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1188. addr = B43_PHY_N((i == 0) ?
  1189. rf_ctrl->addr0 : rf_ctrl->addr1);
  1190. if ((core & (1 << i)) != 0)
  1191. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1192. (value << rf_ctrl->shift));
  1193. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1194. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1195. B43_NPHY_RFCTL_CMD_START);
  1196. udelay(1);
  1197. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1198. }
  1199. }
  1200. }
  1201. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1202. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1203. u16 value, u8 core)
  1204. {
  1205. u8 i, j;
  1206. u16 reg, tmp, val;
  1207. B43_WARN_ON(dev->phy.rev < 3);
  1208. B43_WARN_ON(field > 4);
  1209. for (i = 0; i < 2; i++) {
  1210. if ((core == 1 && i == 1) || (core == 2 && !i))
  1211. continue;
  1212. reg = (i == 0) ?
  1213. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1214. b43_phy_mask(dev, reg, 0xFBFF);
  1215. switch (field) {
  1216. case 0:
  1217. b43_phy_write(dev, reg, 0);
  1218. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1219. break;
  1220. case 1:
  1221. if (!i) {
  1222. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1223. 0xFC3F, (value << 6));
  1224. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1225. 0xFFFE, 1);
  1226. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1227. B43_NPHY_RFCTL_CMD_START);
  1228. for (j = 0; j < 100; j++) {
  1229. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1230. j = 0;
  1231. break;
  1232. }
  1233. udelay(10);
  1234. }
  1235. if (j)
  1236. b43err(dev->wl,
  1237. "intc override timeout\n");
  1238. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1239. 0xFFFE);
  1240. } else {
  1241. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1242. 0xFC3F, (value << 6));
  1243. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1244. 0xFFFE, 1);
  1245. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1246. B43_NPHY_RFCTL_CMD_RXTX);
  1247. for (j = 0; j < 100; j++) {
  1248. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1249. j = 0;
  1250. break;
  1251. }
  1252. udelay(10);
  1253. }
  1254. if (j)
  1255. b43err(dev->wl,
  1256. "intc override timeout\n");
  1257. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1258. 0xFFFE);
  1259. }
  1260. break;
  1261. case 2:
  1262. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1263. tmp = 0x0020;
  1264. val = value << 5;
  1265. } else {
  1266. tmp = 0x0010;
  1267. val = value << 4;
  1268. }
  1269. b43_phy_maskset(dev, reg, ~tmp, val);
  1270. break;
  1271. case 3:
  1272. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1273. tmp = 0x0001;
  1274. val = value;
  1275. } else {
  1276. tmp = 0x0004;
  1277. val = value << 2;
  1278. }
  1279. b43_phy_maskset(dev, reg, ~tmp, val);
  1280. break;
  1281. case 4:
  1282. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1283. tmp = 0x0002;
  1284. val = value << 1;
  1285. } else {
  1286. tmp = 0x0008;
  1287. val = value << 3;
  1288. }
  1289. b43_phy_maskset(dev, reg, ~tmp, val);
  1290. break;
  1291. }
  1292. }
  1293. }
  1294. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1295. {
  1296. unsigned int i;
  1297. u16 val;
  1298. val = 0x1E1F;
  1299. for (i = 0; i < 14; i++) {
  1300. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1301. val -= 0x202;
  1302. }
  1303. val = 0x3E3F;
  1304. for (i = 0; i < 16; i++) {
  1305. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  1306. val -= 0x202;
  1307. }
  1308. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1309. }
  1310. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1311. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1312. s8 offset, u8 core, u8 rail, u8 type)
  1313. {
  1314. u16 tmp;
  1315. bool core1or5 = (core == 1) || (core == 5);
  1316. bool core2or5 = (core == 2) || (core == 5);
  1317. offset = clamp_val(offset, -32, 31);
  1318. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1319. if (core1or5 && (rail == 0) && (type == 2))
  1320. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1321. if (core1or5 && (rail == 1) && (type == 2))
  1322. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1323. if (core2or5 && (rail == 0) && (type == 2))
  1324. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1325. if (core2or5 && (rail == 1) && (type == 2))
  1326. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1327. if (core1or5 && (rail == 0) && (type == 0))
  1328. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1329. if (core1or5 && (rail == 1) && (type == 0))
  1330. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1331. if (core2or5 && (rail == 0) && (type == 0))
  1332. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1333. if (core2or5 && (rail == 1) && (type == 0))
  1334. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1335. if (core1or5 && (rail == 0) && (type == 1))
  1336. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1337. if (core1or5 && (rail == 1) && (type == 1))
  1338. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1339. if (core2or5 && (rail == 0) && (type == 1))
  1340. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1341. if (core2or5 && (rail == 1) && (type == 1))
  1342. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1343. if (core1or5 && (rail == 0) && (type == 6))
  1344. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1345. if (core1or5 && (rail == 1) && (type == 6))
  1346. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1347. if (core2or5 && (rail == 0) && (type == 6))
  1348. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1349. if (core2or5 && (rail == 1) && (type == 6))
  1350. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1351. if (core1or5 && (rail == 0) && (type == 3))
  1352. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1353. if (core1or5 && (rail == 1) && (type == 3))
  1354. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1355. if (core2or5 && (rail == 0) && (type == 3))
  1356. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1357. if (core2or5 && (rail == 1) && (type == 3))
  1358. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1359. if (core1or5 && (type == 4))
  1360. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1361. if (core2or5 && (type == 4))
  1362. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1363. if (core1or5 && (type == 5))
  1364. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1365. if (core2or5 && (type == 5))
  1366. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1367. }
  1368. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1369. {
  1370. u16 val;
  1371. if (type < 3)
  1372. val = 0;
  1373. else if (type == 6)
  1374. val = 1;
  1375. else if (type == 3)
  1376. val = 2;
  1377. else
  1378. val = 3;
  1379. val = (val << 12) | (val << 14);
  1380. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1381. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1382. if (type < 3) {
  1383. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1384. (type + 1) << 4);
  1385. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1386. (type + 1) << 4);
  1387. }
  1388. /* TODO use some definitions */
  1389. if (code == 0) {
  1390. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  1391. if (type < 3) {
  1392. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFEC7, 0);
  1393. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xEFDC, 0);
  1394. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0);
  1395. udelay(20);
  1396. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1397. }
  1398. } else {
  1399. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  1400. 0x3000);
  1401. if (type < 3) {
  1402. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1403. 0xFEC7, 0x0180);
  1404. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1405. 0xEFDC, (code << 1 | 0x1021));
  1406. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0x1);
  1407. udelay(20);
  1408. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1409. }
  1410. }
  1411. }
  1412. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1413. {
  1414. struct b43_phy_n *nphy = dev->phy.n;
  1415. u8 i;
  1416. u16 reg, val;
  1417. if (code == 0) {
  1418. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1419. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1420. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1421. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1422. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1423. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1424. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1425. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1426. } else {
  1427. for (i = 0; i < 2; i++) {
  1428. if ((code == 1 && i == 1) || (code == 2 && !i))
  1429. continue;
  1430. reg = (i == 0) ?
  1431. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1432. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1433. if (type < 3) {
  1434. reg = (i == 0) ?
  1435. B43_NPHY_AFECTL_C1 :
  1436. B43_NPHY_AFECTL_C2;
  1437. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1438. reg = (i == 0) ?
  1439. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1440. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1441. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1442. if (type == 0)
  1443. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1444. else if (type == 1)
  1445. val = 16;
  1446. else
  1447. val = 32;
  1448. b43_phy_set(dev, reg, val);
  1449. reg = (i == 0) ?
  1450. B43_NPHY_TXF_40CO_B1S0 :
  1451. B43_NPHY_TXF_40CO_B32S1;
  1452. b43_phy_set(dev, reg, 0x0020);
  1453. } else {
  1454. if (type == 6)
  1455. val = 0x0100;
  1456. else if (type == 3)
  1457. val = 0x0200;
  1458. else
  1459. val = 0x0300;
  1460. reg = (i == 0) ?
  1461. B43_NPHY_AFECTL_C1 :
  1462. B43_NPHY_AFECTL_C2;
  1463. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1464. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1465. if (type != 3 && type != 6) {
  1466. enum ieee80211_band band =
  1467. b43_current_band(dev->wl);
  1468. if ((nphy->ipa2g_on &&
  1469. band == IEEE80211_BAND_2GHZ) ||
  1470. (nphy->ipa5g_on &&
  1471. band == IEEE80211_BAND_5GHZ))
  1472. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1473. else
  1474. val = 0x11;
  1475. reg = (i == 0) ? 0x2000 : 0x3000;
  1476. reg |= B2055_PADDRV;
  1477. b43_radio_write16(dev, reg, val);
  1478. reg = (i == 0) ?
  1479. B43_NPHY_AFECTL_OVER1 :
  1480. B43_NPHY_AFECTL_OVER;
  1481. b43_phy_set(dev, reg, 0x0200);
  1482. }
  1483. }
  1484. }
  1485. }
  1486. }
  1487. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1488. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1489. {
  1490. if (dev->phy.rev >= 3)
  1491. b43_nphy_rev3_rssi_select(dev, code, type);
  1492. else
  1493. b43_nphy_rev2_rssi_select(dev, code, type);
  1494. }
  1495. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1496. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1497. {
  1498. int i;
  1499. for (i = 0; i < 2; i++) {
  1500. if (type == 2) {
  1501. if (i == 0) {
  1502. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1503. 0xFC, buf[0]);
  1504. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1505. 0xFC, buf[1]);
  1506. } else {
  1507. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1508. 0xFC, buf[2 * i]);
  1509. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1510. 0xFC, buf[2 * i + 1]);
  1511. }
  1512. } else {
  1513. if (i == 0)
  1514. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1515. 0xF3, buf[0] << 2);
  1516. else
  1517. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1518. 0xF3, buf[2 * i + 1] << 2);
  1519. }
  1520. }
  1521. }
  1522. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1523. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1524. u8 nsamp)
  1525. {
  1526. int i;
  1527. int out;
  1528. u16 save_regs_phy[9];
  1529. u16 s[2];
  1530. if (dev->phy.rev >= 3) {
  1531. save_regs_phy[0] = b43_phy_read(dev,
  1532. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1533. save_regs_phy[1] = b43_phy_read(dev,
  1534. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1535. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1536. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1537. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1538. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1539. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1540. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1541. }
  1542. b43_nphy_rssi_select(dev, 5, type);
  1543. if (dev->phy.rev < 2) {
  1544. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1545. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1546. }
  1547. for (i = 0; i < 4; i++)
  1548. buf[i] = 0;
  1549. for (i = 0; i < nsamp; i++) {
  1550. if (dev->phy.rev < 2) {
  1551. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1552. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1553. } else {
  1554. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1555. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1556. }
  1557. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1558. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1559. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1560. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1561. }
  1562. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1563. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1564. if (dev->phy.rev < 2)
  1565. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1566. if (dev->phy.rev >= 3) {
  1567. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1568. save_regs_phy[0]);
  1569. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1570. save_regs_phy[1]);
  1571. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1572. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1573. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1574. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1575. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1576. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1577. }
  1578. return out;
  1579. }
  1580. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1581. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1582. {
  1583. int i, j;
  1584. u8 state[4];
  1585. u8 code, val;
  1586. u16 class, override;
  1587. u8 regs_save_radio[2];
  1588. u16 regs_save_phy[2];
  1589. s8 offset[4];
  1590. u16 clip_state[2];
  1591. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1592. s32 results_min[4] = { };
  1593. u8 vcm_final[4] = { };
  1594. s32 results[4][4] = { };
  1595. s32 miniq[4][2] = { };
  1596. if (type == 2) {
  1597. code = 0;
  1598. val = 6;
  1599. } else if (type < 2) {
  1600. code = 25;
  1601. val = 4;
  1602. } else {
  1603. B43_WARN_ON(1);
  1604. return;
  1605. }
  1606. class = b43_nphy_classifier(dev, 0, 0);
  1607. b43_nphy_classifier(dev, 7, 4);
  1608. b43_nphy_read_clip_detection(dev, clip_state);
  1609. b43_nphy_write_clip_detection(dev, clip_off);
  1610. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1611. override = 0x140;
  1612. else
  1613. override = 0x110;
  1614. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1615. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1616. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1617. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1618. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1619. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1620. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1621. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1622. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1623. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1624. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1625. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1626. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1627. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1628. b43_nphy_rssi_select(dev, 5, type);
  1629. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1630. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1631. for (i = 0; i < 4; i++) {
  1632. u8 tmp[4];
  1633. for (j = 0; j < 4; j++)
  1634. tmp[j] = i;
  1635. if (type != 1)
  1636. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1637. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1638. if (type < 2)
  1639. for (j = 0; j < 2; j++)
  1640. miniq[i][j] = min(results[i][2 * j],
  1641. results[i][2 * j + 1]);
  1642. }
  1643. for (i = 0; i < 4; i++) {
  1644. s32 mind = 40;
  1645. u8 minvcm = 0;
  1646. s32 minpoll = 249;
  1647. s32 curr;
  1648. for (j = 0; j < 4; j++) {
  1649. if (type == 2)
  1650. curr = abs(results[j][i]);
  1651. else
  1652. curr = abs(miniq[j][i / 2] - code * 8);
  1653. if (curr < mind) {
  1654. mind = curr;
  1655. minvcm = j;
  1656. }
  1657. if (results[j][i] < minpoll)
  1658. minpoll = results[j][i];
  1659. }
  1660. results_min[i] = minpoll;
  1661. vcm_final[i] = minvcm;
  1662. }
  1663. if (type != 1)
  1664. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1665. for (i = 0; i < 4; i++) {
  1666. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1667. if (offset[i] < 0)
  1668. offset[i] = -((abs(offset[i]) + 4) / 8);
  1669. else
  1670. offset[i] = (offset[i] + 4) / 8;
  1671. if (results_min[i] == 248)
  1672. offset[i] = code - 32;
  1673. if (i % 2 == 0)
  1674. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  1675. type);
  1676. else
  1677. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  1678. type);
  1679. }
  1680. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1681. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  1682. switch (state[2]) {
  1683. case 1:
  1684. b43_nphy_rssi_select(dev, 1, 2);
  1685. break;
  1686. case 4:
  1687. b43_nphy_rssi_select(dev, 1, 0);
  1688. break;
  1689. case 2:
  1690. b43_nphy_rssi_select(dev, 1, 1);
  1691. break;
  1692. default:
  1693. b43_nphy_rssi_select(dev, 1, 1);
  1694. break;
  1695. }
  1696. switch (state[3]) {
  1697. case 1:
  1698. b43_nphy_rssi_select(dev, 2, 2);
  1699. break;
  1700. case 4:
  1701. b43_nphy_rssi_select(dev, 2, 0);
  1702. break;
  1703. default:
  1704. b43_nphy_rssi_select(dev, 2, 1);
  1705. break;
  1706. }
  1707. b43_nphy_rssi_select(dev, 0, type);
  1708. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1709. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1710. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1711. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1712. b43_nphy_classifier(dev, 7, class);
  1713. b43_nphy_write_clip_detection(dev, clip_state);
  1714. }
  1715. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1716. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1717. {
  1718. /* TODO */
  1719. }
  1720. /*
  1721. * RSSI Calibration
  1722. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1723. */
  1724. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1725. {
  1726. if (dev->phy.rev >= 3) {
  1727. b43_nphy_rev3_rssi_cal(dev);
  1728. } else {
  1729. b43_nphy_rev2_rssi_cal(dev, 2);
  1730. b43_nphy_rev2_rssi_cal(dev, 0);
  1731. b43_nphy_rev2_rssi_cal(dev, 1);
  1732. }
  1733. }
  1734. /*
  1735. * Restore RSSI Calibration
  1736. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1737. */
  1738. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1739. {
  1740. struct b43_phy_n *nphy = dev->phy.n;
  1741. u16 *rssical_radio_regs = NULL;
  1742. u16 *rssical_phy_regs = NULL;
  1743. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1744. if (!nphy->rssical_chanspec_2G)
  1745. return;
  1746. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1747. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1748. } else {
  1749. if (!nphy->rssical_chanspec_5G)
  1750. return;
  1751. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1752. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1753. }
  1754. /* TODO use some definitions */
  1755. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1756. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1757. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1758. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1759. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1760. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1761. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1762. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1763. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1764. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1765. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1766. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1767. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1768. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1769. }
  1770. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1771. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1772. {
  1773. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1774. if (dev->phy.rev >= 6) {
  1775. /* TODO If the chip is 47162
  1776. return txpwrctrl_tx_gain_ipa_rev5 */
  1777. return txpwrctrl_tx_gain_ipa_rev6;
  1778. } else if (dev->phy.rev >= 5) {
  1779. return txpwrctrl_tx_gain_ipa_rev5;
  1780. } else {
  1781. return txpwrctrl_tx_gain_ipa;
  1782. }
  1783. } else {
  1784. return txpwrctrl_tx_gain_ipa_5g;
  1785. }
  1786. }
  1787. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  1788. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  1789. {
  1790. struct b43_phy_n *nphy = dev->phy.n;
  1791. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  1792. u16 tmp;
  1793. u8 offset, i;
  1794. if (dev->phy.rev >= 3) {
  1795. for (i = 0; i < 2; i++) {
  1796. tmp = (i == 0) ? 0x2000 : 0x3000;
  1797. offset = i * 11;
  1798. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  1799. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  1800. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  1801. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  1802. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  1803. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  1804. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  1805. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  1806. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  1807. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  1808. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  1809. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1810. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  1811. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1812. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1813. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1814. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1815. if (nphy->ipa5g_on) {
  1816. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  1817. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  1818. } else {
  1819. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1820. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  1821. }
  1822. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1823. } else {
  1824. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  1825. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1826. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1827. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1828. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1829. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  1830. if (nphy->ipa2g_on) {
  1831. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  1832. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  1833. (dev->phy.rev < 5) ? 0x11 : 0x01);
  1834. } else {
  1835. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1836. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1837. }
  1838. }
  1839. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  1840. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  1841. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  1842. }
  1843. } else {
  1844. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  1845. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  1846. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  1847. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  1848. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  1849. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  1850. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  1851. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  1852. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  1853. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  1854. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  1855. B43_NPHY_BANDCTL_5GHZ)) {
  1856. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  1857. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  1858. } else {
  1859. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  1860. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  1861. }
  1862. if (dev->phy.rev < 2) {
  1863. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  1864. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  1865. } else {
  1866. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  1867. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  1868. }
  1869. }
  1870. }
  1871. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1872. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1873. struct nphy_txgains target,
  1874. struct nphy_iqcal_params *params)
  1875. {
  1876. int i, j, indx;
  1877. u16 gain;
  1878. if (dev->phy.rev >= 3) {
  1879. params->txgm = target.txgm[core];
  1880. params->pga = target.pga[core];
  1881. params->pad = target.pad[core];
  1882. params->ipa = target.ipa[core];
  1883. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1884. (params->pad << 4) | (params->ipa);
  1885. for (j = 0; j < 5; j++)
  1886. params->ncorr[j] = 0x79;
  1887. } else {
  1888. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1889. (target.txgm[core] << 8);
  1890. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1891. 1 : 0;
  1892. for (i = 0; i < 9; i++)
  1893. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1894. break;
  1895. i = min(i, 8);
  1896. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1897. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1898. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1899. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1900. (params->pad << 2);
  1901. for (j = 0; j < 4; j++)
  1902. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1903. }
  1904. }
  1905. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  1906. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  1907. {
  1908. struct b43_phy_n *nphy = dev->phy.n;
  1909. int i;
  1910. u16 scale, entry;
  1911. u16 tmp = nphy->txcal_bbmult;
  1912. if (core == 0)
  1913. tmp >>= 8;
  1914. tmp &= 0xff;
  1915. for (i = 0; i < 18; i++) {
  1916. scale = (ladder_lo[i].percent * tmp) / 100;
  1917. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  1918. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  1919. scale = (ladder_iq[i].percent * tmp) / 100;
  1920. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  1921. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  1922. }
  1923. }
  1924. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  1925. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1926. {
  1927. int i;
  1928. for (i = 0; i < 15; i++)
  1929. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  1930. tbl_tx_filter_coef_rev4[2][i]);
  1931. }
  1932. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  1933. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1934. {
  1935. int i, j;
  1936. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  1937. u16 offset[] = { 0x186, 0x195, 0x2C5 };
  1938. for (i = 0; i < 3; i++)
  1939. for (j = 0; j < 15; j++)
  1940. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  1941. tbl_tx_filter_coef_rev4[i][j]);
  1942. if (dev->phy.is_40mhz) {
  1943. for (j = 0; j < 15; j++)
  1944. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1945. tbl_tx_filter_coef_rev4[3][j]);
  1946. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1947. for (j = 0; j < 15; j++)
  1948. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1949. tbl_tx_filter_coef_rev4[5][j]);
  1950. }
  1951. if (dev->phy.channel == 14)
  1952. for (j = 0; j < 15; j++)
  1953. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1954. tbl_tx_filter_coef_rev4[6][j]);
  1955. }
  1956. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  1957. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  1958. {
  1959. struct b43_phy_n *nphy = dev->phy.n;
  1960. u16 curr_gain[2];
  1961. struct nphy_txgains target;
  1962. const u32 *table = NULL;
  1963. if (nphy->txpwrctrl == 0) {
  1964. int i;
  1965. if (nphy->hang_avoid)
  1966. b43_nphy_stay_in_carrier_search(dev, true);
  1967. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  1968. if (nphy->hang_avoid)
  1969. b43_nphy_stay_in_carrier_search(dev, false);
  1970. for (i = 0; i < 2; ++i) {
  1971. if (dev->phy.rev >= 3) {
  1972. target.ipa[i] = curr_gain[i] & 0x000F;
  1973. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  1974. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  1975. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  1976. } else {
  1977. target.ipa[i] = curr_gain[i] & 0x0003;
  1978. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  1979. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  1980. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  1981. }
  1982. }
  1983. } else {
  1984. int i;
  1985. u16 index[2];
  1986. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  1987. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1988. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1989. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  1990. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1991. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1992. for (i = 0; i < 2; ++i) {
  1993. if (dev->phy.rev >= 3) {
  1994. enum ieee80211_band band =
  1995. b43_current_band(dev->wl);
  1996. if ((nphy->ipa2g_on &&
  1997. band == IEEE80211_BAND_2GHZ) ||
  1998. (nphy->ipa5g_on &&
  1999. band == IEEE80211_BAND_5GHZ)) {
  2000. table = b43_nphy_get_ipa_gain_table(dev);
  2001. } else {
  2002. if (band == IEEE80211_BAND_5GHZ) {
  2003. if (dev->phy.rev == 3)
  2004. table = b43_ntab_tx_gain_rev3_5ghz;
  2005. else if (dev->phy.rev == 4)
  2006. table = b43_ntab_tx_gain_rev4_5ghz;
  2007. else
  2008. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2009. } else {
  2010. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2011. }
  2012. }
  2013. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2014. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2015. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2016. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2017. } else {
  2018. table = b43_ntab_tx_gain_rev0_1_2;
  2019. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2020. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2021. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2022. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2023. }
  2024. }
  2025. }
  2026. return target;
  2027. }
  2028. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2029. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2030. {
  2031. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2032. if (dev->phy.rev >= 3) {
  2033. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2034. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2035. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2036. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2037. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2038. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2039. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2040. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2041. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2042. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2043. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2044. b43_nphy_reset_cca(dev);
  2045. } else {
  2046. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2047. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2048. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2049. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2050. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2051. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2052. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2053. }
  2054. }
  2055. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2056. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2057. {
  2058. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2059. u16 tmp;
  2060. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2061. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2062. if (dev->phy.rev >= 3) {
  2063. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2064. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2065. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2066. regs[2] = tmp;
  2067. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2068. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2069. regs[3] = tmp;
  2070. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2071. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2072. b43_phy_mask(dev, B43_NPHY_BBCFG, (u16)~B43_NPHY_BBCFG_RSTRX);
  2073. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2074. regs[5] = tmp;
  2075. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2076. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2077. regs[6] = tmp;
  2078. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2079. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2080. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2081. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2082. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2083. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2084. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2085. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2086. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2087. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2088. } else {
  2089. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2090. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2091. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2092. regs[2] = tmp;
  2093. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2094. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2095. regs[3] = tmp;
  2096. tmp |= 0x2000;
  2097. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2098. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2099. regs[4] = tmp;
  2100. tmp |= 0x2000;
  2101. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2102. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2103. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2104. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2105. tmp = 0x0180;
  2106. else
  2107. tmp = 0x0120;
  2108. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2109. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2110. }
  2111. }
  2112. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2113. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2114. {
  2115. struct b43_phy_n *nphy = dev->phy.n;
  2116. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2117. u16 *txcal_radio_regs = NULL;
  2118. u8 *iqcal_chanspec;
  2119. u16 *table = NULL;
  2120. if (nphy->hang_avoid)
  2121. b43_nphy_stay_in_carrier_search(dev, 1);
  2122. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2123. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2124. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2125. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2126. table = nphy->cal_cache.txcal_coeffs_2G;
  2127. } else {
  2128. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2129. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2130. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2131. table = nphy->cal_cache.txcal_coeffs_5G;
  2132. }
  2133. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2134. /* TODO use some definitions */
  2135. if (dev->phy.rev >= 3) {
  2136. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2137. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2138. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2139. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2140. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2141. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2142. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2143. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2144. } else {
  2145. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2146. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2147. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2148. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2149. }
  2150. *iqcal_chanspec = nphy->radio_chanspec;
  2151. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2152. if (nphy->hang_avoid)
  2153. b43_nphy_stay_in_carrier_search(dev, 0);
  2154. }
  2155. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2156. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2157. {
  2158. struct b43_phy_n *nphy = dev->phy.n;
  2159. u16 coef[4];
  2160. u16 *loft = NULL;
  2161. u16 *table = NULL;
  2162. int i;
  2163. u16 *txcal_radio_regs = NULL;
  2164. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2165. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2166. if (nphy->iqcal_chanspec_2G == 0)
  2167. return;
  2168. table = nphy->cal_cache.txcal_coeffs_2G;
  2169. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2170. } else {
  2171. if (nphy->iqcal_chanspec_5G == 0)
  2172. return;
  2173. table = nphy->cal_cache.txcal_coeffs_5G;
  2174. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2175. }
  2176. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2177. for (i = 0; i < 4; i++) {
  2178. if (dev->phy.rev >= 3)
  2179. table[i] = coef[i];
  2180. else
  2181. coef[i] = 0;
  2182. }
  2183. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2184. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2185. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2186. if (dev->phy.rev < 2)
  2187. b43_nphy_tx_iq_workaround(dev);
  2188. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2189. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2190. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2191. } else {
  2192. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2193. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2194. }
  2195. /* TODO use some definitions */
  2196. if (dev->phy.rev >= 3) {
  2197. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2198. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2199. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2200. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2201. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2202. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2203. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2204. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2205. } else {
  2206. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2207. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2208. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2209. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2210. }
  2211. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2212. }
  2213. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2214. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2215. struct nphy_txgains target,
  2216. bool full, bool mphase)
  2217. {
  2218. struct b43_phy_n *nphy = dev->phy.n;
  2219. int i;
  2220. int error = 0;
  2221. int freq;
  2222. bool avoid = false;
  2223. u8 length;
  2224. u16 tmp, core, type, count, max, numb, last, cmd;
  2225. const u16 *table;
  2226. bool phy6or5x;
  2227. u16 buffer[11];
  2228. u16 diq_start = 0;
  2229. u16 save[2];
  2230. u16 gain[2];
  2231. struct nphy_iqcal_params params[2];
  2232. bool updated[2] = { };
  2233. b43_nphy_stay_in_carrier_search(dev, true);
  2234. if (dev->phy.rev >= 4) {
  2235. avoid = nphy->hang_avoid;
  2236. nphy->hang_avoid = 0;
  2237. }
  2238. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2239. for (i = 0; i < 2; i++) {
  2240. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2241. gain[i] = params[i].cal_gain;
  2242. }
  2243. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2244. b43_nphy_tx_cal_radio_setup(dev);
  2245. b43_nphy_tx_cal_phy_setup(dev);
  2246. phy6or5x = dev->phy.rev >= 6 ||
  2247. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2248. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2249. if (phy6or5x) {
  2250. if (dev->phy.is_40mhz) {
  2251. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2252. tbl_tx_iqlo_cal_loft_ladder_40);
  2253. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2254. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2255. } else {
  2256. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2257. tbl_tx_iqlo_cal_loft_ladder_20);
  2258. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2259. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2260. }
  2261. }
  2262. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2263. if (!dev->phy.is_40mhz)
  2264. freq = 2500;
  2265. else
  2266. freq = 5000;
  2267. if (nphy->mphase_cal_phase_id > 2)
  2268. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2269. 0xFFFF, 0, true, false);
  2270. else
  2271. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2272. if (error == 0) {
  2273. if (nphy->mphase_cal_phase_id > 2) {
  2274. table = nphy->mphase_txcal_bestcoeffs;
  2275. length = 11;
  2276. if (dev->phy.rev < 3)
  2277. length -= 2;
  2278. } else {
  2279. if (!full && nphy->txiqlocal_coeffsvalid) {
  2280. table = nphy->txiqlocal_bestc;
  2281. length = 11;
  2282. if (dev->phy.rev < 3)
  2283. length -= 2;
  2284. } else {
  2285. full = true;
  2286. if (dev->phy.rev >= 3) {
  2287. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2288. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2289. } else {
  2290. table = tbl_tx_iqlo_cal_startcoefs;
  2291. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2292. }
  2293. }
  2294. }
  2295. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2296. if (full) {
  2297. if (dev->phy.rev >= 3)
  2298. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2299. else
  2300. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2301. } else {
  2302. if (dev->phy.rev >= 3)
  2303. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2304. else
  2305. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2306. }
  2307. if (mphase) {
  2308. count = nphy->mphase_txcal_cmdidx;
  2309. numb = min(max,
  2310. (u16)(count + nphy->mphase_txcal_numcmds));
  2311. } else {
  2312. count = 0;
  2313. numb = max;
  2314. }
  2315. for (; count < numb; count++) {
  2316. if (full) {
  2317. if (dev->phy.rev >= 3)
  2318. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2319. else
  2320. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2321. } else {
  2322. if (dev->phy.rev >= 3)
  2323. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2324. else
  2325. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2326. }
  2327. core = (cmd & 0x3000) >> 12;
  2328. type = (cmd & 0x0F00) >> 8;
  2329. if (phy6or5x && updated[core] == 0) {
  2330. b43_nphy_update_tx_cal_ladder(dev, core);
  2331. updated[core] = 1;
  2332. }
  2333. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2334. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2335. if (type == 1 || type == 3 || type == 4) {
  2336. buffer[0] = b43_ntab_read(dev,
  2337. B43_NTAB16(15, 69 + core));
  2338. diq_start = buffer[0];
  2339. buffer[0] = 0;
  2340. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2341. 0);
  2342. }
  2343. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2344. for (i = 0; i < 2000; i++) {
  2345. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2346. if (tmp & 0xC000)
  2347. break;
  2348. udelay(10);
  2349. }
  2350. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2351. buffer);
  2352. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2353. buffer);
  2354. if (type == 1 || type == 3 || type == 4)
  2355. buffer[0] = diq_start;
  2356. }
  2357. if (mphase)
  2358. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2359. last = (dev->phy.rev < 3) ? 6 : 7;
  2360. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2361. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2362. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2363. if (dev->phy.rev < 3) {
  2364. buffer[0] = 0;
  2365. buffer[1] = 0;
  2366. buffer[2] = 0;
  2367. buffer[3] = 0;
  2368. }
  2369. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2370. buffer);
  2371. b43_ntab_write_bulk(dev, B43_NTAB16(15, 101), 2,
  2372. buffer);
  2373. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2374. buffer);
  2375. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2376. buffer);
  2377. length = 11;
  2378. if (dev->phy.rev < 3)
  2379. length -= 2;
  2380. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2381. nphy->txiqlocal_bestc);
  2382. nphy->txiqlocal_coeffsvalid = true;
  2383. /* TODO: Set nphy->txiqlocal_chanspec to
  2384. the current channel */
  2385. } else {
  2386. length = 11;
  2387. if (dev->phy.rev < 3)
  2388. length -= 2;
  2389. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2390. nphy->mphase_txcal_bestcoeffs);
  2391. }
  2392. b43_nphy_stop_playback(dev);
  2393. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2394. }
  2395. b43_nphy_tx_cal_phy_cleanup(dev);
  2396. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2397. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2398. b43_nphy_tx_iq_workaround(dev);
  2399. if (dev->phy.rev >= 4)
  2400. nphy->hang_avoid = avoid;
  2401. b43_nphy_stay_in_carrier_search(dev, false);
  2402. return error;
  2403. }
  2404. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2405. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2406. {
  2407. struct b43_phy_n *nphy = dev->phy.n;
  2408. u8 i;
  2409. u16 buffer[7];
  2410. bool equal = true;
  2411. if (!nphy->txiqlocal_coeffsvalid || 1 /* FIXME */)
  2412. return;
  2413. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2414. for (i = 0; i < 4; i++) {
  2415. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2416. equal = false;
  2417. break;
  2418. }
  2419. }
  2420. if (!equal) {
  2421. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2422. nphy->txiqlocal_bestc);
  2423. for (i = 0; i < 4; i++)
  2424. buffer[i] = 0;
  2425. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2426. buffer);
  2427. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2428. &nphy->txiqlocal_bestc[5]);
  2429. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2430. &nphy->txiqlocal_bestc[5]);
  2431. }
  2432. }
  2433. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2434. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2435. struct nphy_txgains target, u8 type, bool debug)
  2436. {
  2437. struct b43_phy_n *nphy = dev->phy.n;
  2438. int i, j, index;
  2439. u8 rfctl[2];
  2440. u8 afectl_core;
  2441. u16 tmp[6];
  2442. u16 cur_hpf1, cur_hpf2, cur_lna;
  2443. u32 real, imag;
  2444. enum ieee80211_band band;
  2445. u8 use;
  2446. u16 cur_hpf;
  2447. u16 lna[3] = { 3, 3, 1 };
  2448. u16 hpf1[3] = { 7, 2, 0 };
  2449. u16 hpf2[3] = { 2, 0, 0 };
  2450. u32 power[3] = { };
  2451. u16 gain_save[2];
  2452. u16 cal_gain[2];
  2453. struct nphy_iqcal_params cal_params[2];
  2454. struct nphy_iq_est est;
  2455. int ret = 0;
  2456. bool playtone = true;
  2457. int desired = 13;
  2458. b43_nphy_stay_in_carrier_search(dev, 1);
  2459. if (dev->phy.rev < 2)
  2460. b43_nphy_reapply_tx_cal_coeffs(dev);
  2461. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2462. for (i = 0; i < 2; i++) {
  2463. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2464. cal_gain[i] = cal_params[i].cal_gain;
  2465. }
  2466. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2467. for (i = 0; i < 2; i++) {
  2468. if (i == 0) {
  2469. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2470. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2471. afectl_core = B43_NPHY_AFECTL_C1;
  2472. } else {
  2473. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2474. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2475. afectl_core = B43_NPHY_AFECTL_C2;
  2476. }
  2477. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2478. tmp[2] = b43_phy_read(dev, afectl_core);
  2479. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2480. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2481. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2482. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2483. (u16)~B43_NPHY_RFSEQCA_RXDIS,
  2484. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2485. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2486. (1 - i));
  2487. b43_phy_set(dev, afectl_core, 0x0006);
  2488. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2489. band = b43_current_band(dev->wl);
  2490. if (nphy->rxcalparams & 0xFF000000) {
  2491. if (band == IEEE80211_BAND_5GHZ)
  2492. b43_phy_write(dev, rfctl[0], 0x140);
  2493. else
  2494. b43_phy_write(dev, rfctl[0], 0x110);
  2495. } else {
  2496. if (band == IEEE80211_BAND_5GHZ)
  2497. b43_phy_write(dev, rfctl[0], 0x180);
  2498. else
  2499. b43_phy_write(dev, rfctl[0], 0x120);
  2500. }
  2501. if (band == IEEE80211_BAND_5GHZ)
  2502. b43_phy_write(dev, rfctl[1], 0x148);
  2503. else
  2504. b43_phy_write(dev, rfctl[1], 0x114);
  2505. if (nphy->rxcalparams & 0x10000) {
  2506. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2507. (i + 1));
  2508. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2509. (2 - i));
  2510. }
  2511. for (j = 0; i < 4; j++) {
  2512. if (j < 3) {
  2513. cur_lna = lna[j];
  2514. cur_hpf1 = hpf1[j];
  2515. cur_hpf2 = hpf2[j];
  2516. } else {
  2517. if (power[1] > 10000) {
  2518. use = 1;
  2519. cur_hpf = cur_hpf1;
  2520. index = 2;
  2521. } else {
  2522. if (power[0] > 10000) {
  2523. use = 1;
  2524. cur_hpf = cur_hpf1;
  2525. index = 1;
  2526. } else {
  2527. index = 0;
  2528. use = 2;
  2529. cur_hpf = cur_hpf2;
  2530. }
  2531. }
  2532. cur_lna = lna[index];
  2533. cur_hpf1 = hpf1[index];
  2534. cur_hpf2 = hpf2[index];
  2535. cur_hpf += desired - hweight32(power[index]);
  2536. cur_hpf = clamp_val(cur_hpf, 0, 10);
  2537. if (use == 1)
  2538. cur_hpf1 = cur_hpf;
  2539. else
  2540. cur_hpf2 = cur_hpf;
  2541. }
  2542. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  2543. (cur_lna << 2));
  2544. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  2545. false);
  2546. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2547. b43_nphy_stop_playback(dev);
  2548. if (playtone) {
  2549. ret = b43_nphy_tx_tone(dev, 4000,
  2550. (nphy->rxcalparams & 0xFFFF),
  2551. false, false);
  2552. playtone = false;
  2553. } else {
  2554. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2555. false, false);
  2556. }
  2557. if (ret == 0) {
  2558. if (j < 3) {
  2559. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2560. false);
  2561. if (i == 0) {
  2562. real = est.i0_pwr;
  2563. imag = est.q0_pwr;
  2564. } else {
  2565. real = est.i1_pwr;
  2566. imag = est.q1_pwr;
  2567. }
  2568. power[i] = ((real + imag) / 1024) + 1;
  2569. } else {
  2570. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2571. }
  2572. b43_nphy_stop_playback(dev);
  2573. }
  2574. if (ret != 0)
  2575. break;
  2576. }
  2577. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2578. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2579. b43_phy_write(dev, rfctl[1], tmp[5]);
  2580. b43_phy_write(dev, rfctl[0], tmp[4]);
  2581. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2582. b43_phy_write(dev, afectl_core, tmp[2]);
  2583. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2584. if (ret != 0)
  2585. break;
  2586. }
  2587. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2588. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2589. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2590. b43_nphy_stay_in_carrier_search(dev, 0);
  2591. return ret;
  2592. }
  2593. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2594. struct nphy_txgains target, u8 type, bool debug)
  2595. {
  2596. return -1;
  2597. }
  2598. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2599. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2600. struct nphy_txgains target, u8 type, bool debug)
  2601. {
  2602. if (dev->phy.rev >= 3)
  2603. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2604. else
  2605. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2606. }
  2607. /*
  2608. * Init N-PHY
  2609. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2610. */
  2611. int b43_phy_initn(struct b43_wldev *dev)
  2612. {
  2613. struct ssb_bus *bus = dev->dev->bus;
  2614. struct b43_phy *phy = &dev->phy;
  2615. struct b43_phy_n *nphy = phy->n;
  2616. u8 tx_pwr_state;
  2617. struct nphy_txgains target;
  2618. u16 tmp;
  2619. enum ieee80211_band tmp2;
  2620. bool do_rssi_cal;
  2621. u16 clip[2];
  2622. bool do_cal = false;
  2623. if ((dev->phy.rev >= 3) &&
  2624. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2625. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2626. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2627. }
  2628. nphy->deaf_count = 0;
  2629. b43_nphy_tables_init(dev);
  2630. nphy->crsminpwr_adjusted = false;
  2631. nphy->noisevars_adjusted = false;
  2632. /* Clear all overrides */
  2633. if (dev->phy.rev >= 3) {
  2634. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2635. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2636. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2637. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2638. } else {
  2639. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2640. }
  2641. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2642. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2643. if (dev->phy.rev < 6) {
  2644. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2645. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2646. }
  2647. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2648. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2649. B43_NPHY_RFSEQMODE_TROVER));
  2650. if (dev->phy.rev >= 3)
  2651. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2652. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2653. if (dev->phy.rev <= 2) {
  2654. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2655. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2656. ~B43_NPHY_BPHY_CTL3_SCALE,
  2657. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2658. }
  2659. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2660. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2661. if (bus->sprom.boardflags2_lo & 0x100 ||
  2662. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2663. bus->boardinfo.type == 0x8B))
  2664. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2665. else
  2666. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2667. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2668. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2669. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2670. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2671. b43_nphy_update_txrx_chain(dev);
  2672. if (phy->rev < 2) {
  2673. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2674. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2675. }
  2676. tmp2 = b43_current_band(dev->wl);
  2677. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2678. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2679. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2680. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2681. nphy->papd_epsilon_offset[0] << 7);
  2682. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2683. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2684. nphy->papd_epsilon_offset[1] << 7);
  2685. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2686. } else if (phy->rev >= 5) {
  2687. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2688. }
  2689. b43_nphy_workarounds(dev);
  2690. /* Reset CCA, in init code it differs a little from standard way */
  2691. b43_nphy_bmac_clock_fgc(dev, 1);
  2692. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2693. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2694. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2695. b43_nphy_bmac_clock_fgc(dev, 0);
  2696. /* TODO N PHY MAC PHY Clock Set with argument 1 */
  2697. b43_nphy_pa_override(dev, false);
  2698. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2699. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2700. b43_nphy_pa_override(dev, true);
  2701. b43_nphy_classifier(dev, 0, 0);
  2702. b43_nphy_read_clip_detection(dev, clip);
  2703. tx_pwr_state = nphy->txpwrctrl;
  2704. /* TODO N PHY TX power control with argument 0
  2705. (turning off power control) */
  2706. /* TODO Fix the TX Power Settings */
  2707. /* TODO N PHY TX Power Control Idle TSSI */
  2708. /* TODO N PHY TX Power Control Setup */
  2709. if (phy->rev >= 3) {
  2710. /* TODO */
  2711. } else {
  2712. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2713. b43_ntab_tx_gain_rev0_1_2);
  2714. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2715. b43_ntab_tx_gain_rev0_1_2);
  2716. }
  2717. if (nphy->phyrxchain != 3)
  2718. ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
  2719. if (nphy->mphase_cal_phase_id > 0)
  2720. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2721. do_rssi_cal = false;
  2722. if (phy->rev >= 3) {
  2723. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2724. do_rssi_cal = (nphy->rssical_chanspec_2G == 0);
  2725. else
  2726. do_rssi_cal = (nphy->rssical_chanspec_5G == 0);
  2727. if (do_rssi_cal)
  2728. b43_nphy_rssi_cal(dev);
  2729. else
  2730. b43_nphy_restore_rssi_cal(dev);
  2731. } else {
  2732. b43_nphy_rssi_cal(dev);
  2733. }
  2734. if (!((nphy->measure_hold & 0x6) != 0)) {
  2735. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2736. do_cal = (nphy->iqcal_chanspec_2G == 0);
  2737. else
  2738. do_cal = (nphy->iqcal_chanspec_5G == 0);
  2739. if (nphy->mute)
  2740. do_cal = false;
  2741. if (do_cal) {
  2742. target = b43_nphy_get_tx_gains(dev);
  2743. if (nphy->antsel_type == 2)
  2744. b43_nphy_superswitch_init(dev, true);
  2745. if (nphy->perical != 2) {
  2746. b43_nphy_rssi_cal(dev);
  2747. if (phy->rev >= 3) {
  2748. nphy->cal_orig_pwr_idx[0] =
  2749. nphy->txpwrindex[0].index_internal;
  2750. nphy->cal_orig_pwr_idx[1] =
  2751. nphy->txpwrindex[1].index_internal;
  2752. /* TODO N PHY Pre Calibrate TX Gain */
  2753. target = b43_nphy_get_tx_gains(dev);
  2754. }
  2755. }
  2756. }
  2757. }
  2758. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  2759. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  2760. b43_nphy_save_cal(dev);
  2761. else if (nphy->mphase_cal_phase_id == 0)
  2762. ;/* N PHY Periodic Calibration with argument 3 */
  2763. } else {
  2764. b43_nphy_restore_cal(dev);
  2765. }
  2766. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  2767. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  2768. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  2769. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  2770. if (phy->rev >= 3 && phy->rev <= 6)
  2771. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  2772. b43_nphy_tx_lp_fbw(dev);
  2773. if (phy->rev >= 3)
  2774. b43_nphy_spur_workaround(dev);
  2775. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  2776. return 0;
  2777. }
  2778. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  2779. {
  2780. struct b43_phy_n *nphy;
  2781. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  2782. if (!nphy)
  2783. return -ENOMEM;
  2784. dev->phy.n = nphy;
  2785. return 0;
  2786. }
  2787. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  2788. {
  2789. struct b43_phy *phy = &dev->phy;
  2790. struct b43_phy_n *nphy = phy->n;
  2791. memset(nphy, 0, sizeof(*nphy));
  2792. //TODO init struct b43_phy_n
  2793. }
  2794. static void b43_nphy_op_free(struct b43_wldev *dev)
  2795. {
  2796. struct b43_phy *phy = &dev->phy;
  2797. struct b43_phy_n *nphy = phy->n;
  2798. kfree(nphy);
  2799. phy->n = NULL;
  2800. }
  2801. static int b43_nphy_op_init(struct b43_wldev *dev)
  2802. {
  2803. return b43_phy_initn(dev);
  2804. }
  2805. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  2806. {
  2807. #if B43_DEBUG
  2808. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  2809. /* OFDM registers are onnly available on A/G-PHYs */
  2810. b43err(dev->wl, "Invalid OFDM PHY access at "
  2811. "0x%04X on N-PHY\n", offset);
  2812. dump_stack();
  2813. }
  2814. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  2815. /* Ext-G registers are only available on G-PHYs */
  2816. b43err(dev->wl, "Invalid EXT-G PHY access at "
  2817. "0x%04X on N-PHY\n", offset);
  2818. dump_stack();
  2819. }
  2820. #endif /* B43_DEBUG */
  2821. }
  2822. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  2823. {
  2824. check_phyreg(dev, reg);
  2825. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2826. return b43_read16(dev, B43_MMIO_PHY_DATA);
  2827. }
  2828. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  2829. {
  2830. check_phyreg(dev, reg);
  2831. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2832. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  2833. }
  2834. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  2835. {
  2836. /* Register 1 is a 32-bit register. */
  2837. B43_WARN_ON(reg == 1);
  2838. /* N-PHY needs 0x100 for read access */
  2839. reg |= 0x100;
  2840. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2841. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2842. }
  2843. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  2844. {
  2845. /* Register 1 is a 32-bit register. */
  2846. B43_WARN_ON(reg == 1);
  2847. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2848. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  2849. }
  2850. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  2851. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  2852. bool blocked)
  2853. {
  2854. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  2855. b43err(dev->wl, "MAC not suspended\n");
  2856. if (blocked) {
  2857. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  2858. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  2859. if (dev->phy.rev >= 3) {
  2860. b43_radio_mask(dev, 0x09, ~0x2);
  2861. b43_radio_write(dev, 0x204D, 0);
  2862. b43_radio_write(dev, 0x2053, 0);
  2863. b43_radio_write(dev, 0x2058, 0);
  2864. b43_radio_write(dev, 0x205E, 0);
  2865. b43_radio_mask(dev, 0x2062, ~0xF0);
  2866. b43_radio_write(dev, 0x2064, 0);
  2867. b43_radio_write(dev, 0x304D, 0);
  2868. b43_radio_write(dev, 0x3053, 0);
  2869. b43_radio_write(dev, 0x3058, 0);
  2870. b43_radio_write(dev, 0x305E, 0);
  2871. b43_radio_mask(dev, 0x3062, ~0xF0);
  2872. b43_radio_write(dev, 0x3064, 0);
  2873. }
  2874. } else {
  2875. if (dev->phy.rev >= 3) {
  2876. /* TODO: b43_radio_init2056(dev); */
  2877. /* TODO: PHY Set Channel Spec (dev, radio_chanspec) */
  2878. } else {
  2879. b43_radio_init2055(dev);
  2880. }
  2881. }
  2882. }
  2883. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  2884. {
  2885. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  2886. on ? 0 : 0x7FFF);
  2887. }
  2888. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  2889. unsigned int new_channel)
  2890. {
  2891. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2892. if ((new_channel < 1) || (new_channel > 14))
  2893. return -EINVAL;
  2894. } else {
  2895. if (new_channel > 200)
  2896. return -EINVAL;
  2897. }
  2898. return nphy_channel_switch(dev, new_channel);
  2899. }
  2900. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  2901. {
  2902. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2903. return 1;
  2904. return 36;
  2905. }
  2906. const struct b43_phy_operations b43_phyops_n = {
  2907. .allocate = b43_nphy_op_allocate,
  2908. .free = b43_nphy_op_free,
  2909. .prepare_structs = b43_nphy_op_prepare_structs,
  2910. .init = b43_nphy_op_init,
  2911. .phy_read = b43_nphy_op_read,
  2912. .phy_write = b43_nphy_op_write,
  2913. .radio_read = b43_nphy_op_radio_read,
  2914. .radio_write = b43_nphy_op_radio_write,
  2915. .software_rfkill = b43_nphy_op_software_rfkill,
  2916. .switch_analog = b43_nphy_op_switch_analog,
  2917. .switch_channel = b43_nphy_op_switch_channel,
  2918. .get_default_chan = b43_nphy_op_get_default_chan,
  2919. .recalc_txpower = b43_nphy_op_recalc_txpower,
  2920. .adjust_txpower = b43_nphy_op_adjust_txpower,
  2921. };