xmit.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "ath9k.h"
  17. #define BITS_PER_BYTE 8
  18. #define OFDM_PLCP_BITS 22
  19. #define HT_RC_2_MCS(_rc) ((_rc) & 0x0f)
  20. #define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
  21. #define L_STF 8
  22. #define L_LTF 8
  23. #define L_SIG 4
  24. #define HT_SIG 8
  25. #define HT_STF 4
  26. #define HT_LTF(_ns) (4 * (_ns))
  27. #define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
  28. #define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
  29. #define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
  30. #define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
  31. #define OFDM_SIFS_TIME 16
  32. static u32 bits_per_symbol[][2] = {
  33. /* 20MHz 40MHz */
  34. { 26, 54 }, /* 0: BPSK */
  35. { 52, 108 }, /* 1: QPSK 1/2 */
  36. { 78, 162 }, /* 2: QPSK 3/4 */
  37. { 104, 216 }, /* 3: 16-QAM 1/2 */
  38. { 156, 324 }, /* 4: 16-QAM 3/4 */
  39. { 208, 432 }, /* 5: 64-QAM 2/3 */
  40. { 234, 486 }, /* 6: 64-QAM 3/4 */
  41. { 260, 540 }, /* 7: 64-QAM 5/6 */
  42. { 52, 108 }, /* 8: BPSK */
  43. { 104, 216 }, /* 9: QPSK 1/2 */
  44. { 156, 324 }, /* 10: QPSK 3/4 */
  45. { 208, 432 }, /* 11: 16-QAM 1/2 */
  46. { 312, 648 }, /* 12: 16-QAM 3/4 */
  47. { 416, 864 }, /* 13: 64-QAM 2/3 */
  48. { 468, 972 }, /* 14: 64-QAM 3/4 */
  49. { 520, 1080 }, /* 15: 64-QAM 5/6 */
  50. };
  51. #define IS_HT_RATE(_rate) ((_rate) & 0x80)
  52. static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
  53. struct ath_atx_tid *tid,
  54. struct list_head *bf_head);
  55. static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
  56. struct ath_txq *txq,
  57. struct list_head *bf_q,
  58. int txok, int sendbar);
  59. static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
  60. struct list_head *head);
  61. static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf);
  62. static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
  63. int txok);
  64. static void ath_tx_rc_status(struct ath_buf *bf, struct ath_desc *ds,
  65. int nbad, int txok, bool update_rc);
  66. enum {
  67. MCS_DEFAULT,
  68. MCS_HT40,
  69. MCS_HT40_SGI,
  70. };
  71. static int ath_max_4ms_framelen[3][16] = {
  72. [MCS_DEFAULT] = {
  73. 3216, 6434, 9650, 12868, 19304, 25740, 28956, 32180,
  74. 6430, 12860, 19300, 25736, 38600, 51472, 57890, 64320,
  75. },
  76. [MCS_HT40] = {
  77. 6684, 13368, 20052, 26738, 40104, 53476, 60156, 66840,
  78. 13360, 26720, 40080, 53440, 80160, 106880, 120240, 133600,
  79. },
  80. [MCS_HT40_SGI] = {
  81. /* TODO: Only MCS 7 and 15 updated, recalculate the rest */
  82. 6684, 13368, 20052, 26738, 40104, 53476, 60156, 74200,
  83. 13360, 26720, 40080, 53440, 80160, 106880, 120240, 148400,
  84. }
  85. };
  86. /*********************/
  87. /* Aggregation logic */
  88. /*********************/
  89. static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
  90. {
  91. struct ath_atx_ac *ac = tid->ac;
  92. if (tid->paused)
  93. return;
  94. if (tid->sched)
  95. return;
  96. tid->sched = true;
  97. list_add_tail(&tid->list, &ac->tid_q);
  98. if (ac->sched)
  99. return;
  100. ac->sched = true;
  101. list_add_tail(&ac->list, &txq->axq_acq);
  102. }
  103. static void ath_tx_pause_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
  104. {
  105. struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
  106. spin_lock_bh(&txq->axq_lock);
  107. tid->paused++;
  108. spin_unlock_bh(&txq->axq_lock);
  109. }
  110. static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
  111. {
  112. struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
  113. BUG_ON(tid->paused <= 0);
  114. spin_lock_bh(&txq->axq_lock);
  115. tid->paused--;
  116. if (tid->paused > 0)
  117. goto unlock;
  118. if (list_empty(&tid->buf_q))
  119. goto unlock;
  120. ath_tx_queue_tid(txq, tid);
  121. ath_txq_schedule(sc, txq);
  122. unlock:
  123. spin_unlock_bh(&txq->axq_lock);
  124. }
  125. static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
  126. {
  127. struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
  128. struct ath_buf *bf;
  129. struct list_head bf_head;
  130. INIT_LIST_HEAD(&bf_head);
  131. BUG_ON(tid->paused <= 0);
  132. spin_lock_bh(&txq->axq_lock);
  133. tid->paused--;
  134. if (tid->paused > 0) {
  135. spin_unlock_bh(&txq->axq_lock);
  136. return;
  137. }
  138. while (!list_empty(&tid->buf_q)) {
  139. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  140. BUG_ON(bf_isretried(bf));
  141. list_move_tail(&bf->list, &bf_head);
  142. ath_tx_send_ht_normal(sc, txq, tid, &bf_head);
  143. }
  144. spin_unlock_bh(&txq->axq_lock);
  145. }
  146. static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  147. int seqno)
  148. {
  149. int index, cindex;
  150. index = ATH_BA_INDEX(tid->seq_start, seqno);
  151. cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
  152. tid->tx_buf[cindex] = NULL;
  153. while (tid->baw_head != tid->baw_tail && !tid->tx_buf[tid->baw_head]) {
  154. INCR(tid->seq_start, IEEE80211_SEQ_MAX);
  155. INCR(tid->baw_head, ATH_TID_MAX_BUFS);
  156. }
  157. }
  158. static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  159. struct ath_buf *bf)
  160. {
  161. int index, cindex;
  162. if (bf_isretried(bf))
  163. return;
  164. index = ATH_BA_INDEX(tid->seq_start, bf->bf_seqno);
  165. cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
  166. BUG_ON(tid->tx_buf[cindex] != NULL);
  167. tid->tx_buf[cindex] = bf;
  168. if (index >= ((tid->baw_tail - tid->baw_head) &
  169. (ATH_TID_MAX_BUFS - 1))) {
  170. tid->baw_tail = cindex;
  171. INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
  172. }
  173. }
  174. /*
  175. * TODO: For frame(s) that are in the retry state, we will reuse the
  176. * sequence number(s) without setting the retry bit. The
  177. * alternative is to give up on these and BAR the receiver's window
  178. * forward.
  179. */
  180. static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
  181. struct ath_atx_tid *tid)
  182. {
  183. struct ath_buf *bf;
  184. struct list_head bf_head;
  185. INIT_LIST_HEAD(&bf_head);
  186. for (;;) {
  187. if (list_empty(&tid->buf_q))
  188. break;
  189. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  190. list_move_tail(&bf->list, &bf_head);
  191. if (bf_isretried(bf))
  192. ath_tx_update_baw(sc, tid, bf->bf_seqno);
  193. spin_unlock(&txq->axq_lock);
  194. ath_tx_complete_buf(sc, bf, txq, &bf_head, 0, 0);
  195. spin_lock(&txq->axq_lock);
  196. }
  197. tid->seq_next = tid->seq_start;
  198. tid->baw_tail = tid->baw_head;
  199. }
  200. static void ath_tx_set_retry(struct ath_softc *sc, struct ath_txq *txq,
  201. struct ath_buf *bf)
  202. {
  203. struct sk_buff *skb;
  204. struct ieee80211_hdr *hdr;
  205. bf->bf_state.bf_type |= BUF_RETRY;
  206. bf->bf_retries++;
  207. TX_STAT_INC(txq->axq_qnum, a_retries);
  208. skb = bf->bf_mpdu;
  209. hdr = (struct ieee80211_hdr *)skb->data;
  210. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
  211. }
  212. static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
  213. {
  214. struct ath_buf *tbf;
  215. spin_lock_bh(&sc->tx.txbuflock);
  216. if (WARN_ON(list_empty(&sc->tx.txbuf))) {
  217. spin_unlock_bh(&sc->tx.txbuflock);
  218. return NULL;
  219. }
  220. tbf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
  221. list_del(&tbf->list);
  222. spin_unlock_bh(&sc->tx.txbuflock);
  223. ATH_TXBUF_RESET(tbf);
  224. tbf->aphy = bf->aphy;
  225. tbf->bf_mpdu = bf->bf_mpdu;
  226. tbf->bf_buf_addr = bf->bf_buf_addr;
  227. *(tbf->bf_desc) = *(bf->bf_desc);
  228. tbf->bf_state = bf->bf_state;
  229. tbf->bf_dmacontext = bf->bf_dmacontext;
  230. return tbf;
  231. }
  232. static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
  233. struct ath_buf *bf, struct list_head *bf_q,
  234. int txok)
  235. {
  236. struct ath_node *an = NULL;
  237. struct sk_buff *skb;
  238. struct ieee80211_sta *sta;
  239. struct ieee80211_hw *hw;
  240. struct ieee80211_hdr *hdr;
  241. struct ieee80211_tx_info *tx_info;
  242. struct ath_atx_tid *tid = NULL;
  243. struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
  244. struct ath_desc *ds = bf_last->bf_desc;
  245. struct list_head bf_head, bf_pending;
  246. u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
  247. u32 ba[WME_BA_BMP_SIZE >> 5];
  248. int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
  249. bool rc_update = true;
  250. skb = bf->bf_mpdu;
  251. hdr = (struct ieee80211_hdr *)skb->data;
  252. tx_info = IEEE80211_SKB_CB(skb);
  253. hw = bf->aphy->hw;
  254. rcu_read_lock();
  255. /* XXX: use ieee80211_find_sta! */
  256. sta = ieee80211_find_sta_by_hw(hw, hdr->addr1);
  257. if (!sta) {
  258. rcu_read_unlock();
  259. return;
  260. }
  261. an = (struct ath_node *)sta->drv_priv;
  262. tid = ATH_AN_2_TID(an, bf->bf_tidno);
  263. isaggr = bf_isaggr(bf);
  264. memset(ba, 0, WME_BA_BMP_SIZE >> 3);
  265. if (isaggr && txok) {
  266. if (ATH_DS_TX_BA(ds)) {
  267. seq_st = ATH_DS_BA_SEQ(ds);
  268. memcpy(ba, ATH_DS_BA_BITMAP(ds),
  269. WME_BA_BMP_SIZE >> 3);
  270. } else {
  271. /*
  272. * AR5416 can become deaf/mute when BA
  273. * issue happens. Chip needs to be reset.
  274. * But AP code may have sychronization issues
  275. * when perform internal reset in this routine.
  276. * Only enable reset in STA mode for now.
  277. */
  278. if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
  279. needreset = 1;
  280. }
  281. }
  282. INIT_LIST_HEAD(&bf_pending);
  283. INIT_LIST_HEAD(&bf_head);
  284. nbad = ath_tx_num_badfrms(sc, bf, txok);
  285. while (bf) {
  286. txfail = txpending = 0;
  287. bf_next = bf->bf_next;
  288. if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, bf->bf_seqno))) {
  289. /* transmit completion, subframe is
  290. * acked by block ack */
  291. acked_cnt++;
  292. } else if (!isaggr && txok) {
  293. /* transmit completion */
  294. acked_cnt++;
  295. } else {
  296. if (!(tid->state & AGGR_CLEANUP) &&
  297. ds->ds_txstat.ts_flags != ATH9K_TX_SW_ABORTED) {
  298. if (bf->bf_retries < ATH_MAX_SW_RETRIES) {
  299. ath_tx_set_retry(sc, txq, bf);
  300. txpending = 1;
  301. } else {
  302. bf->bf_state.bf_type |= BUF_XRETRY;
  303. txfail = 1;
  304. sendbar = 1;
  305. txfail_cnt++;
  306. }
  307. } else {
  308. /*
  309. * cleanup in progress, just fail
  310. * the un-acked sub-frames
  311. */
  312. txfail = 1;
  313. }
  314. }
  315. if (bf_next == NULL) {
  316. /*
  317. * Make sure the last desc is reclaimed if it
  318. * not a holding desc.
  319. */
  320. if (!bf_last->bf_stale)
  321. list_move_tail(&bf->list, &bf_head);
  322. else
  323. INIT_LIST_HEAD(&bf_head);
  324. } else {
  325. BUG_ON(list_empty(bf_q));
  326. list_move_tail(&bf->list, &bf_head);
  327. }
  328. if (!txpending) {
  329. /*
  330. * complete the acked-ones/xretried ones; update
  331. * block-ack window
  332. */
  333. spin_lock_bh(&txq->axq_lock);
  334. ath_tx_update_baw(sc, tid, bf->bf_seqno);
  335. spin_unlock_bh(&txq->axq_lock);
  336. if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
  337. ath_tx_rc_status(bf, ds, nbad, txok, true);
  338. rc_update = false;
  339. } else {
  340. ath_tx_rc_status(bf, ds, nbad, txok, false);
  341. }
  342. ath_tx_complete_buf(sc, bf, txq, &bf_head, !txfail, sendbar);
  343. } else {
  344. /* retry the un-acked ones */
  345. if (bf->bf_next == NULL && bf_last->bf_stale) {
  346. struct ath_buf *tbf;
  347. tbf = ath_clone_txbuf(sc, bf_last);
  348. /*
  349. * Update tx baw and complete the frame with
  350. * failed status if we run out of tx buf
  351. */
  352. if (!tbf) {
  353. spin_lock_bh(&txq->axq_lock);
  354. ath_tx_update_baw(sc, tid,
  355. bf->bf_seqno);
  356. spin_unlock_bh(&txq->axq_lock);
  357. bf->bf_state.bf_type |= BUF_XRETRY;
  358. ath_tx_rc_status(bf, ds, nbad,
  359. 0, false);
  360. ath_tx_complete_buf(sc, bf, txq,
  361. &bf_head, 0, 0);
  362. break;
  363. }
  364. ath9k_hw_cleartxdesc(sc->sc_ah, tbf->bf_desc);
  365. list_add_tail(&tbf->list, &bf_head);
  366. } else {
  367. /*
  368. * Clear descriptor status words for
  369. * software retry
  370. */
  371. ath9k_hw_cleartxdesc(sc->sc_ah, bf->bf_desc);
  372. }
  373. /*
  374. * Put this buffer to the temporary pending
  375. * queue to retain ordering
  376. */
  377. list_splice_tail_init(&bf_head, &bf_pending);
  378. }
  379. bf = bf_next;
  380. }
  381. if (tid->state & AGGR_CLEANUP) {
  382. if (tid->baw_head == tid->baw_tail) {
  383. tid->state &= ~AGGR_ADDBA_COMPLETE;
  384. tid->state &= ~AGGR_CLEANUP;
  385. /* send buffered frames as singles */
  386. ath_tx_flush_tid(sc, tid);
  387. }
  388. rcu_read_unlock();
  389. return;
  390. }
  391. /* prepend un-acked frames to the beginning of the pending frame queue */
  392. if (!list_empty(&bf_pending)) {
  393. spin_lock_bh(&txq->axq_lock);
  394. list_splice(&bf_pending, &tid->buf_q);
  395. ath_tx_queue_tid(txq, tid);
  396. spin_unlock_bh(&txq->axq_lock);
  397. }
  398. rcu_read_unlock();
  399. if (needreset)
  400. ath_reset(sc, false);
  401. }
  402. static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
  403. struct ath_atx_tid *tid)
  404. {
  405. struct sk_buff *skb;
  406. struct ieee80211_tx_info *tx_info;
  407. struct ieee80211_tx_rate *rates;
  408. u32 max_4ms_framelen, frmlen;
  409. u16 aggr_limit, legacy = 0;
  410. int i;
  411. skb = bf->bf_mpdu;
  412. tx_info = IEEE80211_SKB_CB(skb);
  413. rates = tx_info->control.rates;
  414. /*
  415. * Find the lowest frame length among the rate series that will have a
  416. * 4ms transmit duration.
  417. * TODO - TXOP limit needs to be considered.
  418. */
  419. max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
  420. for (i = 0; i < 4; i++) {
  421. if (rates[i].count) {
  422. int modeidx;
  423. if (!(rates[i].flags & IEEE80211_TX_RC_MCS)) {
  424. legacy = 1;
  425. break;
  426. }
  427. if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
  428. modeidx = MCS_HT40_SGI;
  429. else if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
  430. modeidx = MCS_HT40;
  431. else
  432. modeidx = MCS_DEFAULT;
  433. frmlen = ath_max_4ms_framelen[modeidx][rates[i].idx];
  434. max_4ms_framelen = min(max_4ms_framelen, frmlen);
  435. }
  436. }
  437. /*
  438. * limit aggregate size by the minimum rate if rate selected is
  439. * not a probe rate, if rate selected is a probe rate then
  440. * avoid aggregation of this packet.
  441. */
  442. if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
  443. return 0;
  444. if (sc->sc_flags & SC_OP_BT_PRIORITY_DETECTED)
  445. aggr_limit = min((max_4ms_framelen * 3) / 8,
  446. (u32)ATH_AMPDU_LIMIT_MAX);
  447. else
  448. aggr_limit = min(max_4ms_framelen,
  449. (u32)ATH_AMPDU_LIMIT_MAX);
  450. /*
  451. * h/w can accept aggregates upto 16 bit lengths (65535).
  452. * The IE, however can hold upto 65536, which shows up here
  453. * as zero. Ignore 65536 since we are constrained by hw.
  454. */
  455. if (tid->an->maxampdu)
  456. aggr_limit = min(aggr_limit, tid->an->maxampdu);
  457. return aggr_limit;
  458. }
  459. /*
  460. * Returns the number of delimiters to be added to
  461. * meet the minimum required mpdudensity.
  462. */
  463. static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
  464. struct ath_buf *bf, u16 frmlen)
  465. {
  466. struct sk_buff *skb = bf->bf_mpdu;
  467. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  468. u32 nsymbits, nsymbols;
  469. u16 minlen;
  470. u8 flags, rix;
  471. int width, half_gi, ndelim, mindelim;
  472. /* Select standard number of delimiters based on frame length alone */
  473. ndelim = ATH_AGGR_GET_NDELIM(frmlen);
  474. /*
  475. * If encryption enabled, hardware requires some more padding between
  476. * subframes.
  477. * TODO - this could be improved to be dependent on the rate.
  478. * The hardware can keep up at lower rates, but not higher rates
  479. */
  480. if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR)
  481. ndelim += ATH_AGGR_ENCRYPTDELIM;
  482. /*
  483. * Convert desired mpdu density from microeconds to bytes based
  484. * on highest rate in rate series (i.e. first rate) to determine
  485. * required minimum length for subframe. Take into account
  486. * whether high rate is 20 or 40Mhz and half or full GI.
  487. *
  488. * If there is no mpdu density restriction, no further calculation
  489. * is needed.
  490. */
  491. if (tid->an->mpdudensity == 0)
  492. return ndelim;
  493. rix = tx_info->control.rates[0].idx;
  494. flags = tx_info->control.rates[0].flags;
  495. width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
  496. half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
  497. if (half_gi)
  498. nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
  499. else
  500. nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
  501. if (nsymbols == 0)
  502. nsymbols = 1;
  503. nsymbits = bits_per_symbol[rix][width];
  504. minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
  505. if (frmlen < minlen) {
  506. mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
  507. ndelim = max(mindelim, ndelim);
  508. }
  509. return ndelim;
  510. }
  511. static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
  512. struct ath_txq *txq,
  513. struct ath_atx_tid *tid,
  514. struct list_head *bf_q)
  515. {
  516. #define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
  517. struct ath_buf *bf, *bf_first, *bf_prev = NULL;
  518. int rl = 0, nframes = 0, ndelim, prev_al = 0;
  519. u16 aggr_limit = 0, al = 0, bpad = 0,
  520. al_delta, h_baw = tid->baw_size / 2;
  521. enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
  522. bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
  523. do {
  524. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  525. /* do not step over block-ack window */
  526. if (!BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno)) {
  527. status = ATH_AGGR_BAW_CLOSED;
  528. break;
  529. }
  530. if (!rl) {
  531. aggr_limit = ath_lookup_rate(sc, bf, tid);
  532. rl = 1;
  533. }
  534. /* do not exceed aggregation limit */
  535. al_delta = ATH_AGGR_DELIM_SZ + bf->bf_frmlen;
  536. if (nframes &&
  537. (aggr_limit < (al + bpad + al_delta + prev_al))) {
  538. status = ATH_AGGR_LIMITED;
  539. break;
  540. }
  541. /* do not exceed subframe limit */
  542. if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
  543. status = ATH_AGGR_LIMITED;
  544. break;
  545. }
  546. nframes++;
  547. /* add padding for previous frame to aggregation length */
  548. al += bpad + al_delta;
  549. /*
  550. * Get the delimiters needed to meet the MPDU
  551. * density for this node.
  552. */
  553. ndelim = ath_compute_num_delims(sc, tid, bf_first, bf->bf_frmlen);
  554. bpad = PADBYTES(al_delta) + (ndelim << 2);
  555. bf->bf_next = NULL;
  556. bf->bf_desc->ds_link = 0;
  557. /* link buffers of this frame to the aggregate */
  558. ath_tx_addto_baw(sc, tid, bf);
  559. ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
  560. list_move_tail(&bf->list, bf_q);
  561. if (bf_prev) {
  562. bf_prev->bf_next = bf;
  563. bf_prev->bf_desc->ds_link = bf->bf_daddr;
  564. }
  565. bf_prev = bf;
  566. } while (!list_empty(&tid->buf_q));
  567. bf_first->bf_al = al;
  568. bf_first->bf_nframes = nframes;
  569. return status;
  570. #undef PADBYTES
  571. }
  572. static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
  573. struct ath_atx_tid *tid)
  574. {
  575. struct ath_buf *bf;
  576. enum ATH_AGGR_STATUS status;
  577. struct list_head bf_q;
  578. do {
  579. if (list_empty(&tid->buf_q))
  580. return;
  581. INIT_LIST_HEAD(&bf_q);
  582. status = ath_tx_form_aggr(sc, txq, tid, &bf_q);
  583. /*
  584. * no frames picked up to be aggregated;
  585. * block-ack window is not open.
  586. */
  587. if (list_empty(&bf_q))
  588. break;
  589. bf = list_first_entry(&bf_q, struct ath_buf, list);
  590. bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
  591. /* if only one frame, send as non-aggregate */
  592. if (bf->bf_nframes == 1) {
  593. bf->bf_state.bf_type &= ~BUF_AGGR;
  594. ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
  595. ath_buf_set_rate(sc, bf);
  596. ath_tx_txqaddbuf(sc, txq, &bf_q);
  597. continue;
  598. }
  599. /* setup first desc of aggregate */
  600. bf->bf_state.bf_type |= BUF_AGGR;
  601. ath_buf_set_rate(sc, bf);
  602. ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, bf->bf_al);
  603. /* anchor last desc of aggregate */
  604. ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
  605. ath_tx_txqaddbuf(sc, txq, &bf_q);
  606. TX_STAT_INC(txq->axq_qnum, a_aggr);
  607. } while (txq->axq_depth < ATH_AGGR_MIN_QDEPTH &&
  608. status != ATH_AGGR_BAW_CLOSED);
  609. }
  610. void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  611. u16 tid, u16 *ssn)
  612. {
  613. struct ath_atx_tid *txtid;
  614. struct ath_node *an;
  615. an = (struct ath_node *)sta->drv_priv;
  616. txtid = ATH_AN_2_TID(an, tid);
  617. txtid->state |= AGGR_ADDBA_PROGRESS;
  618. ath_tx_pause_tid(sc, txtid);
  619. *ssn = txtid->seq_start;
  620. }
  621. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
  622. {
  623. struct ath_node *an = (struct ath_node *)sta->drv_priv;
  624. struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
  625. struct ath_txq *txq = &sc->tx.txq[txtid->ac->qnum];
  626. struct ath_buf *bf;
  627. struct list_head bf_head;
  628. INIT_LIST_HEAD(&bf_head);
  629. if (txtid->state & AGGR_CLEANUP)
  630. return;
  631. if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
  632. txtid->state &= ~AGGR_ADDBA_PROGRESS;
  633. return;
  634. }
  635. ath_tx_pause_tid(sc, txtid);
  636. /* drop all software retried frames and mark this TID */
  637. spin_lock_bh(&txq->axq_lock);
  638. while (!list_empty(&txtid->buf_q)) {
  639. bf = list_first_entry(&txtid->buf_q, struct ath_buf, list);
  640. if (!bf_isretried(bf)) {
  641. /*
  642. * NB: it's based on the assumption that
  643. * software retried frame will always stay
  644. * at the head of software queue.
  645. */
  646. break;
  647. }
  648. list_move_tail(&bf->list, &bf_head);
  649. ath_tx_update_baw(sc, txtid, bf->bf_seqno);
  650. ath_tx_complete_buf(sc, bf, txq, &bf_head, 0, 0);
  651. }
  652. spin_unlock_bh(&txq->axq_lock);
  653. if (txtid->baw_head != txtid->baw_tail) {
  654. txtid->state |= AGGR_CLEANUP;
  655. } else {
  656. txtid->state &= ~AGGR_ADDBA_COMPLETE;
  657. ath_tx_flush_tid(sc, txtid);
  658. }
  659. }
  660. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
  661. {
  662. struct ath_atx_tid *txtid;
  663. struct ath_node *an;
  664. an = (struct ath_node *)sta->drv_priv;
  665. if (sc->sc_flags & SC_OP_TXAGGR) {
  666. txtid = ATH_AN_2_TID(an, tid);
  667. txtid->baw_size =
  668. IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
  669. txtid->state |= AGGR_ADDBA_COMPLETE;
  670. txtid->state &= ~AGGR_ADDBA_PROGRESS;
  671. ath_tx_resume_tid(sc, txtid);
  672. }
  673. }
  674. bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno)
  675. {
  676. struct ath_atx_tid *txtid;
  677. if (!(sc->sc_flags & SC_OP_TXAGGR))
  678. return false;
  679. txtid = ATH_AN_2_TID(an, tidno);
  680. if (!(txtid->state & (AGGR_ADDBA_COMPLETE | AGGR_ADDBA_PROGRESS)))
  681. return true;
  682. return false;
  683. }
  684. /********************/
  685. /* Queue Management */
  686. /********************/
  687. static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
  688. struct ath_txq *txq)
  689. {
  690. struct ath_atx_ac *ac, *ac_tmp;
  691. struct ath_atx_tid *tid, *tid_tmp;
  692. list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
  693. list_del(&ac->list);
  694. ac->sched = false;
  695. list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
  696. list_del(&tid->list);
  697. tid->sched = false;
  698. ath_tid_drain(sc, txq, tid);
  699. }
  700. }
  701. }
  702. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
  703. {
  704. struct ath_hw *ah = sc->sc_ah;
  705. struct ath_common *common = ath9k_hw_common(ah);
  706. struct ath9k_tx_queue_info qi;
  707. int qnum;
  708. memset(&qi, 0, sizeof(qi));
  709. qi.tqi_subtype = subtype;
  710. qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
  711. qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
  712. qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
  713. qi.tqi_physCompBuf = 0;
  714. /*
  715. * Enable interrupts only for EOL and DESC conditions.
  716. * We mark tx descriptors to receive a DESC interrupt
  717. * when a tx queue gets deep; otherwise waiting for the
  718. * EOL to reap descriptors. Note that this is done to
  719. * reduce interrupt load and this only defers reaping
  720. * descriptors, never transmitting frames. Aside from
  721. * reducing interrupts this also permits more concurrency.
  722. * The only potential downside is if the tx queue backs
  723. * up in which case the top half of the kernel may backup
  724. * due to a lack of tx descriptors.
  725. *
  726. * The UAPSD queue is an exception, since we take a desc-
  727. * based intr on the EOSP frames.
  728. */
  729. if (qtype == ATH9K_TX_QUEUE_UAPSD)
  730. qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
  731. else
  732. qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
  733. TXQ_FLAG_TXDESCINT_ENABLE;
  734. qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
  735. if (qnum == -1) {
  736. /*
  737. * NB: don't print a message, this happens
  738. * normally on parts with too few tx queues
  739. */
  740. return NULL;
  741. }
  742. if (qnum >= ARRAY_SIZE(sc->tx.txq)) {
  743. ath_print(common, ATH_DBG_FATAL,
  744. "qnum %u out of range, max %u!\n",
  745. qnum, (unsigned int)ARRAY_SIZE(sc->tx.txq));
  746. ath9k_hw_releasetxqueue(ah, qnum);
  747. return NULL;
  748. }
  749. if (!ATH_TXQ_SETUP(sc, qnum)) {
  750. struct ath_txq *txq = &sc->tx.txq[qnum];
  751. txq->axq_qnum = qnum;
  752. txq->axq_link = NULL;
  753. INIT_LIST_HEAD(&txq->axq_q);
  754. INIT_LIST_HEAD(&txq->axq_acq);
  755. spin_lock_init(&txq->axq_lock);
  756. txq->axq_depth = 0;
  757. txq->axq_tx_inprogress = false;
  758. sc->tx.txqsetup |= 1<<qnum;
  759. }
  760. return &sc->tx.txq[qnum];
  761. }
  762. int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype)
  763. {
  764. int qnum;
  765. switch (qtype) {
  766. case ATH9K_TX_QUEUE_DATA:
  767. if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
  768. ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
  769. "HAL AC %u out of range, max %zu!\n",
  770. haltype, ARRAY_SIZE(sc->tx.hwq_map));
  771. return -1;
  772. }
  773. qnum = sc->tx.hwq_map[haltype];
  774. break;
  775. case ATH9K_TX_QUEUE_BEACON:
  776. qnum = sc->beacon.beaconq;
  777. break;
  778. case ATH9K_TX_QUEUE_CAB:
  779. qnum = sc->beacon.cabq->axq_qnum;
  780. break;
  781. default:
  782. qnum = -1;
  783. }
  784. return qnum;
  785. }
  786. struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb)
  787. {
  788. struct ath_txq *txq = NULL;
  789. u16 skb_queue = skb_get_queue_mapping(skb);
  790. int qnum;
  791. qnum = ath_get_hal_qnum(skb_queue, sc);
  792. txq = &sc->tx.txq[qnum];
  793. spin_lock_bh(&txq->axq_lock);
  794. if (txq->axq_depth >= (ATH_TXBUF - 20)) {
  795. ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_XMIT,
  796. "TX queue: %d is full, depth: %d\n",
  797. qnum, txq->axq_depth);
  798. ath_mac80211_stop_queue(sc, skb_queue);
  799. txq->stopped = 1;
  800. spin_unlock_bh(&txq->axq_lock);
  801. return NULL;
  802. }
  803. spin_unlock_bh(&txq->axq_lock);
  804. return txq;
  805. }
  806. int ath_txq_update(struct ath_softc *sc, int qnum,
  807. struct ath9k_tx_queue_info *qinfo)
  808. {
  809. struct ath_hw *ah = sc->sc_ah;
  810. int error = 0;
  811. struct ath9k_tx_queue_info qi;
  812. if (qnum == sc->beacon.beaconq) {
  813. /*
  814. * XXX: for beacon queue, we just save the parameter.
  815. * It will be picked up by ath_beaconq_config when
  816. * it's necessary.
  817. */
  818. sc->beacon.beacon_qi = *qinfo;
  819. return 0;
  820. }
  821. BUG_ON(sc->tx.txq[qnum].axq_qnum != qnum);
  822. ath9k_hw_get_txq_props(ah, qnum, &qi);
  823. qi.tqi_aifs = qinfo->tqi_aifs;
  824. qi.tqi_cwmin = qinfo->tqi_cwmin;
  825. qi.tqi_cwmax = qinfo->tqi_cwmax;
  826. qi.tqi_burstTime = qinfo->tqi_burstTime;
  827. qi.tqi_readyTime = qinfo->tqi_readyTime;
  828. if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
  829. ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
  830. "Unable to update hardware queue %u!\n", qnum);
  831. error = -EIO;
  832. } else {
  833. ath9k_hw_resettxqueue(ah, qnum);
  834. }
  835. return error;
  836. }
  837. int ath_cabq_update(struct ath_softc *sc)
  838. {
  839. struct ath9k_tx_queue_info qi;
  840. int qnum = sc->beacon.cabq->axq_qnum;
  841. ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
  842. /*
  843. * Ensure the readytime % is within the bounds.
  844. */
  845. if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
  846. sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
  847. else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
  848. sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
  849. qi.tqi_readyTime = (sc->beacon_interval *
  850. sc->config.cabqReadytime) / 100;
  851. ath_txq_update(sc, qnum, &qi);
  852. return 0;
  853. }
  854. /*
  855. * Drain a given TX queue (could be Beacon or Data)
  856. *
  857. * This assumes output has been stopped and
  858. * we do not need to block ath_tx_tasklet.
  859. */
  860. void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
  861. {
  862. struct ath_buf *bf, *lastbf;
  863. struct list_head bf_head;
  864. INIT_LIST_HEAD(&bf_head);
  865. for (;;) {
  866. spin_lock_bh(&txq->axq_lock);
  867. if (list_empty(&txq->axq_q)) {
  868. txq->axq_link = NULL;
  869. spin_unlock_bh(&txq->axq_lock);
  870. break;
  871. }
  872. bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
  873. if (bf->bf_stale) {
  874. list_del(&bf->list);
  875. spin_unlock_bh(&txq->axq_lock);
  876. spin_lock_bh(&sc->tx.txbuflock);
  877. list_add_tail(&bf->list, &sc->tx.txbuf);
  878. spin_unlock_bh(&sc->tx.txbuflock);
  879. continue;
  880. }
  881. lastbf = bf->bf_lastbf;
  882. if (!retry_tx)
  883. lastbf->bf_desc->ds_txstat.ts_flags =
  884. ATH9K_TX_SW_ABORTED;
  885. /* remove ath_buf's of the same mpdu from txq */
  886. list_cut_position(&bf_head, &txq->axq_q, &lastbf->list);
  887. txq->axq_depth--;
  888. spin_unlock_bh(&txq->axq_lock);
  889. if (bf_isampdu(bf))
  890. ath_tx_complete_aggr(sc, txq, bf, &bf_head, 0);
  891. else
  892. ath_tx_complete_buf(sc, bf, txq, &bf_head, 0, 0);
  893. }
  894. spin_lock_bh(&txq->axq_lock);
  895. txq->axq_tx_inprogress = false;
  896. spin_unlock_bh(&txq->axq_lock);
  897. /* flush any pending frames if aggregation is enabled */
  898. if (sc->sc_flags & SC_OP_TXAGGR) {
  899. if (!retry_tx) {
  900. spin_lock_bh(&txq->axq_lock);
  901. ath_txq_drain_pending_buffers(sc, txq);
  902. spin_unlock_bh(&txq->axq_lock);
  903. }
  904. }
  905. }
  906. void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
  907. {
  908. struct ath_hw *ah = sc->sc_ah;
  909. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  910. struct ath_txq *txq;
  911. int i, npend = 0;
  912. if (sc->sc_flags & SC_OP_INVALID)
  913. return;
  914. /* Stop beacon queue */
  915. ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
  916. /* Stop data queues */
  917. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  918. if (ATH_TXQ_SETUP(sc, i)) {
  919. txq = &sc->tx.txq[i];
  920. ath9k_hw_stoptxdma(ah, txq->axq_qnum);
  921. npend += ath9k_hw_numtxpending(ah, txq->axq_qnum);
  922. }
  923. }
  924. if (npend) {
  925. int r;
  926. ath_print(common, ATH_DBG_FATAL,
  927. "Unable to stop TxDMA. Reset HAL!\n");
  928. spin_lock_bh(&sc->sc_resetlock);
  929. r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
  930. if (r)
  931. ath_print(common, ATH_DBG_FATAL,
  932. "Unable to reset hardware; reset status %d\n",
  933. r);
  934. spin_unlock_bh(&sc->sc_resetlock);
  935. }
  936. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  937. if (ATH_TXQ_SETUP(sc, i))
  938. ath_draintxq(sc, &sc->tx.txq[i], retry_tx);
  939. }
  940. }
  941. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
  942. {
  943. ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
  944. sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
  945. }
  946. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
  947. {
  948. struct ath_atx_ac *ac;
  949. struct ath_atx_tid *tid;
  950. if (list_empty(&txq->axq_acq))
  951. return;
  952. ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
  953. list_del(&ac->list);
  954. ac->sched = false;
  955. do {
  956. if (list_empty(&ac->tid_q))
  957. return;
  958. tid = list_first_entry(&ac->tid_q, struct ath_atx_tid, list);
  959. list_del(&tid->list);
  960. tid->sched = false;
  961. if (tid->paused)
  962. continue;
  963. ath_tx_sched_aggr(sc, txq, tid);
  964. /*
  965. * add tid to round-robin queue if more frames
  966. * are pending for the tid
  967. */
  968. if (!list_empty(&tid->buf_q))
  969. ath_tx_queue_tid(txq, tid);
  970. break;
  971. } while (!list_empty(&ac->tid_q));
  972. if (!list_empty(&ac->tid_q)) {
  973. if (!ac->sched) {
  974. ac->sched = true;
  975. list_add_tail(&ac->list, &txq->axq_acq);
  976. }
  977. }
  978. }
  979. int ath_tx_setup(struct ath_softc *sc, int haltype)
  980. {
  981. struct ath_txq *txq;
  982. if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
  983. ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
  984. "HAL AC %u out of range, max %zu!\n",
  985. haltype, ARRAY_SIZE(sc->tx.hwq_map));
  986. return 0;
  987. }
  988. txq = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, haltype);
  989. if (txq != NULL) {
  990. sc->tx.hwq_map[haltype] = txq->axq_qnum;
  991. return 1;
  992. } else
  993. return 0;
  994. }
  995. /***********/
  996. /* TX, DMA */
  997. /***********/
  998. /*
  999. * Insert a chain of ath_buf (descriptors) on a txq and
  1000. * assume the descriptors are already chained together by caller.
  1001. */
  1002. static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
  1003. struct list_head *head)
  1004. {
  1005. struct ath_hw *ah = sc->sc_ah;
  1006. struct ath_common *common = ath9k_hw_common(ah);
  1007. struct ath_buf *bf;
  1008. /*
  1009. * Insert the frame on the outbound list and
  1010. * pass it on to the hardware.
  1011. */
  1012. if (list_empty(head))
  1013. return;
  1014. bf = list_first_entry(head, struct ath_buf, list);
  1015. list_splice_tail_init(head, &txq->axq_q);
  1016. txq->axq_depth++;
  1017. ath_print(common, ATH_DBG_QUEUE,
  1018. "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
  1019. if (txq->axq_link == NULL) {
  1020. ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
  1021. ath_print(common, ATH_DBG_XMIT,
  1022. "TXDP[%u] = %llx (%p)\n",
  1023. txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
  1024. } else {
  1025. *txq->axq_link = bf->bf_daddr;
  1026. ath_print(common, ATH_DBG_XMIT, "link[%u] (%p)=%llx (%p)\n",
  1027. txq->axq_qnum, txq->axq_link,
  1028. ito64(bf->bf_daddr), bf->bf_desc);
  1029. }
  1030. txq->axq_link = &(bf->bf_lastbf->bf_desc->ds_link);
  1031. ath9k_hw_txstart(ah, txq->axq_qnum);
  1032. }
  1033. static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
  1034. {
  1035. struct ath_buf *bf = NULL;
  1036. spin_lock_bh(&sc->tx.txbuflock);
  1037. if (unlikely(list_empty(&sc->tx.txbuf))) {
  1038. spin_unlock_bh(&sc->tx.txbuflock);
  1039. return NULL;
  1040. }
  1041. bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
  1042. list_del(&bf->list);
  1043. spin_unlock_bh(&sc->tx.txbuflock);
  1044. return bf;
  1045. }
  1046. static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
  1047. struct list_head *bf_head,
  1048. struct ath_tx_control *txctl)
  1049. {
  1050. struct ath_buf *bf;
  1051. bf = list_first_entry(bf_head, struct ath_buf, list);
  1052. bf->bf_state.bf_type |= BUF_AMPDU;
  1053. TX_STAT_INC(txctl->txq->axq_qnum, a_queued);
  1054. /*
  1055. * Do not queue to h/w when any of the following conditions is true:
  1056. * - there are pending frames in software queue
  1057. * - the TID is currently paused for ADDBA/BAR request
  1058. * - seqno is not within block-ack window
  1059. * - h/w queue depth exceeds low water mark
  1060. */
  1061. if (!list_empty(&tid->buf_q) || tid->paused ||
  1062. !BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno) ||
  1063. txctl->txq->axq_depth >= ATH_AGGR_MIN_QDEPTH) {
  1064. /*
  1065. * Add this frame to software queue for scheduling later
  1066. * for aggregation.
  1067. */
  1068. list_move_tail(&bf->list, &tid->buf_q);
  1069. ath_tx_queue_tid(txctl->txq, tid);
  1070. return;
  1071. }
  1072. /* Add sub-frame to BAW */
  1073. ath_tx_addto_baw(sc, tid, bf);
  1074. /* Queue to h/w without aggregation */
  1075. bf->bf_nframes = 1;
  1076. bf->bf_lastbf = bf;
  1077. ath_buf_set_rate(sc, bf);
  1078. ath_tx_txqaddbuf(sc, txctl->txq, bf_head);
  1079. }
  1080. static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
  1081. struct ath_atx_tid *tid,
  1082. struct list_head *bf_head)
  1083. {
  1084. struct ath_buf *bf;
  1085. bf = list_first_entry(bf_head, struct ath_buf, list);
  1086. bf->bf_state.bf_type &= ~BUF_AMPDU;
  1087. /* update starting sequence number for subsequent ADDBA request */
  1088. INCR(tid->seq_start, IEEE80211_SEQ_MAX);
  1089. bf->bf_nframes = 1;
  1090. bf->bf_lastbf = bf;
  1091. ath_buf_set_rate(sc, bf);
  1092. ath_tx_txqaddbuf(sc, txq, bf_head);
  1093. TX_STAT_INC(txq->axq_qnum, queued);
  1094. }
  1095. static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
  1096. struct list_head *bf_head)
  1097. {
  1098. struct ath_buf *bf;
  1099. bf = list_first_entry(bf_head, struct ath_buf, list);
  1100. bf->bf_lastbf = bf;
  1101. bf->bf_nframes = 1;
  1102. ath_buf_set_rate(sc, bf);
  1103. ath_tx_txqaddbuf(sc, txq, bf_head);
  1104. TX_STAT_INC(txq->axq_qnum, queued);
  1105. }
  1106. static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  1107. {
  1108. struct ieee80211_hdr *hdr;
  1109. enum ath9k_pkt_type htype;
  1110. __le16 fc;
  1111. hdr = (struct ieee80211_hdr *)skb->data;
  1112. fc = hdr->frame_control;
  1113. if (ieee80211_is_beacon(fc))
  1114. htype = ATH9K_PKT_TYPE_BEACON;
  1115. else if (ieee80211_is_probe_resp(fc))
  1116. htype = ATH9K_PKT_TYPE_PROBE_RESP;
  1117. else if (ieee80211_is_atim(fc))
  1118. htype = ATH9K_PKT_TYPE_ATIM;
  1119. else if (ieee80211_is_pspoll(fc))
  1120. htype = ATH9K_PKT_TYPE_PSPOLL;
  1121. else
  1122. htype = ATH9K_PKT_TYPE_NORMAL;
  1123. return htype;
  1124. }
  1125. static bool is_pae(struct sk_buff *skb)
  1126. {
  1127. struct ieee80211_hdr *hdr;
  1128. __le16 fc;
  1129. hdr = (struct ieee80211_hdr *)skb->data;
  1130. fc = hdr->frame_control;
  1131. if (ieee80211_is_data(fc)) {
  1132. if (ieee80211_is_nullfunc(fc) ||
  1133. /* Port Access Entity (IEEE 802.1X) */
  1134. (skb->protocol == cpu_to_be16(ETH_P_PAE))) {
  1135. return true;
  1136. }
  1137. }
  1138. return false;
  1139. }
  1140. static int get_hw_crypto_keytype(struct sk_buff *skb)
  1141. {
  1142. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1143. if (tx_info->control.hw_key) {
  1144. if (tx_info->control.hw_key->alg == ALG_WEP)
  1145. return ATH9K_KEY_TYPE_WEP;
  1146. else if (tx_info->control.hw_key->alg == ALG_TKIP)
  1147. return ATH9K_KEY_TYPE_TKIP;
  1148. else if (tx_info->control.hw_key->alg == ALG_CCMP)
  1149. return ATH9K_KEY_TYPE_AES;
  1150. }
  1151. return ATH9K_KEY_TYPE_CLEAR;
  1152. }
  1153. static void assign_aggr_tid_seqno(struct sk_buff *skb,
  1154. struct ath_buf *bf)
  1155. {
  1156. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1157. struct ieee80211_hdr *hdr;
  1158. struct ath_node *an;
  1159. struct ath_atx_tid *tid;
  1160. __le16 fc;
  1161. u8 *qc;
  1162. if (!tx_info->control.sta)
  1163. return;
  1164. an = (struct ath_node *)tx_info->control.sta->drv_priv;
  1165. hdr = (struct ieee80211_hdr *)skb->data;
  1166. fc = hdr->frame_control;
  1167. if (ieee80211_is_data_qos(fc)) {
  1168. qc = ieee80211_get_qos_ctl(hdr);
  1169. bf->bf_tidno = qc[0] & 0xf;
  1170. }
  1171. /*
  1172. * For HT capable stations, we save tidno for later use.
  1173. * We also override seqno set by upper layer with the one
  1174. * in tx aggregation state.
  1175. */
  1176. tid = ATH_AN_2_TID(an, bf->bf_tidno);
  1177. hdr->seq_ctrl = cpu_to_le16(tid->seq_next << IEEE80211_SEQ_SEQ_SHIFT);
  1178. bf->bf_seqno = tid->seq_next;
  1179. INCR(tid->seq_next, IEEE80211_SEQ_MAX);
  1180. }
  1181. static int setup_tx_flags(struct ath_softc *sc, struct sk_buff *skb,
  1182. struct ath_txq *txq)
  1183. {
  1184. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1185. int flags = 0;
  1186. flags |= ATH9K_TXDESC_CLRDMASK; /* needed for crypto errors */
  1187. flags |= ATH9K_TXDESC_INTREQ;
  1188. if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
  1189. flags |= ATH9K_TXDESC_NOACK;
  1190. return flags;
  1191. }
  1192. /*
  1193. * rix - rate index
  1194. * pktlen - total bytes (delims + data + fcs + pads + pad delims)
  1195. * width - 0 for 20 MHz, 1 for 40 MHz
  1196. * half_gi - to use 4us v/s 3.6 us for symbol time
  1197. */
  1198. static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, struct ath_buf *bf,
  1199. int width, int half_gi, bool shortPreamble)
  1200. {
  1201. u32 nbits, nsymbits, duration, nsymbols;
  1202. int streams, pktlen;
  1203. pktlen = bf_isaggr(bf) ? bf->bf_al : bf->bf_frmlen;
  1204. /* find number of symbols: PLCP + data */
  1205. nbits = (pktlen << 3) + OFDM_PLCP_BITS;
  1206. nsymbits = bits_per_symbol[rix][width];
  1207. nsymbols = (nbits + nsymbits - 1) / nsymbits;
  1208. if (!half_gi)
  1209. duration = SYMBOL_TIME(nsymbols);
  1210. else
  1211. duration = SYMBOL_TIME_HALFGI(nsymbols);
  1212. /* addup duration for legacy/ht training and signal fields */
  1213. streams = HT_RC_2_STREAMS(rix);
  1214. duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
  1215. return duration;
  1216. }
  1217. static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf)
  1218. {
  1219. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1220. struct ath9k_11n_rate_series series[4];
  1221. struct sk_buff *skb;
  1222. struct ieee80211_tx_info *tx_info;
  1223. struct ieee80211_tx_rate *rates;
  1224. const struct ieee80211_rate *rate;
  1225. struct ieee80211_hdr *hdr;
  1226. int i, flags = 0;
  1227. u8 rix = 0, ctsrate = 0;
  1228. bool is_pspoll;
  1229. memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
  1230. skb = bf->bf_mpdu;
  1231. tx_info = IEEE80211_SKB_CB(skb);
  1232. rates = tx_info->control.rates;
  1233. hdr = (struct ieee80211_hdr *)skb->data;
  1234. is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
  1235. /*
  1236. * We check if Short Preamble is needed for the CTS rate by
  1237. * checking the BSS's global flag.
  1238. * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
  1239. */
  1240. rate = ieee80211_get_rts_cts_rate(sc->hw, tx_info);
  1241. ctsrate = rate->hw_value;
  1242. if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
  1243. ctsrate |= rate->hw_value_short;
  1244. for (i = 0; i < 4; i++) {
  1245. bool is_40, is_sgi, is_sp;
  1246. int phy;
  1247. if (!rates[i].count || (rates[i].idx < 0))
  1248. continue;
  1249. rix = rates[i].idx;
  1250. series[i].Tries = rates[i].count;
  1251. series[i].ChSel = common->tx_chainmask;
  1252. if ((sc->config.ath_aggr_prot && bf_isaggr(bf)) ||
  1253. (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS)) {
  1254. series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
  1255. flags |= ATH9K_TXDESC_RTSENA;
  1256. } else if (rates[i].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1257. series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
  1258. flags |= ATH9K_TXDESC_CTSENA;
  1259. }
  1260. if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
  1261. series[i].RateFlags |= ATH9K_RATESERIES_2040;
  1262. if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
  1263. series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
  1264. is_sgi = !!(rates[i].flags & IEEE80211_TX_RC_SHORT_GI);
  1265. is_40 = !!(rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH);
  1266. is_sp = !!(rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
  1267. if (rates[i].flags & IEEE80211_TX_RC_MCS) {
  1268. /* MCS rates */
  1269. series[i].Rate = rix | 0x80;
  1270. series[i].PktDuration = ath_pkt_duration(sc, rix, bf,
  1271. is_40, is_sgi, is_sp);
  1272. continue;
  1273. }
  1274. /* legcay rates */
  1275. if ((tx_info->band == IEEE80211_BAND_2GHZ) &&
  1276. !(rate->flags & IEEE80211_RATE_ERP_G))
  1277. phy = WLAN_RC_PHY_CCK;
  1278. else
  1279. phy = WLAN_RC_PHY_OFDM;
  1280. rate = &sc->sbands[tx_info->band].bitrates[rates[i].idx];
  1281. series[i].Rate = rate->hw_value;
  1282. if (rate->hw_value_short) {
  1283. if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
  1284. series[i].Rate |= rate->hw_value_short;
  1285. } else {
  1286. is_sp = false;
  1287. }
  1288. series[i].PktDuration = ath9k_hw_computetxtime(sc->sc_ah,
  1289. phy, rate->bitrate * 100, bf->bf_frmlen, rix, is_sp);
  1290. }
  1291. /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
  1292. if (bf_isaggr(bf) && (bf->bf_al > sc->sc_ah->caps.rts_aggr_limit))
  1293. flags &= ~ATH9K_TXDESC_RTSENA;
  1294. /* ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive. */
  1295. if (flags & ATH9K_TXDESC_RTSENA)
  1296. flags &= ~ATH9K_TXDESC_CTSENA;
  1297. /* set dur_update_en for l-sig computation except for PS-Poll frames */
  1298. ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
  1299. bf->bf_lastbf->bf_desc,
  1300. !is_pspoll, ctsrate,
  1301. 0, series, 4, flags);
  1302. if (sc->config.ath_aggr_prot && flags)
  1303. ath9k_hw_set11n_burstduration(sc->sc_ah, bf->bf_desc, 8192);
  1304. }
  1305. static int ath_tx_setup_buffer(struct ieee80211_hw *hw, struct ath_buf *bf,
  1306. struct sk_buff *skb,
  1307. struct ath_tx_control *txctl)
  1308. {
  1309. struct ath_wiphy *aphy = hw->priv;
  1310. struct ath_softc *sc = aphy->sc;
  1311. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1312. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1313. int hdrlen;
  1314. __le16 fc;
  1315. int padpos, padsize;
  1316. tx_info->pad[0] = 0;
  1317. switch (txctl->frame_type) {
  1318. case ATH9K_NOT_INTERNAL:
  1319. break;
  1320. case ATH9K_INT_PAUSE:
  1321. tx_info->pad[0] |= ATH_TX_INFO_FRAME_TYPE_PAUSE;
  1322. /* fall through */
  1323. case ATH9K_INT_UNPAUSE:
  1324. tx_info->pad[0] |= ATH_TX_INFO_FRAME_TYPE_INTERNAL;
  1325. break;
  1326. }
  1327. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1328. fc = hdr->frame_control;
  1329. ATH_TXBUF_RESET(bf);
  1330. bf->aphy = aphy;
  1331. bf->bf_frmlen = skb->len + FCS_LEN;
  1332. /* Remove the padding size from bf_frmlen, if any */
  1333. padpos = ath9k_cmn_padpos(hdr->frame_control);
  1334. padsize = padpos & 3;
  1335. if (padsize && skb->len>padpos+padsize) {
  1336. bf->bf_frmlen -= padsize;
  1337. }
  1338. if (conf_is_ht(&hw->conf))
  1339. bf->bf_state.bf_type |= BUF_HT;
  1340. bf->bf_flags = setup_tx_flags(sc, skb, txctl->txq);
  1341. bf->bf_keytype = get_hw_crypto_keytype(skb);
  1342. if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR) {
  1343. bf->bf_frmlen += tx_info->control.hw_key->icv_len;
  1344. bf->bf_keyix = tx_info->control.hw_key->hw_key_idx;
  1345. } else {
  1346. bf->bf_keyix = ATH9K_TXKEYIX_INVALID;
  1347. }
  1348. if (ieee80211_is_data_qos(fc) && bf_isht(bf) &&
  1349. (sc->sc_flags & SC_OP_TXAGGR))
  1350. assign_aggr_tid_seqno(skb, bf);
  1351. bf->bf_mpdu = skb;
  1352. bf->bf_dmacontext = dma_map_single(sc->dev, skb->data,
  1353. skb->len, DMA_TO_DEVICE);
  1354. if (unlikely(dma_mapping_error(sc->dev, bf->bf_dmacontext))) {
  1355. bf->bf_mpdu = NULL;
  1356. ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
  1357. "dma_mapping_error() on TX\n");
  1358. return -ENOMEM;
  1359. }
  1360. bf->bf_buf_addr = bf->bf_dmacontext;
  1361. /* tag if this is a nullfunc frame to enable PS when AP acks it */
  1362. if (ieee80211_is_nullfunc(fc) && ieee80211_has_pm(fc)) {
  1363. bf->bf_isnullfunc = true;
  1364. sc->ps_flags &= ~PS_NULLFUNC_COMPLETED;
  1365. } else
  1366. bf->bf_isnullfunc = false;
  1367. return 0;
  1368. }
  1369. /* FIXME: tx power */
  1370. static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
  1371. struct ath_tx_control *txctl)
  1372. {
  1373. struct sk_buff *skb = bf->bf_mpdu;
  1374. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1375. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1376. struct ath_node *an = NULL;
  1377. struct list_head bf_head;
  1378. struct ath_desc *ds;
  1379. struct ath_atx_tid *tid;
  1380. struct ath_hw *ah = sc->sc_ah;
  1381. int frm_type;
  1382. __le16 fc;
  1383. frm_type = get_hw_packet_type(skb);
  1384. fc = hdr->frame_control;
  1385. INIT_LIST_HEAD(&bf_head);
  1386. list_add_tail(&bf->list, &bf_head);
  1387. ds = bf->bf_desc;
  1388. ds->ds_link = 0;
  1389. ds->ds_data = bf->bf_buf_addr;
  1390. ath9k_hw_set11n_txdesc(ah, ds, bf->bf_frmlen, frm_type, MAX_RATE_POWER,
  1391. bf->bf_keyix, bf->bf_keytype, bf->bf_flags);
  1392. ath9k_hw_filltxdesc(ah, ds,
  1393. skb->len, /* segment length */
  1394. true, /* first segment */
  1395. true, /* last segment */
  1396. ds); /* first descriptor */
  1397. spin_lock_bh(&txctl->txq->axq_lock);
  1398. if (bf_isht(bf) && (sc->sc_flags & SC_OP_TXAGGR) &&
  1399. tx_info->control.sta) {
  1400. an = (struct ath_node *)tx_info->control.sta->drv_priv;
  1401. tid = ATH_AN_2_TID(an, bf->bf_tidno);
  1402. if (!ieee80211_is_data_qos(fc)) {
  1403. ath_tx_send_normal(sc, txctl->txq, &bf_head);
  1404. goto tx_done;
  1405. }
  1406. if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && !is_pae(skb)) {
  1407. /*
  1408. * Try aggregation if it's a unicast data frame
  1409. * and the destination is HT capable.
  1410. */
  1411. ath_tx_send_ampdu(sc, tid, &bf_head, txctl);
  1412. } else {
  1413. /*
  1414. * Send this frame as regular when ADDBA
  1415. * exchange is neither complete nor pending.
  1416. */
  1417. ath_tx_send_ht_normal(sc, txctl->txq,
  1418. tid, &bf_head);
  1419. }
  1420. } else {
  1421. ath_tx_send_normal(sc, txctl->txq, &bf_head);
  1422. }
  1423. tx_done:
  1424. spin_unlock_bh(&txctl->txq->axq_lock);
  1425. }
  1426. /* Upon failure caller should free skb */
  1427. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  1428. struct ath_tx_control *txctl)
  1429. {
  1430. struct ath_wiphy *aphy = hw->priv;
  1431. struct ath_softc *sc = aphy->sc;
  1432. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1433. struct ath_buf *bf;
  1434. int r;
  1435. bf = ath_tx_get_buffer(sc);
  1436. if (!bf) {
  1437. ath_print(common, ATH_DBG_XMIT, "TX buffers are full\n");
  1438. return -1;
  1439. }
  1440. r = ath_tx_setup_buffer(hw, bf, skb, txctl);
  1441. if (unlikely(r)) {
  1442. struct ath_txq *txq = txctl->txq;
  1443. ath_print(common, ATH_DBG_FATAL, "TX mem alloc failure\n");
  1444. /* upon ath_tx_processq() this TX queue will be resumed, we
  1445. * guarantee this will happen by knowing beforehand that
  1446. * we will at least have to run TX completionon one buffer
  1447. * on the queue */
  1448. spin_lock_bh(&txq->axq_lock);
  1449. if (sc->tx.txq[txq->axq_qnum].axq_depth > 1) {
  1450. ath_mac80211_stop_queue(sc, skb_get_queue_mapping(skb));
  1451. txq->stopped = 1;
  1452. }
  1453. spin_unlock_bh(&txq->axq_lock);
  1454. spin_lock_bh(&sc->tx.txbuflock);
  1455. list_add_tail(&bf->list, &sc->tx.txbuf);
  1456. spin_unlock_bh(&sc->tx.txbuflock);
  1457. return r;
  1458. }
  1459. ath_tx_start_dma(sc, bf, txctl);
  1460. return 0;
  1461. }
  1462. void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb)
  1463. {
  1464. struct ath_wiphy *aphy = hw->priv;
  1465. struct ath_softc *sc = aphy->sc;
  1466. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1467. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
  1468. int padpos, padsize;
  1469. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1470. struct ath_tx_control txctl;
  1471. memset(&txctl, 0, sizeof(struct ath_tx_control));
  1472. /*
  1473. * As a temporary workaround, assign seq# here; this will likely need
  1474. * to be cleaned up to work better with Beacon transmission and virtual
  1475. * BSSes.
  1476. */
  1477. if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
  1478. if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
  1479. sc->tx.seq_no += 0x10;
  1480. hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
  1481. hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
  1482. }
  1483. /* Add the padding after the header if this is not already done */
  1484. padpos = ath9k_cmn_padpos(hdr->frame_control);
  1485. padsize = padpos & 3;
  1486. if (padsize && skb->len>padpos) {
  1487. if (skb_headroom(skb) < padsize) {
  1488. ath_print(common, ATH_DBG_XMIT,
  1489. "TX CABQ padding failed\n");
  1490. dev_kfree_skb_any(skb);
  1491. return;
  1492. }
  1493. skb_push(skb, padsize);
  1494. memmove(skb->data, skb->data + padsize, padpos);
  1495. }
  1496. txctl.txq = sc->beacon.cabq;
  1497. ath_print(common, ATH_DBG_XMIT,
  1498. "transmitting CABQ packet, skb: %p\n", skb);
  1499. if (ath_tx_start(hw, skb, &txctl) != 0) {
  1500. ath_print(common, ATH_DBG_XMIT, "CABQ TX failed\n");
  1501. goto exit;
  1502. }
  1503. return;
  1504. exit:
  1505. dev_kfree_skb_any(skb);
  1506. }
  1507. /*****************/
  1508. /* TX Completion */
  1509. /*****************/
  1510. static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
  1511. struct ath_wiphy *aphy, int tx_flags)
  1512. {
  1513. struct ieee80211_hw *hw = sc->hw;
  1514. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1515. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1516. struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
  1517. int padpos, padsize;
  1518. ath_print(common, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
  1519. if (aphy)
  1520. hw = aphy->hw;
  1521. if (tx_flags & ATH_TX_BAR)
  1522. tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  1523. if (!(tx_flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
  1524. /* Frame was ACKed */
  1525. tx_info->flags |= IEEE80211_TX_STAT_ACK;
  1526. }
  1527. padpos = ath9k_cmn_padpos(hdr->frame_control);
  1528. padsize = padpos & 3;
  1529. if (padsize && skb->len>padpos+padsize) {
  1530. /*
  1531. * Remove MAC header padding before giving the frame back to
  1532. * mac80211.
  1533. */
  1534. memmove(skb->data + padsize, skb->data, padpos);
  1535. skb_pull(skb, padsize);
  1536. }
  1537. if (sc->ps_flags & PS_WAIT_FOR_TX_ACK) {
  1538. sc->ps_flags &= ~PS_WAIT_FOR_TX_ACK;
  1539. ath_print(common, ATH_DBG_PS,
  1540. "Going back to sleep after having "
  1541. "received TX status (0x%lx)\n",
  1542. sc->ps_flags & (PS_WAIT_FOR_BEACON |
  1543. PS_WAIT_FOR_CAB |
  1544. PS_WAIT_FOR_PSPOLL_DATA |
  1545. PS_WAIT_FOR_TX_ACK));
  1546. }
  1547. if (unlikely(tx_info->pad[0] & ATH_TX_INFO_FRAME_TYPE_INTERNAL))
  1548. ath9k_tx_status(hw, skb);
  1549. else
  1550. ieee80211_tx_status(hw, skb);
  1551. }
  1552. static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
  1553. struct ath_txq *txq,
  1554. struct list_head *bf_q,
  1555. int txok, int sendbar)
  1556. {
  1557. struct sk_buff *skb = bf->bf_mpdu;
  1558. unsigned long flags;
  1559. int tx_flags = 0;
  1560. if (sendbar)
  1561. tx_flags = ATH_TX_BAR;
  1562. if (!txok) {
  1563. tx_flags |= ATH_TX_ERROR;
  1564. if (bf_isxretried(bf))
  1565. tx_flags |= ATH_TX_XRETRY;
  1566. }
  1567. dma_unmap_single(sc->dev, bf->bf_dmacontext, skb->len, DMA_TO_DEVICE);
  1568. ath_tx_complete(sc, skb, bf->aphy, tx_flags);
  1569. ath_debug_stat_tx(sc, txq, bf);
  1570. /*
  1571. * Return the list of ath_buf of this mpdu to free queue
  1572. */
  1573. spin_lock_irqsave(&sc->tx.txbuflock, flags);
  1574. list_splice_tail_init(bf_q, &sc->tx.txbuf);
  1575. spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
  1576. }
  1577. static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
  1578. int txok)
  1579. {
  1580. struct ath_buf *bf_last = bf->bf_lastbf;
  1581. struct ath_desc *ds = bf_last->bf_desc;
  1582. u16 seq_st = 0;
  1583. u32 ba[WME_BA_BMP_SIZE >> 5];
  1584. int ba_index;
  1585. int nbad = 0;
  1586. int isaggr = 0;
  1587. if (ds->ds_txstat.ts_flags == ATH9K_TX_SW_ABORTED)
  1588. return 0;
  1589. isaggr = bf_isaggr(bf);
  1590. if (isaggr) {
  1591. seq_st = ATH_DS_BA_SEQ(ds);
  1592. memcpy(ba, ATH_DS_BA_BITMAP(ds), WME_BA_BMP_SIZE >> 3);
  1593. }
  1594. while (bf) {
  1595. ba_index = ATH_BA_INDEX(seq_st, bf->bf_seqno);
  1596. if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
  1597. nbad++;
  1598. bf = bf->bf_next;
  1599. }
  1600. return nbad;
  1601. }
  1602. static void ath_tx_rc_status(struct ath_buf *bf, struct ath_desc *ds,
  1603. int nbad, int txok, bool update_rc)
  1604. {
  1605. struct sk_buff *skb = bf->bf_mpdu;
  1606. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1607. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1608. struct ieee80211_hw *hw = bf->aphy->hw;
  1609. u8 i, tx_rateindex;
  1610. if (txok)
  1611. tx_info->status.ack_signal = ds->ds_txstat.ts_rssi;
  1612. tx_rateindex = ds->ds_txstat.ts_rateindex;
  1613. WARN_ON(tx_rateindex >= hw->max_rates);
  1614. if (update_rc)
  1615. tx_info->pad[0] |= ATH_TX_INFO_UPDATE_RC;
  1616. if (ds->ds_txstat.ts_status & ATH9K_TXERR_FILT)
  1617. tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1618. if ((ds->ds_txstat.ts_status & ATH9K_TXERR_FILT) == 0 &&
  1619. (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0 && update_rc) {
  1620. if (ieee80211_is_data(hdr->frame_control)) {
  1621. if (ds->ds_txstat.ts_flags &
  1622. (ATH9K_TX_DATA_UNDERRUN | ATH9K_TX_DELIM_UNDERRUN))
  1623. tx_info->pad[0] |= ATH_TX_INFO_UNDERRUN;
  1624. if ((ds->ds_txstat.ts_status & ATH9K_TXERR_XRETRY) ||
  1625. (ds->ds_txstat.ts_status & ATH9K_TXERR_FIFO))
  1626. tx_info->pad[0] |= ATH_TX_INFO_XRETRY;
  1627. tx_info->status.ampdu_len = bf->bf_nframes;
  1628. tx_info->status.ampdu_ack_len = bf->bf_nframes - nbad;
  1629. }
  1630. }
  1631. for (i = tx_rateindex + 1; i < hw->max_rates; i++) {
  1632. tx_info->status.rates[i].count = 0;
  1633. tx_info->status.rates[i].idx = -1;
  1634. }
  1635. tx_info->status.rates[tx_rateindex].count = bf->bf_retries + 1;
  1636. }
  1637. static void ath_wake_mac80211_queue(struct ath_softc *sc, struct ath_txq *txq)
  1638. {
  1639. int qnum;
  1640. spin_lock_bh(&txq->axq_lock);
  1641. if (txq->stopped &&
  1642. sc->tx.txq[txq->axq_qnum].axq_depth <= (ATH_TXBUF - 20)) {
  1643. qnum = ath_get_mac80211_qnum(txq->axq_qnum, sc);
  1644. if (qnum != -1) {
  1645. ath_mac80211_start_queue(sc, qnum);
  1646. txq->stopped = 0;
  1647. }
  1648. }
  1649. spin_unlock_bh(&txq->axq_lock);
  1650. }
  1651. static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
  1652. {
  1653. struct ath_hw *ah = sc->sc_ah;
  1654. struct ath_common *common = ath9k_hw_common(ah);
  1655. struct ath_buf *bf, *lastbf, *bf_held = NULL;
  1656. struct list_head bf_head;
  1657. struct ath_desc *ds;
  1658. int txok;
  1659. int status;
  1660. ath_print(common, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
  1661. txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
  1662. txq->axq_link);
  1663. for (;;) {
  1664. spin_lock_bh(&txq->axq_lock);
  1665. if (list_empty(&txq->axq_q)) {
  1666. txq->axq_link = NULL;
  1667. spin_unlock_bh(&txq->axq_lock);
  1668. break;
  1669. }
  1670. bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
  1671. /*
  1672. * There is a race condition that a BH gets scheduled
  1673. * after sw writes TxE and before hw re-load the last
  1674. * descriptor to get the newly chained one.
  1675. * Software must keep the last DONE descriptor as a
  1676. * holding descriptor - software does so by marking
  1677. * it with the STALE flag.
  1678. */
  1679. bf_held = NULL;
  1680. if (bf->bf_stale) {
  1681. bf_held = bf;
  1682. if (list_is_last(&bf_held->list, &txq->axq_q)) {
  1683. spin_unlock_bh(&txq->axq_lock);
  1684. break;
  1685. } else {
  1686. bf = list_entry(bf_held->list.next,
  1687. struct ath_buf, list);
  1688. }
  1689. }
  1690. lastbf = bf->bf_lastbf;
  1691. ds = lastbf->bf_desc;
  1692. status = ath9k_hw_txprocdesc(ah, ds);
  1693. if (status == -EINPROGRESS) {
  1694. spin_unlock_bh(&txq->axq_lock);
  1695. break;
  1696. }
  1697. /*
  1698. * We now know the nullfunc frame has been ACKed so we
  1699. * can disable RX.
  1700. */
  1701. if (bf->bf_isnullfunc &&
  1702. (ds->ds_txstat.ts_status & ATH9K_TX_ACKED)) {
  1703. if ((sc->ps_flags & PS_ENABLED))
  1704. ath9k_enable_ps(sc);
  1705. else
  1706. sc->ps_flags |= PS_NULLFUNC_COMPLETED;
  1707. }
  1708. /*
  1709. * Remove ath_buf's of the same transmit unit from txq,
  1710. * however leave the last descriptor back as the holding
  1711. * descriptor for hw.
  1712. */
  1713. lastbf->bf_stale = true;
  1714. INIT_LIST_HEAD(&bf_head);
  1715. if (!list_is_singular(&lastbf->list))
  1716. list_cut_position(&bf_head,
  1717. &txq->axq_q, lastbf->list.prev);
  1718. txq->axq_depth--;
  1719. txok = !(ds->ds_txstat.ts_status & ATH9K_TXERR_MASK);
  1720. txq->axq_tx_inprogress = false;
  1721. spin_unlock_bh(&txq->axq_lock);
  1722. if (bf_held) {
  1723. spin_lock_bh(&sc->tx.txbuflock);
  1724. list_move_tail(&bf_held->list, &sc->tx.txbuf);
  1725. spin_unlock_bh(&sc->tx.txbuflock);
  1726. }
  1727. if (!bf_isampdu(bf)) {
  1728. /*
  1729. * This frame is sent out as a single frame.
  1730. * Use hardware retry status for this frame.
  1731. */
  1732. bf->bf_retries = ds->ds_txstat.ts_longretry;
  1733. if (ds->ds_txstat.ts_status & ATH9K_TXERR_XRETRY)
  1734. bf->bf_state.bf_type |= BUF_XRETRY;
  1735. ath_tx_rc_status(bf, ds, 0, txok, true);
  1736. }
  1737. if (bf_isampdu(bf))
  1738. ath_tx_complete_aggr(sc, txq, bf, &bf_head, txok);
  1739. else
  1740. ath_tx_complete_buf(sc, bf, txq, &bf_head, txok, 0);
  1741. ath_wake_mac80211_queue(sc, txq);
  1742. spin_lock_bh(&txq->axq_lock);
  1743. if (sc->sc_flags & SC_OP_TXAGGR)
  1744. ath_txq_schedule(sc, txq);
  1745. spin_unlock_bh(&txq->axq_lock);
  1746. }
  1747. }
  1748. static void ath_tx_complete_poll_work(struct work_struct *work)
  1749. {
  1750. struct ath_softc *sc = container_of(work, struct ath_softc,
  1751. tx_complete_work.work);
  1752. struct ath_txq *txq;
  1753. int i;
  1754. bool needreset = false;
  1755. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
  1756. if (ATH_TXQ_SETUP(sc, i)) {
  1757. txq = &sc->tx.txq[i];
  1758. spin_lock_bh(&txq->axq_lock);
  1759. if (txq->axq_depth) {
  1760. if (txq->axq_tx_inprogress) {
  1761. needreset = true;
  1762. spin_unlock_bh(&txq->axq_lock);
  1763. break;
  1764. } else {
  1765. txq->axq_tx_inprogress = true;
  1766. }
  1767. }
  1768. spin_unlock_bh(&txq->axq_lock);
  1769. }
  1770. if (needreset) {
  1771. ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_RESET,
  1772. "tx hung, resetting the chip\n");
  1773. ath9k_ps_wakeup(sc);
  1774. ath_reset(sc, false);
  1775. ath9k_ps_restore(sc);
  1776. }
  1777. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  1778. msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
  1779. }
  1780. void ath_tx_tasklet(struct ath_softc *sc)
  1781. {
  1782. int i;
  1783. u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
  1784. ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
  1785. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1786. if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
  1787. ath_tx_processq(sc, &sc->tx.txq[i]);
  1788. }
  1789. }
  1790. /*****************/
  1791. /* Init, Cleanup */
  1792. /*****************/
  1793. int ath_tx_init(struct ath_softc *sc, int nbufs)
  1794. {
  1795. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1796. int error = 0;
  1797. spin_lock_init(&sc->tx.txbuflock);
  1798. error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
  1799. "tx", nbufs, 1);
  1800. if (error != 0) {
  1801. ath_print(common, ATH_DBG_FATAL,
  1802. "Failed to allocate tx descriptors: %d\n", error);
  1803. goto err;
  1804. }
  1805. error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
  1806. "beacon", ATH_BCBUF, 1);
  1807. if (error != 0) {
  1808. ath_print(common, ATH_DBG_FATAL,
  1809. "Failed to allocate beacon descriptors: %d\n", error);
  1810. goto err;
  1811. }
  1812. INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
  1813. err:
  1814. if (error != 0)
  1815. ath_tx_cleanup(sc);
  1816. return error;
  1817. }
  1818. void ath_tx_cleanup(struct ath_softc *sc)
  1819. {
  1820. if (sc->beacon.bdma.dd_desc_len != 0)
  1821. ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
  1822. if (sc->tx.txdma.dd_desc_len != 0)
  1823. ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
  1824. }
  1825. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
  1826. {
  1827. struct ath_atx_tid *tid;
  1828. struct ath_atx_ac *ac;
  1829. int tidno, acno;
  1830. for (tidno = 0, tid = &an->tid[tidno];
  1831. tidno < WME_NUM_TID;
  1832. tidno++, tid++) {
  1833. tid->an = an;
  1834. tid->tidno = tidno;
  1835. tid->seq_start = tid->seq_next = 0;
  1836. tid->baw_size = WME_MAX_BA;
  1837. tid->baw_head = tid->baw_tail = 0;
  1838. tid->sched = false;
  1839. tid->paused = false;
  1840. tid->state &= ~AGGR_CLEANUP;
  1841. INIT_LIST_HEAD(&tid->buf_q);
  1842. acno = TID_TO_WME_AC(tidno);
  1843. tid->ac = &an->ac[acno];
  1844. tid->state &= ~AGGR_ADDBA_COMPLETE;
  1845. tid->state &= ~AGGR_ADDBA_PROGRESS;
  1846. }
  1847. for (acno = 0, ac = &an->ac[acno];
  1848. acno < WME_NUM_AC; acno++, ac++) {
  1849. ac->sched = false;
  1850. INIT_LIST_HEAD(&ac->tid_q);
  1851. switch (acno) {
  1852. case WME_AC_BE:
  1853. ac->qnum = ath_tx_get_qnum(sc,
  1854. ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BE);
  1855. break;
  1856. case WME_AC_BK:
  1857. ac->qnum = ath_tx_get_qnum(sc,
  1858. ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BK);
  1859. break;
  1860. case WME_AC_VI:
  1861. ac->qnum = ath_tx_get_qnum(sc,
  1862. ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VI);
  1863. break;
  1864. case WME_AC_VO:
  1865. ac->qnum = ath_tx_get_qnum(sc,
  1866. ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VO);
  1867. break;
  1868. }
  1869. }
  1870. }
  1871. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
  1872. {
  1873. int i;
  1874. struct ath_atx_ac *ac, *ac_tmp;
  1875. struct ath_atx_tid *tid, *tid_tmp;
  1876. struct ath_txq *txq;
  1877. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1878. if (ATH_TXQ_SETUP(sc, i)) {
  1879. txq = &sc->tx.txq[i];
  1880. spin_lock_bh(&txq->axq_lock);
  1881. list_for_each_entry_safe(ac,
  1882. ac_tmp, &txq->axq_acq, list) {
  1883. tid = list_first_entry(&ac->tid_q,
  1884. struct ath_atx_tid, list);
  1885. if (tid && tid->an != an)
  1886. continue;
  1887. list_del(&ac->list);
  1888. ac->sched = false;
  1889. list_for_each_entry_safe(tid,
  1890. tid_tmp, &ac->tid_q, list) {
  1891. list_del(&tid->list);
  1892. tid->sched = false;
  1893. ath_tid_drain(sc, txq, tid);
  1894. tid->state &= ~AGGR_ADDBA_COMPLETE;
  1895. tid->state &= ~AGGR_CLEANUP;
  1896. }
  1897. }
  1898. spin_unlock_bh(&txq->axq_lock);
  1899. }
  1900. }
  1901. }