intel-agp.c 73 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  12. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  13. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  14. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  15. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  16. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  17. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  18. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  19. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  20. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  21. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  22. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  23. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  24. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  25. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  26. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  27. #define PCI_DEVICE_ID_INTEL_IGDGM_HB 0xA010
  28. #define PCI_DEVICE_ID_INTEL_IGDGM_IG 0xA011
  29. #define PCI_DEVICE_ID_INTEL_IGDG_HB 0xA000
  30. #define PCI_DEVICE_ID_INTEL_IGDG_IG 0xA001
  31. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  32. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  33. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  34. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  35. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  36. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  37. #define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40
  38. #define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42
  39. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  40. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  41. #define PCI_DEVICE_ID_INTEL_IGD_E_HB 0x2E00
  42. #define PCI_DEVICE_ID_INTEL_IGD_E_IG 0x2E02
  43. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  44. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  45. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  46. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  47. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  48. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  49. #define PCI_DEVICE_ID_INTEL_IGDNG_D_HB 0x0040
  50. #define PCI_DEVICE_ID_INTEL_IGDNG_D_IG 0x0042
  51. #define PCI_DEVICE_ID_INTEL_IGDNG_M_HB 0x0044
  52. #define PCI_DEVICE_ID_INTEL_IGDNG_MA_HB 0x0062
  53. #define PCI_DEVICE_ID_INTEL_IGDNG_M_IG 0x0046
  54. /* cover 915 and 945 variants */
  55. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  56. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  57. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  58. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  59. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  60. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  61. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  62. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  63. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  64. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  65. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  66. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  67. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  68. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  69. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  70. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
  71. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
  72. #define IS_IGD (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
  73. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
  74. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
  75. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  76. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  77. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  78. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
  79. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
  80. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_D_HB || \
  81. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_M_HB || \
  82. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_MA_HB)
  83. extern int agp_memory_reserved;
  84. /* Intel 815 register */
  85. #define INTEL_815_APCONT 0x51
  86. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  87. /* Intel i820 registers */
  88. #define INTEL_I820_RDCR 0x51
  89. #define INTEL_I820_ERRSTS 0xc8
  90. /* Intel i840 registers */
  91. #define INTEL_I840_MCHCFG 0x50
  92. #define INTEL_I840_ERRSTS 0xc8
  93. /* Intel i850 registers */
  94. #define INTEL_I850_MCHCFG 0x50
  95. #define INTEL_I850_ERRSTS 0xc8
  96. /* intel 915G registers */
  97. #define I915_GMADDR 0x18
  98. #define I915_MMADDR 0x10
  99. #define I915_PTEADDR 0x1C
  100. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  101. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  102. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  103. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  104. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  105. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  106. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  107. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  108. #define I915_IFPADDR 0x60
  109. /* Intel 965G registers */
  110. #define I965_MSAC 0x62
  111. #define I965_IFPADDR 0x70
  112. /* Intel 7505 registers */
  113. #define INTEL_I7505_APSIZE 0x74
  114. #define INTEL_I7505_NCAPID 0x60
  115. #define INTEL_I7505_NISTAT 0x6c
  116. #define INTEL_I7505_ATTBASE 0x78
  117. #define INTEL_I7505_ERRSTS 0x42
  118. #define INTEL_I7505_AGPCTRL 0x70
  119. #define INTEL_I7505_MCHCFG 0x50
  120. static const struct aper_size_info_fixed intel_i810_sizes[] =
  121. {
  122. {64, 16384, 4},
  123. /* The 32M mode still requires a 64k gatt */
  124. {32, 8192, 4}
  125. };
  126. #define AGP_DCACHE_MEMORY 1
  127. #define AGP_PHYS_MEMORY 2
  128. #define INTEL_AGP_CACHED_MEMORY 3
  129. static struct gatt_mask intel_i810_masks[] =
  130. {
  131. {.mask = I810_PTE_VALID, .type = 0},
  132. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  133. {.mask = I810_PTE_VALID, .type = 0},
  134. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  135. .type = INTEL_AGP_CACHED_MEMORY}
  136. };
  137. static struct _intel_private {
  138. struct pci_dev *pcidev; /* device one */
  139. u8 __iomem *registers;
  140. u32 __iomem *gtt; /* I915G */
  141. int num_dcache_entries;
  142. /* gtt_entries is the number of gtt entries that are already mapped
  143. * to stolen memory. Stolen memory is larger than the memory mapped
  144. * through gtt_entries, as it includes some reserved space for the BIOS
  145. * popup and for the GTT.
  146. */
  147. int gtt_entries; /* i830+ */
  148. union {
  149. void __iomem *i9xx_flush_page;
  150. void *i8xx_flush_page;
  151. };
  152. struct page *i8xx_page;
  153. struct resource ifp_resource;
  154. int resource_valid;
  155. } intel_private;
  156. static int intel_i810_fetch_size(void)
  157. {
  158. u32 smram_miscc;
  159. struct aper_size_info_fixed *values;
  160. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  161. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  162. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  163. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  164. return 0;
  165. }
  166. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  167. agp_bridge->previous_size =
  168. agp_bridge->current_size = (void *) (values + 1);
  169. agp_bridge->aperture_size_idx = 1;
  170. return values[1].size;
  171. } else {
  172. agp_bridge->previous_size =
  173. agp_bridge->current_size = (void *) (values);
  174. agp_bridge->aperture_size_idx = 0;
  175. return values[0].size;
  176. }
  177. return 0;
  178. }
  179. static int intel_i810_configure(void)
  180. {
  181. struct aper_size_info_fixed *current_size;
  182. u32 temp;
  183. int i;
  184. current_size = A_SIZE_FIX(agp_bridge->current_size);
  185. if (!intel_private.registers) {
  186. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  187. temp &= 0xfff80000;
  188. intel_private.registers = ioremap(temp, 128 * 4096);
  189. if (!intel_private.registers) {
  190. dev_err(&intel_private.pcidev->dev,
  191. "can't remap memory\n");
  192. return -ENOMEM;
  193. }
  194. }
  195. if ((readl(intel_private.registers+I810_DRAM_CTL)
  196. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  197. /* This will need to be dynamically assigned */
  198. dev_info(&intel_private.pcidev->dev,
  199. "detected 4MB dedicated video ram\n");
  200. intel_private.num_dcache_entries = 1024;
  201. }
  202. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  203. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  204. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  205. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  206. if (agp_bridge->driver->needs_scratch_page) {
  207. for (i = 0; i < current_size->num_entries; i++) {
  208. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  209. }
  210. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  211. }
  212. global_cache_flush();
  213. return 0;
  214. }
  215. static void intel_i810_cleanup(void)
  216. {
  217. writel(0, intel_private.registers+I810_PGETBL_CTL);
  218. readl(intel_private.registers); /* PCI Posting. */
  219. iounmap(intel_private.registers);
  220. }
  221. static void intel_i810_tlbflush(struct agp_memory *mem)
  222. {
  223. return;
  224. }
  225. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  226. {
  227. return;
  228. }
  229. /* Exists to support ARGB cursors */
  230. static struct page *i8xx_alloc_pages(void)
  231. {
  232. struct page *page;
  233. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  234. if (page == NULL)
  235. return NULL;
  236. if (set_pages_uc(page, 4) < 0) {
  237. set_pages_wb(page, 4);
  238. __free_pages(page, 2);
  239. return NULL;
  240. }
  241. get_page(page);
  242. atomic_inc(&agp_bridge->current_memory_agp);
  243. return page;
  244. }
  245. static void i8xx_destroy_pages(struct page *page)
  246. {
  247. if (page == NULL)
  248. return;
  249. set_pages_wb(page, 4);
  250. put_page(page);
  251. __free_pages(page, 2);
  252. atomic_dec(&agp_bridge->current_memory_agp);
  253. }
  254. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  255. int type)
  256. {
  257. if (type < AGP_USER_TYPES)
  258. return type;
  259. else if (type == AGP_USER_CACHED_MEMORY)
  260. return INTEL_AGP_CACHED_MEMORY;
  261. else
  262. return 0;
  263. }
  264. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  265. int type)
  266. {
  267. int i, j, num_entries;
  268. void *temp;
  269. int ret = -EINVAL;
  270. int mask_type;
  271. if (mem->page_count == 0)
  272. goto out;
  273. temp = agp_bridge->current_size;
  274. num_entries = A_SIZE_FIX(temp)->num_entries;
  275. if ((pg_start + mem->page_count) > num_entries)
  276. goto out_err;
  277. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  278. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  279. ret = -EBUSY;
  280. goto out_err;
  281. }
  282. }
  283. if (type != mem->type)
  284. goto out_err;
  285. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  286. switch (mask_type) {
  287. case AGP_DCACHE_MEMORY:
  288. if (!mem->is_flushed)
  289. global_cache_flush();
  290. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  291. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  292. intel_private.registers+I810_PTE_BASE+(i*4));
  293. }
  294. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  295. break;
  296. case AGP_PHYS_MEMORY:
  297. case AGP_NORMAL_MEMORY:
  298. if (!mem->is_flushed)
  299. global_cache_flush();
  300. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  301. writel(agp_bridge->driver->mask_memory(agp_bridge,
  302. mem->pages[i],
  303. mask_type),
  304. intel_private.registers+I810_PTE_BASE+(j*4));
  305. }
  306. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  307. break;
  308. default:
  309. goto out_err;
  310. }
  311. agp_bridge->driver->tlb_flush(mem);
  312. out:
  313. ret = 0;
  314. out_err:
  315. mem->is_flushed = true;
  316. return ret;
  317. }
  318. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  319. int type)
  320. {
  321. int i;
  322. if (mem->page_count == 0)
  323. return 0;
  324. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  325. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  326. }
  327. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  328. agp_bridge->driver->tlb_flush(mem);
  329. return 0;
  330. }
  331. /*
  332. * The i810/i830 requires a physical address to program its mouse
  333. * pointer into hardware.
  334. * However the Xserver still writes to it through the agp aperture.
  335. */
  336. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  337. {
  338. struct agp_memory *new;
  339. struct page *page;
  340. switch (pg_count) {
  341. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  342. break;
  343. case 4:
  344. /* kludge to get 4 physical pages for ARGB cursor */
  345. page = i8xx_alloc_pages();
  346. break;
  347. default:
  348. return NULL;
  349. }
  350. if (page == NULL)
  351. return NULL;
  352. new = agp_create_memory(pg_count);
  353. if (new == NULL)
  354. return NULL;
  355. new->pages[0] = page;
  356. if (pg_count == 4) {
  357. /* kludge to get 4 physical pages for ARGB cursor */
  358. new->pages[1] = new->pages[0] + 1;
  359. new->pages[2] = new->pages[1] + 1;
  360. new->pages[3] = new->pages[2] + 1;
  361. }
  362. new->page_count = pg_count;
  363. new->num_scratch_pages = pg_count;
  364. new->type = AGP_PHYS_MEMORY;
  365. new->physical = page_to_phys(new->pages[0]);
  366. return new;
  367. }
  368. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  369. {
  370. struct agp_memory *new;
  371. if (type == AGP_DCACHE_MEMORY) {
  372. if (pg_count != intel_private.num_dcache_entries)
  373. return NULL;
  374. new = agp_create_memory(1);
  375. if (new == NULL)
  376. return NULL;
  377. new->type = AGP_DCACHE_MEMORY;
  378. new->page_count = pg_count;
  379. new->num_scratch_pages = 0;
  380. agp_free_page_array(new);
  381. return new;
  382. }
  383. if (type == AGP_PHYS_MEMORY)
  384. return alloc_agpphysmem_i8xx(pg_count, type);
  385. return NULL;
  386. }
  387. static void intel_i810_free_by_type(struct agp_memory *curr)
  388. {
  389. agp_free_key(curr->key);
  390. if (curr->type == AGP_PHYS_MEMORY) {
  391. if (curr->page_count == 4)
  392. i8xx_destroy_pages(curr->pages[0]);
  393. else {
  394. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  395. AGP_PAGE_DESTROY_UNMAP);
  396. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  397. AGP_PAGE_DESTROY_FREE);
  398. }
  399. agp_free_page_array(curr);
  400. }
  401. kfree(curr);
  402. }
  403. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  404. struct page *page, int type)
  405. {
  406. unsigned long addr = phys_to_gart(page_to_phys(page));
  407. /* Type checking must be done elsewhere */
  408. return addr | bridge->driver->masks[type].mask;
  409. }
  410. static struct aper_size_info_fixed intel_i830_sizes[] =
  411. {
  412. {128, 32768, 5},
  413. /* The 64M mode still requires a 128k gatt */
  414. {64, 16384, 5},
  415. {256, 65536, 6},
  416. {512, 131072, 7},
  417. };
  418. static void intel_i830_init_gtt_entries(void)
  419. {
  420. u16 gmch_ctrl;
  421. int gtt_entries;
  422. u8 rdct;
  423. int local = 0;
  424. static const int ddt[4] = { 0, 16, 32, 64 };
  425. int size; /* reserved space (in kb) at the top of stolen memory */
  426. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  427. if (IS_I965) {
  428. u32 pgetbl_ctl;
  429. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  430. /* The 965 has a field telling us the size of the GTT,
  431. * which may be larger than what is necessary to map the
  432. * aperture.
  433. */
  434. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  435. case I965_PGETBL_SIZE_128KB:
  436. size = 128;
  437. break;
  438. case I965_PGETBL_SIZE_256KB:
  439. size = 256;
  440. break;
  441. case I965_PGETBL_SIZE_512KB:
  442. size = 512;
  443. break;
  444. case I965_PGETBL_SIZE_1MB:
  445. size = 1024;
  446. break;
  447. case I965_PGETBL_SIZE_2MB:
  448. size = 2048;
  449. break;
  450. case I965_PGETBL_SIZE_1_5MB:
  451. size = 1024 + 512;
  452. break;
  453. default:
  454. dev_info(&intel_private.pcidev->dev,
  455. "unknown page table size, assuming 512KB\n");
  456. size = 512;
  457. }
  458. size += 4; /* add in BIOS popup space */
  459. } else if (IS_G33 && !IS_IGD) {
  460. /* G33's GTT size defined in gmch_ctrl */
  461. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  462. case G33_PGETBL_SIZE_1M:
  463. size = 1024;
  464. break;
  465. case G33_PGETBL_SIZE_2M:
  466. size = 2048;
  467. break;
  468. default:
  469. dev_info(&agp_bridge->dev->dev,
  470. "unknown page table size 0x%x, assuming 512KB\n",
  471. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  472. size = 512;
  473. }
  474. size += 4;
  475. } else if (IS_G4X || IS_IGD) {
  476. /* On 4 series hardware, GTT stolen is separate from graphics
  477. * stolen, ignore it in stolen gtt entries counting. However,
  478. * 4KB of the stolen memory doesn't get mapped to the GTT.
  479. */
  480. size = 4;
  481. } else {
  482. /* On previous hardware, the GTT size was just what was
  483. * required to map the aperture.
  484. */
  485. size = agp_bridge->driver->fetch_size() + 4;
  486. }
  487. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  488. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  489. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  490. case I830_GMCH_GMS_STOLEN_512:
  491. gtt_entries = KB(512) - KB(size);
  492. break;
  493. case I830_GMCH_GMS_STOLEN_1024:
  494. gtt_entries = MB(1) - KB(size);
  495. break;
  496. case I830_GMCH_GMS_STOLEN_8192:
  497. gtt_entries = MB(8) - KB(size);
  498. break;
  499. case I830_GMCH_GMS_LOCAL:
  500. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  501. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  502. MB(ddt[I830_RDRAM_DDT(rdct)]);
  503. local = 1;
  504. break;
  505. default:
  506. gtt_entries = 0;
  507. break;
  508. }
  509. } else {
  510. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  511. case I855_GMCH_GMS_STOLEN_1M:
  512. gtt_entries = MB(1) - KB(size);
  513. break;
  514. case I855_GMCH_GMS_STOLEN_4M:
  515. gtt_entries = MB(4) - KB(size);
  516. break;
  517. case I855_GMCH_GMS_STOLEN_8M:
  518. gtt_entries = MB(8) - KB(size);
  519. break;
  520. case I855_GMCH_GMS_STOLEN_16M:
  521. gtt_entries = MB(16) - KB(size);
  522. break;
  523. case I855_GMCH_GMS_STOLEN_32M:
  524. gtt_entries = MB(32) - KB(size);
  525. break;
  526. case I915_GMCH_GMS_STOLEN_48M:
  527. /* Check it's really I915G */
  528. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  529. gtt_entries = MB(48) - KB(size);
  530. else
  531. gtt_entries = 0;
  532. break;
  533. case I915_GMCH_GMS_STOLEN_64M:
  534. /* Check it's really I915G */
  535. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  536. gtt_entries = MB(64) - KB(size);
  537. else
  538. gtt_entries = 0;
  539. break;
  540. case G33_GMCH_GMS_STOLEN_128M:
  541. if (IS_G33 || IS_I965 || IS_G4X)
  542. gtt_entries = MB(128) - KB(size);
  543. else
  544. gtt_entries = 0;
  545. break;
  546. case G33_GMCH_GMS_STOLEN_256M:
  547. if (IS_G33 || IS_I965 || IS_G4X)
  548. gtt_entries = MB(256) - KB(size);
  549. else
  550. gtt_entries = 0;
  551. break;
  552. case INTEL_GMCH_GMS_STOLEN_96M:
  553. if (IS_I965 || IS_G4X)
  554. gtt_entries = MB(96) - KB(size);
  555. else
  556. gtt_entries = 0;
  557. break;
  558. case INTEL_GMCH_GMS_STOLEN_160M:
  559. if (IS_I965 || IS_G4X)
  560. gtt_entries = MB(160) - KB(size);
  561. else
  562. gtt_entries = 0;
  563. break;
  564. case INTEL_GMCH_GMS_STOLEN_224M:
  565. if (IS_I965 || IS_G4X)
  566. gtt_entries = MB(224) - KB(size);
  567. else
  568. gtt_entries = 0;
  569. break;
  570. case INTEL_GMCH_GMS_STOLEN_352M:
  571. if (IS_I965 || IS_G4X)
  572. gtt_entries = MB(352) - KB(size);
  573. else
  574. gtt_entries = 0;
  575. break;
  576. default:
  577. gtt_entries = 0;
  578. break;
  579. }
  580. }
  581. if (gtt_entries > 0) {
  582. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  583. gtt_entries / KB(1), local ? "local" : "stolen");
  584. gtt_entries /= KB(4);
  585. } else {
  586. dev_info(&agp_bridge->dev->dev,
  587. "no pre-allocated video memory detected\n");
  588. gtt_entries = 0;
  589. }
  590. intel_private.gtt_entries = gtt_entries;
  591. }
  592. static void intel_i830_fini_flush(void)
  593. {
  594. kunmap(intel_private.i8xx_page);
  595. intel_private.i8xx_flush_page = NULL;
  596. unmap_page_from_agp(intel_private.i8xx_page);
  597. __free_page(intel_private.i8xx_page);
  598. intel_private.i8xx_page = NULL;
  599. }
  600. static void intel_i830_setup_flush(void)
  601. {
  602. /* return if we've already set the flush mechanism up */
  603. if (intel_private.i8xx_page)
  604. return;
  605. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  606. if (!intel_private.i8xx_page)
  607. return;
  608. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  609. if (!intel_private.i8xx_flush_page)
  610. intel_i830_fini_flush();
  611. }
  612. static void
  613. do_wbinvd(void *null)
  614. {
  615. wbinvd();
  616. }
  617. /* The chipset_flush interface needs to get data that has already been
  618. * flushed out of the CPU all the way out to main memory, because the GPU
  619. * doesn't snoop those buffers.
  620. *
  621. * The 8xx series doesn't have the same lovely interface for flushing the
  622. * chipset write buffers that the later chips do. According to the 865
  623. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  624. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  625. * that it'll push whatever was in there out. It appears to work.
  626. */
  627. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  628. {
  629. unsigned int *pg = intel_private.i8xx_flush_page;
  630. memset(pg, 0, 1024);
  631. if (cpu_has_clflush) {
  632. clflush_cache_range(pg, 1024);
  633. } else {
  634. if (on_each_cpu(do_wbinvd, NULL, 1) != 0)
  635. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  636. }
  637. }
  638. /* The intel i830 automatically initializes the agp aperture during POST.
  639. * Use the memory already set aside for in the GTT.
  640. */
  641. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  642. {
  643. int page_order;
  644. struct aper_size_info_fixed *size;
  645. int num_entries;
  646. u32 temp;
  647. size = agp_bridge->current_size;
  648. page_order = size->page_order;
  649. num_entries = size->num_entries;
  650. agp_bridge->gatt_table_real = NULL;
  651. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  652. temp &= 0xfff80000;
  653. intel_private.registers = ioremap(temp, 128 * 4096);
  654. if (!intel_private.registers)
  655. return -ENOMEM;
  656. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  657. global_cache_flush(); /* FIXME: ?? */
  658. /* we have to call this as early as possible after the MMIO base address is known */
  659. intel_i830_init_gtt_entries();
  660. agp_bridge->gatt_table = NULL;
  661. agp_bridge->gatt_bus_addr = temp;
  662. return 0;
  663. }
  664. /* Return the gatt table to a sane state. Use the top of stolen
  665. * memory for the GTT.
  666. */
  667. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  668. {
  669. return 0;
  670. }
  671. static int intel_i830_fetch_size(void)
  672. {
  673. u16 gmch_ctrl;
  674. struct aper_size_info_fixed *values;
  675. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  676. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  677. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  678. /* 855GM/852GM/865G has 128MB aperture size */
  679. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  680. agp_bridge->aperture_size_idx = 0;
  681. return values[0].size;
  682. }
  683. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  684. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  685. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  686. agp_bridge->aperture_size_idx = 0;
  687. return values[0].size;
  688. } else {
  689. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  690. agp_bridge->aperture_size_idx = 1;
  691. return values[1].size;
  692. }
  693. return 0;
  694. }
  695. static int intel_i830_configure(void)
  696. {
  697. struct aper_size_info_fixed *current_size;
  698. u32 temp;
  699. u16 gmch_ctrl;
  700. int i;
  701. current_size = A_SIZE_FIX(agp_bridge->current_size);
  702. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  703. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  704. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  705. gmch_ctrl |= I830_GMCH_ENABLED;
  706. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  707. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  708. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  709. if (agp_bridge->driver->needs_scratch_page) {
  710. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  711. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  712. }
  713. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  714. }
  715. global_cache_flush();
  716. intel_i830_setup_flush();
  717. return 0;
  718. }
  719. static void intel_i830_cleanup(void)
  720. {
  721. iounmap(intel_private.registers);
  722. }
  723. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  724. int type)
  725. {
  726. int i, j, num_entries;
  727. void *temp;
  728. int ret = -EINVAL;
  729. int mask_type;
  730. if (mem->page_count == 0)
  731. goto out;
  732. temp = agp_bridge->current_size;
  733. num_entries = A_SIZE_FIX(temp)->num_entries;
  734. if (pg_start < intel_private.gtt_entries) {
  735. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  736. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  737. pg_start, intel_private.gtt_entries);
  738. dev_info(&intel_private.pcidev->dev,
  739. "trying to insert into local/stolen memory\n");
  740. goto out_err;
  741. }
  742. if ((pg_start + mem->page_count) > num_entries)
  743. goto out_err;
  744. /* The i830 can't check the GTT for entries since its read only,
  745. * depend on the caller to make the correct offset decisions.
  746. */
  747. if (type != mem->type)
  748. goto out_err;
  749. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  750. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  751. mask_type != INTEL_AGP_CACHED_MEMORY)
  752. goto out_err;
  753. if (!mem->is_flushed)
  754. global_cache_flush();
  755. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  756. writel(agp_bridge->driver->mask_memory(agp_bridge,
  757. mem->pages[i], mask_type),
  758. intel_private.registers+I810_PTE_BASE+(j*4));
  759. }
  760. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  761. agp_bridge->driver->tlb_flush(mem);
  762. out:
  763. ret = 0;
  764. out_err:
  765. mem->is_flushed = true;
  766. return ret;
  767. }
  768. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  769. int type)
  770. {
  771. int i;
  772. if (mem->page_count == 0)
  773. return 0;
  774. if (pg_start < intel_private.gtt_entries) {
  775. dev_info(&intel_private.pcidev->dev,
  776. "trying to disable local/stolen memory\n");
  777. return -EINVAL;
  778. }
  779. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  780. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  781. }
  782. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  783. agp_bridge->driver->tlb_flush(mem);
  784. return 0;
  785. }
  786. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  787. {
  788. if (type == AGP_PHYS_MEMORY)
  789. return alloc_agpphysmem_i8xx(pg_count, type);
  790. /* always return NULL for other allocation types for now */
  791. return NULL;
  792. }
  793. static int intel_alloc_chipset_flush_resource(void)
  794. {
  795. int ret;
  796. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  797. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  798. pcibios_align_resource, agp_bridge->dev);
  799. return ret;
  800. }
  801. static void intel_i915_setup_chipset_flush(void)
  802. {
  803. int ret;
  804. u32 temp;
  805. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  806. if (!(temp & 0x1)) {
  807. intel_alloc_chipset_flush_resource();
  808. intel_private.resource_valid = 1;
  809. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  810. } else {
  811. temp &= ~1;
  812. intel_private.resource_valid = 1;
  813. intel_private.ifp_resource.start = temp;
  814. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  815. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  816. /* some BIOSes reserve this area in a pnp some don't */
  817. if (ret)
  818. intel_private.resource_valid = 0;
  819. }
  820. }
  821. static void intel_i965_g33_setup_chipset_flush(void)
  822. {
  823. u32 temp_hi, temp_lo;
  824. int ret;
  825. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  826. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  827. if (!(temp_lo & 0x1)) {
  828. intel_alloc_chipset_flush_resource();
  829. intel_private.resource_valid = 1;
  830. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  831. upper_32_bits(intel_private.ifp_resource.start));
  832. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  833. } else {
  834. u64 l64;
  835. temp_lo &= ~0x1;
  836. l64 = ((u64)temp_hi << 32) | temp_lo;
  837. intel_private.resource_valid = 1;
  838. intel_private.ifp_resource.start = l64;
  839. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  840. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  841. /* some BIOSes reserve this area in a pnp some don't */
  842. if (ret)
  843. intel_private.resource_valid = 0;
  844. }
  845. }
  846. static void intel_i9xx_setup_flush(void)
  847. {
  848. /* return if already configured */
  849. if (intel_private.ifp_resource.start)
  850. return;
  851. /* setup a resource for this object */
  852. intel_private.ifp_resource.name = "Intel Flush Page";
  853. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  854. /* Setup chipset flush for 915 */
  855. if (IS_I965 || IS_G33 || IS_G4X) {
  856. intel_i965_g33_setup_chipset_flush();
  857. } else {
  858. intel_i915_setup_chipset_flush();
  859. }
  860. if (intel_private.ifp_resource.start) {
  861. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  862. if (!intel_private.i9xx_flush_page)
  863. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  864. }
  865. }
  866. static int intel_i915_configure(void)
  867. {
  868. struct aper_size_info_fixed *current_size;
  869. u32 temp;
  870. u16 gmch_ctrl;
  871. int i;
  872. current_size = A_SIZE_FIX(agp_bridge->current_size);
  873. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  874. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  875. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  876. gmch_ctrl |= I830_GMCH_ENABLED;
  877. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  878. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  879. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  880. if (agp_bridge->driver->needs_scratch_page) {
  881. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  882. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  883. }
  884. readl(intel_private.gtt+i-1); /* PCI Posting. */
  885. }
  886. global_cache_flush();
  887. intel_i9xx_setup_flush();
  888. return 0;
  889. }
  890. static void intel_i915_cleanup(void)
  891. {
  892. if (intel_private.i9xx_flush_page)
  893. iounmap(intel_private.i9xx_flush_page);
  894. if (intel_private.resource_valid)
  895. release_resource(&intel_private.ifp_resource);
  896. intel_private.ifp_resource.start = 0;
  897. intel_private.resource_valid = 0;
  898. iounmap(intel_private.gtt);
  899. iounmap(intel_private.registers);
  900. }
  901. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  902. {
  903. if (intel_private.i9xx_flush_page)
  904. writel(1, intel_private.i9xx_flush_page);
  905. }
  906. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  907. int type)
  908. {
  909. int i, j, num_entries;
  910. void *temp;
  911. int ret = -EINVAL;
  912. int mask_type;
  913. if (mem->page_count == 0)
  914. goto out;
  915. temp = agp_bridge->current_size;
  916. num_entries = A_SIZE_FIX(temp)->num_entries;
  917. if (pg_start < intel_private.gtt_entries) {
  918. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  919. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  920. pg_start, intel_private.gtt_entries);
  921. dev_info(&intel_private.pcidev->dev,
  922. "trying to insert into local/stolen memory\n");
  923. goto out_err;
  924. }
  925. if ((pg_start + mem->page_count) > num_entries)
  926. goto out_err;
  927. /* The i915 can't check the GTT for entries since its read only,
  928. * depend on the caller to make the correct offset decisions.
  929. */
  930. if (type != mem->type)
  931. goto out_err;
  932. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  933. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  934. mask_type != INTEL_AGP_CACHED_MEMORY)
  935. goto out_err;
  936. if (!mem->is_flushed)
  937. global_cache_flush();
  938. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  939. writel(agp_bridge->driver->mask_memory(agp_bridge,
  940. mem->pages[i], mask_type), intel_private.gtt+j);
  941. }
  942. readl(intel_private.gtt+j-1);
  943. agp_bridge->driver->tlb_flush(mem);
  944. out:
  945. ret = 0;
  946. out_err:
  947. mem->is_flushed = true;
  948. return ret;
  949. }
  950. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  951. int type)
  952. {
  953. int i;
  954. if (mem->page_count == 0)
  955. return 0;
  956. if (pg_start < intel_private.gtt_entries) {
  957. dev_info(&intel_private.pcidev->dev,
  958. "trying to disable local/stolen memory\n");
  959. return -EINVAL;
  960. }
  961. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  962. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  963. readl(intel_private.gtt+i-1);
  964. agp_bridge->driver->tlb_flush(mem);
  965. return 0;
  966. }
  967. /* Return the aperture size by just checking the resource length. The effect
  968. * described in the spec of the MSAC registers is just changing of the
  969. * resource size.
  970. */
  971. static int intel_i9xx_fetch_size(void)
  972. {
  973. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  974. int aper_size; /* size in megabytes */
  975. int i;
  976. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  977. for (i = 0; i < num_sizes; i++) {
  978. if (aper_size == intel_i830_sizes[i].size) {
  979. agp_bridge->current_size = intel_i830_sizes + i;
  980. agp_bridge->previous_size = agp_bridge->current_size;
  981. return aper_size;
  982. }
  983. }
  984. return 0;
  985. }
  986. /* The intel i915 automatically initializes the agp aperture during POST.
  987. * Use the memory already set aside for in the GTT.
  988. */
  989. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  990. {
  991. int page_order;
  992. struct aper_size_info_fixed *size;
  993. int num_entries;
  994. u32 temp, temp2;
  995. int gtt_map_size = 256 * 1024;
  996. size = agp_bridge->current_size;
  997. page_order = size->page_order;
  998. num_entries = size->num_entries;
  999. agp_bridge->gatt_table_real = NULL;
  1000. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1001. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1002. if (IS_G33)
  1003. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  1004. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1005. if (!intel_private.gtt)
  1006. return -ENOMEM;
  1007. temp &= 0xfff80000;
  1008. intel_private.registers = ioremap(temp, 128 * 4096);
  1009. if (!intel_private.registers) {
  1010. iounmap(intel_private.gtt);
  1011. return -ENOMEM;
  1012. }
  1013. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1014. global_cache_flush(); /* FIXME: ? */
  1015. /* we have to call this as early as possible after the MMIO base address is known */
  1016. intel_i830_init_gtt_entries();
  1017. agp_bridge->gatt_table = NULL;
  1018. agp_bridge->gatt_bus_addr = temp;
  1019. return 0;
  1020. }
  1021. /*
  1022. * The i965 supports 36-bit physical addresses, but to keep
  1023. * the format of the GTT the same, the bits that don't fit
  1024. * in a 32-bit word are shifted down to bits 4..7.
  1025. *
  1026. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1027. * is always zero on 32-bit architectures, so no need to make
  1028. * this conditional.
  1029. */
  1030. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1031. struct page *page, int type)
  1032. {
  1033. dma_addr_t addr = phys_to_gart(page_to_phys(page));
  1034. /* Shift high bits down */
  1035. addr |= (addr >> 28) & 0xf0;
  1036. /* Type checking must be done elsewhere */
  1037. return addr | bridge->driver->masks[type].mask;
  1038. }
  1039. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1040. {
  1041. switch (agp_bridge->dev->device) {
  1042. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1043. case PCI_DEVICE_ID_INTEL_IGD_E_HB:
  1044. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1045. case PCI_DEVICE_ID_INTEL_G45_HB:
  1046. case PCI_DEVICE_ID_INTEL_G41_HB:
  1047. case PCI_DEVICE_ID_INTEL_B43_HB:
  1048. case PCI_DEVICE_ID_INTEL_IGDNG_D_HB:
  1049. case PCI_DEVICE_ID_INTEL_IGDNG_M_HB:
  1050. case PCI_DEVICE_ID_INTEL_IGDNG_MA_HB:
  1051. *gtt_offset = *gtt_size = MB(2);
  1052. break;
  1053. default:
  1054. *gtt_offset = *gtt_size = KB(512);
  1055. }
  1056. }
  1057. /* The intel i965 automatically initializes the agp aperture during POST.
  1058. * Use the memory already set aside for in the GTT.
  1059. */
  1060. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1061. {
  1062. int page_order;
  1063. struct aper_size_info_fixed *size;
  1064. int num_entries;
  1065. u32 temp;
  1066. int gtt_offset, gtt_size;
  1067. size = agp_bridge->current_size;
  1068. page_order = size->page_order;
  1069. num_entries = size->num_entries;
  1070. agp_bridge->gatt_table_real = NULL;
  1071. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1072. temp &= 0xfff00000;
  1073. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1074. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1075. if (!intel_private.gtt)
  1076. return -ENOMEM;
  1077. intel_private.registers = ioremap(temp, 128 * 4096);
  1078. if (!intel_private.registers) {
  1079. iounmap(intel_private.gtt);
  1080. return -ENOMEM;
  1081. }
  1082. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1083. global_cache_flush(); /* FIXME: ? */
  1084. /* we have to call this as early as possible after the MMIO base address is known */
  1085. intel_i830_init_gtt_entries();
  1086. agp_bridge->gatt_table = NULL;
  1087. agp_bridge->gatt_bus_addr = temp;
  1088. return 0;
  1089. }
  1090. static int intel_fetch_size(void)
  1091. {
  1092. int i;
  1093. u16 temp;
  1094. struct aper_size_info_16 *values;
  1095. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1096. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1097. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1098. if (temp == values[i].size_value) {
  1099. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1100. agp_bridge->aperture_size_idx = i;
  1101. return values[i].size;
  1102. }
  1103. }
  1104. return 0;
  1105. }
  1106. static int __intel_8xx_fetch_size(u8 temp)
  1107. {
  1108. int i;
  1109. struct aper_size_info_8 *values;
  1110. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1111. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1112. if (temp == values[i].size_value) {
  1113. agp_bridge->previous_size =
  1114. agp_bridge->current_size = (void *) (values + i);
  1115. agp_bridge->aperture_size_idx = i;
  1116. return values[i].size;
  1117. }
  1118. }
  1119. return 0;
  1120. }
  1121. static int intel_8xx_fetch_size(void)
  1122. {
  1123. u8 temp;
  1124. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1125. return __intel_8xx_fetch_size(temp);
  1126. }
  1127. static int intel_815_fetch_size(void)
  1128. {
  1129. u8 temp;
  1130. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1131. * one non-reserved bit, so mask the others out ... */
  1132. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1133. temp &= (1 << 3);
  1134. return __intel_8xx_fetch_size(temp);
  1135. }
  1136. static void intel_tlbflush(struct agp_memory *mem)
  1137. {
  1138. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1139. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1140. }
  1141. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1142. {
  1143. u32 temp;
  1144. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1145. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1146. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1147. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1148. }
  1149. static void intel_cleanup(void)
  1150. {
  1151. u16 temp;
  1152. struct aper_size_info_16 *previous_size;
  1153. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1154. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1155. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1156. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1157. }
  1158. static void intel_8xx_cleanup(void)
  1159. {
  1160. u16 temp;
  1161. struct aper_size_info_8 *previous_size;
  1162. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1163. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1164. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1165. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1166. }
  1167. static int intel_configure(void)
  1168. {
  1169. u32 temp;
  1170. u16 temp2;
  1171. struct aper_size_info_16 *current_size;
  1172. current_size = A_SIZE_16(agp_bridge->current_size);
  1173. /* aperture size */
  1174. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1175. /* address to map to */
  1176. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1177. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1178. /* attbase - aperture base */
  1179. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1180. /* agpctrl */
  1181. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1182. /* paccfg/nbxcfg */
  1183. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1184. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1185. (temp2 & ~(1 << 10)) | (1 << 9));
  1186. /* clear any possible error conditions */
  1187. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1188. return 0;
  1189. }
  1190. static int intel_815_configure(void)
  1191. {
  1192. u32 temp, addr;
  1193. u8 temp2;
  1194. struct aper_size_info_8 *current_size;
  1195. /* attbase - aperture base */
  1196. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1197. * ATTBASE register are reserved -> try not to write them */
  1198. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1199. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1200. return -EINVAL;
  1201. }
  1202. current_size = A_SIZE_8(agp_bridge->current_size);
  1203. /* aperture size */
  1204. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1205. current_size->size_value);
  1206. /* address to map to */
  1207. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1208. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1209. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1210. addr &= INTEL_815_ATTBASE_MASK;
  1211. addr |= agp_bridge->gatt_bus_addr;
  1212. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1213. /* agpctrl */
  1214. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1215. /* apcont */
  1216. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1217. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1218. /* clear any possible error conditions */
  1219. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1220. return 0;
  1221. }
  1222. static void intel_820_tlbflush(struct agp_memory *mem)
  1223. {
  1224. return;
  1225. }
  1226. static void intel_820_cleanup(void)
  1227. {
  1228. u8 temp;
  1229. struct aper_size_info_8 *previous_size;
  1230. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1231. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1232. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1233. temp & ~(1 << 1));
  1234. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1235. previous_size->size_value);
  1236. }
  1237. static int intel_820_configure(void)
  1238. {
  1239. u32 temp;
  1240. u8 temp2;
  1241. struct aper_size_info_8 *current_size;
  1242. current_size = A_SIZE_8(agp_bridge->current_size);
  1243. /* aperture size */
  1244. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1245. /* address to map to */
  1246. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1247. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1248. /* attbase - aperture base */
  1249. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1250. /* agpctrl */
  1251. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1252. /* global enable aperture access */
  1253. /* This flag is not accessed through MCHCFG register as in */
  1254. /* i850 chipset. */
  1255. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1256. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1257. /* clear any possible AGP-related error conditions */
  1258. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1259. return 0;
  1260. }
  1261. static int intel_840_configure(void)
  1262. {
  1263. u32 temp;
  1264. u16 temp2;
  1265. struct aper_size_info_8 *current_size;
  1266. current_size = A_SIZE_8(agp_bridge->current_size);
  1267. /* aperture size */
  1268. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1269. /* address to map to */
  1270. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1271. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1272. /* attbase - aperture base */
  1273. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1274. /* agpctrl */
  1275. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1276. /* mcgcfg */
  1277. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1278. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1279. /* clear any possible error conditions */
  1280. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1281. return 0;
  1282. }
  1283. static int intel_845_configure(void)
  1284. {
  1285. u32 temp;
  1286. u8 temp2;
  1287. struct aper_size_info_8 *current_size;
  1288. current_size = A_SIZE_8(agp_bridge->current_size);
  1289. /* aperture size */
  1290. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1291. if (agp_bridge->apbase_config != 0) {
  1292. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1293. agp_bridge->apbase_config);
  1294. } else {
  1295. /* address to map to */
  1296. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1297. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1298. agp_bridge->apbase_config = temp;
  1299. }
  1300. /* attbase - aperture base */
  1301. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1302. /* agpctrl */
  1303. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1304. /* agpm */
  1305. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1306. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1307. /* clear any possible error conditions */
  1308. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1309. intel_i830_setup_flush();
  1310. return 0;
  1311. }
  1312. static int intel_850_configure(void)
  1313. {
  1314. u32 temp;
  1315. u16 temp2;
  1316. struct aper_size_info_8 *current_size;
  1317. current_size = A_SIZE_8(agp_bridge->current_size);
  1318. /* aperture size */
  1319. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1320. /* address to map to */
  1321. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1322. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1323. /* attbase - aperture base */
  1324. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1325. /* agpctrl */
  1326. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1327. /* mcgcfg */
  1328. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1329. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1330. /* clear any possible AGP-related error conditions */
  1331. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1332. return 0;
  1333. }
  1334. static int intel_860_configure(void)
  1335. {
  1336. u32 temp;
  1337. u16 temp2;
  1338. struct aper_size_info_8 *current_size;
  1339. current_size = A_SIZE_8(agp_bridge->current_size);
  1340. /* aperture size */
  1341. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1342. /* address to map to */
  1343. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1344. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1345. /* attbase - aperture base */
  1346. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1347. /* agpctrl */
  1348. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1349. /* mcgcfg */
  1350. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1351. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1352. /* clear any possible AGP-related error conditions */
  1353. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1354. return 0;
  1355. }
  1356. static int intel_830mp_configure(void)
  1357. {
  1358. u32 temp;
  1359. u16 temp2;
  1360. struct aper_size_info_8 *current_size;
  1361. current_size = A_SIZE_8(agp_bridge->current_size);
  1362. /* aperture size */
  1363. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1364. /* address to map to */
  1365. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1366. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1367. /* attbase - aperture base */
  1368. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1369. /* agpctrl */
  1370. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1371. /* gmch */
  1372. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1373. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1374. /* clear any possible AGP-related error conditions */
  1375. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1376. return 0;
  1377. }
  1378. static int intel_7505_configure(void)
  1379. {
  1380. u32 temp;
  1381. u16 temp2;
  1382. struct aper_size_info_8 *current_size;
  1383. current_size = A_SIZE_8(agp_bridge->current_size);
  1384. /* aperture size */
  1385. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1386. /* address to map to */
  1387. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1388. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1389. /* attbase - aperture base */
  1390. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1391. /* agpctrl */
  1392. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1393. /* mchcfg */
  1394. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1395. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1396. return 0;
  1397. }
  1398. /* Setup function */
  1399. static const struct gatt_mask intel_generic_masks[] =
  1400. {
  1401. {.mask = 0x00000017, .type = 0}
  1402. };
  1403. static const struct aper_size_info_8 intel_815_sizes[2] =
  1404. {
  1405. {64, 16384, 4, 0},
  1406. {32, 8192, 3, 8},
  1407. };
  1408. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1409. {
  1410. {256, 65536, 6, 0},
  1411. {128, 32768, 5, 32},
  1412. {64, 16384, 4, 48},
  1413. {32, 8192, 3, 56},
  1414. {16, 4096, 2, 60},
  1415. {8, 2048, 1, 62},
  1416. {4, 1024, 0, 63}
  1417. };
  1418. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1419. {
  1420. {256, 65536, 6, 0},
  1421. {128, 32768, 5, 32},
  1422. {64, 16384, 4, 48},
  1423. {32, 8192, 3, 56},
  1424. {16, 4096, 2, 60},
  1425. {8, 2048, 1, 62},
  1426. {4, 1024, 0, 63}
  1427. };
  1428. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1429. {
  1430. {256, 65536, 6, 0},
  1431. {128, 32768, 5, 32},
  1432. {64, 16384, 4, 48},
  1433. {32, 8192, 3, 56}
  1434. };
  1435. static const struct agp_bridge_driver intel_generic_driver = {
  1436. .owner = THIS_MODULE,
  1437. .aperture_sizes = intel_generic_sizes,
  1438. .size_type = U16_APER_SIZE,
  1439. .num_aperture_sizes = 7,
  1440. .configure = intel_configure,
  1441. .fetch_size = intel_fetch_size,
  1442. .cleanup = intel_cleanup,
  1443. .tlb_flush = intel_tlbflush,
  1444. .mask_memory = agp_generic_mask_memory,
  1445. .masks = intel_generic_masks,
  1446. .agp_enable = agp_generic_enable,
  1447. .cache_flush = global_cache_flush,
  1448. .create_gatt_table = agp_generic_create_gatt_table,
  1449. .free_gatt_table = agp_generic_free_gatt_table,
  1450. .insert_memory = agp_generic_insert_memory,
  1451. .remove_memory = agp_generic_remove_memory,
  1452. .alloc_by_type = agp_generic_alloc_by_type,
  1453. .free_by_type = agp_generic_free_by_type,
  1454. .agp_alloc_page = agp_generic_alloc_page,
  1455. .agp_alloc_pages = agp_generic_alloc_pages,
  1456. .agp_destroy_page = agp_generic_destroy_page,
  1457. .agp_destroy_pages = agp_generic_destroy_pages,
  1458. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1459. };
  1460. static const struct agp_bridge_driver intel_810_driver = {
  1461. .owner = THIS_MODULE,
  1462. .aperture_sizes = intel_i810_sizes,
  1463. .size_type = FIXED_APER_SIZE,
  1464. .num_aperture_sizes = 2,
  1465. .needs_scratch_page = true,
  1466. .configure = intel_i810_configure,
  1467. .fetch_size = intel_i810_fetch_size,
  1468. .cleanup = intel_i810_cleanup,
  1469. .tlb_flush = intel_i810_tlbflush,
  1470. .mask_memory = intel_i810_mask_memory,
  1471. .masks = intel_i810_masks,
  1472. .agp_enable = intel_i810_agp_enable,
  1473. .cache_flush = global_cache_flush,
  1474. .create_gatt_table = agp_generic_create_gatt_table,
  1475. .free_gatt_table = agp_generic_free_gatt_table,
  1476. .insert_memory = intel_i810_insert_entries,
  1477. .remove_memory = intel_i810_remove_entries,
  1478. .alloc_by_type = intel_i810_alloc_by_type,
  1479. .free_by_type = intel_i810_free_by_type,
  1480. .agp_alloc_page = agp_generic_alloc_page,
  1481. .agp_alloc_pages = agp_generic_alloc_pages,
  1482. .agp_destroy_page = agp_generic_destroy_page,
  1483. .agp_destroy_pages = agp_generic_destroy_pages,
  1484. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1485. };
  1486. static const struct agp_bridge_driver intel_815_driver = {
  1487. .owner = THIS_MODULE,
  1488. .aperture_sizes = intel_815_sizes,
  1489. .size_type = U8_APER_SIZE,
  1490. .num_aperture_sizes = 2,
  1491. .configure = intel_815_configure,
  1492. .fetch_size = intel_815_fetch_size,
  1493. .cleanup = intel_8xx_cleanup,
  1494. .tlb_flush = intel_8xx_tlbflush,
  1495. .mask_memory = agp_generic_mask_memory,
  1496. .masks = intel_generic_masks,
  1497. .agp_enable = agp_generic_enable,
  1498. .cache_flush = global_cache_flush,
  1499. .create_gatt_table = agp_generic_create_gatt_table,
  1500. .free_gatt_table = agp_generic_free_gatt_table,
  1501. .insert_memory = agp_generic_insert_memory,
  1502. .remove_memory = agp_generic_remove_memory,
  1503. .alloc_by_type = agp_generic_alloc_by_type,
  1504. .free_by_type = agp_generic_free_by_type,
  1505. .agp_alloc_page = agp_generic_alloc_page,
  1506. .agp_alloc_pages = agp_generic_alloc_pages,
  1507. .agp_destroy_page = agp_generic_destroy_page,
  1508. .agp_destroy_pages = agp_generic_destroy_pages,
  1509. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1510. };
  1511. static const struct agp_bridge_driver intel_830_driver = {
  1512. .owner = THIS_MODULE,
  1513. .aperture_sizes = intel_i830_sizes,
  1514. .size_type = FIXED_APER_SIZE,
  1515. .num_aperture_sizes = 4,
  1516. .needs_scratch_page = true,
  1517. .configure = intel_i830_configure,
  1518. .fetch_size = intel_i830_fetch_size,
  1519. .cleanup = intel_i830_cleanup,
  1520. .tlb_flush = intel_i810_tlbflush,
  1521. .mask_memory = intel_i810_mask_memory,
  1522. .masks = intel_i810_masks,
  1523. .agp_enable = intel_i810_agp_enable,
  1524. .cache_flush = global_cache_flush,
  1525. .create_gatt_table = intel_i830_create_gatt_table,
  1526. .free_gatt_table = intel_i830_free_gatt_table,
  1527. .insert_memory = intel_i830_insert_entries,
  1528. .remove_memory = intel_i830_remove_entries,
  1529. .alloc_by_type = intel_i830_alloc_by_type,
  1530. .free_by_type = intel_i810_free_by_type,
  1531. .agp_alloc_page = agp_generic_alloc_page,
  1532. .agp_alloc_pages = agp_generic_alloc_pages,
  1533. .agp_destroy_page = agp_generic_destroy_page,
  1534. .agp_destroy_pages = agp_generic_destroy_pages,
  1535. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1536. .chipset_flush = intel_i830_chipset_flush,
  1537. };
  1538. static const struct agp_bridge_driver intel_820_driver = {
  1539. .owner = THIS_MODULE,
  1540. .aperture_sizes = intel_8xx_sizes,
  1541. .size_type = U8_APER_SIZE,
  1542. .num_aperture_sizes = 7,
  1543. .configure = intel_820_configure,
  1544. .fetch_size = intel_8xx_fetch_size,
  1545. .cleanup = intel_820_cleanup,
  1546. .tlb_flush = intel_820_tlbflush,
  1547. .mask_memory = agp_generic_mask_memory,
  1548. .masks = intel_generic_masks,
  1549. .agp_enable = agp_generic_enable,
  1550. .cache_flush = global_cache_flush,
  1551. .create_gatt_table = agp_generic_create_gatt_table,
  1552. .free_gatt_table = agp_generic_free_gatt_table,
  1553. .insert_memory = agp_generic_insert_memory,
  1554. .remove_memory = agp_generic_remove_memory,
  1555. .alloc_by_type = agp_generic_alloc_by_type,
  1556. .free_by_type = agp_generic_free_by_type,
  1557. .agp_alloc_page = agp_generic_alloc_page,
  1558. .agp_alloc_pages = agp_generic_alloc_pages,
  1559. .agp_destroy_page = agp_generic_destroy_page,
  1560. .agp_destroy_pages = agp_generic_destroy_pages,
  1561. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1562. };
  1563. static const struct agp_bridge_driver intel_830mp_driver = {
  1564. .owner = THIS_MODULE,
  1565. .aperture_sizes = intel_830mp_sizes,
  1566. .size_type = U8_APER_SIZE,
  1567. .num_aperture_sizes = 4,
  1568. .configure = intel_830mp_configure,
  1569. .fetch_size = intel_8xx_fetch_size,
  1570. .cleanup = intel_8xx_cleanup,
  1571. .tlb_flush = intel_8xx_tlbflush,
  1572. .mask_memory = agp_generic_mask_memory,
  1573. .masks = intel_generic_masks,
  1574. .agp_enable = agp_generic_enable,
  1575. .cache_flush = global_cache_flush,
  1576. .create_gatt_table = agp_generic_create_gatt_table,
  1577. .free_gatt_table = agp_generic_free_gatt_table,
  1578. .insert_memory = agp_generic_insert_memory,
  1579. .remove_memory = agp_generic_remove_memory,
  1580. .alloc_by_type = agp_generic_alloc_by_type,
  1581. .free_by_type = agp_generic_free_by_type,
  1582. .agp_alloc_page = agp_generic_alloc_page,
  1583. .agp_alloc_pages = agp_generic_alloc_pages,
  1584. .agp_destroy_page = agp_generic_destroy_page,
  1585. .agp_destroy_pages = agp_generic_destroy_pages,
  1586. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1587. };
  1588. static const struct agp_bridge_driver intel_840_driver = {
  1589. .owner = THIS_MODULE,
  1590. .aperture_sizes = intel_8xx_sizes,
  1591. .size_type = U8_APER_SIZE,
  1592. .num_aperture_sizes = 7,
  1593. .configure = intel_840_configure,
  1594. .fetch_size = intel_8xx_fetch_size,
  1595. .cleanup = intel_8xx_cleanup,
  1596. .tlb_flush = intel_8xx_tlbflush,
  1597. .mask_memory = agp_generic_mask_memory,
  1598. .masks = intel_generic_masks,
  1599. .agp_enable = agp_generic_enable,
  1600. .cache_flush = global_cache_flush,
  1601. .create_gatt_table = agp_generic_create_gatt_table,
  1602. .free_gatt_table = agp_generic_free_gatt_table,
  1603. .insert_memory = agp_generic_insert_memory,
  1604. .remove_memory = agp_generic_remove_memory,
  1605. .alloc_by_type = agp_generic_alloc_by_type,
  1606. .free_by_type = agp_generic_free_by_type,
  1607. .agp_alloc_page = agp_generic_alloc_page,
  1608. .agp_alloc_pages = agp_generic_alloc_pages,
  1609. .agp_destroy_page = agp_generic_destroy_page,
  1610. .agp_destroy_pages = agp_generic_destroy_pages,
  1611. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1612. };
  1613. static const struct agp_bridge_driver intel_845_driver = {
  1614. .owner = THIS_MODULE,
  1615. .aperture_sizes = intel_8xx_sizes,
  1616. .size_type = U8_APER_SIZE,
  1617. .num_aperture_sizes = 7,
  1618. .configure = intel_845_configure,
  1619. .fetch_size = intel_8xx_fetch_size,
  1620. .cleanup = intel_8xx_cleanup,
  1621. .tlb_flush = intel_8xx_tlbflush,
  1622. .mask_memory = agp_generic_mask_memory,
  1623. .masks = intel_generic_masks,
  1624. .agp_enable = agp_generic_enable,
  1625. .cache_flush = global_cache_flush,
  1626. .create_gatt_table = agp_generic_create_gatt_table,
  1627. .free_gatt_table = agp_generic_free_gatt_table,
  1628. .insert_memory = agp_generic_insert_memory,
  1629. .remove_memory = agp_generic_remove_memory,
  1630. .alloc_by_type = agp_generic_alloc_by_type,
  1631. .free_by_type = agp_generic_free_by_type,
  1632. .agp_alloc_page = agp_generic_alloc_page,
  1633. .agp_alloc_pages = agp_generic_alloc_pages,
  1634. .agp_destroy_page = agp_generic_destroy_page,
  1635. .agp_destroy_pages = agp_generic_destroy_pages,
  1636. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1637. .chipset_flush = intel_i830_chipset_flush,
  1638. };
  1639. static const struct agp_bridge_driver intel_850_driver = {
  1640. .owner = THIS_MODULE,
  1641. .aperture_sizes = intel_8xx_sizes,
  1642. .size_type = U8_APER_SIZE,
  1643. .num_aperture_sizes = 7,
  1644. .configure = intel_850_configure,
  1645. .fetch_size = intel_8xx_fetch_size,
  1646. .cleanup = intel_8xx_cleanup,
  1647. .tlb_flush = intel_8xx_tlbflush,
  1648. .mask_memory = agp_generic_mask_memory,
  1649. .masks = intel_generic_masks,
  1650. .agp_enable = agp_generic_enable,
  1651. .cache_flush = global_cache_flush,
  1652. .create_gatt_table = agp_generic_create_gatt_table,
  1653. .free_gatt_table = agp_generic_free_gatt_table,
  1654. .insert_memory = agp_generic_insert_memory,
  1655. .remove_memory = agp_generic_remove_memory,
  1656. .alloc_by_type = agp_generic_alloc_by_type,
  1657. .free_by_type = agp_generic_free_by_type,
  1658. .agp_alloc_page = agp_generic_alloc_page,
  1659. .agp_alloc_pages = agp_generic_alloc_pages,
  1660. .agp_destroy_page = agp_generic_destroy_page,
  1661. .agp_destroy_pages = agp_generic_destroy_pages,
  1662. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1663. };
  1664. static const struct agp_bridge_driver intel_860_driver = {
  1665. .owner = THIS_MODULE,
  1666. .aperture_sizes = intel_8xx_sizes,
  1667. .size_type = U8_APER_SIZE,
  1668. .num_aperture_sizes = 7,
  1669. .configure = intel_860_configure,
  1670. .fetch_size = intel_8xx_fetch_size,
  1671. .cleanup = intel_8xx_cleanup,
  1672. .tlb_flush = intel_8xx_tlbflush,
  1673. .mask_memory = agp_generic_mask_memory,
  1674. .masks = intel_generic_masks,
  1675. .agp_enable = agp_generic_enable,
  1676. .cache_flush = global_cache_flush,
  1677. .create_gatt_table = agp_generic_create_gatt_table,
  1678. .free_gatt_table = agp_generic_free_gatt_table,
  1679. .insert_memory = agp_generic_insert_memory,
  1680. .remove_memory = agp_generic_remove_memory,
  1681. .alloc_by_type = agp_generic_alloc_by_type,
  1682. .free_by_type = agp_generic_free_by_type,
  1683. .agp_alloc_page = agp_generic_alloc_page,
  1684. .agp_alloc_pages = agp_generic_alloc_pages,
  1685. .agp_destroy_page = agp_generic_destroy_page,
  1686. .agp_destroy_pages = agp_generic_destroy_pages,
  1687. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1688. };
  1689. static const struct agp_bridge_driver intel_915_driver = {
  1690. .owner = THIS_MODULE,
  1691. .aperture_sizes = intel_i830_sizes,
  1692. .size_type = FIXED_APER_SIZE,
  1693. .num_aperture_sizes = 4,
  1694. .needs_scratch_page = true,
  1695. .configure = intel_i915_configure,
  1696. .fetch_size = intel_i9xx_fetch_size,
  1697. .cleanup = intel_i915_cleanup,
  1698. .tlb_flush = intel_i810_tlbflush,
  1699. .mask_memory = intel_i810_mask_memory,
  1700. .masks = intel_i810_masks,
  1701. .agp_enable = intel_i810_agp_enable,
  1702. .cache_flush = global_cache_flush,
  1703. .create_gatt_table = intel_i915_create_gatt_table,
  1704. .free_gatt_table = intel_i830_free_gatt_table,
  1705. .insert_memory = intel_i915_insert_entries,
  1706. .remove_memory = intel_i915_remove_entries,
  1707. .alloc_by_type = intel_i830_alloc_by_type,
  1708. .free_by_type = intel_i810_free_by_type,
  1709. .agp_alloc_page = agp_generic_alloc_page,
  1710. .agp_alloc_pages = agp_generic_alloc_pages,
  1711. .agp_destroy_page = agp_generic_destroy_page,
  1712. .agp_destroy_pages = agp_generic_destroy_pages,
  1713. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1714. .chipset_flush = intel_i915_chipset_flush,
  1715. };
  1716. static const struct agp_bridge_driver intel_i965_driver = {
  1717. .owner = THIS_MODULE,
  1718. .aperture_sizes = intel_i830_sizes,
  1719. .size_type = FIXED_APER_SIZE,
  1720. .num_aperture_sizes = 4,
  1721. .needs_scratch_page = true,
  1722. .configure = intel_i915_configure,
  1723. .fetch_size = intel_i9xx_fetch_size,
  1724. .cleanup = intel_i915_cleanup,
  1725. .tlb_flush = intel_i810_tlbflush,
  1726. .mask_memory = intel_i965_mask_memory,
  1727. .masks = intel_i810_masks,
  1728. .agp_enable = intel_i810_agp_enable,
  1729. .cache_flush = global_cache_flush,
  1730. .create_gatt_table = intel_i965_create_gatt_table,
  1731. .free_gatt_table = intel_i830_free_gatt_table,
  1732. .insert_memory = intel_i915_insert_entries,
  1733. .remove_memory = intel_i915_remove_entries,
  1734. .alloc_by_type = intel_i830_alloc_by_type,
  1735. .free_by_type = intel_i810_free_by_type,
  1736. .agp_alloc_page = agp_generic_alloc_page,
  1737. .agp_alloc_pages = agp_generic_alloc_pages,
  1738. .agp_destroy_page = agp_generic_destroy_page,
  1739. .agp_destroy_pages = agp_generic_destroy_pages,
  1740. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1741. .chipset_flush = intel_i915_chipset_flush,
  1742. };
  1743. static const struct agp_bridge_driver intel_7505_driver = {
  1744. .owner = THIS_MODULE,
  1745. .aperture_sizes = intel_8xx_sizes,
  1746. .size_type = U8_APER_SIZE,
  1747. .num_aperture_sizes = 7,
  1748. .configure = intel_7505_configure,
  1749. .fetch_size = intel_8xx_fetch_size,
  1750. .cleanup = intel_8xx_cleanup,
  1751. .tlb_flush = intel_8xx_tlbflush,
  1752. .mask_memory = agp_generic_mask_memory,
  1753. .masks = intel_generic_masks,
  1754. .agp_enable = agp_generic_enable,
  1755. .cache_flush = global_cache_flush,
  1756. .create_gatt_table = agp_generic_create_gatt_table,
  1757. .free_gatt_table = agp_generic_free_gatt_table,
  1758. .insert_memory = agp_generic_insert_memory,
  1759. .remove_memory = agp_generic_remove_memory,
  1760. .alloc_by_type = agp_generic_alloc_by_type,
  1761. .free_by_type = agp_generic_free_by_type,
  1762. .agp_alloc_page = agp_generic_alloc_page,
  1763. .agp_alloc_pages = agp_generic_alloc_pages,
  1764. .agp_destroy_page = agp_generic_destroy_page,
  1765. .agp_destroy_pages = agp_generic_destroy_pages,
  1766. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1767. };
  1768. static const struct agp_bridge_driver intel_g33_driver = {
  1769. .owner = THIS_MODULE,
  1770. .aperture_sizes = intel_i830_sizes,
  1771. .size_type = FIXED_APER_SIZE,
  1772. .num_aperture_sizes = 4,
  1773. .needs_scratch_page = true,
  1774. .configure = intel_i915_configure,
  1775. .fetch_size = intel_i9xx_fetch_size,
  1776. .cleanup = intel_i915_cleanup,
  1777. .tlb_flush = intel_i810_tlbflush,
  1778. .mask_memory = intel_i965_mask_memory,
  1779. .masks = intel_i810_masks,
  1780. .agp_enable = intel_i810_agp_enable,
  1781. .cache_flush = global_cache_flush,
  1782. .create_gatt_table = intel_i915_create_gatt_table,
  1783. .free_gatt_table = intel_i830_free_gatt_table,
  1784. .insert_memory = intel_i915_insert_entries,
  1785. .remove_memory = intel_i915_remove_entries,
  1786. .alloc_by_type = intel_i830_alloc_by_type,
  1787. .free_by_type = intel_i810_free_by_type,
  1788. .agp_alloc_page = agp_generic_alloc_page,
  1789. .agp_alloc_pages = agp_generic_alloc_pages,
  1790. .agp_destroy_page = agp_generic_destroy_page,
  1791. .agp_destroy_pages = agp_generic_destroy_pages,
  1792. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1793. .chipset_flush = intel_i915_chipset_flush,
  1794. };
  1795. static int find_gmch(u16 device)
  1796. {
  1797. struct pci_dev *gmch_device;
  1798. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1799. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1800. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1801. device, gmch_device);
  1802. }
  1803. if (!gmch_device)
  1804. return 0;
  1805. intel_private.pcidev = gmch_device;
  1806. return 1;
  1807. }
  1808. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1809. * driver and gmch_driver must be non-null, and find_gmch will determine
  1810. * which one should be used if a gmch_chip_id is present.
  1811. */
  1812. static const struct intel_driver_description {
  1813. unsigned int chip_id;
  1814. unsigned int gmch_chip_id;
  1815. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1816. char *name;
  1817. const struct agp_bridge_driver *driver;
  1818. const struct agp_bridge_driver *gmch_driver;
  1819. } intel_agp_chipsets[] = {
  1820. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1821. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1822. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1823. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1824. NULL, &intel_810_driver },
  1825. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1826. NULL, &intel_810_driver },
  1827. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1828. NULL, &intel_810_driver },
  1829. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1830. &intel_815_driver, &intel_810_driver },
  1831. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1832. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1833. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1834. &intel_830mp_driver, &intel_830_driver },
  1835. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1836. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1837. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1838. &intel_845_driver, &intel_830_driver },
  1839. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1840. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
  1841. &intel_845_driver, &intel_830_driver },
  1842. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1843. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1844. &intel_845_driver, &intel_830_driver },
  1845. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1846. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1847. &intel_845_driver, &intel_830_driver },
  1848. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1849. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1850. NULL, &intel_915_driver },
  1851. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1852. NULL, &intel_915_driver },
  1853. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1854. NULL, &intel_915_driver },
  1855. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1856. NULL, &intel_915_driver },
  1857. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1858. NULL, &intel_915_driver },
  1859. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1860. NULL, &intel_915_driver },
  1861. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1862. NULL, &intel_i965_driver },
  1863. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  1864. NULL, &intel_i965_driver },
  1865. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1866. NULL, &intel_i965_driver },
  1867. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1868. NULL, &intel_i965_driver },
  1869. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1870. NULL, &intel_i965_driver },
  1871. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1872. NULL, &intel_i965_driver },
  1873. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1874. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1875. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1876. NULL, &intel_g33_driver },
  1877. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1878. NULL, &intel_g33_driver },
  1879. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1880. NULL, &intel_g33_driver },
  1881. { PCI_DEVICE_ID_INTEL_IGDGM_HB, PCI_DEVICE_ID_INTEL_IGDGM_IG, 0, "IGD",
  1882. NULL, &intel_g33_driver },
  1883. { PCI_DEVICE_ID_INTEL_IGDG_HB, PCI_DEVICE_ID_INTEL_IGDG_IG, 0, "IGD",
  1884. NULL, &intel_g33_driver },
  1885. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  1886. "Mobile Intel® GM45 Express", NULL, &intel_i965_driver },
  1887. { PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
  1888. "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
  1889. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  1890. "Q45/Q43", NULL, &intel_i965_driver },
  1891. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  1892. "G45/G43", NULL, &intel_i965_driver },
  1893. { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0,
  1894. "B43", NULL, &intel_i965_driver },
  1895. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  1896. "G41", NULL, &intel_i965_driver },
  1897. { PCI_DEVICE_ID_INTEL_IGDNG_D_HB, PCI_DEVICE_ID_INTEL_IGDNG_D_IG, 0,
  1898. "IGDNG/D", NULL, &intel_i965_driver },
  1899. { PCI_DEVICE_ID_INTEL_IGDNG_M_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
  1900. "IGDNG/M", NULL, &intel_i965_driver },
  1901. { PCI_DEVICE_ID_INTEL_IGDNG_MA_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
  1902. "IGDNG/MA", NULL, &intel_i965_driver },
  1903. { 0, 0, 0, NULL, NULL, NULL }
  1904. };
  1905. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1906. const struct pci_device_id *ent)
  1907. {
  1908. struct agp_bridge_data *bridge;
  1909. u8 cap_ptr = 0;
  1910. struct resource *r;
  1911. int i;
  1912. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1913. bridge = agp_alloc_bridge();
  1914. if (!bridge)
  1915. return -ENOMEM;
  1916. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  1917. /* In case that multiple models of gfx chip may
  1918. stand on same host bridge type, this can be
  1919. sure we detect the right IGD. */
  1920. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  1921. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  1922. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  1923. bridge->driver =
  1924. intel_agp_chipsets[i].gmch_driver;
  1925. break;
  1926. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  1927. continue;
  1928. } else {
  1929. bridge->driver = intel_agp_chipsets[i].driver;
  1930. break;
  1931. }
  1932. }
  1933. }
  1934. if (intel_agp_chipsets[i].name == NULL) {
  1935. if (cap_ptr)
  1936. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  1937. pdev->vendor, pdev->device);
  1938. agp_put_bridge(bridge);
  1939. return -ENODEV;
  1940. }
  1941. if (bridge->driver == NULL) {
  1942. /* bridge has no AGP and no IGD detected */
  1943. if (cap_ptr)
  1944. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  1945. intel_agp_chipsets[i].gmch_chip_id);
  1946. agp_put_bridge(bridge);
  1947. return -ENODEV;
  1948. }
  1949. bridge->dev = pdev;
  1950. bridge->capndx = cap_ptr;
  1951. bridge->dev_private_data = &intel_private;
  1952. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  1953. /*
  1954. * The following fixes the case where the BIOS has "forgotten" to
  1955. * provide an address range for the GART.
  1956. * 20030610 - hamish@zot.org
  1957. */
  1958. r = &pdev->resource[0];
  1959. if (!r->start && r->end) {
  1960. if (pci_assign_resource(pdev, 0)) {
  1961. dev_err(&pdev->dev, "can't assign resource 0\n");
  1962. agp_put_bridge(bridge);
  1963. return -ENODEV;
  1964. }
  1965. }
  1966. /*
  1967. * If the device has not been properly setup, the following will catch
  1968. * the problem and should stop the system from crashing.
  1969. * 20030610 - hamish@zot.org
  1970. */
  1971. if (pci_enable_device(pdev)) {
  1972. dev_err(&pdev->dev, "can't enable PCI device\n");
  1973. agp_put_bridge(bridge);
  1974. return -ENODEV;
  1975. }
  1976. /* Fill in the mode register */
  1977. if (cap_ptr) {
  1978. pci_read_config_dword(pdev,
  1979. bridge->capndx+PCI_AGP_STATUS,
  1980. &bridge->mode);
  1981. }
  1982. pci_set_drvdata(pdev, bridge);
  1983. return agp_add_bridge(bridge);
  1984. }
  1985. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1986. {
  1987. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1988. agp_remove_bridge(bridge);
  1989. if (intel_private.pcidev)
  1990. pci_dev_put(intel_private.pcidev);
  1991. agp_put_bridge(bridge);
  1992. }
  1993. #ifdef CONFIG_PM
  1994. static int agp_intel_resume(struct pci_dev *pdev)
  1995. {
  1996. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1997. int ret_val;
  1998. pci_restore_state(pdev);
  1999. /* We should restore our graphics device's config space,
  2000. * as host bridge (00:00) resumes before graphics device (02:00),
  2001. * then our access to its pci space can work right.
  2002. */
  2003. if (intel_private.pcidev)
  2004. pci_restore_state(intel_private.pcidev);
  2005. if (bridge->driver == &intel_generic_driver)
  2006. intel_configure();
  2007. else if (bridge->driver == &intel_850_driver)
  2008. intel_850_configure();
  2009. else if (bridge->driver == &intel_845_driver)
  2010. intel_845_configure();
  2011. else if (bridge->driver == &intel_830mp_driver)
  2012. intel_830mp_configure();
  2013. else if (bridge->driver == &intel_915_driver)
  2014. intel_i915_configure();
  2015. else if (bridge->driver == &intel_830_driver)
  2016. intel_i830_configure();
  2017. else if (bridge->driver == &intel_810_driver)
  2018. intel_i810_configure();
  2019. else if (bridge->driver == &intel_i965_driver)
  2020. intel_i915_configure();
  2021. ret_val = agp_rebind_memory();
  2022. if (ret_val != 0)
  2023. return ret_val;
  2024. return 0;
  2025. }
  2026. #endif
  2027. static struct pci_device_id agp_intel_pci_table[] = {
  2028. #define ID(x) \
  2029. { \
  2030. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  2031. .class_mask = ~0, \
  2032. .vendor = PCI_VENDOR_ID_INTEL, \
  2033. .device = x, \
  2034. .subvendor = PCI_ANY_ID, \
  2035. .subdevice = PCI_ANY_ID, \
  2036. }
  2037. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  2038. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  2039. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  2040. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  2041. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  2042. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  2043. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  2044. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  2045. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  2046. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  2047. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  2048. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  2049. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  2050. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  2051. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  2052. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2053. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2054. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2055. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2056. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2057. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2058. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2059. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2060. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2061. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2062. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2063. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2064. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2065. ID(PCI_DEVICE_ID_INTEL_IGDGM_HB),
  2066. ID(PCI_DEVICE_ID_INTEL_IGDG_HB),
  2067. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2068. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2069. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2070. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2071. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2072. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2073. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2074. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2075. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2076. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2077. ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
  2078. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2079. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2080. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2081. ID(PCI_DEVICE_ID_INTEL_B43_HB),
  2082. ID(PCI_DEVICE_ID_INTEL_IGDNG_D_HB),
  2083. ID(PCI_DEVICE_ID_INTEL_IGDNG_M_HB),
  2084. ID(PCI_DEVICE_ID_INTEL_IGDNG_MA_HB),
  2085. { }
  2086. };
  2087. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2088. static struct pci_driver agp_intel_pci_driver = {
  2089. .name = "agpgart-intel",
  2090. .id_table = agp_intel_pci_table,
  2091. .probe = agp_intel_probe,
  2092. .remove = __devexit_p(agp_intel_remove),
  2093. #ifdef CONFIG_PM
  2094. .resume = agp_intel_resume,
  2095. #endif
  2096. };
  2097. static int __init agp_intel_init(void)
  2098. {
  2099. if (agp_off)
  2100. return -EINVAL;
  2101. return pci_register_driver(&agp_intel_pci_driver);
  2102. }
  2103. static void __exit agp_intel_cleanup(void)
  2104. {
  2105. pci_unregister_driver(&agp_intel_pci_driver);
  2106. }
  2107. module_init(agp_intel_init);
  2108. module_exit(agp_intel_cleanup);
  2109. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2110. MODULE_LICENSE("GPL and additional rights");