niu.c 230 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249
  1. /* niu.c: Neptune ethernet driver.
  2. *
  3. * Copyright (C) 2007, 2008 David S. Miller (davem@davemloft.net)
  4. */
  5. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  6. #include <linux/module.h>
  7. #include <linux/init.h>
  8. #include <linux/pci.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/netdevice.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/etherdevice.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/delay.h>
  15. #include <linux/bitops.h>
  16. #include <linux/mii.h>
  17. #include <linux/if_ether.h>
  18. #include <linux/if_vlan.h>
  19. #include <linux/ip.h>
  20. #include <linux/in.h>
  21. #include <linux/ipv6.h>
  22. #include <linux/log2.h>
  23. #include <linux/jiffies.h>
  24. #include <linux/crc32.h>
  25. #include <linux/list.h>
  26. #include <linux/slab.h>
  27. #include <linux/io.h>
  28. #ifdef CONFIG_SPARC64
  29. #include <linux/of_device.h>
  30. #endif
  31. #include "niu.h"
  32. #define DRV_MODULE_NAME "niu"
  33. #define DRV_MODULE_VERSION "1.0"
  34. #define DRV_MODULE_RELDATE "Nov 14, 2008"
  35. static char version[] __devinitdata =
  36. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  37. MODULE_AUTHOR("David S. Miller (davem@davemloft.net)");
  38. MODULE_DESCRIPTION("NIU ethernet driver");
  39. MODULE_LICENSE("GPL");
  40. MODULE_VERSION(DRV_MODULE_VERSION);
  41. #ifndef readq
  42. static u64 readq(void __iomem *reg)
  43. {
  44. return ((u64) readl(reg)) | (((u64) readl(reg + 4UL)) << 32);
  45. }
  46. static void writeq(u64 val, void __iomem *reg)
  47. {
  48. writel(val & 0xffffffff, reg);
  49. writel(val >> 32, reg + 0x4UL);
  50. }
  51. #endif
  52. static DEFINE_PCI_DEVICE_TABLE(niu_pci_tbl) = {
  53. {PCI_DEVICE(PCI_VENDOR_ID_SUN, 0xabcd)},
  54. {}
  55. };
  56. MODULE_DEVICE_TABLE(pci, niu_pci_tbl);
  57. #define NIU_TX_TIMEOUT (5 * HZ)
  58. #define nr64(reg) readq(np->regs + (reg))
  59. #define nw64(reg, val) writeq((val), np->regs + (reg))
  60. #define nr64_mac(reg) readq(np->mac_regs + (reg))
  61. #define nw64_mac(reg, val) writeq((val), np->mac_regs + (reg))
  62. #define nr64_ipp(reg) readq(np->regs + np->ipp_off + (reg))
  63. #define nw64_ipp(reg, val) writeq((val), np->regs + np->ipp_off + (reg))
  64. #define nr64_pcs(reg) readq(np->regs + np->pcs_off + (reg))
  65. #define nw64_pcs(reg, val) writeq((val), np->regs + np->pcs_off + (reg))
  66. #define nr64_xpcs(reg) readq(np->regs + np->xpcs_off + (reg))
  67. #define nw64_xpcs(reg, val) writeq((val), np->regs + np->xpcs_off + (reg))
  68. #define NIU_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  69. static int niu_debug;
  70. static int debug = -1;
  71. module_param(debug, int, 0);
  72. MODULE_PARM_DESC(debug, "NIU debug level");
  73. #define niu_lock_parent(np, flags) \
  74. spin_lock_irqsave(&np->parent->lock, flags)
  75. #define niu_unlock_parent(np, flags) \
  76. spin_unlock_irqrestore(&np->parent->lock, flags)
  77. static int serdes_init_10g_serdes(struct niu *np);
  78. static int __niu_wait_bits_clear_mac(struct niu *np, unsigned long reg,
  79. u64 bits, int limit, int delay)
  80. {
  81. while (--limit >= 0) {
  82. u64 val = nr64_mac(reg);
  83. if (!(val & bits))
  84. break;
  85. udelay(delay);
  86. }
  87. if (limit < 0)
  88. return -ENODEV;
  89. return 0;
  90. }
  91. static int __niu_set_and_wait_clear_mac(struct niu *np, unsigned long reg,
  92. u64 bits, int limit, int delay,
  93. const char *reg_name)
  94. {
  95. int err;
  96. nw64_mac(reg, bits);
  97. err = __niu_wait_bits_clear_mac(np, reg, bits, limit, delay);
  98. if (err)
  99. netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n",
  100. (unsigned long long)bits, reg_name,
  101. (unsigned long long)nr64_mac(reg));
  102. return err;
  103. }
  104. #define niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  105. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  106. __niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  107. })
  108. static int __niu_wait_bits_clear_ipp(struct niu *np, unsigned long reg,
  109. u64 bits, int limit, int delay)
  110. {
  111. while (--limit >= 0) {
  112. u64 val = nr64_ipp(reg);
  113. if (!(val & bits))
  114. break;
  115. udelay(delay);
  116. }
  117. if (limit < 0)
  118. return -ENODEV;
  119. return 0;
  120. }
  121. static int __niu_set_and_wait_clear_ipp(struct niu *np, unsigned long reg,
  122. u64 bits, int limit, int delay,
  123. const char *reg_name)
  124. {
  125. int err;
  126. u64 val;
  127. val = nr64_ipp(reg);
  128. val |= bits;
  129. nw64_ipp(reg, val);
  130. err = __niu_wait_bits_clear_ipp(np, reg, bits, limit, delay);
  131. if (err)
  132. netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n",
  133. (unsigned long long)bits, reg_name,
  134. (unsigned long long)nr64_ipp(reg));
  135. return err;
  136. }
  137. #define niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  138. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  139. __niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  140. })
  141. static int __niu_wait_bits_clear(struct niu *np, unsigned long reg,
  142. u64 bits, int limit, int delay)
  143. {
  144. while (--limit >= 0) {
  145. u64 val = nr64(reg);
  146. if (!(val & bits))
  147. break;
  148. udelay(delay);
  149. }
  150. if (limit < 0)
  151. return -ENODEV;
  152. return 0;
  153. }
  154. #define niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY) \
  155. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  156. __niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY); \
  157. })
  158. static int __niu_set_and_wait_clear(struct niu *np, unsigned long reg,
  159. u64 bits, int limit, int delay,
  160. const char *reg_name)
  161. {
  162. int err;
  163. nw64(reg, bits);
  164. err = __niu_wait_bits_clear(np, reg, bits, limit, delay);
  165. if (err)
  166. netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n",
  167. (unsigned long long)bits, reg_name,
  168. (unsigned long long)nr64(reg));
  169. return err;
  170. }
  171. #define niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  172. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  173. __niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  174. })
  175. static void niu_ldg_rearm(struct niu *np, struct niu_ldg *lp, int on)
  176. {
  177. u64 val = (u64) lp->timer;
  178. if (on)
  179. val |= LDG_IMGMT_ARM;
  180. nw64(LDG_IMGMT(lp->ldg_num), val);
  181. }
  182. static int niu_ldn_irq_enable(struct niu *np, int ldn, int on)
  183. {
  184. unsigned long mask_reg, bits;
  185. u64 val;
  186. if (ldn < 0 || ldn > LDN_MAX)
  187. return -EINVAL;
  188. if (ldn < 64) {
  189. mask_reg = LD_IM0(ldn);
  190. bits = LD_IM0_MASK;
  191. } else {
  192. mask_reg = LD_IM1(ldn - 64);
  193. bits = LD_IM1_MASK;
  194. }
  195. val = nr64(mask_reg);
  196. if (on)
  197. val &= ~bits;
  198. else
  199. val |= bits;
  200. nw64(mask_reg, val);
  201. return 0;
  202. }
  203. static int niu_enable_ldn_in_ldg(struct niu *np, struct niu_ldg *lp, int on)
  204. {
  205. struct niu_parent *parent = np->parent;
  206. int i;
  207. for (i = 0; i <= LDN_MAX; i++) {
  208. int err;
  209. if (parent->ldg_map[i] != lp->ldg_num)
  210. continue;
  211. err = niu_ldn_irq_enable(np, i, on);
  212. if (err)
  213. return err;
  214. }
  215. return 0;
  216. }
  217. static int niu_enable_interrupts(struct niu *np, int on)
  218. {
  219. int i;
  220. for (i = 0; i < np->num_ldg; i++) {
  221. struct niu_ldg *lp = &np->ldg[i];
  222. int err;
  223. err = niu_enable_ldn_in_ldg(np, lp, on);
  224. if (err)
  225. return err;
  226. }
  227. for (i = 0; i < np->num_ldg; i++)
  228. niu_ldg_rearm(np, &np->ldg[i], on);
  229. return 0;
  230. }
  231. static u32 phy_encode(u32 type, int port)
  232. {
  233. return (type << (port * 2));
  234. }
  235. static u32 phy_decode(u32 val, int port)
  236. {
  237. return (val >> (port * 2)) & PORT_TYPE_MASK;
  238. }
  239. static int mdio_wait(struct niu *np)
  240. {
  241. int limit = 1000;
  242. u64 val;
  243. while (--limit > 0) {
  244. val = nr64(MIF_FRAME_OUTPUT);
  245. if ((val >> MIF_FRAME_OUTPUT_TA_SHIFT) & 0x1)
  246. return val & MIF_FRAME_OUTPUT_DATA;
  247. udelay(10);
  248. }
  249. return -ENODEV;
  250. }
  251. static int mdio_read(struct niu *np, int port, int dev, int reg)
  252. {
  253. int err;
  254. nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
  255. err = mdio_wait(np);
  256. if (err < 0)
  257. return err;
  258. nw64(MIF_FRAME_OUTPUT, MDIO_READ_OP(port, dev));
  259. return mdio_wait(np);
  260. }
  261. static int mdio_write(struct niu *np, int port, int dev, int reg, int data)
  262. {
  263. int err;
  264. nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
  265. err = mdio_wait(np);
  266. if (err < 0)
  267. return err;
  268. nw64(MIF_FRAME_OUTPUT, MDIO_WRITE_OP(port, dev, data));
  269. err = mdio_wait(np);
  270. if (err < 0)
  271. return err;
  272. return 0;
  273. }
  274. static int mii_read(struct niu *np, int port, int reg)
  275. {
  276. nw64(MIF_FRAME_OUTPUT, MII_READ_OP(port, reg));
  277. return mdio_wait(np);
  278. }
  279. static int mii_write(struct niu *np, int port, int reg, int data)
  280. {
  281. int err;
  282. nw64(MIF_FRAME_OUTPUT, MII_WRITE_OP(port, reg, data));
  283. err = mdio_wait(np);
  284. if (err < 0)
  285. return err;
  286. return 0;
  287. }
  288. static int esr2_set_tx_cfg(struct niu *np, unsigned long channel, u32 val)
  289. {
  290. int err;
  291. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  292. ESR2_TI_PLL_TX_CFG_L(channel),
  293. val & 0xffff);
  294. if (!err)
  295. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  296. ESR2_TI_PLL_TX_CFG_H(channel),
  297. val >> 16);
  298. return err;
  299. }
  300. static int esr2_set_rx_cfg(struct niu *np, unsigned long channel, u32 val)
  301. {
  302. int err;
  303. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  304. ESR2_TI_PLL_RX_CFG_L(channel),
  305. val & 0xffff);
  306. if (!err)
  307. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  308. ESR2_TI_PLL_RX_CFG_H(channel),
  309. val >> 16);
  310. return err;
  311. }
  312. /* Mode is always 10G fiber. */
  313. static int serdes_init_niu_10g_fiber(struct niu *np)
  314. {
  315. struct niu_link_config *lp = &np->link_config;
  316. u32 tx_cfg, rx_cfg;
  317. unsigned long i;
  318. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
  319. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  320. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  321. PLL_RX_CFG_EQ_LP_ADAPTIVE);
  322. if (lp->loopback_mode == LOOPBACK_PHY) {
  323. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  324. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  325. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  326. tx_cfg |= PLL_TX_CFG_ENTEST;
  327. rx_cfg |= PLL_RX_CFG_ENTEST;
  328. }
  329. /* Initialize all 4 lanes of the SERDES. */
  330. for (i = 0; i < 4; i++) {
  331. int err = esr2_set_tx_cfg(np, i, tx_cfg);
  332. if (err)
  333. return err;
  334. }
  335. for (i = 0; i < 4; i++) {
  336. int err = esr2_set_rx_cfg(np, i, rx_cfg);
  337. if (err)
  338. return err;
  339. }
  340. return 0;
  341. }
  342. static int serdes_init_niu_1g_serdes(struct niu *np)
  343. {
  344. struct niu_link_config *lp = &np->link_config;
  345. u16 pll_cfg, pll_sts;
  346. int max_retry = 100;
  347. u64 uninitialized_var(sig), mask, val;
  348. u32 tx_cfg, rx_cfg;
  349. unsigned long i;
  350. int err;
  351. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV |
  352. PLL_TX_CFG_RATE_HALF);
  353. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  354. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  355. PLL_RX_CFG_RATE_HALF);
  356. if (np->port == 0)
  357. rx_cfg |= PLL_RX_CFG_EQ_LP_ADAPTIVE;
  358. if (lp->loopback_mode == LOOPBACK_PHY) {
  359. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  360. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  361. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  362. tx_cfg |= PLL_TX_CFG_ENTEST;
  363. rx_cfg |= PLL_RX_CFG_ENTEST;
  364. }
  365. /* Initialize PLL for 1G */
  366. pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_8X);
  367. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  368. ESR2_TI_PLL_CFG_L, pll_cfg);
  369. if (err) {
  370. netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_CFG_L failed\n",
  371. np->port, __func__);
  372. return err;
  373. }
  374. pll_sts = PLL_CFG_ENPLL;
  375. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  376. ESR2_TI_PLL_STS_L, pll_sts);
  377. if (err) {
  378. netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_STS_L failed\n",
  379. np->port, __func__);
  380. return err;
  381. }
  382. udelay(200);
  383. /* Initialize all 4 lanes of the SERDES. */
  384. for (i = 0; i < 4; i++) {
  385. err = esr2_set_tx_cfg(np, i, tx_cfg);
  386. if (err)
  387. return err;
  388. }
  389. for (i = 0; i < 4; i++) {
  390. err = esr2_set_rx_cfg(np, i, rx_cfg);
  391. if (err)
  392. return err;
  393. }
  394. switch (np->port) {
  395. case 0:
  396. val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0);
  397. mask = val;
  398. break;
  399. case 1:
  400. val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1);
  401. mask = val;
  402. break;
  403. default:
  404. return -EINVAL;
  405. }
  406. while (max_retry--) {
  407. sig = nr64(ESR_INT_SIGNALS);
  408. if ((sig & mask) == val)
  409. break;
  410. mdelay(500);
  411. }
  412. if ((sig & mask) != val) {
  413. netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n",
  414. np->port, (int)(sig & mask), (int)val);
  415. return -ENODEV;
  416. }
  417. return 0;
  418. }
  419. static int serdes_init_niu_10g_serdes(struct niu *np)
  420. {
  421. struct niu_link_config *lp = &np->link_config;
  422. u32 tx_cfg, rx_cfg, pll_cfg, pll_sts;
  423. int max_retry = 100;
  424. u64 uninitialized_var(sig), mask, val;
  425. unsigned long i;
  426. int err;
  427. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
  428. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  429. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  430. PLL_RX_CFG_EQ_LP_ADAPTIVE);
  431. if (lp->loopback_mode == LOOPBACK_PHY) {
  432. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  433. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  434. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  435. tx_cfg |= PLL_TX_CFG_ENTEST;
  436. rx_cfg |= PLL_RX_CFG_ENTEST;
  437. }
  438. /* Initialize PLL for 10G */
  439. pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_10X);
  440. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  441. ESR2_TI_PLL_CFG_L, pll_cfg & 0xffff);
  442. if (err) {
  443. netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_CFG_L failed\n",
  444. np->port, __func__);
  445. return err;
  446. }
  447. pll_sts = PLL_CFG_ENPLL;
  448. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  449. ESR2_TI_PLL_STS_L, pll_sts & 0xffff);
  450. if (err) {
  451. netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_STS_L failed\n",
  452. np->port, __func__);
  453. return err;
  454. }
  455. udelay(200);
  456. /* Initialize all 4 lanes of the SERDES. */
  457. for (i = 0; i < 4; i++) {
  458. err = esr2_set_tx_cfg(np, i, tx_cfg);
  459. if (err)
  460. return err;
  461. }
  462. for (i = 0; i < 4; i++) {
  463. err = esr2_set_rx_cfg(np, i, rx_cfg);
  464. if (err)
  465. return err;
  466. }
  467. /* check if serdes is ready */
  468. switch (np->port) {
  469. case 0:
  470. mask = ESR_INT_SIGNALS_P0_BITS;
  471. val = (ESR_INT_SRDY0_P0 |
  472. ESR_INT_DET0_P0 |
  473. ESR_INT_XSRDY_P0 |
  474. ESR_INT_XDP_P0_CH3 |
  475. ESR_INT_XDP_P0_CH2 |
  476. ESR_INT_XDP_P0_CH1 |
  477. ESR_INT_XDP_P0_CH0);
  478. break;
  479. case 1:
  480. mask = ESR_INT_SIGNALS_P1_BITS;
  481. val = (ESR_INT_SRDY0_P1 |
  482. ESR_INT_DET0_P1 |
  483. ESR_INT_XSRDY_P1 |
  484. ESR_INT_XDP_P1_CH3 |
  485. ESR_INT_XDP_P1_CH2 |
  486. ESR_INT_XDP_P1_CH1 |
  487. ESR_INT_XDP_P1_CH0);
  488. break;
  489. default:
  490. return -EINVAL;
  491. }
  492. while (max_retry--) {
  493. sig = nr64(ESR_INT_SIGNALS);
  494. if ((sig & mask) == val)
  495. break;
  496. mdelay(500);
  497. }
  498. if ((sig & mask) != val) {
  499. pr_info("NIU Port %u signal bits [%08x] are not [%08x] for 10G...trying 1G\n",
  500. np->port, (int)(sig & mask), (int)val);
  501. /* 10G failed, try initializing at 1G */
  502. err = serdes_init_niu_1g_serdes(np);
  503. if (!err) {
  504. np->flags &= ~NIU_FLAGS_10G;
  505. np->mac_xcvr = MAC_XCVR_PCS;
  506. } else {
  507. netdev_err(np->dev, "Port %u 10G/1G SERDES Link Failed\n",
  508. np->port);
  509. return -ENODEV;
  510. }
  511. }
  512. return 0;
  513. }
  514. static int esr_read_rxtx_ctrl(struct niu *np, unsigned long chan, u32 *val)
  515. {
  516. int err;
  517. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR, ESR_RXTX_CTRL_L(chan));
  518. if (err >= 0) {
  519. *val = (err & 0xffff);
  520. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  521. ESR_RXTX_CTRL_H(chan));
  522. if (err >= 0)
  523. *val |= ((err & 0xffff) << 16);
  524. err = 0;
  525. }
  526. return err;
  527. }
  528. static int esr_read_glue0(struct niu *np, unsigned long chan, u32 *val)
  529. {
  530. int err;
  531. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  532. ESR_GLUE_CTRL0_L(chan));
  533. if (err >= 0) {
  534. *val = (err & 0xffff);
  535. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  536. ESR_GLUE_CTRL0_H(chan));
  537. if (err >= 0) {
  538. *val |= ((err & 0xffff) << 16);
  539. err = 0;
  540. }
  541. }
  542. return err;
  543. }
  544. static int esr_read_reset(struct niu *np, u32 *val)
  545. {
  546. int err;
  547. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  548. ESR_RXTX_RESET_CTRL_L);
  549. if (err >= 0) {
  550. *val = (err & 0xffff);
  551. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  552. ESR_RXTX_RESET_CTRL_H);
  553. if (err >= 0) {
  554. *val |= ((err & 0xffff) << 16);
  555. err = 0;
  556. }
  557. }
  558. return err;
  559. }
  560. static int esr_write_rxtx_ctrl(struct niu *np, unsigned long chan, u32 val)
  561. {
  562. int err;
  563. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  564. ESR_RXTX_CTRL_L(chan), val & 0xffff);
  565. if (!err)
  566. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  567. ESR_RXTX_CTRL_H(chan), (val >> 16));
  568. return err;
  569. }
  570. static int esr_write_glue0(struct niu *np, unsigned long chan, u32 val)
  571. {
  572. int err;
  573. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  574. ESR_GLUE_CTRL0_L(chan), val & 0xffff);
  575. if (!err)
  576. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  577. ESR_GLUE_CTRL0_H(chan), (val >> 16));
  578. return err;
  579. }
  580. static int esr_reset(struct niu *np)
  581. {
  582. u32 uninitialized_var(reset);
  583. int err;
  584. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  585. ESR_RXTX_RESET_CTRL_L, 0x0000);
  586. if (err)
  587. return err;
  588. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  589. ESR_RXTX_RESET_CTRL_H, 0xffff);
  590. if (err)
  591. return err;
  592. udelay(200);
  593. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  594. ESR_RXTX_RESET_CTRL_L, 0xffff);
  595. if (err)
  596. return err;
  597. udelay(200);
  598. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  599. ESR_RXTX_RESET_CTRL_H, 0x0000);
  600. if (err)
  601. return err;
  602. udelay(200);
  603. err = esr_read_reset(np, &reset);
  604. if (err)
  605. return err;
  606. if (reset != 0) {
  607. netdev_err(np->dev, "Port %u ESR_RESET did not clear [%08x]\n",
  608. np->port, reset);
  609. return -ENODEV;
  610. }
  611. return 0;
  612. }
  613. static int serdes_init_10g(struct niu *np)
  614. {
  615. struct niu_link_config *lp = &np->link_config;
  616. unsigned long ctrl_reg, test_cfg_reg, i;
  617. u64 ctrl_val, test_cfg_val, sig, mask, val;
  618. int err;
  619. switch (np->port) {
  620. case 0:
  621. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  622. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  623. break;
  624. case 1:
  625. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  626. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  627. break;
  628. default:
  629. return -EINVAL;
  630. }
  631. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  632. ENET_SERDES_CTRL_SDET_1 |
  633. ENET_SERDES_CTRL_SDET_2 |
  634. ENET_SERDES_CTRL_SDET_3 |
  635. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  636. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  637. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  638. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  639. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  640. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  641. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  642. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  643. test_cfg_val = 0;
  644. if (lp->loopback_mode == LOOPBACK_PHY) {
  645. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  646. ENET_SERDES_TEST_MD_0_SHIFT) |
  647. (ENET_TEST_MD_PAD_LOOPBACK <<
  648. ENET_SERDES_TEST_MD_1_SHIFT) |
  649. (ENET_TEST_MD_PAD_LOOPBACK <<
  650. ENET_SERDES_TEST_MD_2_SHIFT) |
  651. (ENET_TEST_MD_PAD_LOOPBACK <<
  652. ENET_SERDES_TEST_MD_3_SHIFT));
  653. }
  654. nw64(ctrl_reg, ctrl_val);
  655. nw64(test_cfg_reg, test_cfg_val);
  656. /* Initialize all 4 lanes of the SERDES. */
  657. for (i = 0; i < 4; i++) {
  658. u32 rxtx_ctrl, glue0;
  659. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  660. if (err)
  661. return err;
  662. err = esr_read_glue0(np, i, &glue0);
  663. if (err)
  664. return err;
  665. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  666. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  667. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  668. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  669. ESR_GLUE_CTRL0_THCNT |
  670. ESR_GLUE_CTRL0_BLTIME);
  671. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  672. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  673. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  674. (BLTIME_300_CYCLES <<
  675. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  676. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  677. if (err)
  678. return err;
  679. err = esr_write_glue0(np, i, glue0);
  680. if (err)
  681. return err;
  682. }
  683. err = esr_reset(np);
  684. if (err)
  685. return err;
  686. sig = nr64(ESR_INT_SIGNALS);
  687. switch (np->port) {
  688. case 0:
  689. mask = ESR_INT_SIGNALS_P0_BITS;
  690. val = (ESR_INT_SRDY0_P0 |
  691. ESR_INT_DET0_P0 |
  692. ESR_INT_XSRDY_P0 |
  693. ESR_INT_XDP_P0_CH3 |
  694. ESR_INT_XDP_P0_CH2 |
  695. ESR_INT_XDP_P0_CH1 |
  696. ESR_INT_XDP_P0_CH0);
  697. break;
  698. case 1:
  699. mask = ESR_INT_SIGNALS_P1_BITS;
  700. val = (ESR_INT_SRDY0_P1 |
  701. ESR_INT_DET0_P1 |
  702. ESR_INT_XSRDY_P1 |
  703. ESR_INT_XDP_P1_CH3 |
  704. ESR_INT_XDP_P1_CH2 |
  705. ESR_INT_XDP_P1_CH1 |
  706. ESR_INT_XDP_P1_CH0);
  707. break;
  708. default:
  709. return -EINVAL;
  710. }
  711. if ((sig & mask) != val) {
  712. if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
  713. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  714. return 0;
  715. }
  716. netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n",
  717. np->port, (int)(sig & mask), (int)val);
  718. return -ENODEV;
  719. }
  720. if (np->flags & NIU_FLAGS_HOTPLUG_PHY)
  721. np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  722. return 0;
  723. }
  724. static int serdes_init_1g(struct niu *np)
  725. {
  726. u64 val;
  727. val = nr64(ENET_SERDES_1_PLL_CFG);
  728. val &= ~ENET_SERDES_PLL_FBDIV2;
  729. switch (np->port) {
  730. case 0:
  731. val |= ENET_SERDES_PLL_HRATE0;
  732. break;
  733. case 1:
  734. val |= ENET_SERDES_PLL_HRATE1;
  735. break;
  736. case 2:
  737. val |= ENET_SERDES_PLL_HRATE2;
  738. break;
  739. case 3:
  740. val |= ENET_SERDES_PLL_HRATE3;
  741. break;
  742. default:
  743. return -EINVAL;
  744. }
  745. nw64(ENET_SERDES_1_PLL_CFG, val);
  746. return 0;
  747. }
  748. static int serdes_init_1g_serdes(struct niu *np)
  749. {
  750. struct niu_link_config *lp = &np->link_config;
  751. unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i;
  752. u64 ctrl_val, test_cfg_val, sig, mask, val;
  753. int err;
  754. u64 reset_val, val_rd;
  755. val = ENET_SERDES_PLL_HRATE0 | ENET_SERDES_PLL_HRATE1 |
  756. ENET_SERDES_PLL_HRATE2 | ENET_SERDES_PLL_HRATE3 |
  757. ENET_SERDES_PLL_FBDIV0;
  758. switch (np->port) {
  759. case 0:
  760. reset_val = ENET_SERDES_RESET_0;
  761. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  762. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  763. pll_cfg = ENET_SERDES_0_PLL_CFG;
  764. break;
  765. case 1:
  766. reset_val = ENET_SERDES_RESET_1;
  767. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  768. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  769. pll_cfg = ENET_SERDES_1_PLL_CFG;
  770. break;
  771. default:
  772. return -EINVAL;
  773. }
  774. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  775. ENET_SERDES_CTRL_SDET_1 |
  776. ENET_SERDES_CTRL_SDET_2 |
  777. ENET_SERDES_CTRL_SDET_3 |
  778. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  779. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  780. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  781. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  782. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  783. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  784. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  785. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  786. test_cfg_val = 0;
  787. if (lp->loopback_mode == LOOPBACK_PHY) {
  788. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  789. ENET_SERDES_TEST_MD_0_SHIFT) |
  790. (ENET_TEST_MD_PAD_LOOPBACK <<
  791. ENET_SERDES_TEST_MD_1_SHIFT) |
  792. (ENET_TEST_MD_PAD_LOOPBACK <<
  793. ENET_SERDES_TEST_MD_2_SHIFT) |
  794. (ENET_TEST_MD_PAD_LOOPBACK <<
  795. ENET_SERDES_TEST_MD_3_SHIFT));
  796. }
  797. nw64(ENET_SERDES_RESET, reset_val);
  798. mdelay(20);
  799. val_rd = nr64(ENET_SERDES_RESET);
  800. val_rd &= ~reset_val;
  801. nw64(pll_cfg, val);
  802. nw64(ctrl_reg, ctrl_val);
  803. nw64(test_cfg_reg, test_cfg_val);
  804. nw64(ENET_SERDES_RESET, val_rd);
  805. mdelay(2000);
  806. /* Initialize all 4 lanes of the SERDES. */
  807. for (i = 0; i < 4; i++) {
  808. u32 rxtx_ctrl, glue0;
  809. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  810. if (err)
  811. return err;
  812. err = esr_read_glue0(np, i, &glue0);
  813. if (err)
  814. return err;
  815. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  816. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  817. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  818. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  819. ESR_GLUE_CTRL0_THCNT |
  820. ESR_GLUE_CTRL0_BLTIME);
  821. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  822. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  823. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  824. (BLTIME_300_CYCLES <<
  825. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  826. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  827. if (err)
  828. return err;
  829. err = esr_write_glue0(np, i, glue0);
  830. if (err)
  831. return err;
  832. }
  833. sig = nr64(ESR_INT_SIGNALS);
  834. switch (np->port) {
  835. case 0:
  836. val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0);
  837. mask = val;
  838. break;
  839. case 1:
  840. val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1);
  841. mask = val;
  842. break;
  843. default:
  844. return -EINVAL;
  845. }
  846. if ((sig & mask) != val) {
  847. netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n",
  848. np->port, (int)(sig & mask), (int)val);
  849. return -ENODEV;
  850. }
  851. return 0;
  852. }
  853. static int link_status_1g_serdes(struct niu *np, int *link_up_p)
  854. {
  855. struct niu_link_config *lp = &np->link_config;
  856. int link_up;
  857. u64 val;
  858. u16 current_speed;
  859. unsigned long flags;
  860. u8 current_duplex;
  861. link_up = 0;
  862. current_speed = SPEED_INVALID;
  863. current_duplex = DUPLEX_INVALID;
  864. spin_lock_irqsave(&np->lock, flags);
  865. val = nr64_pcs(PCS_MII_STAT);
  866. if (val & PCS_MII_STAT_LINK_STATUS) {
  867. link_up = 1;
  868. current_speed = SPEED_1000;
  869. current_duplex = DUPLEX_FULL;
  870. }
  871. lp->active_speed = current_speed;
  872. lp->active_duplex = current_duplex;
  873. spin_unlock_irqrestore(&np->lock, flags);
  874. *link_up_p = link_up;
  875. return 0;
  876. }
  877. static int link_status_10g_serdes(struct niu *np, int *link_up_p)
  878. {
  879. unsigned long flags;
  880. struct niu_link_config *lp = &np->link_config;
  881. int link_up = 0;
  882. int link_ok = 1;
  883. u64 val, val2;
  884. u16 current_speed;
  885. u8 current_duplex;
  886. if (!(np->flags & NIU_FLAGS_10G))
  887. return link_status_1g_serdes(np, link_up_p);
  888. current_speed = SPEED_INVALID;
  889. current_duplex = DUPLEX_INVALID;
  890. spin_lock_irqsave(&np->lock, flags);
  891. val = nr64_xpcs(XPCS_STATUS(0));
  892. val2 = nr64_mac(XMAC_INTER2);
  893. if (val2 & 0x01000000)
  894. link_ok = 0;
  895. if ((val & 0x1000ULL) && link_ok) {
  896. link_up = 1;
  897. current_speed = SPEED_10000;
  898. current_duplex = DUPLEX_FULL;
  899. }
  900. lp->active_speed = current_speed;
  901. lp->active_duplex = current_duplex;
  902. spin_unlock_irqrestore(&np->lock, flags);
  903. *link_up_p = link_up;
  904. return 0;
  905. }
  906. static int link_status_mii(struct niu *np, int *link_up_p)
  907. {
  908. struct niu_link_config *lp = &np->link_config;
  909. int err;
  910. int bmsr, advert, ctrl1000, stat1000, lpa, bmcr, estatus;
  911. int supported, advertising, active_speed, active_duplex;
  912. err = mii_read(np, np->phy_addr, MII_BMCR);
  913. if (unlikely(err < 0))
  914. return err;
  915. bmcr = err;
  916. err = mii_read(np, np->phy_addr, MII_BMSR);
  917. if (unlikely(err < 0))
  918. return err;
  919. bmsr = err;
  920. err = mii_read(np, np->phy_addr, MII_ADVERTISE);
  921. if (unlikely(err < 0))
  922. return err;
  923. advert = err;
  924. err = mii_read(np, np->phy_addr, MII_LPA);
  925. if (unlikely(err < 0))
  926. return err;
  927. lpa = err;
  928. if (likely(bmsr & BMSR_ESTATEN)) {
  929. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  930. if (unlikely(err < 0))
  931. return err;
  932. estatus = err;
  933. err = mii_read(np, np->phy_addr, MII_CTRL1000);
  934. if (unlikely(err < 0))
  935. return err;
  936. ctrl1000 = err;
  937. err = mii_read(np, np->phy_addr, MII_STAT1000);
  938. if (unlikely(err < 0))
  939. return err;
  940. stat1000 = err;
  941. } else
  942. estatus = ctrl1000 = stat1000 = 0;
  943. supported = 0;
  944. if (bmsr & BMSR_ANEGCAPABLE)
  945. supported |= SUPPORTED_Autoneg;
  946. if (bmsr & BMSR_10HALF)
  947. supported |= SUPPORTED_10baseT_Half;
  948. if (bmsr & BMSR_10FULL)
  949. supported |= SUPPORTED_10baseT_Full;
  950. if (bmsr & BMSR_100HALF)
  951. supported |= SUPPORTED_100baseT_Half;
  952. if (bmsr & BMSR_100FULL)
  953. supported |= SUPPORTED_100baseT_Full;
  954. if (estatus & ESTATUS_1000_THALF)
  955. supported |= SUPPORTED_1000baseT_Half;
  956. if (estatus & ESTATUS_1000_TFULL)
  957. supported |= SUPPORTED_1000baseT_Full;
  958. lp->supported = supported;
  959. advertising = 0;
  960. if (advert & ADVERTISE_10HALF)
  961. advertising |= ADVERTISED_10baseT_Half;
  962. if (advert & ADVERTISE_10FULL)
  963. advertising |= ADVERTISED_10baseT_Full;
  964. if (advert & ADVERTISE_100HALF)
  965. advertising |= ADVERTISED_100baseT_Half;
  966. if (advert & ADVERTISE_100FULL)
  967. advertising |= ADVERTISED_100baseT_Full;
  968. if (ctrl1000 & ADVERTISE_1000HALF)
  969. advertising |= ADVERTISED_1000baseT_Half;
  970. if (ctrl1000 & ADVERTISE_1000FULL)
  971. advertising |= ADVERTISED_1000baseT_Full;
  972. if (bmcr & BMCR_ANENABLE) {
  973. int neg, neg1000;
  974. lp->active_autoneg = 1;
  975. advertising |= ADVERTISED_Autoneg;
  976. neg = advert & lpa;
  977. neg1000 = (ctrl1000 << 2) & stat1000;
  978. if (neg1000 & (LPA_1000FULL | LPA_1000HALF))
  979. active_speed = SPEED_1000;
  980. else if (neg & LPA_100)
  981. active_speed = SPEED_100;
  982. else if (neg & (LPA_10HALF | LPA_10FULL))
  983. active_speed = SPEED_10;
  984. else
  985. active_speed = SPEED_INVALID;
  986. if ((neg1000 & LPA_1000FULL) || (neg & LPA_DUPLEX))
  987. active_duplex = DUPLEX_FULL;
  988. else if (active_speed != SPEED_INVALID)
  989. active_duplex = DUPLEX_HALF;
  990. else
  991. active_duplex = DUPLEX_INVALID;
  992. } else {
  993. lp->active_autoneg = 0;
  994. if ((bmcr & BMCR_SPEED1000) && !(bmcr & BMCR_SPEED100))
  995. active_speed = SPEED_1000;
  996. else if (bmcr & BMCR_SPEED100)
  997. active_speed = SPEED_100;
  998. else
  999. active_speed = SPEED_10;
  1000. if (bmcr & BMCR_FULLDPLX)
  1001. active_duplex = DUPLEX_FULL;
  1002. else
  1003. active_duplex = DUPLEX_HALF;
  1004. }
  1005. lp->active_advertising = advertising;
  1006. lp->active_speed = active_speed;
  1007. lp->active_duplex = active_duplex;
  1008. *link_up_p = !!(bmsr & BMSR_LSTATUS);
  1009. return 0;
  1010. }
  1011. static int link_status_1g_rgmii(struct niu *np, int *link_up_p)
  1012. {
  1013. struct niu_link_config *lp = &np->link_config;
  1014. u16 current_speed, bmsr;
  1015. unsigned long flags;
  1016. u8 current_duplex;
  1017. int err, link_up;
  1018. link_up = 0;
  1019. current_speed = SPEED_INVALID;
  1020. current_duplex = DUPLEX_INVALID;
  1021. spin_lock_irqsave(&np->lock, flags);
  1022. err = -EINVAL;
  1023. err = mii_read(np, np->phy_addr, MII_BMSR);
  1024. if (err < 0)
  1025. goto out;
  1026. bmsr = err;
  1027. if (bmsr & BMSR_LSTATUS) {
  1028. u16 adv, lpa, common, estat;
  1029. err = mii_read(np, np->phy_addr, MII_ADVERTISE);
  1030. if (err < 0)
  1031. goto out;
  1032. adv = err;
  1033. err = mii_read(np, np->phy_addr, MII_LPA);
  1034. if (err < 0)
  1035. goto out;
  1036. lpa = err;
  1037. common = adv & lpa;
  1038. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1039. if (err < 0)
  1040. goto out;
  1041. estat = err;
  1042. link_up = 1;
  1043. current_speed = SPEED_1000;
  1044. current_duplex = DUPLEX_FULL;
  1045. }
  1046. lp->active_speed = current_speed;
  1047. lp->active_duplex = current_duplex;
  1048. err = 0;
  1049. out:
  1050. spin_unlock_irqrestore(&np->lock, flags);
  1051. *link_up_p = link_up;
  1052. return err;
  1053. }
  1054. static int link_status_1g(struct niu *np, int *link_up_p)
  1055. {
  1056. struct niu_link_config *lp = &np->link_config;
  1057. unsigned long flags;
  1058. int err;
  1059. spin_lock_irqsave(&np->lock, flags);
  1060. err = link_status_mii(np, link_up_p);
  1061. lp->supported |= SUPPORTED_TP;
  1062. lp->active_advertising |= ADVERTISED_TP;
  1063. spin_unlock_irqrestore(&np->lock, flags);
  1064. return err;
  1065. }
  1066. static int bcm8704_reset(struct niu *np)
  1067. {
  1068. int err, limit;
  1069. err = mdio_read(np, np->phy_addr,
  1070. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  1071. if (err < 0 || err == 0xffff)
  1072. return err;
  1073. err |= BMCR_RESET;
  1074. err = mdio_write(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1075. MII_BMCR, err);
  1076. if (err)
  1077. return err;
  1078. limit = 1000;
  1079. while (--limit >= 0) {
  1080. err = mdio_read(np, np->phy_addr,
  1081. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  1082. if (err < 0)
  1083. return err;
  1084. if (!(err & BMCR_RESET))
  1085. break;
  1086. }
  1087. if (limit < 0) {
  1088. netdev_err(np->dev, "Port %u PHY will not reset (bmcr=%04x)\n",
  1089. np->port, (err & 0xffff));
  1090. return -ENODEV;
  1091. }
  1092. return 0;
  1093. }
  1094. /* When written, certain PHY registers need to be read back twice
  1095. * in order for the bits to settle properly.
  1096. */
  1097. static int bcm8704_user_dev3_readback(struct niu *np, int reg)
  1098. {
  1099. int err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
  1100. if (err < 0)
  1101. return err;
  1102. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
  1103. if (err < 0)
  1104. return err;
  1105. return 0;
  1106. }
  1107. static int bcm8706_init_user_dev3(struct niu *np)
  1108. {
  1109. int err;
  1110. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1111. BCM8704_USER_OPT_DIGITAL_CTRL);
  1112. if (err < 0)
  1113. return err;
  1114. err &= ~USER_ODIG_CTRL_GPIOS;
  1115. err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
  1116. err |= USER_ODIG_CTRL_RESV2;
  1117. err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1118. BCM8704_USER_OPT_DIGITAL_CTRL, err);
  1119. if (err)
  1120. return err;
  1121. mdelay(1000);
  1122. return 0;
  1123. }
  1124. static int bcm8704_init_user_dev3(struct niu *np)
  1125. {
  1126. int err;
  1127. err = mdio_write(np, np->phy_addr,
  1128. BCM8704_USER_DEV3_ADDR, BCM8704_USER_CONTROL,
  1129. (USER_CONTROL_OPTXRST_LVL |
  1130. USER_CONTROL_OPBIASFLT_LVL |
  1131. USER_CONTROL_OBTMPFLT_LVL |
  1132. USER_CONTROL_OPPRFLT_LVL |
  1133. USER_CONTROL_OPTXFLT_LVL |
  1134. USER_CONTROL_OPRXLOS_LVL |
  1135. USER_CONTROL_OPRXFLT_LVL |
  1136. USER_CONTROL_OPTXON_LVL |
  1137. (0x3f << USER_CONTROL_RES1_SHIFT)));
  1138. if (err)
  1139. return err;
  1140. err = mdio_write(np, np->phy_addr,
  1141. BCM8704_USER_DEV3_ADDR, BCM8704_USER_PMD_TX_CONTROL,
  1142. (USER_PMD_TX_CTL_XFP_CLKEN |
  1143. (1 << USER_PMD_TX_CTL_TX_DAC_TXD_SH) |
  1144. (2 << USER_PMD_TX_CTL_TX_DAC_TXCK_SH) |
  1145. USER_PMD_TX_CTL_TSCK_LPWREN));
  1146. if (err)
  1147. return err;
  1148. err = bcm8704_user_dev3_readback(np, BCM8704_USER_CONTROL);
  1149. if (err)
  1150. return err;
  1151. err = bcm8704_user_dev3_readback(np, BCM8704_USER_PMD_TX_CONTROL);
  1152. if (err)
  1153. return err;
  1154. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1155. BCM8704_USER_OPT_DIGITAL_CTRL);
  1156. if (err < 0)
  1157. return err;
  1158. err &= ~USER_ODIG_CTRL_GPIOS;
  1159. err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
  1160. err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1161. BCM8704_USER_OPT_DIGITAL_CTRL, err);
  1162. if (err)
  1163. return err;
  1164. mdelay(1000);
  1165. return 0;
  1166. }
  1167. static int mrvl88x2011_act_led(struct niu *np, int val)
  1168. {
  1169. int err;
  1170. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1171. MRVL88X2011_LED_8_TO_11_CTL);
  1172. if (err < 0)
  1173. return err;
  1174. err &= ~MRVL88X2011_LED(MRVL88X2011_LED_ACT,MRVL88X2011_LED_CTL_MASK);
  1175. err |= MRVL88X2011_LED(MRVL88X2011_LED_ACT,val);
  1176. return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1177. MRVL88X2011_LED_8_TO_11_CTL, err);
  1178. }
  1179. static int mrvl88x2011_led_blink_rate(struct niu *np, int rate)
  1180. {
  1181. int err;
  1182. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1183. MRVL88X2011_LED_BLINK_CTL);
  1184. if (err >= 0) {
  1185. err &= ~MRVL88X2011_LED_BLKRATE_MASK;
  1186. err |= (rate << 4);
  1187. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1188. MRVL88X2011_LED_BLINK_CTL, err);
  1189. }
  1190. return err;
  1191. }
  1192. static int xcvr_init_10g_mrvl88x2011(struct niu *np)
  1193. {
  1194. int err;
  1195. /* Set LED functions */
  1196. err = mrvl88x2011_led_blink_rate(np, MRVL88X2011_LED_BLKRATE_134MS);
  1197. if (err)
  1198. return err;
  1199. /* led activity */
  1200. err = mrvl88x2011_act_led(np, MRVL88X2011_LED_CTL_OFF);
  1201. if (err)
  1202. return err;
  1203. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1204. MRVL88X2011_GENERAL_CTL);
  1205. if (err < 0)
  1206. return err;
  1207. err |= MRVL88X2011_ENA_XFPREFCLK;
  1208. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1209. MRVL88X2011_GENERAL_CTL, err);
  1210. if (err < 0)
  1211. return err;
  1212. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1213. MRVL88X2011_PMA_PMD_CTL_1);
  1214. if (err < 0)
  1215. return err;
  1216. if (np->link_config.loopback_mode == LOOPBACK_MAC)
  1217. err |= MRVL88X2011_LOOPBACK;
  1218. else
  1219. err &= ~MRVL88X2011_LOOPBACK;
  1220. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1221. MRVL88X2011_PMA_PMD_CTL_1, err);
  1222. if (err < 0)
  1223. return err;
  1224. /* Enable PMD */
  1225. return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1226. MRVL88X2011_10G_PMD_TX_DIS, MRVL88X2011_ENA_PMDTX);
  1227. }
  1228. static int xcvr_diag_bcm870x(struct niu *np)
  1229. {
  1230. u16 analog_stat0, tx_alarm_status;
  1231. int err = 0;
  1232. #if 1
  1233. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1234. MII_STAT1000);
  1235. if (err < 0)
  1236. return err;
  1237. pr_info("Port %u PMA_PMD(MII_STAT1000) [%04x]\n", np->port, err);
  1238. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, 0x20);
  1239. if (err < 0)
  1240. return err;
  1241. pr_info("Port %u USER_DEV3(0x20) [%04x]\n", np->port, err);
  1242. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1243. MII_NWAYTEST);
  1244. if (err < 0)
  1245. return err;
  1246. pr_info("Port %u PHYXS(MII_NWAYTEST) [%04x]\n", np->port, err);
  1247. #endif
  1248. /* XXX dig this out it might not be so useful XXX */
  1249. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1250. BCM8704_USER_ANALOG_STATUS0);
  1251. if (err < 0)
  1252. return err;
  1253. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1254. BCM8704_USER_ANALOG_STATUS0);
  1255. if (err < 0)
  1256. return err;
  1257. analog_stat0 = err;
  1258. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1259. BCM8704_USER_TX_ALARM_STATUS);
  1260. if (err < 0)
  1261. return err;
  1262. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1263. BCM8704_USER_TX_ALARM_STATUS);
  1264. if (err < 0)
  1265. return err;
  1266. tx_alarm_status = err;
  1267. if (analog_stat0 != 0x03fc) {
  1268. if ((analog_stat0 == 0x43bc) && (tx_alarm_status != 0)) {
  1269. pr_info("Port %u cable not connected or bad cable\n",
  1270. np->port);
  1271. } else if (analog_stat0 == 0x639c) {
  1272. pr_info("Port %u optical module is bad or missing\n",
  1273. np->port);
  1274. }
  1275. }
  1276. return 0;
  1277. }
  1278. static int xcvr_10g_set_lb_bcm870x(struct niu *np)
  1279. {
  1280. struct niu_link_config *lp = &np->link_config;
  1281. int err;
  1282. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1283. MII_BMCR);
  1284. if (err < 0)
  1285. return err;
  1286. err &= ~BMCR_LOOPBACK;
  1287. if (lp->loopback_mode == LOOPBACK_MAC)
  1288. err |= BMCR_LOOPBACK;
  1289. err = mdio_write(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1290. MII_BMCR, err);
  1291. if (err)
  1292. return err;
  1293. return 0;
  1294. }
  1295. static int xcvr_init_10g_bcm8706(struct niu *np)
  1296. {
  1297. int err = 0;
  1298. u64 val;
  1299. if ((np->flags & NIU_FLAGS_HOTPLUG_PHY) &&
  1300. (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) == 0)
  1301. return err;
  1302. val = nr64_mac(XMAC_CONFIG);
  1303. val &= ~XMAC_CONFIG_LED_POLARITY;
  1304. val |= XMAC_CONFIG_FORCE_LED_ON;
  1305. nw64_mac(XMAC_CONFIG, val);
  1306. val = nr64(MIF_CONFIG);
  1307. val |= MIF_CONFIG_INDIRECT_MODE;
  1308. nw64(MIF_CONFIG, val);
  1309. err = bcm8704_reset(np);
  1310. if (err)
  1311. return err;
  1312. err = xcvr_10g_set_lb_bcm870x(np);
  1313. if (err)
  1314. return err;
  1315. err = bcm8706_init_user_dev3(np);
  1316. if (err)
  1317. return err;
  1318. err = xcvr_diag_bcm870x(np);
  1319. if (err)
  1320. return err;
  1321. return 0;
  1322. }
  1323. static int xcvr_init_10g_bcm8704(struct niu *np)
  1324. {
  1325. int err;
  1326. err = bcm8704_reset(np);
  1327. if (err)
  1328. return err;
  1329. err = bcm8704_init_user_dev3(np);
  1330. if (err)
  1331. return err;
  1332. err = xcvr_10g_set_lb_bcm870x(np);
  1333. if (err)
  1334. return err;
  1335. err = xcvr_diag_bcm870x(np);
  1336. if (err)
  1337. return err;
  1338. return 0;
  1339. }
  1340. static int xcvr_init_10g(struct niu *np)
  1341. {
  1342. int phy_id, err;
  1343. u64 val;
  1344. val = nr64_mac(XMAC_CONFIG);
  1345. val &= ~XMAC_CONFIG_LED_POLARITY;
  1346. val |= XMAC_CONFIG_FORCE_LED_ON;
  1347. nw64_mac(XMAC_CONFIG, val);
  1348. /* XXX shared resource, lock parent XXX */
  1349. val = nr64(MIF_CONFIG);
  1350. val |= MIF_CONFIG_INDIRECT_MODE;
  1351. nw64(MIF_CONFIG, val);
  1352. phy_id = phy_decode(np->parent->port_phy, np->port);
  1353. phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
  1354. /* handle different phy types */
  1355. switch (phy_id & NIU_PHY_ID_MASK) {
  1356. case NIU_PHY_ID_MRVL88X2011:
  1357. err = xcvr_init_10g_mrvl88x2011(np);
  1358. break;
  1359. default: /* bcom 8704 */
  1360. err = xcvr_init_10g_bcm8704(np);
  1361. break;
  1362. }
  1363. return 0;
  1364. }
  1365. static int mii_reset(struct niu *np)
  1366. {
  1367. int limit, err;
  1368. err = mii_write(np, np->phy_addr, MII_BMCR, BMCR_RESET);
  1369. if (err)
  1370. return err;
  1371. limit = 1000;
  1372. while (--limit >= 0) {
  1373. udelay(500);
  1374. err = mii_read(np, np->phy_addr, MII_BMCR);
  1375. if (err < 0)
  1376. return err;
  1377. if (!(err & BMCR_RESET))
  1378. break;
  1379. }
  1380. if (limit < 0) {
  1381. netdev_err(np->dev, "Port %u MII would not reset, bmcr[%04x]\n",
  1382. np->port, err);
  1383. return -ENODEV;
  1384. }
  1385. return 0;
  1386. }
  1387. static int xcvr_init_1g_rgmii(struct niu *np)
  1388. {
  1389. int err;
  1390. u64 val;
  1391. u16 bmcr, bmsr, estat;
  1392. val = nr64(MIF_CONFIG);
  1393. val &= ~MIF_CONFIG_INDIRECT_MODE;
  1394. nw64(MIF_CONFIG, val);
  1395. err = mii_reset(np);
  1396. if (err)
  1397. return err;
  1398. err = mii_read(np, np->phy_addr, MII_BMSR);
  1399. if (err < 0)
  1400. return err;
  1401. bmsr = err;
  1402. estat = 0;
  1403. if (bmsr & BMSR_ESTATEN) {
  1404. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1405. if (err < 0)
  1406. return err;
  1407. estat = err;
  1408. }
  1409. bmcr = 0;
  1410. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1411. if (err)
  1412. return err;
  1413. if (bmsr & BMSR_ESTATEN) {
  1414. u16 ctrl1000 = 0;
  1415. if (estat & ESTATUS_1000_TFULL)
  1416. ctrl1000 |= ADVERTISE_1000FULL;
  1417. err = mii_write(np, np->phy_addr, MII_CTRL1000, ctrl1000);
  1418. if (err)
  1419. return err;
  1420. }
  1421. bmcr = (BMCR_SPEED1000 | BMCR_FULLDPLX);
  1422. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1423. if (err)
  1424. return err;
  1425. err = mii_read(np, np->phy_addr, MII_BMCR);
  1426. if (err < 0)
  1427. return err;
  1428. bmcr = mii_read(np, np->phy_addr, MII_BMCR);
  1429. err = mii_read(np, np->phy_addr, MII_BMSR);
  1430. if (err < 0)
  1431. return err;
  1432. return 0;
  1433. }
  1434. static int mii_init_common(struct niu *np)
  1435. {
  1436. struct niu_link_config *lp = &np->link_config;
  1437. u16 bmcr, bmsr, adv, estat;
  1438. int err;
  1439. err = mii_reset(np);
  1440. if (err)
  1441. return err;
  1442. err = mii_read(np, np->phy_addr, MII_BMSR);
  1443. if (err < 0)
  1444. return err;
  1445. bmsr = err;
  1446. estat = 0;
  1447. if (bmsr & BMSR_ESTATEN) {
  1448. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1449. if (err < 0)
  1450. return err;
  1451. estat = err;
  1452. }
  1453. bmcr = 0;
  1454. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1455. if (err)
  1456. return err;
  1457. if (lp->loopback_mode == LOOPBACK_MAC) {
  1458. bmcr |= BMCR_LOOPBACK;
  1459. if (lp->active_speed == SPEED_1000)
  1460. bmcr |= BMCR_SPEED1000;
  1461. if (lp->active_duplex == DUPLEX_FULL)
  1462. bmcr |= BMCR_FULLDPLX;
  1463. }
  1464. if (lp->loopback_mode == LOOPBACK_PHY) {
  1465. u16 aux;
  1466. aux = (BCM5464R_AUX_CTL_EXT_LB |
  1467. BCM5464R_AUX_CTL_WRITE_1);
  1468. err = mii_write(np, np->phy_addr, BCM5464R_AUX_CTL, aux);
  1469. if (err)
  1470. return err;
  1471. }
  1472. if (lp->autoneg) {
  1473. u16 ctrl1000;
  1474. adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1475. if ((bmsr & BMSR_10HALF) &&
  1476. (lp->advertising & ADVERTISED_10baseT_Half))
  1477. adv |= ADVERTISE_10HALF;
  1478. if ((bmsr & BMSR_10FULL) &&
  1479. (lp->advertising & ADVERTISED_10baseT_Full))
  1480. adv |= ADVERTISE_10FULL;
  1481. if ((bmsr & BMSR_100HALF) &&
  1482. (lp->advertising & ADVERTISED_100baseT_Half))
  1483. adv |= ADVERTISE_100HALF;
  1484. if ((bmsr & BMSR_100FULL) &&
  1485. (lp->advertising & ADVERTISED_100baseT_Full))
  1486. adv |= ADVERTISE_100FULL;
  1487. err = mii_write(np, np->phy_addr, MII_ADVERTISE, adv);
  1488. if (err)
  1489. return err;
  1490. if (likely(bmsr & BMSR_ESTATEN)) {
  1491. ctrl1000 = 0;
  1492. if ((estat & ESTATUS_1000_THALF) &&
  1493. (lp->advertising & ADVERTISED_1000baseT_Half))
  1494. ctrl1000 |= ADVERTISE_1000HALF;
  1495. if ((estat & ESTATUS_1000_TFULL) &&
  1496. (lp->advertising & ADVERTISED_1000baseT_Full))
  1497. ctrl1000 |= ADVERTISE_1000FULL;
  1498. err = mii_write(np, np->phy_addr,
  1499. MII_CTRL1000, ctrl1000);
  1500. if (err)
  1501. return err;
  1502. }
  1503. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1504. } else {
  1505. /* !lp->autoneg */
  1506. int fulldpx;
  1507. if (lp->duplex == DUPLEX_FULL) {
  1508. bmcr |= BMCR_FULLDPLX;
  1509. fulldpx = 1;
  1510. } else if (lp->duplex == DUPLEX_HALF)
  1511. fulldpx = 0;
  1512. else
  1513. return -EINVAL;
  1514. if (lp->speed == SPEED_1000) {
  1515. /* if X-full requested while not supported, or
  1516. X-half requested while not supported... */
  1517. if ((fulldpx && !(estat & ESTATUS_1000_TFULL)) ||
  1518. (!fulldpx && !(estat & ESTATUS_1000_THALF)))
  1519. return -EINVAL;
  1520. bmcr |= BMCR_SPEED1000;
  1521. } else if (lp->speed == SPEED_100) {
  1522. if ((fulldpx && !(bmsr & BMSR_100FULL)) ||
  1523. (!fulldpx && !(bmsr & BMSR_100HALF)))
  1524. return -EINVAL;
  1525. bmcr |= BMCR_SPEED100;
  1526. } else if (lp->speed == SPEED_10) {
  1527. if ((fulldpx && !(bmsr & BMSR_10FULL)) ||
  1528. (!fulldpx && !(bmsr & BMSR_10HALF)))
  1529. return -EINVAL;
  1530. } else
  1531. return -EINVAL;
  1532. }
  1533. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1534. if (err)
  1535. return err;
  1536. #if 0
  1537. err = mii_read(np, np->phy_addr, MII_BMCR);
  1538. if (err < 0)
  1539. return err;
  1540. bmcr = err;
  1541. err = mii_read(np, np->phy_addr, MII_BMSR);
  1542. if (err < 0)
  1543. return err;
  1544. bmsr = err;
  1545. pr_info("Port %u after MII init bmcr[%04x] bmsr[%04x]\n",
  1546. np->port, bmcr, bmsr);
  1547. #endif
  1548. return 0;
  1549. }
  1550. static int xcvr_init_1g(struct niu *np)
  1551. {
  1552. u64 val;
  1553. /* XXX shared resource, lock parent XXX */
  1554. val = nr64(MIF_CONFIG);
  1555. val &= ~MIF_CONFIG_INDIRECT_MODE;
  1556. nw64(MIF_CONFIG, val);
  1557. return mii_init_common(np);
  1558. }
  1559. static int niu_xcvr_init(struct niu *np)
  1560. {
  1561. const struct niu_phy_ops *ops = np->phy_ops;
  1562. int err;
  1563. err = 0;
  1564. if (ops->xcvr_init)
  1565. err = ops->xcvr_init(np);
  1566. return err;
  1567. }
  1568. static int niu_serdes_init(struct niu *np)
  1569. {
  1570. const struct niu_phy_ops *ops = np->phy_ops;
  1571. int err;
  1572. err = 0;
  1573. if (ops->serdes_init)
  1574. err = ops->serdes_init(np);
  1575. return err;
  1576. }
  1577. static void niu_init_xif(struct niu *);
  1578. static void niu_handle_led(struct niu *, int status);
  1579. static int niu_link_status_common(struct niu *np, int link_up)
  1580. {
  1581. struct niu_link_config *lp = &np->link_config;
  1582. struct net_device *dev = np->dev;
  1583. unsigned long flags;
  1584. if (!netif_carrier_ok(dev) && link_up) {
  1585. netif_info(np, link, dev, "Link is up at %s, %s duplex\n",
  1586. lp->active_speed == SPEED_10000 ? "10Gb/sec" :
  1587. lp->active_speed == SPEED_1000 ? "1Gb/sec" :
  1588. lp->active_speed == SPEED_100 ? "100Mbit/sec" :
  1589. "10Mbit/sec",
  1590. lp->active_duplex == DUPLEX_FULL ? "full" : "half");
  1591. spin_lock_irqsave(&np->lock, flags);
  1592. niu_init_xif(np);
  1593. niu_handle_led(np, 1);
  1594. spin_unlock_irqrestore(&np->lock, flags);
  1595. netif_carrier_on(dev);
  1596. } else if (netif_carrier_ok(dev) && !link_up) {
  1597. netif_warn(np, link, dev, "Link is down\n");
  1598. spin_lock_irqsave(&np->lock, flags);
  1599. niu_handle_led(np, 0);
  1600. spin_unlock_irqrestore(&np->lock, flags);
  1601. netif_carrier_off(dev);
  1602. }
  1603. return 0;
  1604. }
  1605. static int link_status_10g_mrvl(struct niu *np, int *link_up_p)
  1606. {
  1607. int err, link_up, pma_status, pcs_status;
  1608. link_up = 0;
  1609. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1610. MRVL88X2011_10G_PMD_STATUS_2);
  1611. if (err < 0)
  1612. goto out;
  1613. /* Check PMA/PMD Register: 1.0001.2 == 1 */
  1614. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1615. MRVL88X2011_PMA_PMD_STATUS_1);
  1616. if (err < 0)
  1617. goto out;
  1618. pma_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
  1619. /* Check PMC Register : 3.0001.2 == 1: read twice */
  1620. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1621. MRVL88X2011_PMA_PMD_STATUS_1);
  1622. if (err < 0)
  1623. goto out;
  1624. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1625. MRVL88X2011_PMA_PMD_STATUS_1);
  1626. if (err < 0)
  1627. goto out;
  1628. pcs_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
  1629. /* Check XGXS Register : 4.0018.[0-3,12] */
  1630. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV4_ADDR,
  1631. MRVL88X2011_10G_XGXS_LANE_STAT);
  1632. if (err < 0)
  1633. goto out;
  1634. if (err == (PHYXS_XGXS_LANE_STAT_ALINGED | PHYXS_XGXS_LANE_STAT_LANE3 |
  1635. PHYXS_XGXS_LANE_STAT_LANE2 | PHYXS_XGXS_LANE_STAT_LANE1 |
  1636. PHYXS_XGXS_LANE_STAT_LANE0 | PHYXS_XGXS_LANE_STAT_MAGIC |
  1637. 0x800))
  1638. link_up = (pma_status && pcs_status) ? 1 : 0;
  1639. np->link_config.active_speed = SPEED_10000;
  1640. np->link_config.active_duplex = DUPLEX_FULL;
  1641. err = 0;
  1642. out:
  1643. mrvl88x2011_act_led(np, (link_up ?
  1644. MRVL88X2011_LED_CTL_PCS_ACT :
  1645. MRVL88X2011_LED_CTL_OFF));
  1646. *link_up_p = link_up;
  1647. return err;
  1648. }
  1649. static int link_status_10g_bcm8706(struct niu *np, int *link_up_p)
  1650. {
  1651. int err, link_up;
  1652. link_up = 0;
  1653. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1654. BCM8704_PMD_RCV_SIGDET);
  1655. if (err < 0 || err == 0xffff)
  1656. goto out;
  1657. if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
  1658. err = 0;
  1659. goto out;
  1660. }
  1661. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1662. BCM8704_PCS_10G_R_STATUS);
  1663. if (err < 0)
  1664. goto out;
  1665. if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
  1666. err = 0;
  1667. goto out;
  1668. }
  1669. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1670. BCM8704_PHYXS_XGXS_LANE_STAT);
  1671. if (err < 0)
  1672. goto out;
  1673. if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
  1674. PHYXS_XGXS_LANE_STAT_MAGIC |
  1675. PHYXS_XGXS_LANE_STAT_PATTEST |
  1676. PHYXS_XGXS_LANE_STAT_LANE3 |
  1677. PHYXS_XGXS_LANE_STAT_LANE2 |
  1678. PHYXS_XGXS_LANE_STAT_LANE1 |
  1679. PHYXS_XGXS_LANE_STAT_LANE0)) {
  1680. err = 0;
  1681. np->link_config.active_speed = SPEED_INVALID;
  1682. np->link_config.active_duplex = DUPLEX_INVALID;
  1683. goto out;
  1684. }
  1685. link_up = 1;
  1686. np->link_config.active_speed = SPEED_10000;
  1687. np->link_config.active_duplex = DUPLEX_FULL;
  1688. err = 0;
  1689. out:
  1690. *link_up_p = link_up;
  1691. return err;
  1692. }
  1693. static int link_status_10g_bcom(struct niu *np, int *link_up_p)
  1694. {
  1695. int err, link_up;
  1696. link_up = 0;
  1697. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1698. BCM8704_PMD_RCV_SIGDET);
  1699. if (err < 0)
  1700. goto out;
  1701. if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
  1702. err = 0;
  1703. goto out;
  1704. }
  1705. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1706. BCM8704_PCS_10G_R_STATUS);
  1707. if (err < 0)
  1708. goto out;
  1709. if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
  1710. err = 0;
  1711. goto out;
  1712. }
  1713. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1714. BCM8704_PHYXS_XGXS_LANE_STAT);
  1715. if (err < 0)
  1716. goto out;
  1717. if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
  1718. PHYXS_XGXS_LANE_STAT_MAGIC |
  1719. PHYXS_XGXS_LANE_STAT_LANE3 |
  1720. PHYXS_XGXS_LANE_STAT_LANE2 |
  1721. PHYXS_XGXS_LANE_STAT_LANE1 |
  1722. PHYXS_XGXS_LANE_STAT_LANE0)) {
  1723. err = 0;
  1724. goto out;
  1725. }
  1726. link_up = 1;
  1727. np->link_config.active_speed = SPEED_10000;
  1728. np->link_config.active_duplex = DUPLEX_FULL;
  1729. err = 0;
  1730. out:
  1731. *link_up_p = link_up;
  1732. return err;
  1733. }
  1734. static int link_status_10g(struct niu *np, int *link_up_p)
  1735. {
  1736. unsigned long flags;
  1737. int err = -EINVAL;
  1738. spin_lock_irqsave(&np->lock, flags);
  1739. if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
  1740. int phy_id;
  1741. phy_id = phy_decode(np->parent->port_phy, np->port);
  1742. phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
  1743. /* handle different phy types */
  1744. switch (phy_id & NIU_PHY_ID_MASK) {
  1745. case NIU_PHY_ID_MRVL88X2011:
  1746. err = link_status_10g_mrvl(np, link_up_p);
  1747. break;
  1748. default: /* bcom 8704 */
  1749. err = link_status_10g_bcom(np, link_up_p);
  1750. break;
  1751. }
  1752. }
  1753. spin_unlock_irqrestore(&np->lock, flags);
  1754. return err;
  1755. }
  1756. static int niu_10g_phy_present(struct niu *np)
  1757. {
  1758. u64 sig, mask, val;
  1759. sig = nr64(ESR_INT_SIGNALS);
  1760. switch (np->port) {
  1761. case 0:
  1762. mask = ESR_INT_SIGNALS_P0_BITS;
  1763. val = (ESR_INT_SRDY0_P0 |
  1764. ESR_INT_DET0_P0 |
  1765. ESR_INT_XSRDY_P0 |
  1766. ESR_INT_XDP_P0_CH3 |
  1767. ESR_INT_XDP_P0_CH2 |
  1768. ESR_INT_XDP_P0_CH1 |
  1769. ESR_INT_XDP_P0_CH0);
  1770. break;
  1771. case 1:
  1772. mask = ESR_INT_SIGNALS_P1_BITS;
  1773. val = (ESR_INT_SRDY0_P1 |
  1774. ESR_INT_DET0_P1 |
  1775. ESR_INT_XSRDY_P1 |
  1776. ESR_INT_XDP_P1_CH3 |
  1777. ESR_INT_XDP_P1_CH2 |
  1778. ESR_INT_XDP_P1_CH1 |
  1779. ESR_INT_XDP_P1_CH0);
  1780. break;
  1781. default:
  1782. return 0;
  1783. }
  1784. if ((sig & mask) != val)
  1785. return 0;
  1786. return 1;
  1787. }
  1788. static int link_status_10g_hotplug(struct niu *np, int *link_up_p)
  1789. {
  1790. unsigned long flags;
  1791. int err = 0;
  1792. int phy_present;
  1793. int phy_present_prev;
  1794. spin_lock_irqsave(&np->lock, flags);
  1795. if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
  1796. phy_present_prev = (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) ?
  1797. 1 : 0;
  1798. phy_present = niu_10g_phy_present(np);
  1799. if (phy_present != phy_present_prev) {
  1800. /* state change */
  1801. if (phy_present) {
  1802. /* A NEM was just plugged in */
  1803. np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1804. if (np->phy_ops->xcvr_init)
  1805. err = np->phy_ops->xcvr_init(np);
  1806. if (err) {
  1807. err = mdio_read(np, np->phy_addr,
  1808. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  1809. if (err == 0xffff) {
  1810. /* No mdio, back-to-back XAUI */
  1811. goto out;
  1812. }
  1813. /* debounce */
  1814. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1815. }
  1816. } else {
  1817. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1818. *link_up_p = 0;
  1819. netif_warn(np, link, np->dev,
  1820. "Hotplug PHY Removed\n");
  1821. }
  1822. }
  1823. out:
  1824. if (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) {
  1825. err = link_status_10g_bcm8706(np, link_up_p);
  1826. if (err == 0xffff) {
  1827. /* No mdio, back-to-back XAUI: it is C10NEM */
  1828. *link_up_p = 1;
  1829. np->link_config.active_speed = SPEED_10000;
  1830. np->link_config.active_duplex = DUPLEX_FULL;
  1831. }
  1832. }
  1833. }
  1834. spin_unlock_irqrestore(&np->lock, flags);
  1835. return 0;
  1836. }
  1837. static int niu_link_status(struct niu *np, int *link_up_p)
  1838. {
  1839. const struct niu_phy_ops *ops = np->phy_ops;
  1840. int err;
  1841. err = 0;
  1842. if (ops->link_status)
  1843. err = ops->link_status(np, link_up_p);
  1844. return err;
  1845. }
  1846. static void niu_timer(unsigned long __opaque)
  1847. {
  1848. struct niu *np = (struct niu *) __opaque;
  1849. unsigned long off;
  1850. int err, link_up;
  1851. err = niu_link_status(np, &link_up);
  1852. if (!err)
  1853. niu_link_status_common(np, link_up);
  1854. if (netif_carrier_ok(np->dev))
  1855. off = 5 * HZ;
  1856. else
  1857. off = 1 * HZ;
  1858. np->timer.expires = jiffies + off;
  1859. add_timer(&np->timer);
  1860. }
  1861. static const struct niu_phy_ops phy_ops_10g_serdes = {
  1862. .serdes_init = serdes_init_10g_serdes,
  1863. .link_status = link_status_10g_serdes,
  1864. };
  1865. static const struct niu_phy_ops phy_ops_10g_serdes_niu = {
  1866. .serdes_init = serdes_init_niu_10g_serdes,
  1867. .link_status = link_status_10g_serdes,
  1868. };
  1869. static const struct niu_phy_ops phy_ops_1g_serdes_niu = {
  1870. .serdes_init = serdes_init_niu_1g_serdes,
  1871. .link_status = link_status_1g_serdes,
  1872. };
  1873. static const struct niu_phy_ops phy_ops_1g_rgmii = {
  1874. .xcvr_init = xcvr_init_1g_rgmii,
  1875. .link_status = link_status_1g_rgmii,
  1876. };
  1877. static const struct niu_phy_ops phy_ops_10g_fiber_niu = {
  1878. .serdes_init = serdes_init_niu_10g_fiber,
  1879. .xcvr_init = xcvr_init_10g,
  1880. .link_status = link_status_10g,
  1881. };
  1882. static const struct niu_phy_ops phy_ops_10g_fiber = {
  1883. .serdes_init = serdes_init_10g,
  1884. .xcvr_init = xcvr_init_10g,
  1885. .link_status = link_status_10g,
  1886. };
  1887. static const struct niu_phy_ops phy_ops_10g_fiber_hotplug = {
  1888. .serdes_init = serdes_init_10g,
  1889. .xcvr_init = xcvr_init_10g_bcm8706,
  1890. .link_status = link_status_10g_hotplug,
  1891. };
  1892. static const struct niu_phy_ops phy_ops_niu_10g_hotplug = {
  1893. .serdes_init = serdes_init_niu_10g_fiber,
  1894. .xcvr_init = xcvr_init_10g_bcm8706,
  1895. .link_status = link_status_10g_hotplug,
  1896. };
  1897. static const struct niu_phy_ops phy_ops_10g_copper = {
  1898. .serdes_init = serdes_init_10g,
  1899. .link_status = link_status_10g, /* XXX */
  1900. };
  1901. static const struct niu_phy_ops phy_ops_1g_fiber = {
  1902. .serdes_init = serdes_init_1g,
  1903. .xcvr_init = xcvr_init_1g,
  1904. .link_status = link_status_1g,
  1905. };
  1906. static const struct niu_phy_ops phy_ops_1g_copper = {
  1907. .xcvr_init = xcvr_init_1g,
  1908. .link_status = link_status_1g,
  1909. };
  1910. struct niu_phy_template {
  1911. const struct niu_phy_ops *ops;
  1912. u32 phy_addr_base;
  1913. };
  1914. static const struct niu_phy_template phy_template_niu_10g_fiber = {
  1915. .ops = &phy_ops_10g_fiber_niu,
  1916. .phy_addr_base = 16,
  1917. };
  1918. static const struct niu_phy_template phy_template_niu_10g_serdes = {
  1919. .ops = &phy_ops_10g_serdes_niu,
  1920. .phy_addr_base = 0,
  1921. };
  1922. static const struct niu_phy_template phy_template_niu_1g_serdes = {
  1923. .ops = &phy_ops_1g_serdes_niu,
  1924. .phy_addr_base = 0,
  1925. };
  1926. static const struct niu_phy_template phy_template_10g_fiber = {
  1927. .ops = &phy_ops_10g_fiber,
  1928. .phy_addr_base = 8,
  1929. };
  1930. static const struct niu_phy_template phy_template_10g_fiber_hotplug = {
  1931. .ops = &phy_ops_10g_fiber_hotplug,
  1932. .phy_addr_base = 8,
  1933. };
  1934. static const struct niu_phy_template phy_template_niu_10g_hotplug = {
  1935. .ops = &phy_ops_niu_10g_hotplug,
  1936. .phy_addr_base = 8,
  1937. };
  1938. static const struct niu_phy_template phy_template_10g_copper = {
  1939. .ops = &phy_ops_10g_copper,
  1940. .phy_addr_base = 10,
  1941. };
  1942. static const struct niu_phy_template phy_template_1g_fiber = {
  1943. .ops = &phy_ops_1g_fiber,
  1944. .phy_addr_base = 0,
  1945. };
  1946. static const struct niu_phy_template phy_template_1g_copper = {
  1947. .ops = &phy_ops_1g_copper,
  1948. .phy_addr_base = 0,
  1949. };
  1950. static const struct niu_phy_template phy_template_1g_rgmii = {
  1951. .ops = &phy_ops_1g_rgmii,
  1952. .phy_addr_base = 0,
  1953. };
  1954. static const struct niu_phy_template phy_template_10g_serdes = {
  1955. .ops = &phy_ops_10g_serdes,
  1956. .phy_addr_base = 0,
  1957. };
  1958. static int niu_atca_port_num[4] = {
  1959. 0, 0, 11, 10
  1960. };
  1961. static int serdes_init_10g_serdes(struct niu *np)
  1962. {
  1963. struct niu_link_config *lp = &np->link_config;
  1964. unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i;
  1965. u64 ctrl_val, test_cfg_val, sig, mask, val;
  1966. u64 reset_val;
  1967. switch (np->port) {
  1968. case 0:
  1969. reset_val = ENET_SERDES_RESET_0;
  1970. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  1971. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  1972. pll_cfg = ENET_SERDES_0_PLL_CFG;
  1973. break;
  1974. case 1:
  1975. reset_val = ENET_SERDES_RESET_1;
  1976. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  1977. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  1978. pll_cfg = ENET_SERDES_1_PLL_CFG;
  1979. break;
  1980. default:
  1981. return -EINVAL;
  1982. }
  1983. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  1984. ENET_SERDES_CTRL_SDET_1 |
  1985. ENET_SERDES_CTRL_SDET_2 |
  1986. ENET_SERDES_CTRL_SDET_3 |
  1987. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  1988. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  1989. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  1990. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  1991. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  1992. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  1993. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  1994. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  1995. test_cfg_val = 0;
  1996. if (lp->loopback_mode == LOOPBACK_PHY) {
  1997. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  1998. ENET_SERDES_TEST_MD_0_SHIFT) |
  1999. (ENET_TEST_MD_PAD_LOOPBACK <<
  2000. ENET_SERDES_TEST_MD_1_SHIFT) |
  2001. (ENET_TEST_MD_PAD_LOOPBACK <<
  2002. ENET_SERDES_TEST_MD_2_SHIFT) |
  2003. (ENET_TEST_MD_PAD_LOOPBACK <<
  2004. ENET_SERDES_TEST_MD_3_SHIFT));
  2005. }
  2006. esr_reset(np);
  2007. nw64(pll_cfg, ENET_SERDES_PLL_FBDIV2);
  2008. nw64(ctrl_reg, ctrl_val);
  2009. nw64(test_cfg_reg, test_cfg_val);
  2010. /* Initialize all 4 lanes of the SERDES. */
  2011. for (i = 0; i < 4; i++) {
  2012. u32 rxtx_ctrl, glue0;
  2013. int err;
  2014. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  2015. if (err)
  2016. return err;
  2017. err = esr_read_glue0(np, i, &glue0);
  2018. if (err)
  2019. return err;
  2020. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  2021. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  2022. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  2023. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  2024. ESR_GLUE_CTRL0_THCNT |
  2025. ESR_GLUE_CTRL0_BLTIME);
  2026. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  2027. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  2028. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  2029. (BLTIME_300_CYCLES <<
  2030. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  2031. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  2032. if (err)
  2033. return err;
  2034. err = esr_write_glue0(np, i, glue0);
  2035. if (err)
  2036. return err;
  2037. }
  2038. sig = nr64(ESR_INT_SIGNALS);
  2039. switch (np->port) {
  2040. case 0:
  2041. mask = ESR_INT_SIGNALS_P0_BITS;
  2042. val = (ESR_INT_SRDY0_P0 |
  2043. ESR_INT_DET0_P0 |
  2044. ESR_INT_XSRDY_P0 |
  2045. ESR_INT_XDP_P0_CH3 |
  2046. ESR_INT_XDP_P0_CH2 |
  2047. ESR_INT_XDP_P0_CH1 |
  2048. ESR_INT_XDP_P0_CH0);
  2049. break;
  2050. case 1:
  2051. mask = ESR_INT_SIGNALS_P1_BITS;
  2052. val = (ESR_INT_SRDY0_P1 |
  2053. ESR_INT_DET0_P1 |
  2054. ESR_INT_XSRDY_P1 |
  2055. ESR_INT_XDP_P1_CH3 |
  2056. ESR_INT_XDP_P1_CH2 |
  2057. ESR_INT_XDP_P1_CH1 |
  2058. ESR_INT_XDP_P1_CH0);
  2059. break;
  2060. default:
  2061. return -EINVAL;
  2062. }
  2063. if ((sig & mask) != val) {
  2064. int err;
  2065. err = serdes_init_1g_serdes(np);
  2066. if (!err) {
  2067. np->flags &= ~NIU_FLAGS_10G;
  2068. np->mac_xcvr = MAC_XCVR_PCS;
  2069. } else {
  2070. netdev_err(np->dev, "Port %u 10G/1G SERDES Link Failed\n",
  2071. np->port);
  2072. return -ENODEV;
  2073. }
  2074. }
  2075. return 0;
  2076. }
  2077. static int niu_determine_phy_disposition(struct niu *np)
  2078. {
  2079. struct niu_parent *parent = np->parent;
  2080. u8 plat_type = parent->plat_type;
  2081. const struct niu_phy_template *tp;
  2082. u32 phy_addr_off = 0;
  2083. if (plat_type == PLAT_TYPE_NIU) {
  2084. switch (np->flags &
  2085. (NIU_FLAGS_10G |
  2086. NIU_FLAGS_FIBER |
  2087. NIU_FLAGS_XCVR_SERDES)) {
  2088. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  2089. /* 10G Serdes */
  2090. tp = &phy_template_niu_10g_serdes;
  2091. break;
  2092. case NIU_FLAGS_XCVR_SERDES:
  2093. /* 1G Serdes */
  2094. tp = &phy_template_niu_1g_serdes;
  2095. break;
  2096. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  2097. /* 10G Fiber */
  2098. default:
  2099. if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
  2100. tp = &phy_template_niu_10g_hotplug;
  2101. if (np->port == 0)
  2102. phy_addr_off = 8;
  2103. if (np->port == 1)
  2104. phy_addr_off = 12;
  2105. } else {
  2106. tp = &phy_template_niu_10g_fiber;
  2107. phy_addr_off += np->port;
  2108. }
  2109. break;
  2110. }
  2111. } else {
  2112. switch (np->flags &
  2113. (NIU_FLAGS_10G |
  2114. NIU_FLAGS_FIBER |
  2115. NIU_FLAGS_XCVR_SERDES)) {
  2116. case 0:
  2117. /* 1G copper */
  2118. tp = &phy_template_1g_copper;
  2119. if (plat_type == PLAT_TYPE_VF_P0)
  2120. phy_addr_off = 10;
  2121. else if (plat_type == PLAT_TYPE_VF_P1)
  2122. phy_addr_off = 26;
  2123. phy_addr_off += (np->port ^ 0x3);
  2124. break;
  2125. case NIU_FLAGS_10G:
  2126. /* 10G copper */
  2127. tp = &phy_template_10g_copper;
  2128. break;
  2129. case NIU_FLAGS_FIBER:
  2130. /* 1G fiber */
  2131. tp = &phy_template_1g_fiber;
  2132. break;
  2133. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  2134. /* 10G fiber */
  2135. tp = &phy_template_10g_fiber;
  2136. if (plat_type == PLAT_TYPE_VF_P0 ||
  2137. plat_type == PLAT_TYPE_VF_P1)
  2138. phy_addr_off = 8;
  2139. phy_addr_off += np->port;
  2140. if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
  2141. tp = &phy_template_10g_fiber_hotplug;
  2142. if (np->port == 0)
  2143. phy_addr_off = 8;
  2144. if (np->port == 1)
  2145. phy_addr_off = 12;
  2146. }
  2147. break;
  2148. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  2149. case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER:
  2150. case NIU_FLAGS_XCVR_SERDES:
  2151. switch(np->port) {
  2152. case 0:
  2153. case 1:
  2154. tp = &phy_template_10g_serdes;
  2155. break;
  2156. case 2:
  2157. case 3:
  2158. tp = &phy_template_1g_rgmii;
  2159. break;
  2160. default:
  2161. return -EINVAL;
  2162. break;
  2163. }
  2164. phy_addr_off = niu_atca_port_num[np->port];
  2165. break;
  2166. default:
  2167. return -EINVAL;
  2168. }
  2169. }
  2170. np->phy_ops = tp->ops;
  2171. np->phy_addr = tp->phy_addr_base + phy_addr_off;
  2172. return 0;
  2173. }
  2174. static int niu_init_link(struct niu *np)
  2175. {
  2176. struct niu_parent *parent = np->parent;
  2177. int err, ignore;
  2178. if (parent->plat_type == PLAT_TYPE_NIU) {
  2179. err = niu_xcvr_init(np);
  2180. if (err)
  2181. return err;
  2182. msleep(200);
  2183. }
  2184. err = niu_serdes_init(np);
  2185. if (err && !(np->flags & NIU_FLAGS_HOTPLUG_PHY))
  2186. return err;
  2187. msleep(200);
  2188. err = niu_xcvr_init(np);
  2189. if (!err || (np->flags & NIU_FLAGS_HOTPLUG_PHY))
  2190. niu_link_status(np, &ignore);
  2191. return 0;
  2192. }
  2193. static void niu_set_primary_mac(struct niu *np, unsigned char *addr)
  2194. {
  2195. u16 reg0 = addr[4] << 8 | addr[5];
  2196. u16 reg1 = addr[2] << 8 | addr[3];
  2197. u16 reg2 = addr[0] << 8 | addr[1];
  2198. if (np->flags & NIU_FLAGS_XMAC) {
  2199. nw64_mac(XMAC_ADDR0, reg0);
  2200. nw64_mac(XMAC_ADDR1, reg1);
  2201. nw64_mac(XMAC_ADDR2, reg2);
  2202. } else {
  2203. nw64_mac(BMAC_ADDR0, reg0);
  2204. nw64_mac(BMAC_ADDR1, reg1);
  2205. nw64_mac(BMAC_ADDR2, reg2);
  2206. }
  2207. }
  2208. static int niu_num_alt_addr(struct niu *np)
  2209. {
  2210. if (np->flags & NIU_FLAGS_XMAC)
  2211. return XMAC_NUM_ALT_ADDR;
  2212. else
  2213. return BMAC_NUM_ALT_ADDR;
  2214. }
  2215. static int niu_set_alt_mac(struct niu *np, int index, unsigned char *addr)
  2216. {
  2217. u16 reg0 = addr[4] << 8 | addr[5];
  2218. u16 reg1 = addr[2] << 8 | addr[3];
  2219. u16 reg2 = addr[0] << 8 | addr[1];
  2220. if (index >= niu_num_alt_addr(np))
  2221. return -EINVAL;
  2222. if (np->flags & NIU_FLAGS_XMAC) {
  2223. nw64_mac(XMAC_ALT_ADDR0(index), reg0);
  2224. nw64_mac(XMAC_ALT_ADDR1(index), reg1);
  2225. nw64_mac(XMAC_ALT_ADDR2(index), reg2);
  2226. } else {
  2227. nw64_mac(BMAC_ALT_ADDR0(index), reg0);
  2228. nw64_mac(BMAC_ALT_ADDR1(index), reg1);
  2229. nw64_mac(BMAC_ALT_ADDR2(index), reg2);
  2230. }
  2231. return 0;
  2232. }
  2233. static int niu_enable_alt_mac(struct niu *np, int index, int on)
  2234. {
  2235. unsigned long reg;
  2236. u64 val, mask;
  2237. if (index >= niu_num_alt_addr(np))
  2238. return -EINVAL;
  2239. if (np->flags & NIU_FLAGS_XMAC) {
  2240. reg = XMAC_ADDR_CMPEN;
  2241. mask = 1 << index;
  2242. } else {
  2243. reg = BMAC_ADDR_CMPEN;
  2244. mask = 1 << (index + 1);
  2245. }
  2246. val = nr64_mac(reg);
  2247. if (on)
  2248. val |= mask;
  2249. else
  2250. val &= ~mask;
  2251. nw64_mac(reg, val);
  2252. return 0;
  2253. }
  2254. static void __set_rdc_table_num_hw(struct niu *np, unsigned long reg,
  2255. int num, int mac_pref)
  2256. {
  2257. u64 val = nr64_mac(reg);
  2258. val &= ~(HOST_INFO_MACRDCTBLN | HOST_INFO_MPR);
  2259. val |= num;
  2260. if (mac_pref)
  2261. val |= HOST_INFO_MPR;
  2262. nw64_mac(reg, val);
  2263. }
  2264. static int __set_rdc_table_num(struct niu *np,
  2265. int xmac_index, int bmac_index,
  2266. int rdc_table_num, int mac_pref)
  2267. {
  2268. unsigned long reg;
  2269. if (rdc_table_num & ~HOST_INFO_MACRDCTBLN)
  2270. return -EINVAL;
  2271. if (np->flags & NIU_FLAGS_XMAC)
  2272. reg = XMAC_HOST_INFO(xmac_index);
  2273. else
  2274. reg = BMAC_HOST_INFO(bmac_index);
  2275. __set_rdc_table_num_hw(np, reg, rdc_table_num, mac_pref);
  2276. return 0;
  2277. }
  2278. static int niu_set_primary_mac_rdc_table(struct niu *np, int table_num,
  2279. int mac_pref)
  2280. {
  2281. return __set_rdc_table_num(np, 17, 0, table_num, mac_pref);
  2282. }
  2283. static int niu_set_multicast_mac_rdc_table(struct niu *np, int table_num,
  2284. int mac_pref)
  2285. {
  2286. return __set_rdc_table_num(np, 16, 8, table_num, mac_pref);
  2287. }
  2288. static int niu_set_alt_mac_rdc_table(struct niu *np, int idx,
  2289. int table_num, int mac_pref)
  2290. {
  2291. if (idx >= niu_num_alt_addr(np))
  2292. return -EINVAL;
  2293. return __set_rdc_table_num(np, idx, idx + 1, table_num, mac_pref);
  2294. }
  2295. static u64 vlan_entry_set_parity(u64 reg_val)
  2296. {
  2297. u64 port01_mask;
  2298. u64 port23_mask;
  2299. port01_mask = 0x00ff;
  2300. port23_mask = 0xff00;
  2301. if (hweight64(reg_val & port01_mask) & 1)
  2302. reg_val |= ENET_VLAN_TBL_PARITY0;
  2303. else
  2304. reg_val &= ~ENET_VLAN_TBL_PARITY0;
  2305. if (hweight64(reg_val & port23_mask) & 1)
  2306. reg_val |= ENET_VLAN_TBL_PARITY1;
  2307. else
  2308. reg_val &= ~ENET_VLAN_TBL_PARITY1;
  2309. return reg_val;
  2310. }
  2311. static void vlan_tbl_write(struct niu *np, unsigned long index,
  2312. int port, int vpr, int rdc_table)
  2313. {
  2314. u64 reg_val = nr64(ENET_VLAN_TBL(index));
  2315. reg_val &= ~((ENET_VLAN_TBL_VPR |
  2316. ENET_VLAN_TBL_VLANRDCTBLN) <<
  2317. ENET_VLAN_TBL_SHIFT(port));
  2318. if (vpr)
  2319. reg_val |= (ENET_VLAN_TBL_VPR <<
  2320. ENET_VLAN_TBL_SHIFT(port));
  2321. reg_val |= (rdc_table << ENET_VLAN_TBL_SHIFT(port));
  2322. reg_val = vlan_entry_set_parity(reg_val);
  2323. nw64(ENET_VLAN_TBL(index), reg_val);
  2324. }
  2325. static void vlan_tbl_clear(struct niu *np)
  2326. {
  2327. int i;
  2328. for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++)
  2329. nw64(ENET_VLAN_TBL(i), 0);
  2330. }
  2331. static int tcam_wait_bit(struct niu *np, u64 bit)
  2332. {
  2333. int limit = 1000;
  2334. while (--limit > 0) {
  2335. if (nr64(TCAM_CTL) & bit)
  2336. break;
  2337. udelay(1);
  2338. }
  2339. if (limit <= 0)
  2340. return -ENODEV;
  2341. return 0;
  2342. }
  2343. static int tcam_flush(struct niu *np, int index)
  2344. {
  2345. nw64(TCAM_KEY_0, 0x00);
  2346. nw64(TCAM_KEY_MASK_0, 0xff);
  2347. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
  2348. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2349. }
  2350. #if 0
  2351. static int tcam_read(struct niu *np, int index,
  2352. u64 *key, u64 *mask)
  2353. {
  2354. int err;
  2355. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_READ | index));
  2356. err = tcam_wait_bit(np, TCAM_CTL_STAT);
  2357. if (!err) {
  2358. key[0] = nr64(TCAM_KEY_0);
  2359. key[1] = nr64(TCAM_KEY_1);
  2360. key[2] = nr64(TCAM_KEY_2);
  2361. key[3] = nr64(TCAM_KEY_3);
  2362. mask[0] = nr64(TCAM_KEY_MASK_0);
  2363. mask[1] = nr64(TCAM_KEY_MASK_1);
  2364. mask[2] = nr64(TCAM_KEY_MASK_2);
  2365. mask[3] = nr64(TCAM_KEY_MASK_3);
  2366. }
  2367. return err;
  2368. }
  2369. #endif
  2370. static int tcam_write(struct niu *np, int index,
  2371. u64 *key, u64 *mask)
  2372. {
  2373. nw64(TCAM_KEY_0, key[0]);
  2374. nw64(TCAM_KEY_1, key[1]);
  2375. nw64(TCAM_KEY_2, key[2]);
  2376. nw64(TCAM_KEY_3, key[3]);
  2377. nw64(TCAM_KEY_MASK_0, mask[0]);
  2378. nw64(TCAM_KEY_MASK_1, mask[1]);
  2379. nw64(TCAM_KEY_MASK_2, mask[2]);
  2380. nw64(TCAM_KEY_MASK_3, mask[3]);
  2381. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
  2382. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2383. }
  2384. #if 0
  2385. static int tcam_assoc_read(struct niu *np, int index, u64 *data)
  2386. {
  2387. int err;
  2388. nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_READ | index));
  2389. err = tcam_wait_bit(np, TCAM_CTL_STAT);
  2390. if (!err)
  2391. *data = nr64(TCAM_KEY_1);
  2392. return err;
  2393. }
  2394. #endif
  2395. static int tcam_assoc_write(struct niu *np, int index, u64 assoc_data)
  2396. {
  2397. nw64(TCAM_KEY_1, assoc_data);
  2398. nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_WRITE | index));
  2399. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2400. }
  2401. static void tcam_enable(struct niu *np, int on)
  2402. {
  2403. u64 val = nr64(FFLP_CFG_1);
  2404. if (on)
  2405. val &= ~FFLP_CFG_1_TCAM_DIS;
  2406. else
  2407. val |= FFLP_CFG_1_TCAM_DIS;
  2408. nw64(FFLP_CFG_1, val);
  2409. }
  2410. static void tcam_set_lat_and_ratio(struct niu *np, u64 latency, u64 ratio)
  2411. {
  2412. u64 val = nr64(FFLP_CFG_1);
  2413. val &= ~(FFLP_CFG_1_FFLPINITDONE |
  2414. FFLP_CFG_1_CAMLAT |
  2415. FFLP_CFG_1_CAMRATIO);
  2416. val |= (latency << FFLP_CFG_1_CAMLAT_SHIFT);
  2417. val |= (ratio << FFLP_CFG_1_CAMRATIO_SHIFT);
  2418. nw64(FFLP_CFG_1, val);
  2419. val = nr64(FFLP_CFG_1);
  2420. val |= FFLP_CFG_1_FFLPINITDONE;
  2421. nw64(FFLP_CFG_1, val);
  2422. }
  2423. static int tcam_user_eth_class_enable(struct niu *np, unsigned long class,
  2424. int on)
  2425. {
  2426. unsigned long reg;
  2427. u64 val;
  2428. if (class < CLASS_CODE_ETHERTYPE1 ||
  2429. class > CLASS_CODE_ETHERTYPE2)
  2430. return -EINVAL;
  2431. reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
  2432. val = nr64(reg);
  2433. if (on)
  2434. val |= L2_CLS_VLD;
  2435. else
  2436. val &= ~L2_CLS_VLD;
  2437. nw64(reg, val);
  2438. return 0;
  2439. }
  2440. #if 0
  2441. static int tcam_user_eth_class_set(struct niu *np, unsigned long class,
  2442. u64 ether_type)
  2443. {
  2444. unsigned long reg;
  2445. u64 val;
  2446. if (class < CLASS_CODE_ETHERTYPE1 ||
  2447. class > CLASS_CODE_ETHERTYPE2 ||
  2448. (ether_type & ~(u64)0xffff) != 0)
  2449. return -EINVAL;
  2450. reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
  2451. val = nr64(reg);
  2452. val &= ~L2_CLS_ETYPE;
  2453. val |= (ether_type << L2_CLS_ETYPE_SHIFT);
  2454. nw64(reg, val);
  2455. return 0;
  2456. }
  2457. #endif
  2458. static int tcam_user_ip_class_enable(struct niu *np, unsigned long class,
  2459. int on)
  2460. {
  2461. unsigned long reg;
  2462. u64 val;
  2463. if (class < CLASS_CODE_USER_PROG1 ||
  2464. class > CLASS_CODE_USER_PROG4)
  2465. return -EINVAL;
  2466. reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
  2467. val = nr64(reg);
  2468. if (on)
  2469. val |= L3_CLS_VALID;
  2470. else
  2471. val &= ~L3_CLS_VALID;
  2472. nw64(reg, val);
  2473. return 0;
  2474. }
  2475. static int tcam_user_ip_class_set(struct niu *np, unsigned long class,
  2476. int ipv6, u64 protocol_id,
  2477. u64 tos_mask, u64 tos_val)
  2478. {
  2479. unsigned long reg;
  2480. u64 val;
  2481. if (class < CLASS_CODE_USER_PROG1 ||
  2482. class > CLASS_CODE_USER_PROG4 ||
  2483. (protocol_id & ~(u64)0xff) != 0 ||
  2484. (tos_mask & ~(u64)0xff) != 0 ||
  2485. (tos_val & ~(u64)0xff) != 0)
  2486. return -EINVAL;
  2487. reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
  2488. val = nr64(reg);
  2489. val &= ~(L3_CLS_IPVER | L3_CLS_PID |
  2490. L3_CLS_TOSMASK | L3_CLS_TOS);
  2491. if (ipv6)
  2492. val |= L3_CLS_IPVER;
  2493. val |= (protocol_id << L3_CLS_PID_SHIFT);
  2494. val |= (tos_mask << L3_CLS_TOSMASK_SHIFT);
  2495. val |= (tos_val << L3_CLS_TOS_SHIFT);
  2496. nw64(reg, val);
  2497. return 0;
  2498. }
  2499. static int tcam_early_init(struct niu *np)
  2500. {
  2501. unsigned long i;
  2502. int err;
  2503. tcam_enable(np, 0);
  2504. tcam_set_lat_and_ratio(np,
  2505. DEFAULT_TCAM_LATENCY,
  2506. DEFAULT_TCAM_ACCESS_RATIO);
  2507. for (i = CLASS_CODE_ETHERTYPE1; i <= CLASS_CODE_ETHERTYPE2; i++) {
  2508. err = tcam_user_eth_class_enable(np, i, 0);
  2509. if (err)
  2510. return err;
  2511. }
  2512. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_USER_PROG4; i++) {
  2513. err = tcam_user_ip_class_enable(np, i, 0);
  2514. if (err)
  2515. return err;
  2516. }
  2517. return 0;
  2518. }
  2519. static int tcam_flush_all(struct niu *np)
  2520. {
  2521. unsigned long i;
  2522. for (i = 0; i < np->parent->tcam_num_entries; i++) {
  2523. int err = tcam_flush(np, i);
  2524. if (err)
  2525. return err;
  2526. }
  2527. return 0;
  2528. }
  2529. static u64 hash_addr_regval(unsigned long index, unsigned long num_entries)
  2530. {
  2531. return ((u64)index | (num_entries == 1 ?
  2532. HASH_TBL_ADDR_AUTOINC : 0));
  2533. }
  2534. #if 0
  2535. static int hash_read(struct niu *np, unsigned long partition,
  2536. unsigned long index, unsigned long num_entries,
  2537. u64 *data)
  2538. {
  2539. u64 val = hash_addr_regval(index, num_entries);
  2540. unsigned long i;
  2541. if (partition >= FCRAM_NUM_PARTITIONS ||
  2542. index + num_entries > FCRAM_SIZE)
  2543. return -EINVAL;
  2544. nw64(HASH_TBL_ADDR(partition), val);
  2545. for (i = 0; i < num_entries; i++)
  2546. data[i] = nr64(HASH_TBL_DATA(partition));
  2547. return 0;
  2548. }
  2549. #endif
  2550. static int hash_write(struct niu *np, unsigned long partition,
  2551. unsigned long index, unsigned long num_entries,
  2552. u64 *data)
  2553. {
  2554. u64 val = hash_addr_regval(index, num_entries);
  2555. unsigned long i;
  2556. if (partition >= FCRAM_NUM_PARTITIONS ||
  2557. index + (num_entries * 8) > FCRAM_SIZE)
  2558. return -EINVAL;
  2559. nw64(HASH_TBL_ADDR(partition), val);
  2560. for (i = 0; i < num_entries; i++)
  2561. nw64(HASH_TBL_DATA(partition), data[i]);
  2562. return 0;
  2563. }
  2564. static void fflp_reset(struct niu *np)
  2565. {
  2566. u64 val;
  2567. nw64(FFLP_CFG_1, FFLP_CFG_1_PIO_FIO_RST);
  2568. udelay(10);
  2569. nw64(FFLP_CFG_1, 0);
  2570. val = FFLP_CFG_1_FCRAMOUTDR_NORMAL | FFLP_CFG_1_FFLPINITDONE;
  2571. nw64(FFLP_CFG_1, val);
  2572. }
  2573. static void fflp_set_timings(struct niu *np)
  2574. {
  2575. u64 val = nr64(FFLP_CFG_1);
  2576. val &= ~FFLP_CFG_1_FFLPINITDONE;
  2577. val |= (DEFAULT_FCRAMRATIO << FFLP_CFG_1_FCRAMRATIO_SHIFT);
  2578. nw64(FFLP_CFG_1, val);
  2579. val = nr64(FFLP_CFG_1);
  2580. val |= FFLP_CFG_1_FFLPINITDONE;
  2581. nw64(FFLP_CFG_1, val);
  2582. val = nr64(FCRAM_REF_TMR);
  2583. val &= ~(FCRAM_REF_TMR_MAX | FCRAM_REF_TMR_MIN);
  2584. val |= (DEFAULT_FCRAM_REFRESH_MAX << FCRAM_REF_TMR_MAX_SHIFT);
  2585. val |= (DEFAULT_FCRAM_REFRESH_MIN << FCRAM_REF_TMR_MIN_SHIFT);
  2586. nw64(FCRAM_REF_TMR, val);
  2587. }
  2588. static int fflp_set_partition(struct niu *np, u64 partition,
  2589. u64 mask, u64 base, int enable)
  2590. {
  2591. unsigned long reg;
  2592. u64 val;
  2593. if (partition >= FCRAM_NUM_PARTITIONS ||
  2594. (mask & ~(u64)0x1f) != 0 ||
  2595. (base & ~(u64)0x1f) != 0)
  2596. return -EINVAL;
  2597. reg = FLW_PRT_SEL(partition);
  2598. val = nr64(reg);
  2599. val &= ~(FLW_PRT_SEL_EXT | FLW_PRT_SEL_MASK | FLW_PRT_SEL_BASE);
  2600. val |= (mask << FLW_PRT_SEL_MASK_SHIFT);
  2601. val |= (base << FLW_PRT_SEL_BASE_SHIFT);
  2602. if (enable)
  2603. val |= FLW_PRT_SEL_EXT;
  2604. nw64(reg, val);
  2605. return 0;
  2606. }
  2607. static int fflp_disable_all_partitions(struct niu *np)
  2608. {
  2609. unsigned long i;
  2610. for (i = 0; i < FCRAM_NUM_PARTITIONS; i++) {
  2611. int err = fflp_set_partition(np, 0, 0, 0, 0);
  2612. if (err)
  2613. return err;
  2614. }
  2615. return 0;
  2616. }
  2617. static void fflp_llcsnap_enable(struct niu *np, int on)
  2618. {
  2619. u64 val = nr64(FFLP_CFG_1);
  2620. if (on)
  2621. val |= FFLP_CFG_1_LLCSNAP;
  2622. else
  2623. val &= ~FFLP_CFG_1_LLCSNAP;
  2624. nw64(FFLP_CFG_1, val);
  2625. }
  2626. static void fflp_errors_enable(struct niu *np, int on)
  2627. {
  2628. u64 val = nr64(FFLP_CFG_1);
  2629. if (on)
  2630. val &= ~FFLP_CFG_1_ERRORDIS;
  2631. else
  2632. val |= FFLP_CFG_1_ERRORDIS;
  2633. nw64(FFLP_CFG_1, val);
  2634. }
  2635. static int fflp_hash_clear(struct niu *np)
  2636. {
  2637. struct fcram_hash_ipv4 ent;
  2638. unsigned long i;
  2639. /* IPV4 hash entry with valid bit clear, rest is don't care. */
  2640. memset(&ent, 0, sizeof(ent));
  2641. ent.header = HASH_HEADER_EXT;
  2642. for (i = 0; i < FCRAM_SIZE; i += sizeof(ent)) {
  2643. int err = hash_write(np, 0, i, 1, (u64 *) &ent);
  2644. if (err)
  2645. return err;
  2646. }
  2647. return 0;
  2648. }
  2649. static int fflp_early_init(struct niu *np)
  2650. {
  2651. struct niu_parent *parent;
  2652. unsigned long flags;
  2653. int err;
  2654. niu_lock_parent(np, flags);
  2655. parent = np->parent;
  2656. err = 0;
  2657. if (!(parent->flags & PARENT_FLGS_CLS_HWINIT)) {
  2658. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  2659. fflp_reset(np);
  2660. fflp_set_timings(np);
  2661. err = fflp_disable_all_partitions(np);
  2662. if (err) {
  2663. netif_printk(np, probe, KERN_DEBUG, np->dev,
  2664. "fflp_disable_all_partitions failed, err=%d\n",
  2665. err);
  2666. goto out;
  2667. }
  2668. }
  2669. err = tcam_early_init(np);
  2670. if (err) {
  2671. netif_printk(np, probe, KERN_DEBUG, np->dev,
  2672. "tcam_early_init failed, err=%d\n", err);
  2673. goto out;
  2674. }
  2675. fflp_llcsnap_enable(np, 1);
  2676. fflp_errors_enable(np, 0);
  2677. nw64(H1POLY, 0);
  2678. nw64(H2POLY, 0);
  2679. err = tcam_flush_all(np);
  2680. if (err) {
  2681. netif_printk(np, probe, KERN_DEBUG, np->dev,
  2682. "tcam_flush_all failed, err=%d\n", err);
  2683. goto out;
  2684. }
  2685. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  2686. err = fflp_hash_clear(np);
  2687. if (err) {
  2688. netif_printk(np, probe, KERN_DEBUG, np->dev,
  2689. "fflp_hash_clear failed, err=%d\n",
  2690. err);
  2691. goto out;
  2692. }
  2693. }
  2694. vlan_tbl_clear(np);
  2695. parent->flags |= PARENT_FLGS_CLS_HWINIT;
  2696. }
  2697. out:
  2698. niu_unlock_parent(np, flags);
  2699. return err;
  2700. }
  2701. static int niu_set_flow_key(struct niu *np, unsigned long class_code, u64 key)
  2702. {
  2703. if (class_code < CLASS_CODE_USER_PROG1 ||
  2704. class_code > CLASS_CODE_SCTP_IPV6)
  2705. return -EINVAL;
  2706. nw64(FLOW_KEY(class_code - CLASS_CODE_USER_PROG1), key);
  2707. return 0;
  2708. }
  2709. static int niu_set_tcam_key(struct niu *np, unsigned long class_code, u64 key)
  2710. {
  2711. if (class_code < CLASS_CODE_USER_PROG1 ||
  2712. class_code > CLASS_CODE_SCTP_IPV6)
  2713. return -EINVAL;
  2714. nw64(TCAM_KEY(class_code - CLASS_CODE_USER_PROG1), key);
  2715. return 0;
  2716. }
  2717. /* Entries for the ports are interleaved in the TCAM */
  2718. static u16 tcam_get_index(struct niu *np, u16 idx)
  2719. {
  2720. /* One entry reserved for IP fragment rule */
  2721. if (idx >= (np->clas.tcam_sz - 1))
  2722. idx = 0;
  2723. return (np->clas.tcam_top + ((idx+1) * np->parent->num_ports));
  2724. }
  2725. static u16 tcam_get_size(struct niu *np)
  2726. {
  2727. /* One entry reserved for IP fragment rule */
  2728. return np->clas.tcam_sz - 1;
  2729. }
  2730. static u16 tcam_get_valid_entry_cnt(struct niu *np)
  2731. {
  2732. /* One entry reserved for IP fragment rule */
  2733. return np->clas.tcam_valid_entries - 1;
  2734. }
  2735. static void niu_rx_skb_append(struct sk_buff *skb, struct page *page,
  2736. u32 offset, u32 size)
  2737. {
  2738. int i = skb_shinfo(skb)->nr_frags;
  2739. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2740. frag->page = page;
  2741. frag->page_offset = offset;
  2742. frag->size = size;
  2743. skb->len += size;
  2744. skb->data_len += size;
  2745. skb->truesize += size;
  2746. skb_shinfo(skb)->nr_frags = i + 1;
  2747. }
  2748. static unsigned int niu_hash_rxaddr(struct rx_ring_info *rp, u64 a)
  2749. {
  2750. a >>= PAGE_SHIFT;
  2751. a ^= (a >> ilog2(MAX_RBR_RING_SIZE));
  2752. return (a & (MAX_RBR_RING_SIZE - 1));
  2753. }
  2754. static struct page *niu_find_rxpage(struct rx_ring_info *rp, u64 addr,
  2755. struct page ***link)
  2756. {
  2757. unsigned int h = niu_hash_rxaddr(rp, addr);
  2758. struct page *p, **pp;
  2759. addr &= PAGE_MASK;
  2760. pp = &rp->rxhash[h];
  2761. for (; (p = *pp) != NULL; pp = (struct page **) &p->mapping) {
  2762. if (p->index == addr) {
  2763. *link = pp;
  2764. break;
  2765. }
  2766. }
  2767. return p;
  2768. }
  2769. static void niu_hash_page(struct rx_ring_info *rp, struct page *page, u64 base)
  2770. {
  2771. unsigned int h = niu_hash_rxaddr(rp, base);
  2772. page->index = base;
  2773. page->mapping = (struct address_space *) rp->rxhash[h];
  2774. rp->rxhash[h] = page;
  2775. }
  2776. static int niu_rbr_add_page(struct niu *np, struct rx_ring_info *rp,
  2777. gfp_t mask, int start_index)
  2778. {
  2779. struct page *page;
  2780. u64 addr;
  2781. int i;
  2782. page = alloc_page(mask);
  2783. if (!page)
  2784. return -ENOMEM;
  2785. addr = np->ops->map_page(np->device, page, 0,
  2786. PAGE_SIZE, DMA_FROM_DEVICE);
  2787. niu_hash_page(rp, page, addr);
  2788. if (rp->rbr_blocks_per_page > 1)
  2789. atomic_add(rp->rbr_blocks_per_page - 1,
  2790. &compound_head(page)->_count);
  2791. for (i = 0; i < rp->rbr_blocks_per_page; i++) {
  2792. __le32 *rbr = &rp->rbr[start_index + i];
  2793. *rbr = cpu_to_le32(addr >> RBR_DESCR_ADDR_SHIFT);
  2794. addr += rp->rbr_block_size;
  2795. }
  2796. return 0;
  2797. }
  2798. static void niu_rbr_refill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
  2799. {
  2800. int index = rp->rbr_index;
  2801. rp->rbr_pending++;
  2802. if ((rp->rbr_pending % rp->rbr_blocks_per_page) == 0) {
  2803. int err = niu_rbr_add_page(np, rp, mask, index);
  2804. if (unlikely(err)) {
  2805. rp->rbr_pending--;
  2806. return;
  2807. }
  2808. rp->rbr_index += rp->rbr_blocks_per_page;
  2809. BUG_ON(rp->rbr_index > rp->rbr_table_size);
  2810. if (rp->rbr_index == rp->rbr_table_size)
  2811. rp->rbr_index = 0;
  2812. if (rp->rbr_pending >= rp->rbr_kick_thresh) {
  2813. nw64(RBR_KICK(rp->rx_channel), rp->rbr_pending);
  2814. rp->rbr_pending = 0;
  2815. }
  2816. }
  2817. }
  2818. static int niu_rx_pkt_ignore(struct niu *np, struct rx_ring_info *rp)
  2819. {
  2820. unsigned int index = rp->rcr_index;
  2821. int num_rcr = 0;
  2822. rp->rx_dropped++;
  2823. while (1) {
  2824. struct page *page, **link;
  2825. u64 addr, val;
  2826. u32 rcr_size;
  2827. num_rcr++;
  2828. val = le64_to_cpup(&rp->rcr[index]);
  2829. addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
  2830. RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
  2831. page = niu_find_rxpage(rp, addr, &link);
  2832. rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
  2833. RCR_ENTRY_PKTBUFSZ_SHIFT];
  2834. if ((page->index + PAGE_SIZE) - rcr_size == addr) {
  2835. *link = (struct page *) page->mapping;
  2836. np->ops->unmap_page(np->device, page->index,
  2837. PAGE_SIZE, DMA_FROM_DEVICE);
  2838. page->index = 0;
  2839. page->mapping = NULL;
  2840. __free_page(page);
  2841. rp->rbr_refill_pending++;
  2842. }
  2843. index = NEXT_RCR(rp, index);
  2844. if (!(val & RCR_ENTRY_MULTI))
  2845. break;
  2846. }
  2847. rp->rcr_index = index;
  2848. return num_rcr;
  2849. }
  2850. static int niu_process_rx_pkt(struct napi_struct *napi, struct niu *np,
  2851. struct rx_ring_info *rp)
  2852. {
  2853. unsigned int index = rp->rcr_index;
  2854. struct sk_buff *skb;
  2855. int len, num_rcr;
  2856. skb = netdev_alloc_skb(np->dev, RX_SKB_ALLOC_SIZE);
  2857. if (unlikely(!skb))
  2858. return niu_rx_pkt_ignore(np, rp);
  2859. num_rcr = 0;
  2860. while (1) {
  2861. struct page *page, **link;
  2862. u32 rcr_size, append_size;
  2863. u64 addr, val, off;
  2864. num_rcr++;
  2865. val = le64_to_cpup(&rp->rcr[index]);
  2866. len = (val & RCR_ENTRY_L2_LEN) >>
  2867. RCR_ENTRY_L2_LEN_SHIFT;
  2868. len -= ETH_FCS_LEN;
  2869. addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
  2870. RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
  2871. page = niu_find_rxpage(rp, addr, &link);
  2872. rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
  2873. RCR_ENTRY_PKTBUFSZ_SHIFT];
  2874. off = addr & ~PAGE_MASK;
  2875. append_size = rcr_size;
  2876. if (num_rcr == 1) {
  2877. int ptype;
  2878. off += 2;
  2879. append_size -= 2;
  2880. ptype = (val >> RCR_ENTRY_PKT_TYPE_SHIFT);
  2881. if ((ptype == RCR_PKT_TYPE_TCP ||
  2882. ptype == RCR_PKT_TYPE_UDP) &&
  2883. !(val & (RCR_ENTRY_NOPORT |
  2884. RCR_ENTRY_ERROR)))
  2885. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2886. else
  2887. skb->ip_summed = CHECKSUM_NONE;
  2888. }
  2889. if (!(val & RCR_ENTRY_MULTI))
  2890. append_size = len - skb->len;
  2891. niu_rx_skb_append(skb, page, off, append_size);
  2892. if ((page->index + rp->rbr_block_size) - rcr_size == addr) {
  2893. *link = (struct page *) page->mapping;
  2894. np->ops->unmap_page(np->device, page->index,
  2895. PAGE_SIZE, DMA_FROM_DEVICE);
  2896. page->index = 0;
  2897. page->mapping = NULL;
  2898. rp->rbr_refill_pending++;
  2899. } else
  2900. get_page(page);
  2901. index = NEXT_RCR(rp, index);
  2902. if (!(val & RCR_ENTRY_MULTI))
  2903. break;
  2904. }
  2905. rp->rcr_index = index;
  2906. skb_reserve(skb, NET_IP_ALIGN);
  2907. __pskb_pull_tail(skb, min(len, VLAN_ETH_HLEN));
  2908. rp->rx_packets++;
  2909. rp->rx_bytes += skb->len;
  2910. skb->protocol = eth_type_trans(skb, np->dev);
  2911. skb_record_rx_queue(skb, rp->rx_channel);
  2912. napi_gro_receive(napi, skb);
  2913. return num_rcr;
  2914. }
  2915. static int niu_rbr_fill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
  2916. {
  2917. int blocks_per_page = rp->rbr_blocks_per_page;
  2918. int err, index = rp->rbr_index;
  2919. err = 0;
  2920. while (index < (rp->rbr_table_size - blocks_per_page)) {
  2921. err = niu_rbr_add_page(np, rp, mask, index);
  2922. if (err)
  2923. break;
  2924. index += blocks_per_page;
  2925. }
  2926. rp->rbr_index = index;
  2927. return err;
  2928. }
  2929. static void niu_rbr_free(struct niu *np, struct rx_ring_info *rp)
  2930. {
  2931. int i;
  2932. for (i = 0; i < MAX_RBR_RING_SIZE; i++) {
  2933. struct page *page;
  2934. page = rp->rxhash[i];
  2935. while (page) {
  2936. struct page *next = (struct page *) page->mapping;
  2937. u64 base = page->index;
  2938. np->ops->unmap_page(np->device, base, PAGE_SIZE,
  2939. DMA_FROM_DEVICE);
  2940. page->index = 0;
  2941. page->mapping = NULL;
  2942. __free_page(page);
  2943. page = next;
  2944. }
  2945. }
  2946. for (i = 0; i < rp->rbr_table_size; i++)
  2947. rp->rbr[i] = cpu_to_le32(0);
  2948. rp->rbr_index = 0;
  2949. }
  2950. static int release_tx_packet(struct niu *np, struct tx_ring_info *rp, int idx)
  2951. {
  2952. struct tx_buff_info *tb = &rp->tx_buffs[idx];
  2953. struct sk_buff *skb = tb->skb;
  2954. struct tx_pkt_hdr *tp;
  2955. u64 tx_flags;
  2956. int i, len;
  2957. tp = (struct tx_pkt_hdr *) skb->data;
  2958. tx_flags = le64_to_cpup(&tp->flags);
  2959. rp->tx_packets++;
  2960. rp->tx_bytes += (((tx_flags & TXHDR_LEN) >> TXHDR_LEN_SHIFT) -
  2961. ((tx_flags & TXHDR_PAD) / 2));
  2962. len = skb_headlen(skb);
  2963. np->ops->unmap_single(np->device, tb->mapping,
  2964. len, DMA_TO_DEVICE);
  2965. if (le64_to_cpu(rp->descr[idx]) & TX_DESC_MARK)
  2966. rp->mark_pending--;
  2967. tb->skb = NULL;
  2968. do {
  2969. idx = NEXT_TX(rp, idx);
  2970. len -= MAX_TX_DESC_LEN;
  2971. } while (len > 0);
  2972. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2973. tb = &rp->tx_buffs[idx];
  2974. BUG_ON(tb->skb != NULL);
  2975. np->ops->unmap_page(np->device, tb->mapping,
  2976. skb_shinfo(skb)->frags[i].size,
  2977. DMA_TO_DEVICE);
  2978. idx = NEXT_TX(rp, idx);
  2979. }
  2980. dev_kfree_skb(skb);
  2981. return idx;
  2982. }
  2983. #define NIU_TX_WAKEUP_THRESH(rp) ((rp)->pending / 4)
  2984. static void niu_tx_work(struct niu *np, struct tx_ring_info *rp)
  2985. {
  2986. struct netdev_queue *txq;
  2987. u16 pkt_cnt, tmp;
  2988. int cons, index;
  2989. u64 cs;
  2990. index = (rp - np->tx_rings);
  2991. txq = netdev_get_tx_queue(np->dev, index);
  2992. cs = rp->tx_cs;
  2993. if (unlikely(!(cs & (TX_CS_MK | TX_CS_MMK))))
  2994. goto out;
  2995. tmp = pkt_cnt = (cs & TX_CS_PKT_CNT) >> TX_CS_PKT_CNT_SHIFT;
  2996. pkt_cnt = (pkt_cnt - rp->last_pkt_cnt) &
  2997. (TX_CS_PKT_CNT >> TX_CS_PKT_CNT_SHIFT);
  2998. rp->last_pkt_cnt = tmp;
  2999. cons = rp->cons;
  3000. netif_printk(np, tx_done, KERN_DEBUG, np->dev,
  3001. "%s() pkt_cnt[%u] cons[%d]\n", __func__, pkt_cnt, cons);
  3002. while (pkt_cnt--)
  3003. cons = release_tx_packet(np, rp, cons);
  3004. rp->cons = cons;
  3005. smp_mb();
  3006. out:
  3007. if (unlikely(netif_tx_queue_stopped(txq) &&
  3008. (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))) {
  3009. __netif_tx_lock(txq, smp_processor_id());
  3010. if (netif_tx_queue_stopped(txq) &&
  3011. (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))
  3012. netif_tx_wake_queue(txq);
  3013. __netif_tx_unlock(txq);
  3014. }
  3015. }
  3016. static inline void niu_sync_rx_discard_stats(struct niu *np,
  3017. struct rx_ring_info *rp,
  3018. const int limit)
  3019. {
  3020. /* This elaborate scheme is needed for reading the RX discard
  3021. * counters, as they are only 16-bit and can overflow quickly,
  3022. * and because the overflow indication bit is not usable as
  3023. * the counter value does not wrap, but remains at max value
  3024. * 0xFFFF.
  3025. *
  3026. * In theory and in practice counters can be lost in between
  3027. * reading nr64() and clearing the counter nw64(). For this
  3028. * reason, the number of counter clearings nw64() is
  3029. * limited/reduced though the limit parameter.
  3030. */
  3031. int rx_channel = rp->rx_channel;
  3032. u32 misc, wred;
  3033. /* RXMISC (Receive Miscellaneous Discard Count), covers the
  3034. * following discard events: IPP (Input Port Process),
  3035. * FFLP/TCAM, Full RCR (Receive Completion Ring) RBR (Receive
  3036. * Block Ring) prefetch buffer is empty.
  3037. */
  3038. misc = nr64(RXMISC(rx_channel));
  3039. if (unlikely((misc & RXMISC_COUNT) > limit)) {
  3040. nw64(RXMISC(rx_channel), 0);
  3041. rp->rx_errors += misc & RXMISC_COUNT;
  3042. if (unlikely(misc & RXMISC_OFLOW))
  3043. dev_err(np->device, "rx-%d: Counter overflow RXMISC discard\n",
  3044. rx_channel);
  3045. netif_printk(np, rx_err, KERN_DEBUG, np->dev,
  3046. "rx-%d: MISC drop=%u over=%u\n",
  3047. rx_channel, misc, misc-limit);
  3048. }
  3049. /* WRED (Weighted Random Early Discard) by hardware */
  3050. wred = nr64(RED_DIS_CNT(rx_channel));
  3051. if (unlikely((wred & RED_DIS_CNT_COUNT) > limit)) {
  3052. nw64(RED_DIS_CNT(rx_channel), 0);
  3053. rp->rx_dropped += wred & RED_DIS_CNT_COUNT;
  3054. if (unlikely(wred & RED_DIS_CNT_OFLOW))
  3055. dev_err(np->device, "rx-%d: Counter overflow WRED discard\n", rx_channel);
  3056. netif_printk(np, rx_err, KERN_DEBUG, np->dev,
  3057. "rx-%d: WRED drop=%u over=%u\n",
  3058. rx_channel, wred, wred-limit);
  3059. }
  3060. }
  3061. static int niu_rx_work(struct napi_struct *napi, struct niu *np,
  3062. struct rx_ring_info *rp, int budget)
  3063. {
  3064. int qlen, rcr_done = 0, work_done = 0;
  3065. struct rxdma_mailbox *mbox = rp->mbox;
  3066. u64 stat;
  3067. #if 1
  3068. stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
  3069. qlen = nr64(RCRSTAT_A(rp->rx_channel)) & RCRSTAT_A_QLEN;
  3070. #else
  3071. stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
  3072. qlen = (le64_to_cpup(&mbox->rcrstat_a) & RCRSTAT_A_QLEN);
  3073. #endif
  3074. mbox->rx_dma_ctl_stat = 0;
  3075. mbox->rcrstat_a = 0;
  3076. netif_printk(np, rx_status, KERN_DEBUG, np->dev,
  3077. "%s(chan[%d]), stat[%llx] qlen=%d\n",
  3078. __func__, rp->rx_channel, (unsigned long long)stat, qlen);
  3079. rcr_done = work_done = 0;
  3080. qlen = min(qlen, budget);
  3081. while (work_done < qlen) {
  3082. rcr_done += niu_process_rx_pkt(napi, np, rp);
  3083. work_done++;
  3084. }
  3085. if (rp->rbr_refill_pending >= rp->rbr_kick_thresh) {
  3086. unsigned int i;
  3087. for (i = 0; i < rp->rbr_refill_pending; i++)
  3088. niu_rbr_refill(np, rp, GFP_ATOMIC);
  3089. rp->rbr_refill_pending = 0;
  3090. }
  3091. stat = (RX_DMA_CTL_STAT_MEX |
  3092. ((u64)work_done << RX_DMA_CTL_STAT_PKTREAD_SHIFT) |
  3093. ((u64)rcr_done << RX_DMA_CTL_STAT_PTRREAD_SHIFT));
  3094. nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat);
  3095. /* Only sync discards stats when qlen indicate potential for drops */
  3096. if (qlen > 10)
  3097. niu_sync_rx_discard_stats(np, rp, 0x7FFF);
  3098. return work_done;
  3099. }
  3100. static int niu_poll_core(struct niu *np, struct niu_ldg *lp, int budget)
  3101. {
  3102. u64 v0 = lp->v0;
  3103. u32 tx_vec = (v0 >> 32);
  3104. u32 rx_vec = (v0 & 0xffffffff);
  3105. int i, work_done = 0;
  3106. netif_printk(np, intr, KERN_DEBUG, np->dev,
  3107. "%s() v0[%016llx]\n", __func__, (unsigned long long)v0);
  3108. for (i = 0; i < np->num_tx_rings; i++) {
  3109. struct tx_ring_info *rp = &np->tx_rings[i];
  3110. if (tx_vec & (1 << rp->tx_channel))
  3111. niu_tx_work(np, rp);
  3112. nw64(LD_IM0(LDN_TXDMA(rp->tx_channel)), 0);
  3113. }
  3114. for (i = 0; i < np->num_rx_rings; i++) {
  3115. struct rx_ring_info *rp = &np->rx_rings[i];
  3116. if (rx_vec & (1 << rp->rx_channel)) {
  3117. int this_work_done;
  3118. this_work_done = niu_rx_work(&lp->napi, np, rp,
  3119. budget);
  3120. budget -= this_work_done;
  3121. work_done += this_work_done;
  3122. }
  3123. nw64(LD_IM0(LDN_RXDMA(rp->rx_channel)), 0);
  3124. }
  3125. return work_done;
  3126. }
  3127. static int niu_poll(struct napi_struct *napi, int budget)
  3128. {
  3129. struct niu_ldg *lp = container_of(napi, struct niu_ldg, napi);
  3130. struct niu *np = lp->np;
  3131. int work_done;
  3132. work_done = niu_poll_core(np, lp, budget);
  3133. if (work_done < budget) {
  3134. napi_complete(napi);
  3135. niu_ldg_rearm(np, lp, 1);
  3136. }
  3137. return work_done;
  3138. }
  3139. static void niu_log_rxchan_errors(struct niu *np, struct rx_ring_info *rp,
  3140. u64 stat)
  3141. {
  3142. netdev_err(np->dev, "RX channel %u errors ( ", rp->rx_channel);
  3143. if (stat & RX_DMA_CTL_STAT_RBR_TMOUT)
  3144. pr_cont("RBR_TMOUT ");
  3145. if (stat & RX_DMA_CTL_STAT_RSP_CNT_ERR)
  3146. pr_cont("RSP_CNT ");
  3147. if (stat & RX_DMA_CTL_STAT_BYTE_EN_BUS)
  3148. pr_cont("BYTE_EN_BUS ");
  3149. if (stat & RX_DMA_CTL_STAT_RSP_DAT_ERR)
  3150. pr_cont("RSP_DAT ");
  3151. if (stat & RX_DMA_CTL_STAT_RCR_ACK_ERR)
  3152. pr_cont("RCR_ACK ");
  3153. if (stat & RX_DMA_CTL_STAT_RCR_SHA_PAR)
  3154. pr_cont("RCR_SHA_PAR ");
  3155. if (stat & RX_DMA_CTL_STAT_RBR_PRE_PAR)
  3156. pr_cont("RBR_PRE_PAR ");
  3157. if (stat & RX_DMA_CTL_STAT_CONFIG_ERR)
  3158. pr_cont("CONFIG ");
  3159. if (stat & RX_DMA_CTL_STAT_RCRINCON)
  3160. pr_cont("RCRINCON ");
  3161. if (stat & RX_DMA_CTL_STAT_RCRFULL)
  3162. pr_cont("RCRFULL ");
  3163. if (stat & RX_DMA_CTL_STAT_RBRFULL)
  3164. pr_cont("RBRFULL ");
  3165. if (stat & RX_DMA_CTL_STAT_RBRLOGPAGE)
  3166. pr_cont("RBRLOGPAGE ");
  3167. if (stat & RX_DMA_CTL_STAT_CFIGLOGPAGE)
  3168. pr_cont("CFIGLOGPAGE ");
  3169. if (stat & RX_DMA_CTL_STAT_DC_FIFO_ERR)
  3170. pr_cont("DC_FIDO ");
  3171. pr_cont(")\n");
  3172. }
  3173. static int niu_rx_error(struct niu *np, struct rx_ring_info *rp)
  3174. {
  3175. u64 stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
  3176. int err = 0;
  3177. if (stat & (RX_DMA_CTL_STAT_CHAN_FATAL |
  3178. RX_DMA_CTL_STAT_PORT_FATAL))
  3179. err = -EINVAL;
  3180. if (err) {
  3181. netdev_err(np->dev, "RX channel %u error, stat[%llx]\n",
  3182. rp->rx_channel,
  3183. (unsigned long long) stat);
  3184. niu_log_rxchan_errors(np, rp, stat);
  3185. }
  3186. nw64(RX_DMA_CTL_STAT(rp->rx_channel),
  3187. stat & RX_DMA_CTL_WRITE_CLEAR_ERRS);
  3188. return err;
  3189. }
  3190. static void niu_log_txchan_errors(struct niu *np, struct tx_ring_info *rp,
  3191. u64 cs)
  3192. {
  3193. netdev_err(np->dev, "TX channel %u errors ( ", rp->tx_channel);
  3194. if (cs & TX_CS_MBOX_ERR)
  3195. pr_cont("MBOX ");
  3196. if (cs & TX_CS_PKT_SIZE_ERR)
  3197. pr_cont("PKT_SIZE ");
  3198. if (cs & TX_CS_TX_RING_OFLOW)
  3199. pr_cont("TX_RING_OFLOW ");
  3200. if (cs & TX_CS_PREF_BUF_PAR_ERR)
  3201. pr_cont("PREF_BUF_PAR ");
  3202. if (cs & TX_CS_NACK_PREF)
  3203. pr_cont("NACK_PREF ");
  3204. if (cs & TX_CS_NACK_PKT_RD)
  3205. pr_cont("NACK_PKT_RD ");
  3206. if (cs & TX_CS_CONF_PART_ERR)
  3207. pr_cont("CONF_PART ");
  3208. if (cs & TX_CS_PKT_PRT_ERR)
  3209. pr_cont("PKT_PTR ");
  3210. pr_cont(")\n");
  3211. }
  3212. static int niu_tx_error(struct niu *np, struct tx_ring_info *rp)
  3213. {
  3214. u64 cs, logh, logl;
  3215. cs = nr64(TX_CS(rp->tx_channel));
  3216. logh = nr64(TX_RNG_ERR_LOGH(rp->tx_channel));
  3217. logl = nr64(TX_RNG_ERR_LOGL(rp->tx_channel));
  3218. netdev_err(np->dev, "TX channel %u error, cs[%llx] logh[%llx] logl[%llx]\n",
  3219. rp->tx_channel,
  3220. (unsigned long long)cs,
  3221. (unsigned long long)logh,
  3222. (unsigned long long)logl);
  3223. niu_log_txchan_errors(np, rp, cs);
  3224. return -ENODEV;
  3225. }
  3226. static int niu_mif_interrupt(struct niu *np)
  3227. {
  3228. u64 mif_status = nr64(MIF_STATUS);
  3229. int phy_mdint = 0;
  3230. if (np->flags & NIU_FLAGS_XMAC) {
  3231. u64 xrxmac_stat = nr64_mac(XRXMAC_STATUS);
  3232. if (xrxmac_stat & XRXMAC_STATUS_PHY_MDINT)
  3233. phy_mdint = 1;
  3234. }
  3235. netdev_err(np->dev, "MIF interrupt, stat[%llx] phy_mdint(%d)\n",
  3236. (unsigned long long)mif_status, phy_mdint);
  3237. return -ENODEV;
  3238. }
  3239. static void niu_xmac_interrupt(struct niu *np)
  3240. {
  3241. struct niu_xmac_stats *mp = &np->mac_stats.xmac;
  3242. u64 val;
  3243. val = nr64_mac(XTXMAC_STATUS);
  3244. if (val & XTXMAC_STATUS_FRAME_CNT_EXP)
  3245. mp->tx_frames += TXMAC_FRM_CNT_COUNT;
  3246. if (val & XTXMAC_STATUS_BYTE_CNT_EXP)
  3247. mp->tx_bytes += TXMAC_BYTE_CNT_COUNT;
  3248. if (val & XTXMAC_STATUS_TXFIFO_XFR_ERR)
  3249. mp->tx_fifo_errors++;
  3250. if (val & XTXMAC_STATUS_TXMAC_OFLOW)
  3251. mp->tx_overflow_errors++;
  3252. if (val & XTXMAC_STATUS_MAX_PSIZE_ERR)
  3253. mp->tx_max_pkt_size_errors++;
  3254. if (val & XTXMAC_STATUS_TXMAC_UFLOW)
  3255. mp->tx_underflow_errors++;
  3256. val = nr64_mac(XRXMAC_STATUS);
  3257. if (val & XRXMAC_STATUS_LCL_FLT_STATUS)
  3258. mp->rx_local_faults++;
  3259. if (val & XRXMAC_STATUS_RFLT_DET)
  3260. mp->rx_remote_faults++;
  3261. if (val & XRXMAC_STATUS_LFLT_CNT_EXP)
  3262. mp->rx_link_faults += LINK_FAULT_CNT_COUNT;
  3263. if (val & XRXMAC_STATUS_ALIGNERR_CNT_EXP)
  3264. mp->rx_align_errors += RXMAC_ALIGN_ERR_CNT_COUNT;
  3265. if (val & XRXMAC_STATUS_RXFRAG_CNT_EXP)
  3266. mp->rx_frags += RXMAC_FRAG_CNT_COUNT;
  3267. if (val & XRXMAC_STATUS_RXMULTF_CNT_EXP)
  3268. mp->rx_mcasts += RXMAC_MC_FRM_CNT_COUNT;
  3269. if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
  3270. mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
  3271. if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
  3272. mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
  3273. if (val & XRXMAC_STATUS_RXHIST1_CNT_EXP)
  3274. mp->rx_hist_cnt1 += RXMAC_HIST_CNT1_COUNT;
  3275. if (val & XRXMAC_STATUS_RXHIST2_CNT_EXP)
  3276. mp->rx_hist_cnt2 += RXMAC_HIST_CNT2_COUNT;
  3277. if (val & XRXMAC_STATUS_RXHIST3_CNT_EXP)
  3278. mp->rx_hist_cnt3 += RXMAC_HIST_CNT3_COUNT;
  3279. if (val & XRXMAC_STATUS_RXHIST4_CNT_EXP)
  3280. mp->rx_hist_cnt4 += RXMAC_HIST_CNT4_COUNT;
  3281. if (val & XRXMAC_STATUS_RXHIST5_CNT_EXP)
  3282. mp->rx_hist_cnt5 += RXMAC_HIST_CNT5_COUNT;
  3283. if (val & XRXMAC_STATUS_RXHIST6_CNT_EXP)
  3284. mp->rx_hist_cnt6 += RXMAC_HIST_CNT6_COUNT;
  3285. if (val & XRXMAC_STATUS_RXHIST7_CNT_EXP)
  3286. mp->rx_hist_cnt7 += RXMAC_HIST_CNT7_COUNT;
  3287. if (val & XRXMAC_STATUS_RXOCTET_CNT_EXP)
  3288. mp->rx_octets += RXMAC_BT_CNT_COUNT;
  3289. if (val & XRXMAC_STATUS_CVIOLERR_CNT_EXP)
  3290. mp->rx_code_violations += RXMAC_CD_VIO_CNT_COUNT;
  3291. if (val & XRXMAC_STATUS_LENERR_CNT_EXP)
  3292. mp->rx_len_errors += RXMAC_MPSZER_CNT_COUNT;
  3293. if (val & XRXMAC_STATUS_CRCERR_CNT_EXP)
  3294. mp->rx_crc_errors += RXMAC_CRC_ER_CNT_COUNT;
  3295. if (val & XRXMAC_STATUS_RXUFLOW)
  3296. mp->rx_underflows++;
  3297. if (val & XRXMAC_STATUS_RXOFLOW)
  3298. mp->rx_overflows++;
  3299. val = nr64_mac(XMAC_FC_STAT);
  3300. if (val & XMAC_FC_STAT_TX_MAC_NPAUSE)
  3301. mp->pause_off_state++;
  3302. if (val & XMAC_FC_STAT_TX_MAC_PAUSE)
  3303. mp->pause_on_state++;
  3304. if (val & XMAC_FC_STAT_RX_MAC_RPAUSE)
  3305. mp->pause_received++;
  3306. }
  3307. static void niu_bmac_interrupt(struct niu *np)
  3308. {
  3309. struct niu_bmac_stats *mp = &np->mac_stats.bmac;
  3310. u64 val;
  3311. val = nr64_mac(BTXMAC_STATUS);
  3312. if (val & BTXMAC_STATUS_UNDERRUN)
  3313. mp->tx_underflow_errors++;
  3314. if (val & BTXMAC_STATUS_MAX_PKT_ERR)
  3315. mp->tx_max_pkt_size_errors++;
  3316. if (val & BTXMAC_STATUS_BYTE_CNT_EXP)
  3317. mp->tx_bytes += BTXMAC_BYTE_CNT_COUNT;
  3318. if (val & BTXMAC_STATUS_FRAME_CNT_EXP)
  3319. mp->tx_frames += BTXMAC_FRM_CNT_COUNT;
  3320. val = nr64_mac(BRXMAC_STATUS);
  3321. if (val & BRXMAC_STATUS_OVERFLOW)
  3322. mp->rx_overflows++;
  3323. if (val & BRXMAC_STATUS_FRAME_CNT_EXP)
  3324. mp->rx_frames += BRXMAC_FRAME_CNT_COUNT;
  3325. if (val & BRXMAC_STATUS_ALIGN_ERR_EXP)
  3326. mp->rx_align_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
  3327. if (val & BRXMAC_STATUS_CRC_ERR_EXP)
  3328. mp->rx_crc_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
  3329. if (val & BRXMAC_STATUS_LEN_ERR_EXP)
  3330. mp->rx_len_errors += BRXMAC_CODE_VIOL_ERR_CNT_COUNT;
  3331. val = nr64_mac(BMAC_CTRL_STATUS);
  3332. if (val & BMAC_CTRL_STATUS_NOPAUSE)
  3333. mp->pause_off_state++;
  3334. if (val & BMAC_CTRL_STATUS_PAUSE)
  3335. mp->pause_on_state++;
  3336. if (val & BMAC_CTRL_STATUS_PAUSE_RECV)
  3337. mp->pause_received++;
  3338. }
  3339. static int niu_mac_interrupt(struct niu *np)
  3340. {
  3341. if (np->flags & NIU_FLAGS_XMAC)
  3342. niu_xmac_interrupt(np);
  3343. else
  3344. niu_bmac_interrupt(np);
  3345. return 0;
  3346. }
  3347. static void niu_log_device_error(struct niu *np, u64 stat)
  3348. {
  3349. netdev_err(np->dev, "Core device errors ( ");
  3350. if (stat & SYS_ERR_MASK_META2)
  3351. pr_cont("META2 ");
  3352. if (stat & SYS_ERR_MASK_META1)
  3353. pr_cont("META1 ");
  3354. if (stat & SYS_ERR_MASK_PEU)
  3355. pr_cont("PEU ");
  3356. if (stat & SYS_ERR_MASK_TXC)
  3357. pr_cont("TXC ");
  3358. if (stat & SYS_ERR_MASK_RDMC)
  3359. pr_cont("RDMC ");
  3360. if (stat & SYS_ERR_MASK_TDMC)
  3361. pr_cont("TDMC ");
  3362. if (stat & SYS_ERR_MASK_ZCP)
  3363. pr_cont("ZCP ");
  3364. if (stat & SYS_ERR_MASK_FFLP)
  3365. pr_cont("FFLP ");
  3366. if (stat & SYS_ERR_MASK_IPP)
  3367. pr_cont("IPP ");
  3368. if (stat & SYS_ERR_MASK_MAC)
  3369. pr_cont("MAC ");
  3370. if (stat & SYS_ERR_MASK_SMX)
  3371. pr_cont("SMX ");
  3372. pr_cont(")\n");
  3373. }
  3374. static int niu_device_error(struct niu *np)
  3375. {
  3376. u64 stat = nr64(SYS_ERR_STAT);
  3377. netdev_err(np->dev, "Core device error, stat[%llx]\n",
  3378. (unsigned long long)stat);
  3379. niu_log_device_error(np, stat);
  3380. return -ENODEV;
  3381. }
  3382. static int niu_slowpath_interrupt(struct niu *np, struct niu_ldg *lp,
  3383. u64 v0, u64 v1, u64 v2)
  3384. {
  3385. int i, err = 0;
  3386. lp->v0 = v0;
  3387. lp->v1 = v1;
  3388. lp->v2 = v2;
  3389. if (v1 & 0x00000000ffffffffULL) {
  3390. u32 rx_vec = (v1 & 0xffffffff);
  3391. for (i = 0; i < np->num_rx_rings; i++) {
  3392. struct rx_ring_info *rp = &np->rx_rings[i];
  3393. if (rx_vec & (1 << rp->rx_channel)) {
  3394. int r = niu_rx_error(np, rp);
  3395. if (r) {
  3396. err = r;
  3397. } else {
  3398. if (!v0)
  3399. nw64(RX_DMA_CTL_STAT(rp->rx_channel),
  3400. RX_DMA_CTL_STAT_MEX);
  3401. }
  3402. }
  3403. }
  3404. }
  3405. if (v1 & 0x7fffffff00000000ULL) {
  3406. u32 tx_vec = (v1 >> 32) & 0x7fffffff;
  3407. for (i = 0; i < np->num_tx_rings; i++) {
  3408. struct tx_ring_info *rp = &np->tx_rings[i];
  3409. if (tx_vec & (1 << rp->tx_channel)) {
  3410. int r = niu_tx_error(np, rp);
  3411. if (r)
  3412. err = r;
  3413. }
  3414. }
  3415. }
  3416. if ((v0 | v1) & 0x8000000000000000ULL) {
  3417. int r = niu_mif_interrupt(np);
  3418. if (r)
  3419. err = r;
  3420. }
  3421. if (v2) {
  3422. if (v2 & 0x01ef) {
  3423. int r = niu_mac_interrupt(np);
  3424. if (r)
  3425. err = r;
  3426. }
  3427. if (v2 & 0x0210) {
  3428. int r = niu_device_error(np);
  3429. if (r)
  3430. err = r;
  3431. }
  3432. }
  3433. if (err)
  3434. niu_enable_interrupts(np, 0);
  3435. return err;
  3436. }
  3437. static void niu_rxchan_intr(struct niu *np, struct rx_ring_info *rp,
  3438. int ldn)
  3439. {
  3440. struct rxdma_mailbox *mbox = rp->mbox;
  3441. u64 stat_write, stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
  3442. stat_write = (RX_DMA_CTL_STAT_RCRTHRES |
  3443. RX_DMA_CTL_STAT_RCRTO);
  3444. nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat_write);
  3445. netif_printk(np, intr, KERN_DEBUG, np->dev,
  3446. "%s() stat[%llx]\n", __func__, (unsigned long long)stat);
  3447. }
  3448. static void niu_txchan_intr(struct niu *np, struct tx_ring_info *rp,
  3449. int ldn)
  3450. {
  3451. rp->tx_cs = nr64(TX_CS(rp->tx_channel));
  3452. netif_printk(np, intr, KERN_DEBUG, np->dev,
  3453. "%s() cs[%llx]\n", __func__, (unsigned long long)rp->tx_cs);
  3454. }
  3455. static void __niu_fastpath_interrupt(struct niu *np, int ldg, u64 v0)
  3456. {
  3457. struct niu_parent *parent = np->parent;
  3458. u32 rx_vec, tx_vec;
  3459. int i;
  3460. tx_vec = (v0 >> 32);
  3461. rx_vec = (v0 & 0xffffffff);
  3462. for (i = 0; i < np->num_rx_rings; i++) {
  3463. struct rx_ring_info *rp = &np->rx_rings[i];
  3464. int ldn = LDN_RXDMA(rp->rx_channel);
  3465. if (parent->ldg_map[ldn] != ldg)
  3466. continue;
  3467. nw64(LD_IM0(ldn), LD_IM0_MASK);
  3468. if (rx_vec & (1 << rp->rx_channel))
  3469. niu_rxchan_intr(np, rp, ldn);
  3470. }
  3471. for (i = 0; i < np->num_tx_rings; i++) {
  3472. struct tx_ring_info *rp = &np->tx_rings[i];
  3473. int ldn = LDN_TXDMA(rp->tx_channel);
  3474. if (parent->ldg_map[ldn] != ldg)
  3475. continue;
  3476. nw64(LD_IM0(ldn), LD_IM0_MASK);
  3477. if (tx_vec & (1 << rp->tx_channel))
  3478. niu_txchan_intr(np, rp, ldn);
  3479. }
  3480. }
  3481. static void niu_schedule_napi(struct niu *np, struct niu_ldg *lp,
  3482. u64 v0, u64 v1, u64 v2)
  3483. {
  3484. if (likely(napi_schedule_prep(&lp->napi))) {
  3485. lp->v0 = v0;
  3486. lp->v1 = v1;
  3487. lp->v2 = v2;
  3488. __niu_fastpath_interrupt(np, lp->ldg_num, v0);
  3489. __napi_schedule(&lp->napi);
  3490. }
  3491. }
  3492. static irqreturn_t niu_interrupt(int irq, void *dev_id)
  3493. {
  3494. struct niu_ldg *lp = dev_id;
  3495. struct niu *np = lp->np;
  3496. int ldg = lp->ldg_num;
  3497. unsigned long flags;
  3498. u64 v0, v1, v2;
  3499. if (netif_msg_intr(np))
  3500. printk(KERN_DEBUG KBUILD_MODNAME ": " "%s() ldg[%p](%d)",
  3501. __func__, lp, ldg);
  3502. spin_lock_irqsave(&np->lock, flags);
  3503. v0 = nr64(LDSV0(ldg));
  3504. v1 = nr64(LDSV1(ldg));
  3505. v2 = nr64(LDSV2(ldg));
  3506. if (netif_msg_intr(np))
  3507. pr_cont(" v0[%llx] v1[%llx] v2[%llx]\n",
  3508. (unsigned long long) v0,
  3509. (unsigned long long) v1,
  3510. (unsigned long long) v2);
  3511. if (unlikely(!v0 && !v1 && !v2)) {
  3512. spin_unlock_irqrestore(&np->lock, flags);
  3513. return IRQ_NONE;
  3514. }
  3515. if (unlikely((v0 & ((u64)1 << LDN_MIF)) || v1 || v2)) {
  3516. int err = niu_slowpath_interrupt(np, lp, v0, v1, v2);
  3517. if (err)
  3518. goto out;
  3519. }
  3520. if (likely(v0 & ~((u64)1 << LDN_MIF)))
  3521. niu_schedule_napi(np, lp, v0, v1, v2);
  3522. else
  3523. niu_ldg_rearm(np, lp, 1);
  3524. out:
  3525. spin_unlock_irqrestore(&np->lock, flags);
  3526. return IRQ_HANDLED;
  3527. }
  3528. static void niu_free_rx_ring_info(struct niu *np, struct rx_ring_info *rp)
  3529. {
  3530. if (rp->mbox) {
  3531. np->ops->free_coherent(np->device,
  3532. sizeof(struct rxdma_mailbox),
  3533. rp->mbox, rp->mbox_dma);
  3534. rp->mbox = NULL;
  3535. }
  3536. if (rp->rcr) {
  3537. np->ops->free_coherent(np->device,
  3538. MAX_RCR_RING_SIZE * sizeof(__le64),
  3539. rp->rcr, rp->rcr_dma);
  3540. rp->rcr = NULL;
  3541. rp->rcr_table_size = 0;
  3542. rp->rcr_index = 0;
  3543. }
  3544. if (rp->rbr) {
  3545. niu_rbr_free(np, rp);
  3546. np->ops->free_coherent(np->device,
  3547. MAX_RBR_RING_SIZE * sizeof(__le32),
  3548. rp->rbr, rp->rbr_dma);
  3549. rp->rbr = NULL;
  3550. rp->rbr_table_size = 0;
  3551. rp->rbr_index = 0;
  3552. }
  3553. kfree(rp->rxhash);
  3554. rp->rxhash = NULL;
  3555. }
  3556. static void niu_free_tx_ring_info(struct niu *np, struct tx_ring_info *rp)
  3557. {
  3558. if (rp->mbox) {
  3559. np->ops->free_coherent(np->device,
  3560. sizeof(struct txdma_mailbox),
  3561. rp->mbox, rp->mbox_dma);
  3562. rp->mbox = NULL;
  3563. }
  3564. if (rp->descr) {
  3565. int i;
  3566. for (i = 0; i < MAX_TX_RING_SIZE; i++) {
  3567. if (rp->tx_buffs[i].skb)
  3568. (void) release_tx_packet(np, rp, i);
  3569. }
  3570. np->ops->free_coherent(np->device,
  3571. MAX_TX_RING_SIZE * sizeof(__le64),
  3572. rp->descr, rp->descr_dma);
  3573. rp->descr = NULL;
  3574. rp->pending = 0;
  3575. rp->prod = 0;
  3576. rp->cons = 0;
  3577. rp->wrap_bit = 0;
  3578. }
  3579. }
  3580. static void niu_free_channels(struct niu *np)
  3581. {
  3582. int i;
  3583. if (np->rx_rings) {
  3584. for (i = 0; i < np->num_rx_rings; i++) {
  3585. struct rx_ring_info *rp = &np->rx_rings[i];
  3586. niu_free_rx_ring_info(np, rp);
  3587. }
  3588. kfree(np->rx_rings);
  3589. np->rx_rings = NULL;
  3590. np->num_rx_rings = 0;
  3591. }
  3592. if (np->tx_rings) {
  3593. for (i = 0; i < np->num_tx_rings; i++) {
  3594. struct tx_ring_info *rp = &np->tx_rings[i];
  3595. niu_free_tx_ring_info(np, rp);
  3596. }
  3597. kfree(np->tx_rings);
  3598. np->tx_rings = NULL;
  3599. np->num_tx_rings = 0;
  3600. }
  3601. }
  3602. static int niu_alloc_rx_ring_info(struct niu *np,
  3603. struct rx_ring_info *rp)
  3604. {
  3605. BUILD_BUG_ON(sizeof(struct rxdma_mailbox) != 64);
  3606. rp->rxhash = kzalloc(MAX_RBR_RING_SIZE * sizeof(struct page *),
  3607. GFP_KERNEL);
  3608. if (!rp->rxhash)
  3609. return -ENOMEM;
  3610. rp->mbox = np->ops->alloc_coherent(np->device,
  3611. sizeof(struct rxdma_mailbox),
  3612. &rp->mbox_dma, GFP_KERNEL);
  3613. if (!rp->mbox)
  3614. return -ENOMEM;
  3615. if ((unsigned long)rp->mbox & (64UL - 1)) {
  3616. netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA mailbox %p\n",
  3617. rp->mbox);
  3618. return -EINVAL;
  3619. }
  3620. rp->rcr = np->ops->alloc_coherent(np->device,
  3621. MAX_RCR_RING_SIZE * sizeof(__le64),
  3622. &rp->rcr_dma, GFP_KERNEL);
  3623. if (!rp->rcr)
  3624. return -ENOMEM;
  3625. if ((unsigned long)rp->rcr & (64UL - 1)) {
  3626. netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA RCR table %p\n",
  3627. rp->rcr);
  3628. return -EINVAL;
  3629. }
  3630. rp->rcr_table_size = MAX_RCR_RING_SIZE;
  3631. rp->rcr_index = 0;
  3632. rp->rbr = np->ops->alloc_coherent(np->device,
  3633. MAX_RBR_RING_SIZE * sizeof(__le32),
  3634. &rp->rbr_dma, GFP_KERNEL);
  3635. if (!rp->rbr)
  3636. return -ENOMEM;
  3637. if ((unsigned long)rp->rbr & (64UL - 1)) {
  3638. netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA RBR table %p\n",
  3639. rp->rbr);
  3640. return -EINVAL;
  3641. }
  3642. rp->rbr_table_size = MAX_RBR_RING_SIZE;
  3643. rp->rbr_index = 0;
  3644. rp->rbr_pending = 0;
  3645. return 0;
  3646. }
  3647. static void niu_set_max_burst(struct niu *np, struct tx_ring_info *rp)
  3648. {
  3649. int mtu = np->dev->mtu;
  3650. /* These values are recommended by the HW designers for fair
  3651. * utilization of DRR amongst the rings.
  3652. */
  3653. rp->max_burst = mtu + 32;
  3654. if (rp->max_burst > 4096)
  3655. rp->max_burst = 4096;
  3656. }
  3657. static int niu_alloc_tx_ring_info(struct niu *np,
  3658. struct tx_ring_info *rp)
  3659. {
  3660. BUILD_BUG_ON(sizeof(struct txdma_mailbox) != 64);
  3661. rp->mbox = np->ops->alloc_coherent(np->device,
  3662. sizeof(struct txdma_mailbox),
  3663. &rp->mbox_dma, GFP_KERNEL);
  3664. if (!rp->mbox)
  3665. return -ENOMEM;
  3666. if ((unsigned long)rp->mbox & (64UL - 1)) {
  3667. netdev_err(np->dev, "Coherent alloc gives misaligned TXDMA mailbox %p\n",
  3668. rp->mbox);
  3669. return -EINVAL;
  3670. }
  3671. rp->descr = np->ops->alloc_coherent(np->device,
  3672. MAX_TX_RING_SIZE * sizeof(__le64),
  3673. &rp->descr_dma, GFP_KERNEL);
  3674. if (!rp->descr)
  3675. return -ENOMEM;
  3676. if ((unsigned long)rp->descr & (64UL - 1)) {
  3677. netdev_err(np->dev, "Coherent alloc gives misaligned TXDMA descr table %p\n",
  3678. rp->descr);
  3679. return -EINVAL;
  3680. }
  3681. rp->pending = MAX_TX_RING_SIZE;
  3682. rp->prod = 0;
  3683. rp->cons = 0;
  3684. rp->wrap_bit = 0;
  3685. /* XXX make these configurable... XXX */
  3686. rp->mark_freq = rp->pending / 4;
  3687. niu_set_max_burst(np, rp);
  3688. return 0;
  3689. }
  3690. static void niu_size_rbr(struct niu *np, struct rx_ring_info *rp)
  3691. {
  3692. u16 bss;
  3693. bss = min(PAGE_SHIFT, 15);
  3694. rp->rbr_block_size = 1 << bss;
  3695. rp->rbr_blocks_per_page = 1 << (PAGE_SHIFT-bss);
  3696. rp->rbr_sizes[0] = 256;
  3697. rp->rbr_sizes[1] = 1024;
  3698. if (np->dev->mtu > ETH_DATA_LEN) {
  3699. switch (PAGE_SIZE) {
  3700. case 4 * 1024:
  3701. rp->rbr_sizes[2] = 4096;
  3702. break;
  3703. default:
  3704. rp->rbr_sizes[2] = 8192;
  3705. break;
  3706. }
  3707. } else {
  3708. rp->rbr_sizes[2] = 2048;
  3709. }
  3710. rp->rbr_sizes[3] = rp->rbr_block_size;
  3711. }
  3712. static int niu_alloc_channels(struct niu *np)
  3713. {
  3714. struct niu_parent *parent = np->parent;
  3715. int first_rx_channel, first_tx_channel;
  3716. int i, port, err;
  3717. port = np->port;
  3718. first_rx_channel = first_tx_channel = 0;
  3719. for (i = 0; i < port; i++) {
  3720. first_rx_channel += parent->rxchan_per_port[i];
  3721. first_tx_channel += parent->txchan_per_port[i];
  3722. }
  3723. np->num_rx_rings = parent->rxchan_per_port[port];
  3724. np->num_tx_rings = parent->txchan_per_port[port];
  3725. np->dev->real_num_tx_queues = np->num_tx_rings;
  3726. np->rx_rings = kzalloc(np->num_rx_rings * sizeof(struct rx_ring_info),
  3727. GFP_KERNEL);
  3728. err = -ENOMEM;
  3729. if (!np->rx_rings)
  3730. goto out_err;
  3731. for (i = 0; i < np->num_rx_rings; i++) {
  3732. struct rx_ring_info *rp = &np->rx_rings[i];
  3733. rp->np = np;
  3734. rp->rx_channel = first_rx_channel + i;
  3735. err = niu_alloc_rx_ring_info(np, rp);
  3736. if (err)
  3737. goto out_err;
  3738. niu_size_rbr(np, rp);
  3739. /* XXX better defaults, configurable, etc... XXX */
  3740. rp->nonsyn_window = 64;
  3741. rp->nonsyn_threshold = rp->rcr_table_size - 64;
  3742. rp->syn_window = 64;
  3743. rp->syn_threshold = rp->rcr_table_size - 64;
  3744. rp->rcr_pkt_threshold = 16;
  3745. rp->rcr_timeout = 8;
  3746. rp->rbr_kick_thresh = RBR_REFILL_MIN;
  3747. if (rp->rbr_kick_thresh < rp->rbr_blocks_per_page)
  3748. rp->rbr_kick_thresh = rp->rbr_blocks_per_page;
  3749. err = niu_rbr_fill(np, rp, GFP_KERNEL);
  3750. if (err)
  3751. return err;
  3752. }
  3753. np->tx_rings = kzalloc(np->num_tx_rings * sizeof(struct tx_ring_info),
  3754. GFP_KERNEL);
  3755. err = -ENOMEM;
  3756. if (!np->tx_rings)
  3757. goto out_err;
  3758. for (i = 0; i < np->num_tx_rings; i++) {
  3759. struct tx_ring_info *rp = &np->tx_rings[i];
  3760. rp->np = np;
  3761. rp->tx_channel = first_tx_channel + i;
  3762. err = niu_alloc_tx_ring_info(np, rp);
  3763. if (err)
  3764. goto out_err;
  3765. }
  3766. return 0;
  3767. out_err:
  3768. niu_free_channels(np);
  3769. return err;
  3770. }
  3771. static int niu_tx_cs_sng_poll(struct niu *np, int channel)
  3772. {
  3773. int limit = 1000;
  3774. while (--limit > 0) {
  3775. u64 val = nr64(TX_CS(channel));
  3776. if (val & TX_CS_SNG_STATE)
  3777. return 0;
  3778. }
  3779. return -ENODEV;
  3780. }
  3781. static int niu_tx_channel_stop(struct niu *np, int channel)
  3782. {
  3783. u64 val = nr64(TX_CS(channel));
  3784. val |= TX_CS_STOP_N_GO;
  3785. nw64(TX_CS(channel), val);
  3786. return niu_tx_cs_sng_poll(np, channel);
  3787. }
  3788. static int niu_tx_cs_reset_poll(struct niu *np, int channel)
  3789. {
  3790. int limit = 1000;
  3791. while (--limit > 0) {
  3792. u64 val = nr64(TX_CS(channel));
  3793. if (!(val & TX_CS_RST))
  3794. return 0;
  3795. }
  3796. return -ENODEV;
  3797. }
  3798. static int niu_tx_channel_reset(struct niu *np, int channel)
  3799. {
  3800. u64 val = nr64(TX_CS(channel));
  3801. int err;
  3802. val |= TX_CS_RST;
  3803. nw64(TX_CS(channel), val);
  3804. err = niu_tx_cs_reset_poll(np, channel);
  3805. if (!err)
  3806. nw64(TX_RING_KICK(channel), 0);
  3807. return err;
  3808. }
  3809. static int niu_tx_channel_lpage_init(struct niu *np, int channel)
  3810. {
  3811. u64 val;
  3812. nw64(TX_LOG_MASK1(channel), 0);
  3813. nw64(TX_LOG_VAL1(channel), 0);
  3814. nw64(TX_LOG_MASK2(channel), 0);
  3815. nw64(TX_LOG_VAL2(channel), 0);
  3816. nw64(TX_LOG_PAGE_RELO1(channel), 0);
  3817. nw64(TX_LOG_PAGE_RELO2(channel), 0);
  3818. nw64(TX_LOG_PAGE_HDL(channel), 0);
  3819. val = (u64)np->port << TX_LOG_PAGE_VLD_FUNC_SHIFT;
  3820. val |= (TX_LOG_PAGE_VLD_PAGE0 | TX_LOG_PAGE_VLD_PAGE1);
  3821. nw64(TX_LOG_PAGE_VLD(channel), val);
  3822. /* XXX TXDMA 32bit mode? XXX */
  3823. return 0;
  3824. }
  3825. static void niu_txc_enable_port(struct niu *np, int on)
  3826. {
  3827. unsigned long flags;
  3828. u64 val, mask;
  3829. niu_lock_parent(np, flags);
  3830. val = nr64(TXC_CONTROL);
  3831. mask = (u64)1 << np->port;
  3832. if (on) {
  3833. val |= TXC_CONTROL_ENABLE | mask;
  3834. } else {
  3835. val &= ~mask;
  3836. if ((val & ~TXC_CONTROL_ENABLE) == 0)
  3837. val &= ~TXC_CONTROL_ENABLE;
  3838. }
  3839. nw64(TXC_CONTROL, val);
  3840. niu_unlock_parent(np, flags);
  3841. }
  3842. static void niu_txc_set_imask(struct niu *np, u64 imask)
  3843. {
  3844. unsigned long flags;
  3845. u64 val;
  3846. niu_lock_parent(np, flags);
  3847. val = nr64(TXC_INT_MASK);
  3848. val &= ~TXC_INT_MASK_VAL(np->port);
  3849. val |= (imask << TXC_INT_MASK_VAL_SHIFT(np->port));
  3850. niu_unlock_parent(np, flags);
  3851. }
  3852. static void niu_txc_port_dma_enable(struct niu *np, int on)
  3853. {
  3854. u64 val = 0;
  3855. if (on) {
  3856. int i;
  3857. for (i = 0; i < np->num_tx_rings; i++)
  3858. val |= (1 << np->tx_rings[i].tx_channel);
  3859. }
  3860. nw64(TXC_PORT_DMA(np->port), val);
  3861. }
  3862. static int niu_init_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  3863. {
  3864. int err, channel = rp->tx_channel;
  3865. u64 val, ring_len;
  3866. err = niu_tx_channel_stop(np, channel);
  3867. if (err)
  3868. return err;
  3869. err = niu_tx_channel_reset(np, channel);
  3870. if (err)
  3871. return err;
  3872. err = niu_tx_channel_lpage_init(np, channel);
  3873. if (err)
  3874. return err;
  3875. nw64(TXC_DMA_MAX(channel), rp->max_burst);
  3876. nw64(TX_ENT_MSK(channel), 0);
  3877. if (rp->descr_dma & ~(TX_RNG_CFIG_STADDR_BASE |
  3878. TX_RNG_CFIG_STADDR)) {
  3879. netdev_err(np->dev, "TX ring channel %d DMA addr (%llx) is not aligned\n",
  3880. channel, (unsigned long long)rp->descr_dma);
  3881. return -EINVAL;
  3882. }
  3883. /* The length field in TX_RNG_CFIG is measured in 64-byte
  3884. * blocks. rp->pending is the number of TX descriptors in
  3885. * our ring, 8 bytes each, thus we divide by 8 bytes more
  3886. * to get the proper value the chip wants.
  3887. */
  3888. ring_len = (rp->pending / 8);
  3889. val = ((ring_len << TX_RNG_CFIG_LEN_SHIFT) |
  3890. rp->descr_dma);
  3891. nw64(TX_RNG_CFIG(channel), val);
  3892. if (((rp->mbox_dma >> 32) & ~TXDMA_MBH_MBADDR) ||
  3893. ((u32)rp->mbox_dma & ~TXDMA_MBL_MBADDR)) {
  3894. netdev_err(np->dev, "TX ring channel %d MBOX addr (%llx) has invalid bits\n",
  3895. channel, (unsigned long long)rp->mbox_dma);
  3896. return -EINVAL;
  3897. }
  3898. nw64(TXDMA_MBH(channel), rp->mbox_dma >> 32);
  3899. nw64(TXDMA_MBL(channel), rp->mbox_dma & TXDMA_MBL_MBADDR);
  3900. nw64(TX_CS(channel), 0);
  3901. rp->last_pkt_cnt = 0;
  3902. return 0;
  3903. }
  3904. static void niu_init_rdc_groups(struct niu *np)
  3905. {
  3906. struct niu_rdc_tables *tp = &np->parent->rdc_group_cfg[np->port];
  3907. int i, first_table_num = tp->first_table_num;
  3908. for (i = 0; i < tp->num_tables; i++) {
  3909. struct rdc_table *tbl = &tp->tables[i];
  3910. int this_table = first_table_num + i;
  3911. int slot;
  3912. for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++)
  3913. nw64(RDC_TBL(this_table, slot),
  3914. tbl->rxdma_channel[slot]);
  3915. }
  3916. nw64(DEF_RDC(np->port), np->parent->rdc_default[np->port]);
  3917. }
  3918. static void niu_init_drr_weight(struct niu *np)
  3919. {
  3920. int type = phy_decode(np->parent->port_phy, np->port);
  3921. u64 val;
  3922. switch (type) {
  3923. case PORT_TYPE_10G:
  3924. val = PT_DRR_WEIGHT_DEFAULT_10G;
  3925. break;
  3926. case PORT_TYPE_1G:
  3927. default:
  3928. val = PT_DRR_WEIGHT_DEFAULT_1G;
  3929. break;
  3930. }
  3931. nw64(PT_DRR_WT(np->port), val);
  3932. }
  3933. static int niu_init_hostinfo(struct niu *np)
  3934. {
  3935. struct niu_parent *parent = np->parent;
  3936. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  3937. int i, err, num_alt = niu_num_alt_addr(np);
  3938. int first_rdc_table = tp->first_table_num;
  3939. err = niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  3940. if (err)
  3941. return err;
  3942. err = niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  3943. if (err)
  3944. return err;
  3945. for (i = 0; i < num_alt; i++) {
  3946. err = niu_set_alt_mac_rdc_table(np, i, first_rdc_table, 1);
  3947. if (err)
  3948. return err;
  3949. }
  3950. return 0;
  3951. }
  3952. static int niu_rx_channel_reset(struct niu *np, int channel)
  3953. {
  3954. return niu_set_and_wait_clear(np, RXDMA_CFIG1(channel),
  3955. RXDMA_CFIG1_RST, 1000, 10,
  3956. "RXDMA_CFIG1");
  3957. }
  3958. static int niu_rx_channel_lpage_init(struct niu *np, int channel)
  3959. {
  3960. u64 val;
  3961. nw64(RX_LOG_MASK1(channel), 0);
  3962. nw64(RX_LOG_VAL1(channel), 0);
  3963. nw64(RX_LOG_MASK2(channel), 0);
  3964. nw64(RX_LOG_VAL2(channel), 0);
  3965. nw64(RX_LOG_PAGE_RELO1(channel), 0);
  3966. nw64(RX_LOG_PAGE_RELO2(channel), 0);
  3967. nw64(RX_LOG_PAGE_HDL(channel), 0);
  3968. val = (u64)np->port << RX_LOG_PAGE_VLD_FUNC_SHIFT;
  3969. val |= (RX_LOG_PAGE_VLD_PAGE0 | RX_LOG_PAGE_VLD_PAGE1);
  3970. nw64(RX_LOG_PAGE_VLD(channel), val);
  3971. return 0;
  3972. }
  3973. static void niu_rx_channel_wred_init(struct niu *np, struct rx_ring_info *rp)
  3974. {
  3975. u64 val;
  3976. val = (((u64)rp->nonsyn_window << RDC_RED_PARA_WIN_SHIFT) |
  3977. ((u64)rp->nonsyn_threshold << RDC_RED_PARA_THRE_SHIFT) |
  3978. ((u64)rp->syn_window << RDC_RED_PARA_WIN_SYN_SHIFT) |
  3979. ((u64)rp->syn_threshold << RDC_RED_PARA_THRE_SYN_SHIFT));
  3980. nw64(RDC_RED_PARA(rp->rx_channel), val);
  3981. }
  3982. static int niu_compute_rbr_cfig_b(struct rx_ring_info *rp, u64 *ret)
  3983. {
  3984. u64 val = 0;
  3985. *ret = 0;
  3986. switch (rp->rbr_block_size) {
  3987. case 4 * 1024:
  3988. val |= (RBR_BLKSIZE_4K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3989. break;
  3990. case 8 * 1024:
  3991. val |= (RBR_BLKSIZE_8K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3992. break;
  3993. case 16 * 1024:
  3994. val |= (RBR_BLKSIZE_16K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3995. break;
  3996. case 32 * 1024:
  3997. val |= (RBR_BLKSIZE_32K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3998. break;
  3999. default:
  4000. return -EINVAL;
  4001. }
  4002. val |= RBR_CFIG_B_VLD2;
  4003. switch (rp->rbr_sizes[2]) {
  4004. case 2 * 1024:
  4005. val |= (RBR_BUFSZ2_2K << RBR_CFIG_B_BUFSZ2_SHIFT);
  4006. break;
  4007. case 4 * 1024:
  4008. val |= (RBR_BUFSZ2_4K << RBR_CFIG_B_BUFSZ2_SHIFT);
  4009. break;
  4010. case 8 * 1024:
  4011. val |= (RBR_BUFSZ2_8K << RBR_CFIG_B_BUFSZ2_SHIFT);
  4012. break;
  4013. case 16 * 1024:
  4014. val |= (RBR_BUFSZ2_16K << RBR_CFIG_B_BUFSZ2_SHIFT);
  4015. break;
  4016. default:
  4017. return -EINVAL;
  4018. }
  4019. val |= RBR_CFIG_B_VLD1;
  4020. switch (rp->rbr_sizes[1]) {
  4021. case 1 * 1024:
  4022. val |= (RBR_BUFSZ1_1K << RBR_CFIG_B_BUFSZ1_SHIFT);
  4023. break;
  4024. case 2 * 1024:
  4025. val |= (RBR_BUFSZ1_2K << RBR_CFIG_B_BUFSZ1_SHIFT);
  4026. break;
  4027. case 4 * 1024:
  4028. val |= (RBR_BUFSZ1_4K << RBR_CFIG_B_BUFSZ1_SHIFT);
  4029. break;
  4030. case 8 * 1024:
  4031. val |= (RBR_BUFSZ1_8K << RBR_CFIG_B_BUFSZ1_SHIFT);
  4032. break;
  4033. default:
  4034. return -EINVAL;
  4035. }
  4036. val |= RBR_CFIG_B_VLD0;
  4037. switch (rp->rbr_sizes[0]) {
  4038. case 256:
  4039. val |= (RBR_BUFSZ0_256 << RBR_CFIG_B_BUFSZ0_SHIFT);
  4040. break;
  4041. case 512:
  4042. val |= (RBR_BUFSZ0_512 << RBR_CFIG_B_BUFSZ0_SHIFT);
  4043. break;
  4044. case 1 * 1024:
  4045. val |= (RBR_BUFSZ0_1K << RBR_CFIG_B_BUFSZ0_SHIFT);
  4046. break;
  4047. case 2 * 1024:
  4048. val |= (RBR_BUFSZ0_2K << RBR_CFIG_B_BUFSZ0_SHIFT);
  4049. break;
  4050. default:
  4051. return -EINVAL;
  4052. }
  4053. *ret = val;
  4054. return 0;
  4055. }
  4056. static int niu_enable_rx_channel(struct niu *np, int channel, int on)
  4057. {
  4058. u64 val = nr64(RXDMA_CFIG1(channel));
  4059. int limit;
  4060. if (on)
  4061. val |= RXDMA_CFIG1_EN;
  4062. else
  4063. val &= ~RXDMA_CFIG1_EN;
  4064. nw64(RXDMA_CFIG1(channel), val);
  4065. limit = 1000;
  4066. while (--limit > 0) {
  4067. if (nr64(RXDMA_CFIG1(channel)) & RXDMA_CFIG1_QST)
  4068. break;
  4069. udelay(10);
  4070. }
  4071. if (limit <= 0)
  4072. return -ENODEV;
  4073. return 0;
  4074. }
  4075. static int niu_init_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  4076. {
  4077. int err, channel = rp->rx_channel;
  4078. u64 val;
  4079. err = niu_rx_channel_reset(np, channel);
  4080. if (err)
  4081. return err;
  4082. err = niu_rx_channel_lpage_init(np, channel);
  4083. if (err)
  4084. return err;
  4085. niu_rx_channel_wred_init(np, rp);
  4086. nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_RBR_EMPTY);
  4087. nw64(RX_DMA_CTL_STAT(channel),
  4088. (RX_DMA_CTL_STAT_MEX |
  4089. RX_DMA_CTL_STAT_RCRTHRES |
  4090. RX_DMA_CTL_STAT_RCRTO |
  4091. RX_DMA_CTL_STAT_RBR_EMPTY));
  4092. nw64(RXDMA_CFIG1(channel), rp->mbox_dma >> 32);
  4093. nw64(RXDMA_CFIG2(channel), (rp->mbox_dma & 0x00000000ffffffc0));
  4094. nw64(RBR_CFIG_A(channel),
  4095. ((u64)rp->rbr_table_size << RBR_CFIG_A_LEN_SHIFT) |
  4096. (rp->rbr_dma & (RBR_CFIG_A_STADDR_BASE | RBR_CFIG_A_STADDR)));
  4097. err = niu_compute_rbr_cfig_b(rp, &val);
  4098. if (err)
  4099. return err;
  4100. nw64(RBR_CFIG_B(channel), val);
  4101. nw64(RCRCFIG_A(channel),
  4102. ((u64)rp->rcr_table_size << RCRCFIG_A_LEN_SHIFT) |
  4103. (rp->rcr_dma & (RCRCFIG_A_STADDR_BASE | RCRCFIG_A_STADDR)));
  4104. nw64(RCRCFIG_B(channel),
  4105. ((u64)rp->rcr_pkt_threshold << RCRCFIG_B_PTHRES_SHIFT) |
  4106. RCRCFIG_B_ENTOUT |
  4107. ((u64)rp->rcr_timeout << RCRCFIG_B_TIMEOUT_SHIFT));
  4108. err = niu_enable_rx_channel(np, channel, 1);
  4109. if (err)
  4110. return err;
  4111. nw64(RBR_KICK(channel), rp->rbr_index);
  4112. val = nr64(RX_DMA_CTL_STAT(channel));
  4113. val |= RX_DMA_CTL_STAT_RBR_EMPTY;
  4114. nw64(RX_DMA_CTL_STAT(channel), val);
  4115. return 0;
  4116. }
  4117. static int niu_init_rx_channels(struct niu *np)
  4118. {
  4119. unsigned long flags;
  4120. u64 seed = jiffies_64;
  4121. int err, i;
  4122. niu_lock_parent(np, flags);
  4123. nw64(RX_DMA_CK_DIV, np->parent->rxdma_clock_divider);
  4124. nw64(RED_RAN_INIT, RED_RAN_INIT_OPMODE | (seed & RED_RAN_INIT_VAL));
  4125. niu_unlock_parent(np, flags);
  4126. /* XXX RXDMA 32bit mode? XXX */
  4127. niu_init_rdc_groups(np);
  4128. niu_init_drr_weight(np);
  4129. err = niu_init_hostinfo(np);
  4130. if (err)
  4131. return err;
  4132. for (i = 0; i < np->num_rx_rings; i++) {
  4133. struct rx_ring_info *rp = &np->rx_rings[i];
  4134. err = niu_init_one_rx_channel(np, rp);
  4135. if (err)
  4136. return err;
  4137. }
  4138. return 0;
  4139. }
  4140. static int niu_set_ip_frag_rule(struct niu *np)
  4141. {
  4142. struct niu_parent *parent = np->parent;
  4143. struct niu_classifier *cp = &np->clas;
  4144. struct niu_tcam_entry *tp;
  4145. int index, err;
  4146. index = cp->tcam_top;
  4147. tp = &parent->tcam[index];
  4148. /* Note that the noport bit is the same in both ipv4 and
  4149. * ipv6 format TCAM entries.
  4150. */
  4151. memset(tp, 0, sizeof(*tp));
  4152. tp->key[1] = TCAM_V4KEY1_NOPORT;
  4153. tp->key_mask[1] = TCAM_V4KEY1_NOPORT;
  4154. tp->assoc_data = (TCAM_ASSOCDATA_TRES_USE_OFFSET |
  4155. ((u64)0 << TCAM_ASSOCDATA_OFFSET_SHIFT));
  4156. err = tcam_write(np, index, tp->key, tp->key_mask);
  4157. if (err)
  4158. return err;
  4159. err = tcam_assoc_write(np, index, tp->assoc_data);
  4160. if (err)
  4161. return err;
  4162. tp->valid = 1;
  4163. cp->tcam_valid_entries++;
  4164. return 0;
  4165. }
  4166. static int niu_init_classifier_hw(struct niu *np)
  4167. {
  4168. struct niu_parent *parent = np->parent;
  4169. struct niu_classifier *cp = &np->clas;
  4170. int i, err;
  4171. nw64(H1POLY, cp->h1_init);
  4172. nw64(H2POLY, cp->h2_init);
  4173. err = niu_init_hostinfo(np);
  4174. if (err)
  4175. return err;
  4176. for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++) {
  4177. struct niu_vlan_rdc *vp = &cp->vlan_mappings[i];
  4178. vlan_tbl_write(np, i, np->port,
  4179. vp->vlan_pref, vp->rdc_num);
  4180. }
  4181. for (i = 0; i < cp->num_alt_mac_mappings; i++) {
  4182. struct niu_altmac_rdc *ap = &cp->alt_mac_mappings[i];
  4183. err = niu_set_alt_mac_rdc_table(np, ap->alt_mac_num,
  4184. ap->rdc_num, ap->mac_pref);
  4185. if (err)
  4186. return err;
  4187. }
  4188. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
  4189. int index = i - CLASS_CODE_USER_PROG1;
  4190. err = niu_set_tcam_key(np, i, parent->tcam_key[index]);
  4191. if (err)
  4192. return err;
  4193. err = niu_set_flow_key(np, i, parent->flow_key[index]);
  4194. if (err)
  4195. return err;
  4196. }
  4197. err = niu_set_ip_frag_rule(np);
  4198. if (err)
  4199. return err;
  4200. tcam_enable(np, 1);
  4201. return 0;
  4202. }
  4203. static int niu_zcp_write(struct niu *np, int index, u64 *data)
  4204. {
  4205. nw64(ZCP_RAM_DATA0, data[0]);
  4206. nw64(ZCP_RAM_DATA1, data[1]);
  4207. nw64(ZCP_RAM_DATA2, data[2]);
  4208. nw64(ZCP_RAM_DATA3, data[3]);
  4209. nw64(ZCP_RAM_DATA4, data[4]);
  4210. nw64(ZCP_RAM_BE, ZCP_RAM_BE_VAL);
  4211. nw64(ZCP_RAM_ACC,
  4212. (ZCP_RAM_ACC_WRITE |
  4213. (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
  4214. (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
  4215. return niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4216. 1000, 100);
  4217. }
  4218. static int niu_zcp_read(struct niu *np, int index, u64 *data)
  4219. {
  4220. int err;
  4221. err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4222. 1000, 100);
  4223. if (err) {
  4224. netdev_err(np->dev, "ZCP read busy won't clear, ZCP_RAM_ACC[%llx]\n",
  4225. (unsigned long long)nr64(ZCP_RAM_ACC));
  4226. return err;
  4227. }
  4228. nw64(ZCP_RAM_ACC,
  4229. (ZCP_RAM_ACC_READ |
  4230. (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
  4231. (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
  4232. err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4233. 1000, 100);
  4234. if (err) {
  4235. netdev_err(np->dev, "ZCP read busy2 won't clear, ZCP_RAM_ACC[%llx]\n",
  4236. (unsigned long long)nr64(ZCP_RAM_ACC));
  4237. return err;
  4238. }
  4239. data[0] = nr64(ZCP_RAM_DATA0);
  4240. data[1] = nr64(ZCP_RAM_DATA1);
  4241. data[2] = nr64(ZCP_RAM_DATA2);
  4242. data[3] = nr64(ZCP_RAM_DATA3);
  4243. data[4] = nr64(ZCP_RAM_DATA4);
  4244. return 0;
  4245. }
  4246. static void niu_zcp_cfifo_reset(struct niu *np)
  4247. {
  4248. u64 val = nr64(RESET_CFIFO);
  4249. val |= RESET_CFIFO_RST(np->port);
  4250. nw64(RESET_CFIFO, val);
  4251. udelay(10);
  4252. val &= ~RESET_CFIFO_RST(np->port);
  4253. nw64(RESET_CFIFO, val);
  4254. }
  4255. static int niu_init_zcp(struct niu *np)
  4256. {
  4257. u64 data[5], rbuf[5];
  4258. int i, max, err;
  4259. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  4260. if (np->port == 0 || np->port == 1)
  4261. max = ATLAS_P0_P1_CFIFO_ENTRIES;
  4262. else
  4263. max = ATLAS_P2_P3_CFIFO_ENTRIES;
  4264. } else
  4265. max = NIU_CFIFO_ENTRIES;
  4266. data[0] = 0;
  4267. data[1] = 0;
  4268. data[2] = 0;
  4269. data[3] = 0;
  4270. data[4] = 0;
  4271. for (i = 0; i < max; i++) {
  4272. err = niu_zcp_write(np, i, data);
  4273. if (err)
  4274. return err;
  4275. err = niu_zcp_read(np, i, rbuf);
  4276. if (err)
  4277. return err;
  4278. }
  4279. niu_zcp_cfifo_reset(np);
  4280. nw64(CFIFO_ECC(np->port), 0);
  4281. nw64(ZCP_INT_STAT, ZCP_INT_STAT_ALL);
  4282. (void) nr64(ZCP_INT_STAT);
  4283. nw64(ZCP_INT_MASK, ZCP_INT_MASK_ALL);
  4284. return 0;
  4285. }
  4286. static void niu_ipp_write(struct niu *np, int index, u64 *data)
  4287. {
  4288. u64 val = nr64_ipp(IPP_CFIG);
  4289. nw64_ipp(IPP_CFIG, val | IPP_CFIG_DFIFO_PIO_W);
  4290. nw64_ipp(IPP_DFIFO_WR_PTR, index);
  4291. nw64_ipp(IPP_DFIFO_WR0, data[0]);
  4292. nw64_ipp(IPP_DFIFO_WR1, data[1]);
  4293. nw64_ipp(IPP_DFIFO_WR2, data[2]);
  4294. nw64_ipp(IPP_DFIFO_WR3, data[3]);
  4295. nw64_ipp(IPP_DFIFO_WR4, data[4]);
  4296. nw64_ipp(IPP_CFIG, val & ~IPP_CFIG_DFIFO_PIO_W);
  4297. }
  4298. static void niu_ipp_read(struct niu *np, int index, u64 *data)
  4299. {
  4300. nw64_ipp(IPP_DFIFO_RD_PTR, index);
  4301. data[0] = nr64_ipp(IPP_DFIFO_RD0);
  4302. data[1] = nr64_ipp(IPP_DFIFO_RD1);
  4303. data[2] = nr64_ipp(IPP_DFIFO_RD2);
  4304. data[3] = nr64_ipp(IPP_DFIFO_RD3);
  4305. data[4] = nr64_ipp(IPP_DFIFO_RD4);
  4306. }
  4307. static int niu_ipp_reset(struct niu *np)
  4308. {
  4309. return niu_set_and_wait_clear_ipp(np, IPP_CFIG, IPP_CFIG_SOFT_RST,
  4310. 1000, 100, "IPP_CFIG");
  4311. }
  4312. static int niu_init_ipp(struct niu *np)
  4313. {
  4314. u64 data[5], rbuf[5], val;
  4315. int i, max, err;
  4316. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  4317. if (np->port == 0 || np->port == 1)
  4318. max = ATLAS_P0_P1_DFIFO_ENTRIES;
  4319. else
  4320. max = ATLAS_P2_P3_DFIFO_ENTRIES;
  4321. } else
  4322. max = NIU_DFIFO_ENTRIES;
  4323. data[0] = 0;
  4324. data[1] = 0;
  4325. data[2] = 0;
  4326. data[3] = 0;
  4327. data[4] = 0;
  4328. for (i = 0; i < max; i++) {
  4329. niu_ipp_write(np, i, data);
  4330. niu_ipp_read(np, i, rbuf);
  4331. }
  4332. (void) nr64_ipp(IPP_INT_STAT);
  4333. (void) nr64_ipp(IPP_INT_STAT);
  4334. err = niu_ipp_reset(np);
  4335. if (err)
  4336. return err;
  4337. (void) nr64_ipp(IPP_PKT_DIS);
  4338. (void) nr64_ipp(IPP_BAD_CS_CNT);
  4339. (void) nr64_ipp(IPP_ECC);
  4340. (void) nr64_ipp(IPP_INT_STAT);
  4341. nw64_ipp(IPP_MSK, ~IPP_MSK_ALL);
  4342. val = nr64_ipp(IPP_CFIG);
  4343. val &= ~IPP_CFIG_IP_MAX_PKT;
  4344. val |= (IPP_CFIG_IPP_ENABLE |
  4345. IPP_CFIG_DFIFO_ECC_EN |
  4346. IPP_CFIG_DROP_BAD_CRC |
  4347. IPP_CFIG_CKSUM_EN |
  4348. (0x1ffff << IPP_CFIG_IP_MAX_PKT_SHIFT));
  4349. nw64_ipp(IPP_CFIG, val);
  4350. return 0;
  4351. }
  4352. static void niu_handle_led(struct niu *np, int status)
  4353. {
  4354. u64 val;
  4355. val = nr64_mac(XMAC_CONFIG);
  4356. if ((np->flags & NIU_FLAGS_10G) != 0 &&
  4357. (np->flags & NIU_FLAGS_FIBER) != 0) {
  4358. if (status) {
  4359. val |= XMAC_CONFIG_LED_POLARITY;
  4360. val &= ~XMAC_CONFIG_FORCE_LED_ON;
  4361. } else {
  4362. val |= XMAC_CONFIG_FORCE_LED_ON;
  4363. val &= ~XMAC_CONFIG_LED_POLARITY;
  4364. }
  4365. }
  4366. nw64_mac(XMAC_CONFIG, val);
  4367. }
  4368. static void niu_init_xif_xmac(struct niu *np)
  4369. {
  4370. struct niu_link_config *lp = &np->link_config;
  4371. u64 val;
  4372. if (np->flags & NIU_FLAGS_XCVR_SERDES) {
  4373. val = nr64(MIF_CONFIG);
  4374. val |= MIF_CONFIG_ATCA_GE;
  4375. nw64(MIF_CONFIG, val);
  4376. }
  4377. val = nr64_mac(XMAC_CONFIG);
  4378. val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
  4379. val |= XMAC_CONFIG_TX_OUTPUT_EN;
  4380. if (lp->loopback_mode == LOOPBACK_MAC) {
  4381. val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
  4382. val |= XMAC_CONFIG_LOOPBACK;
  4383. } else {
  4384. val &= ~XMAC_CONFIG_LOOPBACK;
  4385. }
  4386. if (np->flags & NIU_FLAGS_10G) {
  4387. val &= ~XMAC_CONFIG_LFS_DISABLE;
  4388. } else {
  4389. val |= XMAC_CONFIG_LFS_DISABLE;
  4390. if (!(np->flags & NIU_FLAGS_FIBER) &&
  4391. !(np->flags & NIU_FLAGS_XCVR_SERDES))
  4392. val |= XMAC_CONFIG_1G_PCS_BYPASS;
  4393. else
  4394. val &= ~XMAC_CONFIG_1G_PCS_BYPASS;
  4395. }
  4396. val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
  4397. if (lp->active_speed == SPEED_100)
  4398. val |= XMAC_CONFIG_SEL_CLK_25MHZ;
  4399. else
  4400. val &= ~XMAC_CONFIG_SEL_CLK_25MHZ;
  4401. nw64_mac(XMAC_CONFIG, val);
  4402. val = nr64_mac(XMAC_CONFIG);
  4403. val &= ~XMAC_CONFIG_MODE_MASK;
  4404. if (np->flags & NIU_FLAGS_10G) {
  4405. val |= XMAC_CONFIG_MODE_XGMII;
  4406. } else {
  4407. if (lp->active_speed == SPEED_1000)
  4408. val |= XMAC_CONFIG_MODE_GMII;
  4409. else
  4410. val |= XMAC_CONFIG_MODE_MII;
  4411. }
  4412. nw64_mac(XMAC_CONFIG, val);
  4413. }
  4414. static void niu_init_xif_bmac(struct niu *np)
  4415. {
  4416. struct niu_link_config *lp = &np->link_config;
  4417. u64 val;
  4418. val = BMAC_XIF_CONFIG_TX_OUTPUT_EN;
  4419. if (lp->loopback_mode == LOOPBACK_MAC)
  4420. val |= BMAC_XIF_CONFIG_MII_LOOPBACK;
  4421. else
  4422. val &= ~BMAC_XIF_CONFIG_MII_LOOPBACK;
  4423. if (lp->active_speed == SPEED_1000)
  4424. val |= BMAC_XIF_CONFIG_GMII_MODE;
  4425. else
  4426. val &= ~BMAC_XIF_CONFIG_GMII_MODE;
  4427. val &= ~(BMAC_XIF_CONFIG_LINK_LED |
  4428. BMAC_XIF_CONFIG_LED_POLARITY);
  4429. if (!(np->flags & NIU_FLAGS_10G) &&
  4430. !(np->flags & NIU_FLAGS_FIBER) &&
  4431. lp->active_speed == SPEED_100)
  4432. val |= BMAC_XIF_CONFIG_25MHZ_CLOCK;
  4433. else
  4434. val &= ~BMAC_XIF_CONFIG_25MHZ_CLOCK;
  4435. nw64_mac(BMAC_XIF_CONFIG, val);
  4436. }
  4437. static void niu_init_xif(struct niu *np)
  4438. {
  4439. if (np->flags & NIU_FLAGS_XMAC)
  4440. niu_init_xif_xmac(np);
  4441. else
  4442. niu_init_xif_bmac(np);
  4443. }
  4444. static void niu_pcs_mii_reset(struct niu *np)
  4445. {
  4446. int limit = 1000;
  4447. u64 val = nr64_pcs(PCS_MII_CTL);
  4448. val |= PCS_MII_CTL_RST;
  4449. nw64_pcs(PCS_MII_CTL, val);
  4450. while ((--limit >= 0) && (val & PCS_MII_CTL_RST)) {
  4451. udelay(100);
  4452. val = nr64_pcs(PCS_MII_CTL);
  4453. }
  4454. }
  4455. static void niu_xpcs_reset(struct niu *np)
  4456. {
  4457. int limit = 1000;
  4458. u64 val = nr64_xpcs(XPCS_CONTROL1);
  4459. val |= XPCS_CONTROL1_RESET;
  4460. nw64_xpcs(XPCS_CONTROL1, val);
  4461. while ((--limit >= 0) && (val & XPCS_CONTROL1_RESET)) {
  4462. udelay(100);
  4463. val = nr64_xpcs(XPCS_CONTROL1);
  4464. }
  4465. }
  4466. static int niu_init_pcs(struct niu *np)
  4467. {
  4468. struct niu_link_config *lp = &np->link_config;
  4469. u64 val;
  4470. switch (np->flags & (NIU_FLAGS_10G |
  4471. NIU_FLAGS_FIBER |
  4472. NIU_FLAGS_XCVR_SERDES)) {
  4473. case NIU_FLAGS_FIBER:
  4474. /* 1G fiber */
  4475. nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
  4476. nw64_pcs(PCS_DPATH_MODE, 0);
  4477. niu_pcs_mii_reset(np);
  4478. break;
  4479. case NIU_FLAGS_10G:
  4480. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  4481. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  4482. /* 10G SERDES */
  4483. if (!(np->flags & NIU_FLAGS_XMAC))
  4484. return -EINVAL;
  4485. /* 10G copper or fiber */
  4486. val = nr64_mac(XMAC_CONFIG);
  4487. val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
  4488. nw64_mac(XMAC_CONFIG, val);
  4489. niu_xpcs_reset(np);
  4490. val = nr64_xpcs(XPCS_CONTROL1);
  4491. if (lp->loopback_mode == LOOPBACK_PHY)
  4492. val |= XPCS_CONTROL1_LOOPBACK;
  4493. else
  4494. val &= ~XPCS_CONTROL1_LOOPBACK;
  4495. nw64_xpcs(XPCS_CONTROL1, val);
  4496. nw64_xpcs(XPCS_DESKEW_ERR_CNT, 0);
  4497. (void) nr64_xpcs(XPCS_SYMERR_CNT01);
  4498. (void) nr64_xpcs(XPCS_SYMERR_CNT23);
  4499. break;
  4500. case NIU_FLAGS_XCVR_SERDES:
  4501. /* 1G SERDES */
  4502. niu_pcs_mii_reset(np);
  4503. nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
  4504. nw64_pcs(PCS_DPATH_MODE, 0);
  4505. break;
  4506. case 0:
  4507. /* 1G copper */
  4508. case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER:
  4509. /* 1G RGMII FIBER */
  4510. nw64_pcs(PCS_DPATH_MODE, PCS_DPATH_MODE_MII);
  4511. niu_pcs_mii_reset(np);
  4512. break;
  4513. default:
  4514. return -EINVAL;
  4515. }
  4516. return 0;
  4517. }
  4518. static int niu_reset_tx_xmac(struct niu *np)
  4519. {
  4520. return niu_set_and_wait_clear_mac(np, XTXMAC_SW_RST,
  4521. (XTXMAC_SW_RST_REG_RS |
  4522. XTXMAC_SW_RST_SOFT_RST),
  4523. 1000, 100, "XTXMAC_SW_RST");
  4524. }
  4525. static int niu_reset_tx_bmac(struct niu *np)
  4526. {
  4527. int limit;
  4528. nw64_mac(BTXMAC_SW_RST, BTXMAC_SW_RST_RESET);
  4529. limit = 1000;
  4530. while (--limit >= 0) {
  4531. if (!(nr64_mac(BTXMAC_SW_RST) & BTXMAC_SW_RST_RESET))
  4532. break;
  4533. udelay(100);
  4534. }
  4535. if (limit < 0) {
  4536. dev_err(np->device, "Port %u TX BMAC would not reset, BTXMAC_SW_RST[%llx]\n",
  4537. np->port,
  4538. (unsigned long long) nr64_mac(BTXMAC_SW_RST));
  4539. return -ENODEV;
  4540. }
  4541. return 0;
  4542. }
  4543. static int niu_reset_tx_mac(struct niu *np)
  4544. {
  4545. if (np->flags & NIU_FLAGS_XMAC)
  4546. return niu_reset_tx_xmac(np);
  4547. else
  4548. return niu_reset_tx_bmac(np);
  4549. }
  4550. static void niu_init_tx_xmac(struct niu *np, u64 min, u64 max)
  4551. {
  4552. u64 val;
  4553. val = nr64_mac(XMAC_MIN);
  4554. val &= ~(XMAC_MIN_TX_MIN_PKT_SIZE |
  4555. XMAC_MIN_RX_MIN_PKT_SIZE);
  4556. val |= (min << XMAC_MIN_RX_MIN_PKT_SIZE_SHFT);
  4557. val |= (min << XMAC_MIN_TX_MIN_PKT_SIZE_SHFT);
  4558. nw64_mac(XMAC_MIN, val);
  4559. nw64_mac(XMAC_MAX, max);
  4560. nw64_mac(XTXMAC_STAT_MSK, ~(u64)0);
  4561. val = nr64_mac(XMAC_IPG);
  4562. if (np->flags & NIU_FLAGS_10G) {
  4563. val &= ~XMAC_IPG_IPG_XGMII;
  4564. val |= (IPG_12_15_XGMII << XMAC_IPG_IPG_XGMII_SHIFT);
  4565. } else {
  4566. val &= ~XMAC_IPG_IPG_MII_GMII;
  4567. val |= (IPG_12_MII_GMII << XMAC_IPG_IPG_MII_GMII_SHIFT);
  4568. }
  4569. nw64_mac(XMAC_IPG, val);
  4570. val = nr64_mac(XMAC_CONFIG);
  4571. val &= ~(XMAC_CONFIG_ALWAYS_NO_CRC |
  4572. XMAC_CONFIG_STRETCH_MODE |
  4573. XMAC_CONFIG_VAR_MIN_IPG_EN |
  4574. XMAC_CONFIG_TX_ENABLE);
  4575. nw64_mac(XMAC_CONFIG, val);
  4576. nw64_mac(TXMAC_FRM_CNT, 0);
  4577. nw64_mac(TXMAC_BYTE_CNT, 0);
  4578. }
  4579. static void niu_init_tx_bmac(struct niu *np, u64 min, u64 max)
  4580. {
  4581. u64 val;
  4582. nw64_mac(BMAC_MIN_FRAME, min);
  4583. nw64_mac(BMAC_MAX_FRAME, max);
  4584. nw64_mac(BTXMAC_STATUS_MASK, ~(u64)0);
  4585. nw64_mac(BMAC_CTRL_TYPE, 0x8808);
  4586. nw64_mac(BMAC_PREAMBLE_SIZE, 7);
  4587. val = nr64_mac(BTXMAC_CONFIG);
  4588. val &= ~(BTXMAC_CONFIG_FCS_DISABLE |
  4589. BTXMAC_CONFIG_ENABLE);
  4590. nw64_mac(BTXMAC_CONFIG, val);
  4591. }
  4592. static void niu_init_tx_mac(struct niu *np)
  4593. {
  4594. u64 min, max;
  4595. min = 64;
  4596. if (np->dev->mtu > ETH_DATA_LEN)
  4597. max = 9216;
  4598. else
  4599. max = 1522;
  4600. /* The XMAC_MIN register only accepts values for TX min which
  4601. * have the low 3 bits cleared.
  4602. */
  4603. BUG_ON(min & 0x7);
  4604. if (np->flags & NIU_FLAGS_XMAC)
  4605. niu_init_tx_xmac(np, min, max);
  4606. else
  4607. niu_init_tx_bmac(np, min, max);
  4608. }
  4609. static int niu_reset_rx_xmac(struct niu *np)
  4610. {
  4611. int limit;
  4612. nw64_mac(XRXMAC_SW_RST,
  4613. XRXMAC_SW_RST_REG_RS | XRXMAC_SW_RST_SOFT_RST);
  4614. limit = 1000;
  4615. while (--limit >= 0) {
  4616. if (!(nr64_mac(XRXMAC_SW_RST) & (XRXMAC_SW_RST_REG_RS |
  4617. XRXMAC_SW_RST_SOFT_RST)))
  4618. break;
  4619. udelay(100);
  4620. }
  4621. if (limit < 0) {
  4622. dev_err(np->device, "Port %u RX XMAC would not reset, XRXMAC_SW_RST[%llx]\n",
  4623. np->port,
  4624. (unsigned long long) nr64_mac(XRXMAC_SW_RST));
  4625. return -ENODEV;
  4626. }
  4627. return 0;
  4628. }
  4629. static int niu_reset_rx_bmac(struct niu *np)
  4630. {
  4631. int limit;
  4632. nw64_mac(BRXMAC_SW_RST, BRXMAC_SW_RST_RESET);
  4633. limit = 1000;
  4634. while (--limit >= 0) {
  4635. if (!(nr64_mac(BRXMAC_SW_RST) & BRXMAC_SW_RST_RESET))
  4636. break;
  4637. udelay(100);
  4638. }
  4639. if (limit < 0) {
  4640. dev_err(np->device, "Port %u RX BMAC would not reset, BRXMAC_SW_RST[%llx]\n",
  4641. np->port,
  4642. (unsigned long long) nr64_mac(BRXMAC_SW_RST));
  4643. return -ENODEV;
  4644. }
  4645. return 0;
  4646. }
  4647. static int niu_reset_rx_mac(struct niu *np)
  4648. {
  4649. if (np->flags & NIU_FLAGS_XMAC)
  4650. return niu_reset_rx_xmac(np);
  4651. else
  4652. return niu_reset_rx_bmac(np);
  4653. }
  4654. static void niu_init_rx_xmac(struct niu *np)
  4655. {
  4656. struct niu_parent *parent = np->parent;
  4657. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  4658. int first_rdc_table = tp->first_table_num;
  4659. unsigned long i;
  4660. u64 val;
  4661. nw64_mac(XMAC_ADD_FILT0, 0);
  4662. nw64_mac(XMAC_ADD_FILT1, 0);
  4663. nw64_mac(XMAC_ADD_FILT2, 0);
  4664. nw64_mac(XMAC_ADD_FILT12_MASK, 0);
  4665. nw64_mac(XMAC_ADD_FILT00_MASK, 0);
  4666. for (i = 0; i < MAC_NUM_HASH; i++)
  4667. nw64_mac(XMAC_HASH_TBL(i), 0);
  4668. nw64_mac(XRXMAC_STAT_MSK, ~(u64)0);
  4669. niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  4670. niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  4671. val = nr64_mac(XMAC_CONFIG);
  4672. val &= ~(XMAC_CONFIG_RX_MAC_ENABLE |
  4673. XMAC_CONFIG_PROMISCUOUS |
  4674. XMAC_CONFIG_PROMISC_GROUP |
  4675. XMAC_CONFIG_ERR_CHK_DIS |
  4676. XMAC_CONFIG_RX_CRC_CHK_DIS |
  4677. XMAC_CONFIG_RESERVED_MULTICAST |
  4678. XMAC_CONFIG_RX_CODEV_CHK_DIS |
  4679. XMAC_CONFIG_ADDR_FILTER_EN |
  4680. XMAC_CONFIG_RCV_PAUSE_ENABLE |
  4681. XMAC_CONFIG_STRIP_CRC |
  4682. XMAC_CONFIG_PASS_FLOW_CTRL |
  4683. XMAC_CONFIG_MAC2IPP_PKT_CNT_EN);
  4684. val |= (XMAC_CONFIG_HASH_FILTER_EN);
  4685. nw64_mac(XMAC_CONFIG, val);
  4686. nw64_mac(RXMAC_BT_CNT, 0);
  4687. nw64_mac(RXMAC_BC_FRM_CNT, 0);
  4688. nw64_mac(RXMAC_MC_FRM_CNT, 0);
  4689. nw64_mac(RXMAC_FRAG_CNT, 0);
  4690. nw64_mac(RXMAC_HIST_CNT1, 0);
  4691. nw64_mac(RXMAC_HIST_CNT2, 0);
  4692. nw64_mac(RXMAC_HIST_CNT3, 0);
  4693. nw64_mac(RXMAC_HIST_CNT4, 0);
  4694. nw64_mac(RXMAC_HIST_CNT5, 0);
  4695. nw64_mac(RXMAC_HIST_CNT6, 0);
  4696. nw64_mac(RXMAC_HIST_CNT7, 0);
  4697. nw64_mac(RXMAC_MPSZER_CNT, 0);
  4698. nw64_mac(RXMAC_CRC_ER_CNT, 0);
  4699. nw64_mac(RXMAC_CD_VIO_CNT, 0);
  4700. nw64_mac(LINK_FAULT_CNT, 0);
  4701. }
  4702. static void niu_init_rx_bmac(struct niu *np)
  4703. {
  4704. struct niu_parent *parent = np->parent;
  4705. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  4706. int first_rdc_table = tp->first_table_num;
  4707. unsigned long i;
  4708. u64 val;
  4709. nw64_mac(BMAC_ADD_FILT0, 0);
  4710. nw64_mac(BMAC_ADD_FILT1, 0);
  4711. nw64_mac(BMAC_ADD_FILT2, 0);
  4712. nw64_mac(BMAC_ADD_FILT12_MASK, 0);
  4713. nw64_mac(BMAC_ADD_FILT00_MASK, 0);
  4714. for (i = 0; i < MAC_NUM_HASH; i++)
  4715. nw64_mac(BMAC_HASH_TBL(i), 0);
  4716. niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  4717. niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  4718. nw64_mac(BRXMAC_STATUS_MASK, ~(u64)0);
  4719. val = nr64_mac(BRXMAC_CONFIG);
  4720. val &= ~(BRXMAC_CONFIG_ENABLE |
  4721. BRXMAC_CONFIG_STRIP_PAD |
  4722. BRXMAC_CONFIG_STRIP_FCS |
  4723. BRXMAC_CONFIG_PROMISC |
  4724. BRXMAC_CONFIG_PROMISC_GRP |
  4725. BRXMAC_CONFIG_ADDR_FILT_EN |
  4726. BRXMAC_CONFIG_DISCARD_DIS);
  4727. val |= (BRXMAC_CONFIG_HASH_FILT_EN);
  4728. nw64_mac(BRXMAC_CONFIG, val);
  4729. val = nr64_mac(BMAC_ADDR_CMPEN);
  4730. val |= BMAC_ADDR_CMPEN_EN0;
  4731. nw64_mac(BMAC_ADDR_CMPEN, val);
  4732. }
  4733. static void niu_init_rx_mac(struct niu *np)
  4734. {
  4735. niu_set_primary_mac(np, np->dev->dev_addr);
  4736. if (np->flags & NIU_FLAGS_XMAC)
  4737. niu_init_rx_xmac(np);
  4738. else
  4739. niu_init_rx_bmac(np);
  4740. }
  4741. static void niu_enable_tx_xmac(struct niu *np, int on)
  4742. {
  4743. u64 val = nr64_mac(XMAC_CONFIG);
  4744. if (on)
  4745. val |= XMAC_CONFIG_TX_ENABLE;
  4746. else
  4747. val &= ~XMAC_CONFIG_TX_ENABLE;
  4748. nw64_mac(XMAC_CONFIG, val);
  4749. }
  4750. static void niu_enable_tx_bmac(struct niu *np, int on)
  4751. {
  4752. u64 val = nr64_mac(BTXMAC_CONFIG);
  4753. if (on)
  4754. val |= BTXMAC_CONFIG_ENABLE;
  4755. else
  4756. val &= ~BTXMAC_CONFIG_ENABLE;
  4757. nw64_mac(BTXMAC_CONFIG, val);
  4758. }
  4759. static void niu_enable_tx_mac(struct niu *np, int on)
  4760. {
  4761. if (np->flags & NIU_FLAGS_XMAC)
  4762. niu_enable_tx_xmac(np, on);
  4763. else
  4764. niu_enable_tx_bmac(np, on);
  4765. }
  4766. static void niu_enable_rx_xmac(struct niu *np, int on)
  4767. {
  4768. u64 val = nr64_mac(XMAC_CONFIG);
  4769. val &= ~(XMAC_CONFIG_HASH_FILTER_EN |
  4770. XMAC_CONFIG_PROMISCUOUS);
  4771. if (np->flags & NIU_FLAGS_MCAST)
  4772. val |= XMAC_CONFIG_HASH_FILTER_EN;
  4773. if (np->flags & NIU_FLAGS_PROMISC)
  4774. val |= XMAC_CONFIG_PROMISCUOUS;
  4775. if (on)
  4776. val |= XMAC_CONFIG_RX_MAC_ENABLE;
  4777. else
  4778. val &= ~XMAC_CONFIG_RX_MAC_ENABLE;
  4779. nw64_mac(XMAC_CONFIG, val);
  4780. }
  4781. static void niu_enable_rx_bmac(struct niu *np, int on)
  4782. {
  4783. u64 val = nr64_mac(BRXMAC_CONFIG);
  4784. val &= ~(BRXMAC_CONFIG_HASH_FILT_EN |
  4785. BRXMAC_CONFIG_PROMISC);
  4786. if (np->flags & NIU_FLAGS_MCAST)
  4787. val |= BRXMAC_CONFIG_HASH_FILT_EN;
  4788. if (np->flags & NIU_FLAGS_PROMISC)
  4789. val |= BRXMAC_CONFIG_PROMISC;
  4790. if (on)
  4791. val |= BRXMAC_CONFIG_ENABLE;
  4792. else
  4793. val &= ~BRXMAC_CONFIG_ENABLE;
  4794. nw64_mac(BRXMAC_CONFIG, val);
  4795. }
  4796. static void niu_enable_rx_mac(struct niu *np, int on)
  4797. {
  4798. if (np->flags & NIU_FLAGS_XMAC)
  4799. niu_enable_rx_xmac(np, on);
  4800. else
  4801. niu_enable_rx_bmac(np, on);
  4802. }
  4803. static int niu_init_mac(struct niu *np)
  4804. {
  4805. int err;
  4806. niu_init_xif(np);
  4807. err = niu_init_pcs(np);
  4808. if (err)
  4809. return err;
  4810. err = niu_reset_tx_mac(np);
  4811. if (err)
  4812. return err;
  4813. niu_init_tx_mac(np);
  4814. err = niu_reset_rx_mac(np);
  4815. if (err)
  4816. return err;
  4817. niu_init_rx_mac(np);
  4818. /* This looks hookey but the RX MAC reset we just did will
  4819. * undo some of the state we setup in niu_init_tx_mac() so we
  4820. * have to call it again. In particular, the RX MAC reset will
  4821. * set the XMAC_MAX register back to it's default value.
  4822. */
  4823. niu_init_tx_mac(np);
  4824. niu_enable_tx_mac(np, 1);
  4825. niu_enable_rx_mac(np, 1);
  4826. return 0;
  4827. }
  4828. static void niu_stop_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  4829. {
  4830. (void) niu_tx_channel_stop(np, rp->tx_channel);
  4831. }
  4832. static void niu_stop_tx_channels(struct niu *np)
  4833. {
  4834. int i;
  4835. for (i = 0; i < np->num_tx_rings; i++) {
  4836. struct tx_ring_info *rp = &np->tx_rings[i];
  4837. niu_stop_one_tx_channel(np, rp);
  4838. }
  4839. }
  4840. static void niu_reset_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  4841. {
  4842. (void) niu_tx_channel_reset(np, rp->tx_channel);
  4843. }
  4844. static void niu_reset_tx_channels(struct niu *np)
  4845. {
  4846. int i;
  4847. for (i = 0; i < np->num_tx_rings; i++) {
  4848. struct tx_ring_info *rp = &np->tx_rings[i];
  4849. niu_reset_one_tx_channel(np, rp);
  4850. }
  4851. }
  4852. static void niu_stop_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  4853. {
  4854. (void) niu_enable_rx_channel(np, rp->rx_channel, 0);
  4855. }
  4856. static void niu_stop_rx_channels(struct niu *np)
  4857. {
  4858. int i;
  4859. for (i = 0; i < np->num_rx_rings; i++) {
  4860. struct rx_ring_info *rp = &np->rx_rings[i];
  4861. niu_stop_one_rx_channel(np, rp);
  4862. }
  4863. }
  4864. static void niu_reset_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  4865. {
  4866. int channel = rp->rx_channel;
  4867. (void) niu_rx_channel_reset(np, channel);
  4868. nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_ALL);
  4869. nw64(RX_DMA_CTL_STAT(channel), 0);
  4870. (void) niu_enable_rx_channel(np, channel, 0);
  4871. }
  4872. static void niu_reset_rx_channels(struct niu *np)
  4873. {
  4874. int i;
  4875. for (i = 0; i < np->num_rx_rings; i++) {
  4876. struct rx_ring_info *rp = &np->rx_rings[i];
  4877. niu_reset_one_rx_channel(np, rp);
  4878. }
  4879. }
  4880. static void niu_disable_ipp(struct niu *np)
  4881. {
  4882. u64 rd, wr, val;
  4883. int limit;
  4884. rd = nr64_ipp(IPP_DFIFO_RD_PTR);
  4885. wr = nr64_ipp(IPP_DFIFO_WR_PTR);
  4886. limit = 100;
  4887. while (--limit >= 0 && (rd != wr)) {
  4888. rd = nr64_ipp(IPP_DFIFO_RD_PTR);
  4889. wr = nr64_ipp(IPP_DFIFO_WR_PTR);
  4890. }
  4891. if (limit < 0 &&
  4892. (rd != 0 && wr != 1)) {
  4893. netdev_err(np->dev, "IPP would not quiesce, rd_ptr[%llx] wr_ptr[%llx]\n",
  4894. (unsigned long long)nr64_ipp(IPP_DFIFO_RD_PTR),
  4895. (unsigned long long)nr64_ipp(IPP_DFIFO_WR_PTR));
  4896. }
  4897. val = nr64_ipp(IPP_CFIG);
  4898. val &= ~(IPP_CFIG_IPP_ENABLE |
  4899. IPP_CFIG_DFIFO_ECC_EN |
  4900. IPP_CFIG_DROP_BAD_CRC |
  4901. IPP_CFIG_CKSUM_EN);
  4902. nw64_ipp(IPP_CFIG, val);
  4903. (void) niu_ipp_reset(np);
  4904. }
  4905. static int niu_init_hw(struct niu *np)
  4906. {
  4907. int i, err;
  4908. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize TXC\n");
  4909. niu_txc_enable_port(np, 1);
  4910. niu_txc_port_dma_enable(np, 1);
  4911. niu_txc_set_imask(np, 0);
  4912. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize TX channels\n");
  4913. for (i = 0; i < np->num_tx_rings; i++) {
  4914. struct tx_ring_info *rp = &np->tx_rings[i];
  4915. err = niu_init_one_tx_channel(np, rp);
  4916. if (err)
  4917. return err;
  4918. }
  4919. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize RX channels\n");
  4920. err = niu_init_rx_channels(np);
  4921. if (err)
  4922. goto out_uninit_tx_channels;
  4923. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize classifier\n");
  4924. err = niu_init_classifier_hw(np);
  4925. if (err)
  4926. goto out_uninit_rx_channels;
  4927. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize ZCP\n");
  4928. err = niu_init_zcp(np);
  4929. if (err)
  4930. goto out_uninit_rx_channels;
  4931. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize IPP\n");
  4932. err = niu_init_ipp(np);
  4933. if (err)
  4934. goto out_uninit_rx_channels;
  4935. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize MAC\n");
  4936. err = niu_init_mac(np);
  4937. if (err)
  4938. goto out_uninit_ipp;
  4939. return 0;
  4940. out_uninit_ipp:
  4941. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit IPP\n");
  4942. niu_disable_ipp(np);
  4943. out_uninit_rx_channels:
  4944. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit RX channels\n");
  4945. niu_stop_rx_channels(np);
  4946. niu_reset_rx_channels(np);
  4947. out_uninit_tx_channels:
  4948. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit TX channels\n");
  4949. niu_stop_tx_channels(np);
  4950. niu_reset_tx_channels(np);
  4951. return err;
  4952. }
  4953. static void niu_stop_hw(struct niu *np)
  4954. {
  4955. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable interrupts\n");
  4956. niu_enable_interrupts(np, 0);
  4957. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable RX MAC\n");
  4958. niu_enable_rx_mac(np, 0);
  4959. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable IPP\n");
  4960. niu_disable_ipp(np);
  4961. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Stop TX channels\n");
  4962. niu_stop_tx_channels(np);
  4963. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Stop RX channels\n");
  4964. niu_stop_rx_channels(np);
  4965. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Reset TX channels\n");
  4966. niu_reset_tx_channels(np);
  4967. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Reset RX channels\n");
  4968. niu_reset_rx_channels(np);
  4969. }
  4970. static void niu_set_irq_name(struct niu *np)
  4971. {
  4972. int port = np->port;
  4973. int i, j = 1;
  4974. sprintf(np->irq_name[0], "%s:MAC", np->dev->name);
  4975. if (port == 0) {
  4976. sprintf(np->irq_name[1], "%s:MIF", np->dev->name);
  4977. sprintf(np->irq_name[2], "%s:SYSERR", np->dev->name);
  4978. j = 3;
  4979. }
  4980. for (i = 0; i < np->num_ldg - j; i++) {
  4981. if (i < np->num_rx_rings)
  4982. sprintf(np->irq_name[i+j], "%s-rx-%d",
  4983. np->dev->name, i);
  4984. else if (i < np->num_tx_rings + np->num_rx_rings)
  4985. sprintf(np->irq_name[i+j], "%s-tx-%d", np->dev->name,
  4986. i - np->num_rx_rings);
  4987. }
  4988. }
  4989. static int niu_request_irq(struct niu *np)
  4990. {
  4991. int i, j, err;
  4992. niu_set_irq_name(np);
  4993. err = 0;
  4994. for (i = 0; i < np->num_ldg; i++) {
  4995. struct niu_ldg *lp = &np->ldg[i];
  4996. err = request_irq(lp->irq, niu_interrupt,
  4997. IRQF_SHARED | IRQF_SAMPLE_RANDOM,
  4998. np->irq_name[i], lp);
  4999. if (err)
  5000. goto out_free_irqs;
  5001. }
  5002. return 0;
  5003. out_free_irqs:
  5004. for (j = 0; j < i; j++) {
  5005. struct niu_ldg *lp = &np->ldg[j];
  5006. free_irq(lp->irq, lp);
  5007. }
  5008. return err;
  5009. }
  5010. static void niu_free_irq(struct niu *np)
  5011. {
  5012. int i;
  5013. for (i = 0; i < np->num_ldg; i++) {
  5014. struct niu_ldg *lp = &np->ldg[i];
  5015. free_irq(lp->irq, lp);
  5016. }
  5017. }
  5018. static void niu_enable_napi(struct niu *np)
  5019. {
  5020. int i;
  5021. for (i = 0; i < np->num_ldg; i++)
  5022. napi_enable(&np->ldg[i].napi);
  5023. }
  5024. static void niu_disable_napi(struct niu *np)
  5025. {
  5026. int i;
  5027. for (i = 0; i < np->num_ldg; i++)
  5028. napi_disable(&np->ldg[i].napi);
  5029. }
  5030. static int niu_open(struct net_device *dev)
  5031. {
  5032. struct niu *np = netdev_priv(dev);
  5033. int err;
  5034. netif_carrier_off(dev);
  5035. err = niu_alloc_channels(np);
  5036. if (err)
  5037. goto out_err;
  5038. err = niu_enable_interrupts(np, 0);
  5039. if (err)
  5040. goto out_free_channels;
  5041. err = niu_request_irq(np);
  5042. if (err)
  5043. goto out_free_channels;
  5044. niu_enable_napi(np);
  5045. spin_lock_irq(&np->lock);
  5046. err = niu_init_hw(np);
  5047. if (!err) {
  5048. init_timer(&np->timer);
  5049. np->timer.expires = jiffies + HZ;
  5050. np->timer.data = (unsigned long) np;
  5051. np->timer.function = niu_timer;
  5052. err = niu_enable_interrupts(np, 1);
  5053. if (err)
  5054. niu_stop_hw(np);
  5055. }
  5056. spin_unlock_irq(&np->lock);
  5057. if (err) {
  5058. niu_disable_napi(np);
  5059. goto out_free_irq;
  5060. }
  5061. netif_tx_start_all_queues(dev);
  5062. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  5063. netif_carrier_on(dev);
  5064. add_timer(&np->timer);
  5065. return 0;
  5066. out_free_irq:
  5067. niu_free_irq(np);
  5068. out_free_channels:
  5069. niu_free_channels(np);
  5070. out_err:
  5071. return err;
  5072. }
  5073. static void niu_full_shutdown(struct niu *np, struct net_device *dev)
  5074. {
  5075. cancel_work_sync(&np->reset_task);
  5076. niu_disable_napi(np);
  5077. netif_tx_stop_all_queues(dev);
  5078. del_timer_sync(&np->timer);
  5079. spin_lock_irq(&np->lock);
  5080. niu_stop_hw(np);
  5081. spin_unlock_irq(&np->lock);
  5082. }
  5083. static int niu_close(struct net_device *dev)
  5084. {
  5085. struct niu *np = netdev_priv(dev);
  5086. niu_full_shutdown(np, dev);
  5087. niu_free_irq(np);
  5088. niu_free_channels(np);
  5089. niu_handle_led(np, 0);
  5090. return 0;
  5091. }
  5092. static void niu_sync_xmac_stats(struct niu *np)
  5093. {
  5094. struct niu_xmac_stats *mp = &np->mac_stats.xmac;
  5095. mp->tx_frames += nr64_mac(TXMAC_FRM_CNT);
  5096. mp->tx_bytes += nr64_mac(TXMAC_BYTE_CNT);
  5097. mp->rx_link_faults += nr64_mac(LINK_FAULT_CNT);
  5098. mp->rx_align_errors += nr64_mac(RXMAC_ALIGN_ERR_CNT);
  5099. mp->rx_frags += nr64_mac(RXMAC_FRAG_CNT);
  5100. mp->rx_mcasts += nr64_mac(RXMAC_MC_FRM_CNT);
  5101. mp->rx_bcasts += nr64_mac(RXMAC_BC_FRM_CNT);
  5102. mp->rx_hist_cnt1 += nr64_mac(RXMAC_HIST_CNT1);
  5103. mp->rx_hist_cnt2 += nr64_mac(RXMAC_HIST_CNT2);
  5104. mp->rx_hist_cnt3 += nr64_mac(RXMAC_HIST_CNT3);
  5105. mp->rx_hist_cnt4 += nr64_mac(RXMAC_HIST_CNT4);
  5106. mp->rx_hist_cnt5 += nr64_mac(RXMAC_HIST_CNT5);
  5107. mp->rx_hist_cnt6 += nr64_mac(RXMAC_HIST_CNT6);
  5108. mp->rx_hist_cnt7 += nr64_mac(RXMAC_HIST_CNT7);
  5109. mp->rx_octets += nr64_mac(RXMAC_BT_CNT);
  5110. mp->rx_code_violations += nr64_mac(RXMAC_CD_VIO_CNT);
  5111. mp->rx_len_errors += nr64_mac(RXMAC_MPSZER_CNT);
  5112. mp->rx_crc_errors += nr64_mac(RXMAC_CRC_ER_CNT);
  5113. }
  5114. static void niu_sync_bmac_stats(struct niu *np)
  5115. {
  5116. struct niu_bmac_stats *mp = &np->mac_stats.bmac;
  5117. mp->tx_bytes += nr64_mac(BTXMAC_BYTE_CNT);
  5118. mp->tx_frames += nr64_mac(BTXMAC_FRM_CNT);
  5119. mp->rx_frames += nr64_mac(BRXMAC_FRAME_CNT);
  5120. mp->rx_align_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
  5121. mp->rx_crc_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
  5122. mp->rx_len_errors += nr64_mac(BRXMAC_CODE_VIOL_ERR_CNT);
  5123. }
  5124. static void niu_sync_mac_stats(struct niu *np)
  5125. {
  5126. if (np->flags & NIU_FLAGS_XMAC)
  5127. niu_sync_xmac_stats(np);
  5128. else
  5129. niu_sync_bmac_stats(np);
  5130. }
  5131. static void niu_get_rx_stats(struct niu *np)
  5132. {
  5133. unsigned long pkts, dropped, errors, bytes;
  5134. int i;
  5135. pkts = dropped = errors = bytes = 0;
  5136. for (i = 0; i < np->num_rx_rings; i++) {
  5137. struct rx_ring_info *rp = &np->rx_rings[i];
  5138. niu_sync_rx_discard_stats(np, rp, 0);
  5139. pkts += rp->rx_packets;
  5140. bytes += rp->rx_bytes;
  5141. dropped += rp->rx_dropped;
  5142. errors += rp->rx_errors;
  5143. }
  5144. np->dev->stats.rx_packets = pkts;
  5145. np->dev->stats.rx_bytes = bytes;
  5146. np->dev->stats.rx_dropped = dropped;
  5147. np->dev->stats.rx_errors = errors;
  5148. }
  5149. static void niu_get_tx_stats(struct niu *np)
  5150. {
  5151. unsigned long pkts, errors, bytes;
  5152. int i;
  5153. pkts = errors = bytes = 0;
  5154. for (i = 0; i < np->num_tx_rings; i++) {
  5155. struct tx_ring_info *rp = &np->tx_rings[i];
  5156. pkts += rp->tx_packets;
  5157. bytes += rp->tx_bytes;
  5158. errors += rp->tx_errors;
  5159. }
  5160. np->dev->stats.tx_packets = pkts;
  5161. np->dev->stats.tx_bytes = bytes;
  5162. np->dev->stats.tx_errors = errors;
  5163. }
  5164. static struct net_device_stats *niu_get_stats(struct net_device *dev)
  5165. {
  5166. struct niu *np = netdev_priv(dev);
  5167. niu_get_rx_stats(np);
  5168. niu_get_tx_stats(np);
  5169. return &dev->stats;
  5170. }
  5171. static void niu_load_hash_xmac(struct niu *np, u16 *hash)
  5172. {
  5173. int i;
  5174. for (i = 0; i < 16; i++)
  5175. nw64_mac(XMAC_HASH_TBL(i), hash[i]);
  5176. }
  5177. static void niu_load_hash_bmac(struct niu *np, u16 *hash)
  5178. {
  5179. int i;
  5180. for (i = 0; i < 16; i++)
  5181. nw64_mac(BMAC_HASH_TBL(i), hash[i]);
  5182. }
  5183. static void niu_load_hash(struct niu *np, u16 *hash)
  5184. {
  5185. if (np->flags & NIU_FLAGS_XMAC)
  5186. niu_load_hash_xmac(np, hash);
  5187. else
  5188. niu_load_hash_bmac(np, hash);
  5189. }
  5190. static void niu_set_rx_mode(struct net_device *dev)
  5191. {
  5192. struct niu *np = netdev_priv(dev);
  5193. int i, alt_cnt, err;
  5194. struct netdev_hw_addr *ha;
  5195. unsigned long flags;
  5196. u16 hash[16] = { 0, };
  5197. spin_lock_irqsave(&np->lock, flags);
  5198. niu_enable_rx_mac(np, 0);
  5199. np->flags &= ~(NIU_FLAGS_MCAST | NIU_FLAGS_PROMISC);
  5200. if (dev->flags & IFF_PROMISC)
  5201. np->flags |= NIU_FLAGS_PROMISC;
  5202. if ((dev->flags & IFF_ALLMULTI) || (!netdev_mc_empty(dev)))
  5203. np->flags |= NIU_FLAGS_MCAST;
  5204. alt_cnt = netdev_uc_count(dev);
  5205. if (alt_cnt > niu_num_alt_addr(np)) {
  5206. alt_cnt = 0;
  5207. np->flags |= NIU_FLAGS_PROMISC;
  5208. }
  5209. if (alt_cnt) {
  5210. int index = 0;
  5211. netdev_for_each_uc_addr(ha, dev) {
  5212. err = niu_set_alt_mac(np, index, ha->addr);
  5213. if (err)
  5214. netdev_warn(dev, "Error %d adding alt mac %d\n",
  5215. err, index);
  5216. err = niu_enable_alt_mac(np, index, 1);
  5217. if (err)
  5218. netdev_warn(dev, "Error %d enabling alt mac %d\n",
  5219. err, index);
  5220. index++;
  5221. }
  5222. } else {
  5223. int alt_start;
  5224. if (np->flags & NIU_FLAGS_XMAC)
  5225. alt_start = 0;
  5226. else
  5227. alt_start = 1;
  5228. for (i = alt_start; i < niu_num_alt_addr(np); i++) {
  5229. err = niu_enable_alt_mac(np, i, 0);
  5230. if (err)
  5231. netdev_warn(dev, "Error %d disabling alt mac %d\n",
  5232. err, i);
  5233. }
  5234. }
  5235. if (dev->flags & IFF_ALLMULTI) {
  5236. for (i = 0; i < 16; i++)
  5237. hash[i] = 0xffff;
  5238. } else if (!netdev_mc_empty(dev)) {
  5239. netdev_for_each_mc_addr(ha, dev) {
  5240. u32 crc = ether_crc_le(ETH_ALEN, ha->addr);
  5241. crc >>= 24;
  5242. hash[crc >> 4] |= (1 << (15 - (crc & 0xf)));
  5243. }
  5244. }
  5245. if (np->flags & NIU_FLAGS_MCAST)
  5246. niu_load_hash(np, hash);
  5247. niu_enable_rx_mac(np, 1);
  5248. spin_unlock_irqrestore(&np->lock, flags);
  5249. }
  5250. static int niu_set_mac_addr(struct net_device *dev, void *p)
  5251. {
  5252. struct niu *np = netdev_priv(dev);
  5253. struct sockaddr *addr = p;
  5254. unsigned long flags;
  5255. if (!is_valid_ether_addr(addr->sa_data))
  5256. return -EINVAL;
  5257. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  5258. if (!netif_running(dev))
  5259. return 0;
  5260. spin_lock_irqsave(&np->lock, flags);
  5261. niu_enable_rx_mac(np, 0);
  5262. niu_set_primary_mac(np, dev->dev_addr);
  5263. niu_enable_rx_mac(np, 1);
  5264. spin_unlock_irqrestore(&np->lock, flags);
  5265. return 0;
  5266. }
  5267. static int niu_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  5268. {
  5269. return -EOPNOTSUPP;
  5270. }
  5271. static void niu_netif_stop(struct niu *np)
  5272. {
  5273. np->dev->trans_start = jiffies; /* prevent tx timeout */
  5274. niu_disable_napi(np);
  5275. netif_tx_disable(np->dev);
  5276. }
  5277. static void niu_netif_start(struct niu *np)
  5278. {
  5279. /* NOTE: unconditional netif_wake_queue is only appropriate
  5280. * so long as all callers are assured to have free tx slots
  5281. * (such as after niu_init_hw).
  5282. */
  5283. netif_tx_wake_all_queues(np->dev);
  5284. niu_enable_napi(np);
  5285. niu_enable_interrupts(np, 1);
  5286. }
  5287. static void niu_reset_buffers(struct niu *np)
  5288. {
  5289. int i, j, k, err;
  5290. if (np->rx_rings) {
  5291. for (i = 0; i < np->num_rx_rings; i++) {
  5292. struct rx_ring_info *rp = &np->rx_rings[i];
  5293. for (j = 0, k = 0; j < MAX_RBR_RING_SIZE; j++) {
  5294. struct page *page;
  5295. page = rp->rxhash[j];
  5296. while (page) {
  5297. struct page *next =
  5298. (struct page *) page->mapping;
  5299. u64 base = page->index;
  5300. base = base >> RBR_DESCR_ADDR_SHIFT;
  5301. rp->rbr[k++] = cpu_to_le32(base);
  5302. page = next;
  5303. }
  5304. }
  5305. for (; k < MAX_RBR_RING_SIZE; k++) {
  5306. err = niu_rbr_add_page(np, rp, GFP_ATOMIC, k);
  5307. if (unlikely(err))
  5308. break;
  5309. }
  5310. rp->rbr_index = rp->rbr_table_size - 1;
  5311. rp->rcr_index = 0;
  5312. rp->rbr_pending = 0;
  5313. rp->rbr_refill_pending = 0;
  5314. }
  5315. }
  5316. if (np->tx_rings) {
  5317. for (i = 0; i < np->num_tx_rings; i++) {
  5318. struct tx_ring_info *rp = &np->tx_rings[i];
  5319. for (j = 0; j < MAX_TX_RING_SIZE; j++) {
  5320. if (rp->tx_buffs[j].skb)
  5321. (void) release_tx_packet(np, rp, j);
  5322. }
  5323. rp->pending = MAX_TX_RING_SIZE;
  5324. rp->prod = 0;
  5325. rp->cons = 0;
  5326. rp->wrap_bit = 0;
  5327. }
  5328. }
  5329. }
  5330. static void niu_reset_task(struct work_struct *work)
  5331. {
  5332. struct niu *np = container_of(work, struct niu, reset_task);
  5333. unsigned long flags;
  5334. int err;
  5335. spin_lock_irqsave(&np->lock, flags);
  5336. if (!netif_running(np->dev)) {
  5337. spin_unlock_irqrestore(&np->lock, flags);
  5338. return;
  5339. }
  5340. spin_unlock_irqrestore(&np->lock, flags);
  5341. del_timer_sync(&np->timer);
  5342. niu_netif_stop(np);
  5343. spin_lock_irqsave(&np->lock, flags);
  5344. niu_stop_hw(np);
  5345. spin_unlock_irqrestore(&np->lock, flags);
  5346. niu_reset_buffers(np);
  5347. spin_lock_irqsave(&np->lock, flags);
  5348. err = niu_init_hw(np);
  5349. if (!err) {
  5350. np->timer.expires = jiffies + HZ;
  5351. add_timer(&np->timer);
  5352. niu_netif_start(np);
  5353. }
  5354. spin_unlock_irqrestore(&np->lock, flags);
  5355. }
  5356. static void niu_tx_timeout(struct net_device *dev)
  5357. {
  5358. struct niu *np = netdev_priv(dev);
  5359. dev_err(np->device, "%s: Transmit timed out, resetting\n",
  5360. dev->name);
  5361. schedule_work(&np->reset_task);
  5362. }
  5363. static void niu_set_txd(struct tx_ring_info *rp, int index,
  5364. u64 mapping, u64 len, u64 mark,
  5365. u64 n_frags)
  5366. {
  5367. __le64 *desc = &rp->descr[index];
  5368. *desc = cpu_to_le64(mark |
  5369. (n_frags << TX_DESC_NUM_PTR_SHIFT) |
  5370. (len << TX_DESC_TR_LEN_SHIFT) |
  5371. (mapping & TX_DESC_SAD));
  5372. }
  5373. static u64 niu_compute_tx_flags(struct sk_buff *skb, struct ethhdr *ehdr,
  5374. u64 pad_bytes, u64 len)
  5375. {
  5376. u16 eth_proto, eth_proto_inner;
  5377. u64 csum_bits, l3off, ihl, ret;
  5378. u8 ip_proto;
  5379. int ipv6;
  5380. eth_proto = be16_to_cpu(ehdr->h_proto);
  5381. eth_proto_inner = eth_proto;
  5382. if (eth_proto == ETH_P_8021Q) {
  5383. struct vlan_ethhdr *vp = (struct vlan_ethhdr *) ehdr;
  5384. __be16 val = vp->h_vlan_encapsulated_proto;
  5385. eth_proto_inner = be16_to_cpu(val);
  5386. }
  5387. ipv6 = ihl = 0;
  5388. switch (skb->protocol) {
  5389. case cpu_to_be16(ETH_P_IP):
  5390. ip_proto = ip_hdr(skb)->protocol;
  5391. ihl = ip_hdr(skb)->ihl;
  5392. break;
  5393. case cpu_to_be16(ETH_P_IPV6):
  5394. ip_proto = ipv6_hdr(skb)->nexthdr;
  5395. ihl = (40 >> 2);
  5396. ipv6 = 1;
  5397. break;
  5398. default:
  5399. ip_proto = ihl = 0;
  5400. break;
  5401. }
  5402. csum_bits = TXHDR_CSUM_NONE;
  5403. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  5404. u64 start, stuff;
  5405. csum_bits = (ip_proto == IPPROTO_TCP ?
  5406. TXHDR_CSUM_TCP :
  5407. (ip_proto == IPPROTO_UDP ?
  5408. TXHDR_CSUM_UDP : TXHDR_CSUM_SCTP));
  5409. start = skb_transport_offset(skb) -
  5410. (pad_bytes + sizeof(struct tx_pkt_hdr));
  5411. stuff = start + skb->csum_offset;
  5412. csum_bits |= (start / 2) << TXHDR_L4START_SHIFT;
  5413. csum_bits |= (stuff / 2) << TXHDR_L4STUFF_SHIFT;
  5414. }
  5415. l3off = skb_network_offset(skb) -
  5416. (pad_bytes + sizeof(struct tx_pkt_hdr));
  5417. ret = (((pad_bytes / 2) << TXHDR_PAD_SHIFT) |
  5418. (len << TXHDR_LEN_SHIFT) |
  5419. ((l3off / 2) << TXHDR_L3START_SHIFT) |
  5420. (ihl << TXHDR_IHL_SHIFT) |
  5421. ((eth_proto_inner < 1536) ? TXHDR_LLC : 0) |
  5422. ((eth_proto == ETH_P_8021Q) ? TXHDR_VLAN : 0) |
  5423. (ipv6 ? TXHDR_IP_VER : 0) |
  5424. csum_bits);
  5425. return ret;
  5426. }
  5427. static netdev_tx_t niu_start_xmit(struct sk_buff *skb,
  5428. struct net_device *dev)
  5429. {
  5430. struct niu *np = netdev_priv(dev);
  5431. unsigned long align, headroom;
  5432. struct netdev_queue *txq;
  5433. struct tx_ring_info *rp;
  5434. struct tx_pkt_hdr *tp;
  5435. unsigned int len, nfg;
  5436. struct ethhdr *ehdr;
  5437. int prod, i, tlen;
  5438. u64 mapping, mrk;
  5439. i = skb_get_queue_mapping(skb);
  5440. rp = &np->tx_rings[i];
  5441. txq = netdev_get_tx_queue(dev, i);
  5442. if (niu_tx_avail(rp) <= (skb_shinfo(skb)->nr_frags + 1)) {
  5443. netif_tx_stop_queue(txq);
  5444. dev_err(np->device, "%s: BUG! Tx ring full when queue awake!\n", dev->name);
  5445. rp->tx_errors++;
  5446. return NETDEV_TX_BUSY;
  5447. }
  5448. if (skb->len < ETH_ZLEN) {
  5449. unsigned int pad_bytes = ETH_ZLEN - skb->len;
  5450. if (skb_pad(skb, pad_bytes))
  5451. goto out;
  5452. skb_put(skb, pad_bytes);
  5453. }
  5454. len = sizeof(struct tx_pkt_hdr) + 15;
  5455. if (skb_headroom(skb) < len) {
  5456. struct sk_buff *skb_new;
  5457. skb_new = skb_realloc_headroom(skb, len);
  5458. if (!skb_new) {
  5459. rp->tx_errors++;
  5460. goto out_drop;
  5461. }
  5462. kfree_skb(skb);
  5463. skb = skb_new;
  5464. } else
  5465. skb_orphan(skb);
  5466. align = ((unsigned long) skb->data & (16 - 1));
  5467. headroom = align + sizeof(struct tx_pkt_hdr);
  5468. ehdr = (struct ethhdr *) skb->data;
  5469. tp = (struct tx_pkt_hdr *) skb_push(skb, headroom);
  5470. len = skb->len - sizeof(struct tx_pkt_hdr);
  5471. tp->flags = cpu_to_le64(niu_compute_tx_flags(skb, ehdr, align, len));
  5472. tp->resv = 0;
  5473. len = skb_headlen(skb);
  5474. mapping = np->ops->map_single(np->device, skb->data,
  5475. len, DMA_TO_DEVICE);
  5476. prod = rp->prod;
  5477. rp->tx_buffs[prod].skb = skb;
  5478. rp->tx_buffs[prod].mapping = mapping;
  5479. mrk = TX_DESC_SOP;
  5480. if (++rp->mark_counter == rp->mark_freq) {
  5481. rp->mark_counter = 0;
  5482. mrk |= TX_DESC_MARK;
  5483. rp->mark_pending++;
  5484. }
  5485. tlen = len;
  5486. nfg = skb_shinfo(skb)->nr_frags;
  5487. while (tlen > 0) {
  5488. tlen -= MAX_TX_DESC_LEN;
  5489. nfg++;
  5490. }
  5491. while (len > 0) {
  5492. unsigned int this_len = len;
  5493. if (this_len > MAX_TX_DESC_LEN)
  5494. this_len = MAX_TX_DESC_LEN;
  5495. niu_set_txd(rp, prod, mapping, this_len, mrk, nfg);
  5496. mrk = nfg = 0;
  5497. prod = NEXT_TX(rp, prod);
  5498. mapping += this_len;
  5499. len -= this_len;
  5500. }
  5501. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5502. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5503. len = frag->size;
  5504. mapping = np->ops->map_page(np->device, frag->page,
  5505. frag->page_offset, len,
  5506. DMA_TO_DEVICE);
  5507. rp->tx_buffs[prod].skb = NULL;
  5508. rp->tx_buffs[prod].mapping = mapping;
  5509. niu_set_txd(rp, prod, mapping, len, 0, 0);
  5510. prod = NEXT_TX(rp, prod);
  5511. }
  5512. if (prod < rp->prod)
  5513. rp->wrap_bit ^= TX_RING_KICK_WRAP;
  5514. rp->prod = prod;
  5515. nw64(TX_RING_KICK(rp->tx_channel), rp->wrap_bit | (prod << 3));
  5516. if (unlikely(niu_tx_avail(rp) <= (MAX_SKB_FRAGS + 1))) {
  5517. netif_tx_stop_queue(txq);
  5518. if (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp))
  5519. netif_tx_wake_queue(txq);
  5520. }
  5521. out:
  5522. return NETDEV_TX_OK;
  5523. out_drop:
  5524. rp->tx_errors++;
  5525. kfree_skb(skb);
  5526. goto out;
  5527. }
  5528. static int niu_change_mtu(struct net_device *dev, int new_mtu)
  5529. {
  5530. struct niu *np = netdev_priv(dev);
  5531. int err, orig_jumbo, new_jumbo;
  5532. if (new_mtu < 68 || new_mtu > NIU_MAX_MTU)
  5533. return -EINVAL;
  5534. orig_jumbo = (dev->mtu > ETH_DATA_LEN);
  5535. new_jumbo = (new_mtu > ETH_DATA_LEN);
  5536. dev->mtu = new_mtu;
  5537. if (!netif_running(dev) ||
  5538. (orig_jumbo == new_jumbo))
  5539. return 0;
  5540. niu_full_shutdown(np, dev);
  5541. niu_free_channels(np);
  5542. niu_enable_napi(np);
  5543. err = niu_alloc_channels(np);
  5544. if (err)
  5545. return err;
  5546. spin_lock_irq(&np->lock);
  5547. err = niu_init_hw(np);
  5548. if (!err) {
  5549. init_timer(&np->timer);
  5550. np->timer.expires = jiffies + HZ;
  5551. np->timer.data = (unsigned long) np;
  5552. np->timer.function = niu_timer;
  5553. err = niu_enable_interrupts(np, 1);
  5554. if (err)
  5555. niu_stop_hw(np);
  5556. }
  5557. spin_unlock_irq(&np->lock);
  5558. if (!err) {
  5559. netif_tx_start_all_queues(dev);
  5560. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  5561. netif_carrier_on(dev);
  5562. add_timer(&np->timer);
  5563. }
  5564. return err;
  5565. }
  5566. static void niu_get_drvinfo(struct net_device *dev,
  5567. struct ethtool_drvinfo *info)
  5568. {
  5569. struct niu *np = netdev_priv(dev);
  5570. struct niu_vpd *vpd = &np->vpd;
  5571. strcpy(info->driver, DRV_MODULE_NAME);
  5572. strcpy(info->version, DRV_MODULE_VERSION);
  5573. sprintf(info->fw_version, "%d.%d",
  5574. vpd->fcode_major, vpd->fcode_minor);
  5575. if (np->parent->plat_type != PLAT_TYPE_NIU)
  5576. strcpy(info->bus_info, pci_name(np->pdev));
  5577. }
  5578. static int niu_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5579. {
  5580. struct niu *np = netdev_priv(dev);
  5581. struct niu_link_config *lp;
  5582. lp = &np->link_config;
  5583. memset(cmd, 0, sizeof(*cmd));
  5584. cmd->phy_address = np->phy_addr;
  5585. cmd->supported = lp->supported;
  5586. cmd->advertising = lp->active_advertising;
  5587. cmd->autoneg = lp->active_autoneg;
  5588. cmd->speed = lp->active_speed;
  5589. cmd->duplex = lp->active_duplex;
  5590. cmd->port = (np->flags & NIU_FLAGS_FIBER) ? PORT_FIBRE : PORT_TP;
  5591. cmd->transceiver = (np->flags & NIU_FLAGS_XCVR_SERDES) ?
  5592. XCVR_EXTERNAL : XCVR_INTERNAL;
  5593. return 0;
  5594. }
  5595. static int niu_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5596. {
  5597. struct niu *np = netdev_priv(dev);
  5598. struct niu_link_config *lp = &np->link_config;
  5599. lp->advertising = cmd->advertising;
  5600. lp->speed = cmd->speed;
  5601. lp->duplex = cmd->duplex;
  5602. lp->autoneg = cmd->autoneg;
  5603. return niu_init_link(np);
  5604. }
  5605. static u32 niu_get_msglevel(struct net_device *dev)
  5606. {
  5607. struct niu *np = netdev_priv(dev);
  5608. return np->msg_enable;
  5609. }
  5610. static void niu_set_msglevel(struct net_device *dev, u32 value)
  5611. {
  5612. struct niu *np = netdev_priv(dev);
  5613. np->msg_enable = value;
  5614. }
  5615. static int niu_nway_reset(struct net_device *dev)
  5616. {
  5617. struct niu *np = netdev_priv(dev);
  5618. if (np->link_config.autoneg)
  5619. return niu_init_link(np);
  5620. return 0;
  5621. }
  5622. static int niu_get_eeprom_len(struct net_device *dev)
  5623. {
  5624. struct niu *np = netdev_priv(dev);
  5625. return np->eeprom_len;
  5626. }
  5627. static int niu_get_eeprom(struct net_device *dev,
  5628. struct ethtool_eeprom *eeprom, u8 *data)
  5629. {
  5630. struct niu *np = netdev_priv(dev);
  5631. u32 offset, len, val;
  5632. offset = eeprom->offset;
  5633. len = eeprom->len;
  5634. if (offset + len < offset)
  5635. return -EINVAL;
  5636. if (offset >= np->eeprom_len)
  5637. return -EINVAL;
  5638. if (offset + len > np->eeprom_len)
  5639. len = eeprom->len = np->eeprom_len - offset;
  5640. if (offset & 3) {
  5641. u32 b_offset, b_count;
  5642. b_offset = offset & 3;
  5643. b_count = 4 - b_offset;
  5644. if (b_count > len)
  5645. b_count = len;
  5646. val = nr64(ESPC_NCR((offset - b_offset) / 4));
  5647. memcpy(data, ((char *)&val) + b_offset, b_count);
  5648. data += b_count;
  5649. len -= b_count;
  5650. offset += b_count;
  5651. }
  5652. while (len >= 4) {
  5653. val = nr64(ESPC_NCR(offset / 4));
  5654. memcpy(data, &val, 4);
  5655. data += 4;
  5656. len -= 4;
  5657. offset += 4;
  5658. }
  5659. if (len) {
  5660. val = nr64(ESPC_NCR(offset / 4));
  5661. memcpy(data, &val, len);
  5662. }
  5663. return 0;
  5664. }
  5665. static void niu_ethflow_to_l3proto(int flow_type, u8 *pid)
  5666. {
  5667. switch (flow_type) {
  5668. case TCP_V4_FLOW:
  5669. case TCP_V6_FLOW:
  5670. *pid = IPPROTO_TCP;
  5671. break;
  5672. case UDP_V4_FLOW:
  5673. case UDP_V6_FLOW:
  5674. *pid = IPPROTO_UDP;
  5675. break;
  5676. case SCTP_V4_FLOW:
  5677. case SCTP_V6_FLOW:
  5678. *pid = IPPROTO_SCTP;
  5679. break;
  5680. case AH_V4_FLOW:
  5681. case AH_V6_FLOW:
  5682. *pid = IPPROTO_AH;
  5683. break;
  5684. case ESP_V4_FLOW:
  5685. case ESP_V6_FLOW:
  5686. *pid = IPPROTO_ESP;
  5687. break;
  5688. default:
  5689. *pid = 0;
  5690. break;
  5691. }
  5692. }
  5693. static int niu_class_to_ethflow(u64 class, int *flow_type)
  5694. {
  5695. switch (class) {
  5696. case CLASS_CODE_TCP_IPV4:
  5697. *flow_type = TCP_V4_FLOW;
  5698. break;
  5699. case CLASS_CODE_UDP_IPV4:
  5700. *flow_type = UDP_V4_FLOW;
  5701. break;
  5702. case CLASS_CODE_AH_ESP_IPV4:
  5703. *flow_type = AH_V4_FLOW;
  5704. break;
  5705. case CLASS_CODE_SCTP_IPV4:
  5706. *flow_type = SCTP_V4_FLOW;
  5707. break;
  5708. case CLASS_CODE_TCP_IPV6:
  5709. *flow_type = TCP_V6_FLOW;
  5710. break;
  5711. case CLASS_CODE_UDP_IPV6:
  5712. *flow_type = UDP_V6_FLOW;
  5713. break;
  5714. case CLASS_CODE_AH_ESP_IPV6:
  5715. *flow_type = AH_V6_FLOW;
  5716. break;
  5717. case CLASS_CODE_SCTP_IPV6:
  5718. *flow_type = SCTP_V6_FLOW;
  5719. break;
  5720. case CLASS_CODE_USER_PROG1:
  5721. case CLASS_CODE_USER_PROG2:
  5722. case CLASS_CODE_USER_PROG3:
  5723. case CLASS_CODE_USER_PROG4:
  5724. *flow_type = IP_USER_FLOW;
  5725. break;
  5726. default:
  5727. return 0;
  5728. }
  5729. return 1;
  5730. }
  5731. static int niu_ethflow_to_class(int flow_type, u64 *class)
  5732. {
  5733. switch (flow_type) {
  5734. case TCP_V4_FLOW:
  5735. *class = CLASS_CODE_TCP_IPV4;
  5736. break;
  5737. case UDP_V4_FLOW:
  5738. *class = CLASS_CODE_UDP_IPV4;
  5739. break;
  5740. case AH_V4_FLOW:
  5741. case ESP_V4_FLOW:
  5742. *class = CLASS_CODE_AH_ESP_IPV4;
  5743. break;
  5744. case SCTP_V4_FLOW:
  5745. *class = CLASS_CODE_SCTP_IPV4;
  5746. break;
  5747. case TCP_V6_FLOW:
  5748. *class = CLASS_CODE_TCP_IPV6;
  5749. break;
  5750. case UDP_V6_FLOW:
  5751. *class = CLASS_CODE_UDP_IPV6;
  5752. break;
  5753. case AH_V6_FLOW:
  5754. case ESP_V6_FLOW:
  5755. *class = CLASS_CODE_AH_ESP_IPV6;
  5756. break;
  5757. case SCTP_V6_FLOW:
  5758. *class = CLASS_CODE_SCTP_IPV6;
  5759. break;
  5760. default:
  5761. return 0;
  5762. }
  5763. return 1;
  5764. }
  5765. static u64 niu_flowkey_to_ethflow(u64 flow_key)
  5766. {
  5767. u64 ethflow = 0;
  5768. if (flow_key & FLOW_KEY_L2DA)
  5769. ethflow |= RXH_L2DA;
  5770. if (flow_key & FLOW_KEY_VLAN)
  5771. ethflow |= RXH_VLAN;
  5772. if (flow_key & FLOW_KEY_IPSA)
  5773. ethflow |= RXH_IP_SRC;
  5774. if (flow_key & FLOW_KEY_IPDA)
  5775. ethflow |= RXH_IP_DST;
  5776. if (flow_key & FLOW_KEY_PROTO)
  5777. ethflow |= RXH_L3_PROTO;
  5778. if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT))
  5779. ethflow |= RXH_L4_B_0_1;
  5780. if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT))
  5781. ethflow |= RXH_L4_B_2_3;
  5782. return ethflow;
  5783. }
  5784. static int niu_ethflow_to_flowkey(u64 ethflow, u64 *flow_key)
  5785. {
  5786. u64 key = 0;
  5787. if (ethflow & RXH_L2DA)
  5788. key |= FLOW_KEY_L2DA;
  5789. if (ethflow & RXH_VLAN)
  5790. key |= FLOW_KEY_VLAN;
  5791. if (ethflow & RXH_IP_SRC)
  5792. key |= FLOW_KEY_IPSA;
  5793. if (ethflow & RXH_IP_DST)
  5794. key |= FLOW_KEY_IPDA;
  5795. if (ethflow & RXH_L3_PROTO)
  5796. key |= FLOW_KEY_PROTO;
  5797. if (ethflow & RXH_L4_B_0_1)
  5798. key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT);
  5799. if (ethflow & RXH_L4_B_2_3)
  5800. key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT);
  5801. *flow_key = key;
  5802. return 1;
  5803. }
  5804. static int niu_get_hash_opts(struct niu *np, struct ethtool_rxnfc *nfc)
  5805. {
  5806. u64 class;
  5807. nfc->data = 0;
  5808. if (!niu_ethflow_to_class(nfc->flow_type, &class))
  5809. return -EINVAL;
  5810. if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] &
  5811. TCAM_KEY_DISC)
  5812. nfc->data = RXH_DISCARD;
  5813. else
  5814. nfc->data = niu_flowkey_to_ethflow(np->parent->flow_key[class -
  5815. CLASS_CODE_USER_PROG1]);
  5816. return 0;
  5817. }
  5818. static void niu_get_ip4fs_from_tcam_key(struct niu_tcam_entry *tp,
  5819. struct ethtool_rx_flow_spec *fsp)
  5820. {
  5821. fsp->h_u.tcp_ip4_spec.ip4src = (tp->key[3] & TCAM_V4KEY3_SADDR) >>
  5822. TCAM_V4KEY3_SADDR_SHIFT;
  5823. fsp->h_u.tcp_ip4_spec.ip4dst = (tp->key[3] & TCAM_V4KEY3_DADDR) >>
  5824. TCAM_V4KEY3_DADDR_SHIFT;
  5825. fsp->m_u.tcp_ip4_spec.ip4src = (tp->key_mask[3] & TCAM_V4KEY3_SADDR) >>
  5826. TCAM_V4KEY3_SADDR_SHIFT;
  5827. fsp->m_u.tcp_ip4_spec.ip4dst = (tp->key_mask[3] & TCAM_V4KEY3_DADDR) >>
  5828. TCAM_V4KEY3_DADDR_SHIFT;
  5829. fsp->h_u.tcp_ip4_spec.ip4src =
  5830. cpu_to_be32(fsp->h_u.tcp_ip4_spec.ip4src);
  5831. fsp->m_u.tcp_ip4_spec.ip4src =
  5832. cpu_to_be32(fsp->m_u.tcp_ip4_spec.ip4src);
  5833. fsp->h_u.tcp_ip4_spec.ip4dst =
  5834. cpu_to_be32(fsp->h_u.tcp_ip4_spec.ip4dst);
  5835. fsp->m_u.tcp_ip4_spec.ip4dst =
  5836. cpu_to_be32(fsp->m_u.tcp_ip4_spec.ip4dst);
  5837. fsp->h_u.tcp_ip4_spec.tos = (tp->key[2] & TCAM_V4KEY2_TOS) >>
  5838. TCAM_V4KEY2_TOS_SHIFT;
  5839. fsp->m_u.tcp_ip4_spec.tos = (tp->key_mask[2] & TCAM_V4KEY2_TOS) >>
  5840. TCAM_V4KEY2_TOS_SHIFT;
  5841. switch (fsp->flow_type) {
  5842. case TCP_V4_FLOW:
  5843. case UDP_V4_FLOW:
  5844. case SCTP_V4_FLOW:
  5845. fsp->h_u.tcp_ip4_spec.psrc =
  5846. ((tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
  5847. TCAM_V4KEY2_PORT_SPI_SHIFT) >> 16;
  5848. fsp->h_u.tcp_ip4_spec.pdst =
  5849. ((tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
  5850. TCAM_V4KEY2_PORT_SPI_SHIFT) & 0xffff;
  5851. fsp->m_u.tcp_ip4_spec.psrc =
  5852. ((tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
  5853. TCAM_V4KEY2_PORT_SPI_SHIFT) >> 16;
  5854. fsp->m_u.tcp_ip4_spec.pdst =
  5855. ((tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
  5856. TCAM_V4KEY2_PORT_SPI_SHIFT) & 0xffff;
  5857. fsp->h_u.tcp_ip4_spec.psrc =
  5858. cpu_to_be16(fsp->h_u.tcp_ip4_spec.psrc);
  5859. fsp->h_u.tcp_ip4_spec.pdst =
  5860. cpu_to_be16(fsp->h_u.tcp_ip4_spec.pdst);
  5861. fsp->m_u.tcp_ip4_spec.psrc =
  5862. cpu_to_be16(fsp->m_u.tcp_ip4_spec.psrc);
  5863. fsp->m_u.tcp_ip4_spec.pdst =
  5864. cpu_to_be16(fsp->m_u.tcp_ip4_spec.pdst);
  5865. break;
  5866. case AH_V4_FLOW:
  5867. case ESP_V4_FLOW:
  5868. fsp->h_u.ah_ip4_spec.spi =
  5869. (tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
  5870. TCAM_V4KEY2_PORT_SPI_SHIFT;
  5871. fsp->m_u.ah_ip4_spec.spi =
  5872. (tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
  5873. TCAM_V4KEY2_PORT_SPI_SHIFT;
  5874. fsp->h_u.ah_ip4_spec.spi =
  5875. cpu_to_be32(fsp->h_u.ah_ip4_spec.spi);
  5876. fsp->m_u.ah_ip4_spec.spi =
  5877. cpu_to_be32(fsp->m_u.ah_ip4_spec.spi);
  5878. break;
  5879. case IP_USER_FLOW:
  5880. fsp->h_u.usr_ip4_spec.l4_4_bytes =
  5881. (tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
  5882. TCAM_V4KEY2_PORT_SPI_SHIFT;
  5883. fsp->m_u.usr_ip4_spec.l4_4_bytes =
  5884. (tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
  5885. TCAM_V4KEY2_PORT_SPI_SHIFT;
  5886. fsp->h_u.usr_ip4_spec.l4_4_bytes =
  5887. cpu_to_be32(fsp->h_u.usr_ip4_spec.l4_4_bytes);
  5888. fsp->m_u.usr_ip4_spec.l4_4_bytes =
  5889. cpu_to_be32(fsp->m_u.usr_ip4_spec.l4_4_bytes);
  5890. fsp->h_u.usr_ip4_spec.proto =
  5891. (tp->key[2] & TCAM_V4KEY2_PROTO) >>
  5892. TCAM_V4KEY2_PROTO_SHIFT;
  5893. fsp->m_u.usr_ip4_spec.proto =
  5894. (tp->key_mask[2] & TCAM_V4KEY2_PROTO) >>
  5895. TCAM_V4KEY2_PROTO_SHIFT;
  5896. fsp->h_u.usr_ip4_spec.ip_ver = ETH_RX_NFC_IP4;
  5897. break;
  5898. default:
  5899. break;
  5900. }
  5901. }
  5902. static int niu_get_ethtool_tcam_entry(struct niu *np,
  5903. struct ethtool_rxnfc *nfc)
  5904. {
  5905. struct niu_parent *parent = np->parent;
  5906. struct niu_tcam_entry *tp;
  5907. struct ethtool_rx_flow_spec *fsp = &nfc->fs;
  5908. u16 idx;
  5909. u64 class;
  5910. int ret = 0;
  5911. idx = tcam_get_index(np, (u16)nfc->fs.location);
  5912. tp = &parent->tcam[idx];
  5913. if (!tp->valid) {
  5914. netdev_info(np->dev, "niu%d: entry [%d] invalid for idx[%d]\n",
  5915. parent->index, (u16)nfc->fs.location, idx);
  5916. return -EINVAL;
  5917. }
  5918. /* fill the flow spec entry */
  5919. class = (tp->key[0] & TCAM_V4KEY0_CLASS_CODE) >>
  5920. TCAM_V4KEY0_CLASS_CODE_SHIFT;
  5921. ret = niu_class_to_ethflow(class, &fsp->flow_type);
  5922. if (ret < 0) {
  5923. netdev_info(np->dev, "niu%d: niu_class_to_ethflow failed\n",
  5924. parent->index);
  5925. ret = -EINVAL;
  5926. goto out;
  5927. }
  5928. if (fsp->flow_type == AH_V4_FLOW || fsp->flow_type == AH_V6_FLOW) {
  5929. u32 proto = (tp->key[2] & TCAM_V4KEY2_PROTO) >>
  5930. TCAM_V4KEY2_PROTO_SHIFT;
  5931. if (proto == IPPROTO_ESP) {
  5932. if (fsp->flow_type == AH_V4_FLOW)
  5933. fsp->flow_type = ESP_V4_FLOW;
  5934. else
  5935. fsp->flow_type = ESP_V6_FLOW;
  5936. }
  5937. }
  5938. switch (fsp->flow_type) {
  5939. case TCP_V4_FLOW:
  5940. case UDP_V4_FLOW:
  5941. case SCTP_V4_FLOW:
  5942. case AH_V4_FLOW:
  5943. case ESP_V4_FLOW:
  5944. niu_get_ip4fs_from_tcam_key(tp, fsp);
  5945. break;
  5946. case TCP_V6_FLOW:
  5947. case UDP_V6_FLOW:
  5948. case SCTP_V6_FLOW:
  5949. case AH_V6_FLOW:
  5950. case ESP_V6_FLOW:
  5951. /* Not yet implemented */
  5952. ret = -EINVAL;
  5953. break;
  5954. case IP_USER_FLOW:
  5955. niu_get_ip4fs_from_tcam_key(tp, fsp);
  5956. break;
  5957. default:
  5958. ret = -EINVAL;
  5959. break;
  5960. }
  5961. if (ret < 0)
  5962. goto out;
  5963. if (tp->assoc_data & TCAM_ASSOCDATA_DISC)
  5964. fsp->ring_cookie = RX_CLS_FLOW_DISC;
  5965. else
  5966. fsp->ring_cookie = (tp->assoc_data & TCAM_ASSOCDATA_OFFSET) >>
  5967. TCAM_ASSOCDATA_OFFSET_SHIFT;
  5968. /* put the tcam size here */
  5969. nfc->data = tcam_get_size(np);
  5970. out:
  5971. return ret;
  5972. }
  5973. static int niu_get_ethtool_tcam_all(struct niu *np,
  5974. struct ethtool_rxnfc *nfc,
  5975. u32 *rule_locs)
  5976. {
  5977. struct niu_parent *parent = np->parent;
  5978. struct niu_tcam_entry *tp;
  5979. int i, idx, cnt;
  5980. u16 n_entries;
  5981. unsigned long flags;
  5982. /* put the tcam size here */
  5983. nfc->data = tcam_get_size(np);
  5984. niu_lock_parent(np, flags);
  5985. n_entries = nfc->rule_cnt;
  5986. for (cnt = 0, i = 0; i < nfc->data; i++) {
  5987. idx = tcam_get_index(np, i);
  5988. tp = &parent->tcam[idx];
  5989. if (!tp->valid)
  5990. continue;
  5991. rule_locs[cnt] = i;
  5992. cnt++;
  5993. }
  5994. niu_unlock_parent(np, flags);
  5995. if (n_entries != cnt) {
  5996. /* print warning, this should not happen */
  5997. netdev_info(np->dev, "niu%d: In %s(): n_entries[%d] != cnt[%d]!!!\n",
  5998. np->parent->index, __func__, n_entries, cnt);
  5999. }
  6000. return 0;
  6001. }
  6002. static int niu_get_nfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
  6003. void *rule_locs)
  6004. {
  6005. struct niu *np = netdev_priv(dev);
  6006. int ret = 0;
  6007. switch (cmd->cmd) {
  6008. case ETHTOOL_GRXFH:
  6009. ret = niu_get_hash_opts(np, cmd);
  6010. break;
  6011. case ETHTOOL_GRXRINGS:
  6012. cmd->data = np->num_rx_rings;
  6013. break;
  6014. case ETHTOOL_GRXCLSRLCNT:
  6015. cmd->rule_cnt = tcam_get_valid_entry_cnt(np);
  6016. break;
  6017. case ETHTOOL_GRXCLSRULE:
  6018. ret = niu_get_ethtool_tcam_entry(np, cmd);
  6019. break;
  6020. case ETHTOOL_GRXCLSRLALL:
  6021. ret = niu_get_ethtool_tcam_all(np, cmd, (u32 *)rule_locs);
  6022. break;
  6023. default:
  6024. ret = -EINVAL;
  6025. break;
  6026. }
  6027. return ret;
  6028. }
  6029. static int niu_set_hash_opts(struct niu *np, struct ethtool_rxnfc *nfc)
  6030. {
  6031. u64 class;
  6032. u64 flow_key = 0;
  6033. unsigned long flags;
  6034. if (!niu_ethflow_to_class(nfc->flow_type, &class))
  6035. return -EINVAL;
  6036. if (class < CLASS_CODE_USER_PROG1 ||
  6037. class > CLASS_CODE_SCTP_IPV6)
  6038. return -EINVAL;
  6039. if (nfc->data & RXH_DISCARD) {
  6040. niu_lock_parent(np, flags);
  6041. flow_key = np->parent->tcam_key[class -
  6042. CLASS_CODE_USER_PROG1];
  6043. flow_key |= TCAM_KEY_DISC;
  6044. nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1), flow_key);
  6045. np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] = flow_key;
  6046. niu_unlock_parent(np, flags);
  6047. return 0;
  6048. } else {
  6049. /* Discard was set before, but is not set now */
  6050. if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] &
  6051. TCAM_KEY_DISC) {
  6052. niu_lock_parent(np, flags);
  6053. flow_key = np->parent->tcam_key[class -
  6054. CLASS_CODE_USER_PROG1];
  6055. flow_key &= ~TCAM_KEY_DISC;
  6056. nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1),
  6057. flow_key);
  6058. np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] =
  6059. flow_key;
  6060. niu_unlock_parent(np, flags);
  6061. }
  6062. }
  6063. if (!niu_ethflow_to_flowkey(nfc->data, &flow_key))
  6064. return -EINVAL;
  6065. niu_lock_parent(np, flags);
  6066. nw64(FLOW_KEY(class - CLASS_CODE_USER_PROG1), flow_key);
  6067. np->parent->flow_key[class - CLASS_CODE_USER_PROG1] = flow_key;
  6068. niu_unlock_parent(np, flags);
  6069. return 0;
  6070. }
  6071. static void niu_get_tcamkey_from_ip4fs(struct ethtool_rx_flow_spec *fsp,
  6072. struct niu_tcam_entry *tp,
  6073. int l2_rdc_tab, u64 class)
  6074. {
  6075. u8 pid = 0;
  6076. u32 sip, dip, sipm, dipm, spi, spim;
  6077. u16 sport, dport, spm, dpm;
  6078. sip = be32_to_cpu(fsp->h_u.tcp_ip4_spec.ip4src);
  6079. sipm = be32_to_cpu(fsp->m_u.tcp_ip4_spec.ip4src);
  6080. dip = be32_to_cpu(fsp->h_u.tcp_ip4_spec.ip4dst);
  6081. dipm = be32_to_cpu(fsp->m_u.tcp_ip4_spec.ip4dst);
  6082. tp->key[0] = class << TCAM_V4KEY0_CLASS_CODE_SHIFT;
  6083. tp->key_mask[0] = TCAM_V4KEY0_CLASS_CODE;
  6084. tp->key[1] = (u64)l2_rdc_tab << TCAM_V4KEY1_L2RDCNUM_SHIFT;
  6085. tp->key_mask[1] = TCAM_V4KEY1_L2RDCNUM;
  6086. tp->key[3] = (u64)sip << TCAM_V4KEY3_SADDR_SHIFT;
  6087. tp->key[3] |= dip;
  6088. tp->key_mask[3] = (u64)sipm << TCAM_V4KEY3_SADDR_SHIFT;
  6089. tp->key_mask[3] |= dipm;
  6090. tp->key[2] |= ((u64)fsp->h_u.tcp_ip4_spec.tos <<
  6091. TCAM_V4KEY2_TOS_SHIFT);
  6092. tp->key_mask[2] |= ((u64)fsp->m_u.tcp_ip4_spec.tos <<
  6093. TCAM_V4KEY2_TOS_SHIFT);
  6094. switch (fsp->flow_type) {
  6095. case TCP_V4_FLOW:
  6096. case UDP_V4_FLOW:
  6097. case SCTP_V4_FLOW:
  6098. sport = be16_to_cpu(fsp->h_u.tcp_ip4_spec.psrc);
  6099. spm = be16_to_cpu(fsp->m_u.tcp_ip4_spec.psrc);
  6100. dport = be16_to_cpu(fsp->h_u.tcp_ip4_spec.pdst);
  6101. dpm = be16_to_cpu(fsp->m_u.tcp_ip4_spec.pdst);
  6102. tp->key[2] |= (((u64)sport << 16) | dport);
  6103. tp->key_mask[2] |= (((u64)spm << 16) | dpm);
  6104. niu_ethflow_to_l3proto(fsp->flow_type, &pid);
  6105. break;
  6106. case AH_V4_FLOW:
  6107. case ESP_V4_FLOW:
  6108. spi = be32_to_cpu(fsp->h_u.ah_ip4_spec.spi);
  6109. spim = be32_to_cpu(fsp->m_u.ah_ip4_spec.spi);
  6110. tp->key[2] |= spi;
  6111. tp->key_mask[2] |= spim;
  6112. niu_ethflow_to_l3proto(fsp->flow_type, &pid);
  6113. break;
  6114. case IP_USER_FLOW:
  6115. spi = be32_to_cpu(fsp->h_u.usr_ip4_spec.l4_4_bytes);
  6116. spim = be32_to_cpu(fsp->m_u.usr_ip4_spec.l4_4_bytes);
  6117. tp->key[2] |= spi;
  6118. tp->key_mask[2] |= spim;
  6119. pid = fsp->h_u.usr_ip4_spec.proto;
  6120. break;
  6121. default:
  6122. break;
  6123. }
  6124. tp->key[2] |= ((u64)pid << TCAM_V4KEY2_PROTO_SHIFT);
  6125. if (pid) {
  6126. tp->key_mask[2] |= TCAM_V4KEY2_PROTO;
  6127. }
  6128. }
  6129. static int niu_add_ethtool_tcam_entry(struct niu *np,
  6130. struct ethtool_rxnfc *nfc)
  6131. {
  6132. struct niu_parent *parent = np->parent;
  6133. struct niu_tcam_entry *tp;
  6134. struct ethtool_rx_flow_spec *fsp = &nfc->fs;
  6135. struct niu_rdc_tables *rdc_table = &parent->rdc_group_cfg[np->port];
  6136. int l2_rdc_table = rdc_table->first_table_num;
  6137. u16 idx;
  6138. u64 class;
  6139. unsigned long flags;
  6140. int err, ret;
  6141. ret = 0;
  6142. idx = nfc->fs.location;
  6143. if (idx >= tcam_get_size(np))
  6144. return -EINVAL;
  6145. if (fsp->flow_type == IP_USER_FLOW) {
  6146. int i;
  6147. int add_usr_cls = 0;
  6148. int ipv6 = 0;
  6149. struct ethtool_usrip4_spec *uspec = &fsp->h_u.usr_ip4_spec;
  6150. struct ethtool_usrip4_spec *umask = &fsp->m_u.usr_ip4_spec;
  6151. niu_lock_parent(np, flags);
  6152. for (i = 0; i < NIU_L3_PROG_CLS; i++) {
  6153. if (parent->l3_cls[i]) {
  6154. if (uspec->proto == parent->l3_cls_pid[i]) {
  6155. class = parent->l3_cls[i];
  6156. parent->l3_cls_refcnt[i]++;
  6157. add_usr_cls = 1;
  6158. break;
  6159. }
  6160. } else {
  6161. /* Program new user IP class */
  6162. switch (i) {
  6163. case 0:
  6164. class = CLASS_CODE_USER_PROG1;
  6165. break;
  6166. case 1:
  6167. class = CLASS_CODE_USER_PROG2;
  6168. break;
  6169. case 2:
  6170. class = CLASS_CODE_USER_PROG3;
  6171. break;
  6172. case 3:
  6173. class = CLASS_CODE_USER_PROG4;
  6174. break;
  6175. default:
  6176. break;
  6177. }
  6178. if (uspec->ip_ver == ETH_RX_NFC_IP6)
  6179. ipv6 = 1;
  6180. ret = tcam_user_ip_class_set(np, class, ipv6,
  6181. uspec->proto,
  6182. uspec->tos,
  6183. umask->tos);
  6184. if (ret)
  6185. goto out;
  6186. ret = tcam_user_ip_class_enable(np, class, 1);
  6187. if (ret)
  6188. goto out;
  6189. parent->l3_cls[i] = class;
  6190. parent->l3_cls_pid[i] = uspec->proto;
  6191. parent->l3_cls_refcnt[i]++;
  6192. add_usr_cls = 1;
  6193. break;
  6194. }
  6195. }
  6196. if (!add_usr_cls) {
  6197. netdev_info(np->dev, "niu%d: %s(): Could not find/insert class for pid %d\n",
  6198. parent->index, __func__, uspec->proto);
  6199. ret = -EINVAL;
  6200. goto out;
  6201. }
  6202. niu_unlock_parent(np, flags);
  6203. } else {
  6204. if (!niu_ethflow_to_class(fsp->flow_type, &class)) {
  6205. return -EINVAL;
  6206. }
  6207. }
  6208. niu_lock_parent(np, flags);
  6209. idx = tcam_get_index(np, idx);
  6210. tp = &parent->tcam[idx];
  6211. memset(tp, 0, sizeof(*tp));
  6212. /* fill in the tcam key and mask */
  6213. switch (fsp->flow_type) {
  6214. case TCP_V4_FLOW:
  6215. case UDP_V4_FLOW:
  6216. case SCTP_V4_FLOW:
  6217. case AH_V4_FLOW:
  6218. case ESP_V4_FLOW:
  6219. niu_get_tcamkey_from_ip4fs(fsp, tp, l2_rdc_table, class);
  6220. break;
  6221. case TCP_V6_FLOW:
  6222. case UDP_V6_FLOW:
  6223. case SCTP_V6_FLOW:
  6224. case AH_V6_FLOW:
  6225. case ESP_V6_FLOW:
  6226. /* Not yet implemented */
  6227. netdev_info(np->dev, "niu%d: In %s(): flow %d for IPv6 not implemented\n",
  6228. parent->index, __func__, fsp->flow_type);
  6229. ret = -EINVAL;
  6230. goto out;
  6231. case IP_USER_FLOW:
  6232. if (fsp->h_u.usr_ip4_spec.ip_ver == ETH_RX_NFC_IP4) {
  6233. niu_get_tcamkey_from_ip4fs(fsp, tp, l2_rdc_table,
  6234. class);
  6235. } else {
  6236. /* Not yet implemented */
  6237. netdev_info(np->dev, "niu%d: In %s(): usr flow for IPv6 not implemented\n",
  6238. parent->index, __func__);
  6239. ret = -EINVAL;
  6240. goto out;
  6241. }
  6242. break;
  6243. default:
  6244. netdev_info(np->dev, "niu%d: In %s(): Unknown flow type %d\n",
  6245. parent->index, __func__, fsp->flow_type);
  6246. ret = -EINVAL;
  6247. goto out;
  6248. }
  6249. /* fill in the assoc data */
  6250. if (fsp->ring_cookie == RX_CLS_FLOW_DISC) {
  6251. tp->assoc_data = TCAM_ASSOCDATA_DISC;
  6252. } else {
  6253. if (fsp->ring_cookie >= np->num_rx_rings) {
  6254. netdev_info(np->dev, "niu%d: In %s(): Invalid RX ring %lld\n",
  6255. parent->index, __func__,
  6256. (long long)fsp->ring_cookie);
  6257. ret = -EINVAL;
  6258. goto out;
  6259. }
  6260. tp->assoc_data = (TCAM_ASSOCDATA_TRES_USE_OFFSET |
  6261. (fsp->ring_cookie <<
  6262. TCAM_ASSOCDATA_OFFSET_SHIFT));
  6263. }
  6264. err = tcam_write(np, idx, tp->key, tp->key_mask);
  6265. if (err) {
  6266. ret = -EINVAL;
  6267. goto out;
  6268. }
  6269. err = tcam_assoc_write(np, idx, tp->assoc_data);
  6270. if (err) {
  6271. ret = -EINVAL;
  6272. goto out;
  6273. }
  6274. /* validate the entry */
  6275. tp->valid = 1;
  6276. np->clas.tcam_valid_entries++;
  6277. out:
  6278. niu_unlock_parent(np, flags);
  6279. return ret;
  6280. }
  6281. static int niu_del_ethtool_tcam_entry(struct niu *np, u32 loc)
  6282. {
  6283. struct niu_parent *parent = np->parent;
  6284. struct niu_tcam_entry *tp;
  6285. u16 idx;
  6286. unsigned long flags;
  6287. u64 class;
  6288. int ret = 0;
  6289. if (loc >= tcam_get_size(np))
  6290. return -EINVAL;
  6291. niu_lock_parent(np, flags);
  6292. idx = tcam_get_index(np, loc);
  6293. tp = &parent->tcam[idx];
  6294. /* if the entry is of a user defined class, then update*/
  6295. class = (tp->key[0] & TCAM_V4KEY0_CLASS_CODE) >>
  6296. TCAM_V4KEY0_CLASS_CODE_SHIFT;
  6297. if (class >= CLASS_CODE_USER_PROG1 && class <= CLASS_CODE_USER_PROG4) {
  6298. int i;
  6299. for (i = 0; i < NIU_L3_PROG_CLS; i++) {
  6300. if (parent->l3_cls[i] == class) {
  6301. parent->l3_cls_refcnt[i]--;
  6302. if (!parent->l3_cls_refcnt[i]) {
  6303. /* disable class */
  6304. ret = tcam_user_ip_class_enable(np,
  6305. class,
  6306. 0);
  6307. if (ret)
  6308. goto out;
  6309. parent->l3_cls[i] = 0;
  6310. parent->l3_cls_pid[i] = 0;
  6311. }
  6312. break;
  6313. }
  6314. }
  6315. if (i == NIU_L3_PROG_CLS) {
  6316. netdev_info(np->dev, "niu%d: In %s(): Usr class 0x%llx not found\n",
  6317. parent->index, __func__,
  6318. (unsigned long long)class);
  6319. ret = -EINVAL;
  6320. goto out;
  6321. }
  6322. }
  6323. ret = tcam_flush(np, idx);
  6324. if (ret)
  6325. goto out;
  6326. /* invalidate the entry */
  6327. tp->valid = 0;
  6328. np->clas.tcam_valid_entries--;
  6329. out:
  6330. niu_unlock_parent(np, flags);
  6331. return ret;
  6332. }
  6333. static int niu_set_nfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
  6334. {
  6335. struct niu *np = netdev_priv(dev);
  6336. int ret = 0;
  6337. switch (cmd->cmd) {
  6338. case ETHTOOL_SRXFH:
  6339. ret = niu_set_hash_opts(np, cmd);
  6340. break;
  6341. case ETHTOOL_SRXCLSRLINS:
  6342. ret = niu_add_ethtool_tcam_entry(np, cmd);
  6343. break;
  6344. case ETHTOOL_SRXCLSRLDEL:
  6345. ret = niu_del_ethtool_tcam_entry(np, cmd->fs.location);
  6346. break;
  6347. default:
  6348. ret = -EINVAL;
  6349. break;
  6350. }
  6351. return ret;
  6352. }
  6353. static const struct {
  6354. const char string[ETH_GSTRING_LEN];
  6355. } niu_xmac_stat_keys[] = {
  6356. { "tx_frames" },
  6357. { "tx_bytes" },
  6358. { "tx_fifo_errors" },
  6359. { "tx_overflow_errors" },
  6360. { "tx_max_pkt_size_errors" },
  6361. { "tx_underflow_errors" },
  6362. { "rx_local_faults" },
  6363. { "rx_remote_faults" },
  6364. { "rx_link_faults" },
  6365. { "rx_align_errors" },
  6366. { "rx_frags" },
  6367. { "rx_mcasts" },
  6368. { "rx_bcasts" },
  6369. { "rx_hist_cnt1" },
  6370. { "rx_hist_cnt2" },
  6371. { "rx_hist_cnt3" },
  6372. { "rx_hist_cnt4" },
  6373. { "rx_hist_cnt5" },
  6374. { "rx_hist_cnt6" },
  6375. { "rx_hist_cnt7" },
  6376. { "rx_octets" },
  6377. { "rx_code_violations" },
  6378. { "rx_len_errors" },
  6379. { "rx_crc_errors" },
  6380. { "rx_underflows" },
  6381. { "rx_overflows" },
  6382. { "pause_off_state" },
  6383. { "pause_on_state" },
  6384. { "pause_received" },
  6385. };
  6386. #define NUM_XMAC_STAT_KEYS ARRAY_SIZE(niu_xmac_stat_keys)
  6387. static const struct {
  6388. const char string[ETH_GSTRING_LEN];
  6389. } niu_bmac_stat_keys[] = {
  6390. { "tx_underflow_errors" },
  6391. { "tx_max_pkt_size_errors" },
  6392. { "tx_bytes" },
  6393. { "tx_frames" },
  6394. { "rx_overflows" },
  6395. { "rx_frames" },
  6396. { "rx_align_errors" },
  6397. { "rx_crc_errors" },
  6398. { "rx_len_errors" },
  6399. { "pause_off_state" },
  6400. { "pause_on_state" },
  6401. { "pause_received" },
  6402. };
  6403. #define NUM_BMAC_STAT_KEYS ARRAY_SIZE(niu_bmac_stat_keys)
  6404. static const struct {
  6405. const char string[ETH_GSTRING_LEN];
  6406. } niu_rxchan_stat_keys[] = {
  6407. { "rx_channel" },
  6408. { "rx_packets" },
  6409. { "rx_bytes" },
  6410. { "rx_dropped" },
  6411. { "rx_errors" },
  6412. };
  6413. #define NUM_RXCHAN_STAT_KEYS ARRAY_SIZE(niu_rxchan_stat_keys)
  6414. static const struct {
  6415. const char string[ETH_GSTRING_LEN];
  6416. } niu_txchan_stat_keys[] = {
  6417. { "tx_channel" },
  6418. { "tx_packets" },
  6419. { "tx_bytes" },
  6420. { "tx_errors" },
  6421. };
  6422. #define NUM_TXCHAN_STAT_KEYS ARRAY_SIZE(niu_txchan_stat_keys)
  6423. static void niu_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  6424. {
  6425. struct niu *np = netdev_priv(dev);
  6426. int i;
  6427. if (stringset != ETH_SS_STATS)
  6428. return;
  6429. if (np->flags & NIU_FLAGS_XMAC) {
  6430. memcpy(data, niu_xmac_stat_keys,
  6431. sizeof(niu_xmac_stat_keys));
  6432. data += sizeof(niu_xmac_stat_keys);
  6433. } else {
  6434. memcpy(data, niu_bmac_stat_keys,
  6435. sizeof(niu_bmac_stat_keys));
  6436. data += sizeof(niu_bmac_stat_keys);
  6437. }
  6438. for (i = 0; i < np->num_rx_rings; i++) {
  6439. memcpy(data, niu_rxchan_stat_keys,
  6440. sizeof(niu_rxchan_stat_keys));
  6441. data += sizeof(niu_rxchan_stat_keys);
  6442. }
  6443. for (i = 0; i < np->num_tx_rings; i++) {
  6444. memcpy(data, niu_txchan_stat_keys,
  6445. sizeof(niu_txchan_stat_keys));
  6446. data += sizeof(niu_txchan_stat_keys);
  6447. }
  6448. }
  6449. static int niu_get_sset_count(struct net_device *dev, int stringset)
  6450. {
  6451. struct niu *np = netdev_priv(dev);
  6452. if (stringset != ETH_SS_STATS)
  6453. return -EINVAL;
  6454. return ((np->flags & NIU_FLAGS_XMAC ?
  6455. NUM_XMAC_STAT_KEYS :
  6456. NUM_BMAC_STAT_KEYS) +
  6457. (np->num_rx_rings * NUM_RXCHAN_STAT_KEYS) +
  6458. (np->num_tx_rings * NUM_TXCHAN_STAT_KEYS));
  6459. }
  6460. static void niu_get_ethtool_stats(struct net_device *dev,
  6461. struct ethtool_stats *stats, u64 *data)
  6462. {
  6463. struct niu *np = netdev_priv(dev);
  6464. int i;
  6465. niu_sync_mac_stats(np);
  6466. if (np->flags & NIU_FLAGS_XMAC) {
  6467. memcpy(data, &np->mac_stats.xmac,
  6468. sizeof(struct niu_xmac_stats));
  6469. data += (sizeof(struct niu_xmac_stats) / sizeof(u64));
  6470. } else {
  6471. memcpy(data, &np->mac_stats.bmac,
  6472. sizeof(struct niu_bmac_stats));
  6473. data += (sizeof(struct niu_bmac_stats) / sizeof(u64));
  6474. }
  6475. for (i = 0; i < np->num_rx_rings; i++) {
  6476. struct rx_ring_info *rp = &np->rx_rings[i];
  6477. niu_sync_rx_discard_stats(np, rp, 0);
  6478. data[0] = rp->rx_channel;
  6479. data[1] = rp->rx_packets;
  6480. data[2] = rp->rx_bytes;
  6481. data[3] = rp->rx_dropped;
  6482. data[4] = rp->rx_errors;
  6483. data += 5;
  6484. }
  6485. for (i = 0; i < np->num_tx_rings; i++) {
  6486. struct tx_ring_info *rp = &np->tx_rings[i];
  6487. data[0] = rp->tx_channel;
  6488. data[1] = rp->tx_packets;
  6489. data[2] = rp->tx_bytes;
  6490. data[3] = rp->tx_errors;
  6491. data += 4;
  6492. }
  6493. }
  6494. static u64 niu_led_state_save(struct niu *np)
  6495. {
  6496. if (np->flags & NIU_FLAGS_XMAC)
  6497. return nr64_mac(XMAC_CONFIG);
  6498. else
  6499. return nr64_mac(BMAC_XIF_CONFIG);
  6500. }
  6501. static void niu_led_state_restore(struct niu *np, u64 val)
  6502. {
  6503. if (np->flags & NIU_FLAGS_XMAC)
  6504. nw64_mac(XMAC_CONFIG, val);
  6505. else
  6506. nw64_mac(BMAC_XIF_CONFIG, val);
  6507. }
  6508. static void niu_force_led(struct niu *np, int on)
  6509. {
  6510. u64 val, reg, bit;
  6511. if (np->flags & NIU_FLAGS_XMAC) {
  6512. reg = XMAC_CONFIG;
  6513. bit = XMAC_CONFIG_FORCE_LED_ON;
  6514. } else {
  6515. reg = BMAC_XIF_CONFIG;
  6516. bit = BMAC_XIF_CONFIG_LINK_LED;
  6517. }
  6518. val = nr64_mac(reg);
  6519. if (on)
  6520. val |= bit;
  6521. else
  6522. val &= ~bit;
  6523. nw64_mac(reg, val);
  6524. }
  6525. static int niu_phys_id(struct net_device *dev, u32 data)
  6526. {
  6527. struct niu *np = netdev_priv(dev);
  6528. u64 orig_led_state;
  6529. int i;
  6530. if (!netif_running(dev))
  6531. return -EAGAIN;
  6532. if (data == 0)
  6533. data = 2;
  6534. orig_led_state = niu_led_state_save(np);
  6535. for (i = 0; i < (data * 2); i++) {
  6536. int on = ((i % 2) == 0);
  6537. niu_force_led(np, on);
  6538. if (msleep_interruptible(500))
  6539. break;
  6540. }
  6541. niu_led_state_restore(np, orig_led_state);
  6542. return 0;
  6543. }
  6544. static const struct ethtool_ops niu_ethtool_ops = {
  6545. .get_drvinfo = niu_get_drvinfo,
  6546. .get_link = ethtool_op_get_link,
  6547. .get_msglevel = niu_get_msglevel,
  6548. .set_msglevel = niu_set_msglevel,
  6549. .nway_reset = niu_nway_reset,
  6550. .get_eeprom_len = niu_get_eeprom_len,
  6551. .get_eeprom = niu_get_eeprom,
  6552. .get_settings = niu_get_settings,
  6553. .set_settings = niu_set_settings,
  6554. .get_strings = niu_get_strings,
  6555. .get_sset_count = niu_get_sset_count,
  6556. .get_ethtool_stats = niu_get_ethtool_stats,
  6557. .phys_id = niu_phys_id,
  6558. .get_rxnfc = niu_get_nfc,
  6559. .set_rxnfc = niu_set_nfc,
  6560. };
  6561. static int niu_ldg_assign_ldn(struct niu *np, struct niu_parent *parent,
  6562. int ldg, int ldn)
  6563. {
  6564. if (ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX)
  6565. return -EINVAL;
  6566. if (ldn < 0 || ldn > LDN_MAX)
  6567. return -EINVAL;
  6568. parent->ldg_map[ldn] = ldg;
  6569. if (np->parent->plat_type == PLAT_TYPE_NIU) {
  6570. /* On N2 NIU, the ldn-->ldg assignments are setup and fixed by
  6571. * the firmware, and we're not supposed to change them.
  6572. * Validate the mapping, because if it's wrong we probably
  6573. * won't get any interrupts and that's painful to debug.
  6574. */
  6575. if (nr64(LDG_NUM(ldn)) != ldg) {
  6576. dev_err(np->device, "Port %u, mis-matched LDG assignment for ldn %d, should be %d is %llu\n",
  6577. np->port, ldn, ldg,
  6578. (unsigned long long) nr64(LDG_NUM(ldn)));
  6579. return -EINVAL;
  6580. }
  6581. } else
  6582. nw64(LDG_NUM(ldn), ldg);
  6583. return 0;
  6584. }
  6585. static int niu_set_ldg_timer_res(struct niu *np, int res)
  6586. {
  6587. if (res < 0 || res > LDG_TIMER_RES_VAL)
  6588. return -EINVAL;
  6589. nw64(LDG_TIMER_RES, res);
  6590. return 0;
  6591. }
  6592. static int niu_set_ldg_sid(struct niu *np, int ldg, int func, int vector)
  6593. {
  6594. if ((ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX) ||
  6595. (func < 0 || func > 3) ||
  6596. (vector < 0 || vector > 0x1f))
  6597. return -EINVAL;
  6598. nw64(SID(ldg), (func << SID_FUNC_SHIFT) | vector);
  6599. return 0;
  6600. }
  6601. static int __devinit niu_pci_eeprom_read(struct niu *np, u32 addr)
  6602. {
  6603. u64 frame, frame_base = (ESPC_PIO_STAT_READ_START |
  6604. (addr << ESPC_PIO_STAT_ADDR_SHIFT));
  6605. int limit;
  6606. if (addr > (ESPC_PIO_STAT_ADDR >> ESPC_PIO_STAT_ADDR_SHIFT))
  6607. return -EINVAL;
  6608. frame = frame_base;
  6609. nw64(ESPC_PIO_STAT, frame);
  6610. limit = 64;
  6611. do {
  6612. udelay(5);
  6613. frame = nr64(ESPC_PIO_STAT);
  6614. if (frame & ESPC_PIO_STAT_READ_END)
  6615. break;
  6616. } while (limit--);
  6617. if (!(frame & ESPC_PIO_STAT_READ_END)) {
  6618. dev_err(np->device, "EEPROM read timeout frame[%llx]\n",
  6619. (unsigned long long) frame);
  6620. return -ENODEV;
  6621. }
  6622. frame = frame_base;
  6623. nw64(ESPC_PIO_STAT, frame);
  6624. limit = 64;
  6625. do {
  6626. udelay(5);
  6627. frame = nr64(ESPC_PIO_STAT);
  6628. if (frame & ESPC_PIO_STAT_READ_END)
  6629. break;
  6630. } while (limit--);
  6631. if (!(frame & ESPC_PIO_STAT_READ_END)) {
  6632. dev_err(np->device, "EEPROM read timeout frame[%llx]\n",
  6633. (unsigned long long) frame);
  6634. return -ENODEV;
  6635. }
  6636. frame = nr64(ESPC_PIO_STAT);
  6637. return (frame & ESPC_PIO_STAT_DATA) >> ESPC_PIO_STAT_DATA_SHIFT;
  6638. }
  6639. static int __devinit niu_pci_eeprom_read16(struct niu *np, u32 off)
  6640. {
  6641. int err = niu_pci_eeprom_read(np, off);
  6642. u16 val;
  6643. if (err < 0)
  6644. return err;
  6645. val = (err << 8);
  6646. err = niu_pci_eeprom_read(np, off + 1);
  6647. if (err < 0)
  6648. return err;
  6649. val |= (err & 0xff);
  6650. return val;
  6651. }
  6652. static int __devinit niu_pci_eeprom_read16_swp(struct niu *np, u32 off)
  6653. {
  6654. int err = niu_pci_eeprom_read(np, off);
  6655. u16 val;
  6656. if (err < 0)
  6657. return err;
  6658. val = (err & 0xff);
  6659. err = niu_pci_eeprom_read(np, off + 1);
  6660. if (err < 0)
  6661. return err;
  6662. val |= (err & 0xff) << 8;
  6663. return val;
  6664. }
  6665. static int __devinit niu_pci_vpd_get_propname(struct niu *np,
  6666. u32 off,
  6667. char *namebuf,
  6668. int namebuf_len)
  6669. {
  6670. int i;
  6671. for (i = 0; i < namebuf_len; i++) {
  6672. int err = niu_pci_eeprom_read(np, off + i);
  6673. if (err < 0)
  6674. return err;
  6675. *namebuf++ = err;
  6676. if (!err)
  6677. break;
  6678. }
  6679. if (i >= namebuf_len)
  6680. return -EINVAL;
  6681. return i + 1;
  6682. }
  6683. static void __devinit niu_vpd_parse_version(struct niu *np)
  6684. {
  6685. struct niu_vpd *vpd = &np->vpd;
  6686. int len = strlen(vpd->version) + 1;
  6687. const char *s = vpd->version;
  6688. int i;
  6689. for (i = 0; i < len - 5; i++) {
  6690. if (!strncmp(s + i, "FCode ", 6))
  6691. break;
  6692. }
  6693. if (i >= len - 5)
  6694. return;
  6695. s += i + 5;
  6696. sscanf(s, "%d.%d", &vpd->fcode_major, &vpd->fcode_minor);
  6697. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6698. "VPD_SCAN: FCODE major(%d) minor(%d)\n",
  6699. vpd->fcode_major, vpd->fcode_minor);
  6700. if (vpd->fcode_major > NIU_VPD_MIN_MAJOR ||
  6701. (vpd->fcode_major == NIU_VPD_MIN_MAJOR &&
  6702. vpd->fcode_minor >= NIU_VPD_MIN_MINOR))
  6703. np->flags |= NIU_FLAGS_VPD_VALID;
  6704. }
  6705. /* ESPC_PIO_EN_ENABLE must be set */
  6706. static int __devinit niu_pci_vpd_scan_props(struct niu *np,
  6707. u32 start, u32 end)
  6708. {
  6709. unsigned int found_mask = 0;
  6710. #define FOUND_MASK_MODEL 0x00000001
  6711. #define FOUND_MASK_BMODEL 0x00000002
  6712. #define FOUND_MASK_VERS 0x00000004
  6713. #define FOUND_MASK_MAC 0x00000008
  6714. #define FOUND_MASK_NMAC 0x00000010
  6715. #define FOUND_MASK_PHY 0x00000020
  6716. #define FOUND_MASK_ALL 0x0000003f
  6717. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6718. "VPD_SCAN: start[%x] end[%x]\n", start, end);
  6719. while (start < end) {
  6720. int len, err, instance, type, prop_len;
  6721. char namebuf[64];
  6722. u8 *prop_buf;
  6723. int max_len;
  6724. if (found_mask == FOUND_MASK_ALL) {
  6725. niu_vpd_parse_version(np);
  6726. return 1;
  6727. }
  6728. err = niu_pci_eeprom_read(np, start + 2);
  6729. if (err < 0)
  6730. return err;
  6731. len = err;
  6732. start += 3;
  6733. instance = niu_pci_eeprom_read(np, start);
  6734. type = niu_pci_eeprom_read(np, start + 3);
  6735. prop_len = niu_pci_eeprom_read(np, start + 4);
  6736. err = niu_pci_vpd_get_propname(np, start + 5, namebuf, 64);
  6737. if (err < 0)
  6738. return err;
  6739. prop_buf = NULL;
  6740. max_len = 0;
  6741. if (!strcmp(namebuf, "model")) {
  6742. prop_buf = np->vpd.model;
  6743. max_len = NIU_VPD_MODEL_MAX;
  6744. found_mask |= FOUND_MASK_MODEL;
  6745. } else if (!strcmp(namebuf, "board-model")) {
  6746. prop_buf = np->vpd.board_model;
  6747. max_len = NIU_VPD_BD_MODEL_MAX;
  6748. found_mask |= FOUND_MASK_BMODEL;
  6749. } else if (!strcmp(namebuf, "version")) {
  6750. prop_buf = np->vpd.version;
  6751. max_len = NIU_VPD_VERSION_MAX;
  6752. found_mask |= FOUND_MASK_VERS;
  6753. } else if (!strcmp(namebuf, "local-mac-address")) {
  6754. prop_buf = np->vpd.local_mac;
  6755. max_len = ETH_ALEN;
  6756. found_mask |= FOUND_MASK_MAC;
  6757. } else if (!strcmp(namebuf, "num-mac-addresses")) {
  6758. prop_buf = &np->vpd.mac_num;
  6759. max_len = 1;
  6760. found_mask |= FOUND_MASK_NMAC;
  6761. } else if (!strcmp(namebuf, "phy-type")) {
  6762. prop_buf = np->vpd.phy_type;
  6763. max_len = NIU_VPD_PHY_TYPE_MAX;
  6764. found_mask |= FOUND_MASK_PHY;
  6765. }
  6766. if (max_len && prop_len > max_len) {
  6767. dev_err(np->device, "Property '%s' length (%d) is too long\n", namebuf, prop_len);
  6768. return -EINVAL;
  6769. }
  6770. if (prop_buf) {
  6771. u32 off = start + 5 + err;
  6772. int i;
  6773. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6774. "VPD_SCAN: Reading in property [%s] len[%d]\n",
  6775. namebuf, prop_len);
  6776. for (i = 0; i < prop_len; i++)
  6777. *prop_buf++ = niu_pci_eeprom_read(np, off + i);
  6778. }
  6779. start += len;
  6780. }
  6781. return 0;
  6782. }
  6783. /* ESPC_PIO_EN_ENABLE must be set */
  6784. static void __devinit niu_pci_vpd_fetch(struct niu *np, u32 start)
  6785. {
  6786. u32 offset;
  6787. int err;
  6788. err = niu_pci_eeprom_read16_swp(np, start + 1);
  6789. if (err < 0)
  6790. return;
  6791. offset = err + 3;
  6792. while (start + offset < ESPC_EEPROM_SIZE) {
  6793. u32 here = start + offset;
  6794. u32 end;
  6795. err = niu_pci_eeprom_read(np, here);
  6796. if (err != 0x90)
  6797. return;
  6798. err = niu_pci_eeprom_read16_swp(np, here + 1);
  6799. if (err < 0)
  6800. return;
  6801. here = start + offset + 3;
  6802. end = start + offset + err;
  6803. offset += err;
  6804. err = niu_pci_vpd_scan_props(np, here, end);
  6805. if (err < 0 || err == 1)
  6806. return;
  6807. }
  6808. }
  6809. /* ESPC_PIO_EN_ENABLE must be set */
  6810. static u32 __devinit niu_pci_vpd_offset(struct niu *np)
  6811. {
  6812. u32 start = 0, end = ESPC_EEPROM_SIZE, ret;
  6813. int err;
  6814. while (start < end) {
  6815. ret = start;
  6816. /* ROM header signature? */
  6817. err = niu_pci_eeprom_read16(np, start + 0);
  6818. if (err != 0x55aa)
  6819. return 0;
  6820. /* Apply offset to PCI data structure. */
  6821. err = niu_pci_eeprom_read16(np, start + 23);
  6822. if (err < 0)
  6823. return 0;
  6824. start += err;
  6825. /* Check for "PCIR" signature. */
  6826. err = niu_pci_eeprom_read16(np, start + 0);
  6827. if (err != 0x5043)
  6828. return 0;
  6829. err = niu_pci_eeprom_read16(np, start + 2);
  6830. if (err != 0x4952)
  6831. return 0;
  6832. /* Check for OBP image type. */
  6833. err = niu_pci_eeprom_read(np, start + 20);
  6834. if (err < 0)
  6835. return 0;
  6836. if (err != 0x01) {
  6837. err = niu_pci_eeprom_read(np, ret + 2);
  6838. if (err < 0)
  6839. return 0;
  6840. start = ret + (err * 512);
  6841. continue;
  6842. }
  6843. err = niu_pci_eeprom_read16_swp(np, start + 8);
  6844. if (err < 0)
  6845. return err;
  6846. ret += err;
  6847. err = niu_pci_eeprom_read(np, ret + 0);
  6848. if (err != 0x82)
  6849. return 0;
  6850. return ret;
  6851. }
  6852. return 0;
  6853. }
  6854. static int __devinit niu_phy_type_prop_decode(struct niu *np,
  6855. const char *phy_prop)
  6856. {
  6857. if (!strcmp(phy_prop, "mif")) {
  6858. /* 1G copper, MII */
  6859. np->flags &= ~(NIU_FLAGS_FIBER |
  6860. NIU_FLAGS_10G);
  6861. np->mac_xcvr = MAC_XCVR_MII;
  6862. } else if (!strcmp(phy_prop, "xgf")) {
  6863. /* 10G fiber, XPCS */
  6864. np->flags |= (NIU_FLAGS_10G |
  6865. NIU_FLAGS_FIBER);
  6866. np->mac_xcvr = MAC_XCVR_XPCS;
  6867. } else if (!strcmp(phy_prop, "pcs")) {
  6868. /* 1G fiber, PCS */
  6869. np->flags &= ~NIU_FLAGS_10G;
  6870. np->flags |= NIU_FLAGS_FIBER;
  6871. np->mac_xcvr = MAC_XCVR_PCS;
  6872. } else if (!strcmp(phy_prop, "xgc")) {
  6873. /* 10G copper, XPCS */
  6874. np->flags |= NIU_FLAGS_10G;
  6875. np->flags &= ~NIU_FLAGS_FIBER;
  6876. np->mac_xcvr = MAC_XCVR_XPCS;
  6877. } else if (!strcmp(phy_prop, "xgsd") || !strcmp(phy_prop, "gsd")) {
  6878. /* 10G Serdes or 1G Serdes, default to 10G */
  6879. np->flags |= NIU_FLAGS_10G;
  6880. np->flags &= ~NIU_FLAGS_FIBER;
  6881. np->flags |= NIU_FLAGS_XCVR_SERDES;
  6882. np->mac_xcvr = MAC_XCVR_XPCS;
  6883. } else {
  6884. return -EINVAL;
  6885. }
  6886. return 0;
  6887. }
  6888. static int niu_pci_vpd_get_nports(struct niu *np)
  6889. {
  6890. int ports = 0;
  6891. if ((!strcmp(np->vpd.model, NIU_QGC_LP_MDL_STR)) ||
  6892. (!strcmp(np->vpd.model, NIU_QGC_PEM_MDL_STR)) ||
  6893. (!strcmp(np->vpd.model, NIU_MARAMBA_MDL_STR)) ||
  6894. (!strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) ||
  6895. (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR))) {
  6896. ports = 4;
  6897. } else if ((!strcmp(np->vpd.model, NIU_2XGF_LP_MDL_STR)) ||
  6898. (!strcmp(np->vpd.model, NIU_2XGF_PEM_MDL_STR)) ||
  6899. (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) ||
  6900. (!strcmp(np->vpd.model, NIU_2XGF_MRVL_MDL_STR))) {
  6901. ports = 2;
  6902. }
  6903. return ports;
  6904. }
  6905. static void __devinit niu_pci_vpd_validate(struct niu *np)
  6906. {
  6907. struct net_device *dev = np->dev;
  6908. struct niu_vpd *vpd = &np->vpd;
  6909. u8 val8;
  6910. if (!is_valid_ether_addr(&vpd->local_mac[0])) {
  6911. dev_err(np->device, "VPD MAC invalid, falling back to SPROM\n");
  6912. np->flags &= ~NIU_FLAGS_VPD_VALID;
  6913. return;
  6914. }
  6915. if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) ||
  6916. !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) {
  6917. np->flags |= NIU_FLAGS_10G;
  6918. np->flags &= ~NIU_FLAGS_FIBER;
  6919. np->flags |= NIU_FLAGS_XCVR_SERDES;
  6920. np->mac_xcvr = MAC_XCVR_PCS;
  6921. if (np->port > 1) {
  6922. np->flags |= NIU_FLAGS_FIBER;
  6923. np->flags &= ~NIU_FLAGS_10G;
  6924. }
  6925. if (np->flags & NIU_FLAGS_10G)
  6926. np->mac_xcvr = MAC_XCVR_XPCS;
  6927. } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) {
  6928. np->flags |= (NIU_FLAGS_10G | NIU_FLAGS_FIBER |
  6929. NIU_FLAGS_HOTPLUG_PHY);
  6930. } else if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
  6931. dev_err(np->device, "Illegal phy string [%s]\n",
  6932. np->vpd.phy_type);
  6933. dev_err(np->device, "Falling back to SPROM\n");
  6934. np->flags &= ~NIU_FLAGS_VPD_VALID;
  6935. return;
  6936. }
  6937. memcpy(dev->perm_addr, vpd->local_mac, ETH_ALEN);
  6938. val8 = dev->perm_addr[5];
  6939. dev->perm_addr[5] += np->port;
  6940. if (dev->perm_addr[5] < val8)
  6941. dev->perm_addr[4]++;
  6942. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  6943. }
  6944. static int __devinit niu_pci_probe_sprom(struct niu *np)
  6945. {
  6946. struct net_device *dev = np->dev;
  6947. int len, i;
  6948. u64 val, sum;
  6949. u8 val8;
  6950. val = (nr64(ESPC_VER_IMGSZ) & ESPC_VER_IMGSZ_IMGSZ);
  6951. val >>= ESPC_VER_IMGSZ_IMGSZ_SHIFT;
  6952. len = val / 4;
  6953. np->eeprom_len = len;
  6954. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6955. "SPROM: Image size %llu\n", (unsigned long long)val);
  6956. sum = 0;
  6957. for (i = 0; i < len; i++) {
  6958. val = nr64(ESPC_NCR(i));
  6959. sum += (val >> 0) & 0xff;
  6960. sum += (val >> 8) & 0xff;
  6961. sum += (val >> 16) & 0xff;
  6962. sum += (val >> 24) & 0xff;
  6963. }
  6964. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6965. "SPROM: Checksum %x\n", (int)(sum & 0xff));
  6966. if ((sum & 0xff) != 0xab) {
  6967. dev_err(np->device, "Bad SPROM checksum (%x, should be 0xab)\n", (int)(sum & 0xff));
  6968. return -EINVAL;
  6969. }
  6970. val = nr64(ESPC_PHY_TYPE);
  6971. switch (np->port) {
  6972. case 0:
  6973. val8 = (val & ESPC_PHY_TYPE_PORT0) >>
  6974. ESPC_PHY_TYPE_PORT0_SHIFT;
  6975. break;
  6976. case 1:
  6977. val8 = (val & ESPC_PHY_TYPE_PORT1) >>
  6978. ESPC_PHY_TYPE_PORT1_SHIFT;
  6979. break;
  6980. case 2:
  6981. val8 = (val & ESPC_PHY_TYPE_PORT2) >>
  6982. ESPC_PHY_TYPE_PORT2_SHIFT;
  6983. break;
  6984. case 3:
  6985. val8 = (val & ESPC_PHY_TYPE_PORT3) >>
  6986. ESPC_PHY_TYPE_PORT3_SHIFT;
  6987. break;
  6988. default:
  6989. dev_err(np->device, "Bogus port number %u\n",
  6990. np->port);
  6991. return -EINVAL;
  6992. }
  6993. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6994. "SPROM: PHY type %x\n", val8);
  6995. switch (val8) {
  6996. case ESPC_PHY_TYPE_1G_COPPER:
  6997. /* 1G copper, MII */
  6998. np->flags &= ~(NIU_FLAGS_FIBER |
  6999. NIU_FLAGS_10G);
  7000. np->mac_xcvr = MAC_XCVR_MII;
  7001. break;
  7002. case ESPC_PHY_TYPE_1G_FIBER:
  7003. /* 1G fiber, PCS */
  7004. np->flags &= ~NIU_FLAGS_10G;
  7005. np->flags |= NIU_FLAGS_FIBER;
  7006. np->mac_xcvr = MAC_XCVR_PCS;
  7007. break;
  7008. case ESPC_PHY_TYPE_10G_COPPER:
  7009. /* 10G copper, XPCS */
  7010. np->flags |= NIU_FLAGS_10G;
  7011. np->flags &= ~NIU_FLAGS_FIBER;
  7012. np->mac_xcvr = MAC_XCVR_XPCS;
  7013. break;
  7014. case ESPC_PHY_TYPE_10G_FIBER:
  7015. /* 10G fiber, XPCS */
  7016. np->flags |= (NIU_FLAGS_10G |
  7017. NIU_FLAGS_FIBER);
  7018. np->mac_xcvr = MAC_XCVR_XPCS;
  7019. break;
  7020. default:
  7021. dev_err(np->device, "Bogus SPROM phy type %u\n", val8);
  7022. return -EINVAL;
  7023. }
  7024. val = nr64(ESPC_MAC_ADDR0);
  7025. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7026. "SPROM: MAC_ADDR0[%08llx]\n", (unsigned long long)val);
  7027. dev->perm_addr[0] = (val >> 0) & 0xff;
  7028. dev->perm_addr[1] = (val >> 8) & 0xff;
  7029. dev->perm_addr[2] = (val >> 16) & 0xff;
  7030. dev->perm_addr[3] = (val >> 24) & 0xff;
  7031. val = nr64(ESPC_MAC_ADDR1);
  7032. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7033. "SPROM: MAC_ADDR1[%08llx]\n", (unsigned long long)val);
  7034. dev->perm_addr[4] = (val >> 0) & 0xff;
  7035. dev->perm_addr[5] = (val >> 8) & 0xff;
  7036. if (!is_valid_ether_addr(&dev->perm_addr[0])) {
  7037. dev_err(np->device, "SPROM MAC address invalid [ %pM ]\n",
  7038. dev->perm_addr);
  7039. return -EINVAL;
  7040. }
  7041. val8 = dev->perm_addr[5];
  7042. dev->perm_addr[5] += np->port;
  7043. if (dev->perm_addr[5] < val8)
  7044. dev->perm_addr[4]++;
  7045. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  7046. val = nr64(ESPC_MOD_STR_LEN);
  7047. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7048. "SPROM: MOD_STR_LEN[%llu]\n", (unsigned long long)val);
  7049. if (val >= 8 * 4)
  7050. return -EINVAL;
  7051. for (i = 0; i < val; i += 4) {
  7052. u64 tmp = nr64(ESPC_NCR(5 + (i / 4)));
  7053. np->vpd.model[i + 3] = (tmp >> 0) & 0xff;
  7054. np->vpd.model[i + 2] = (tmp >> 8) & 0xff;
  7055. np->vpd.model[i + 1] = (tmp >> 16) & 0xff;
  7056. np->vpd.model[i + 0] = (tmp >> 24) & 0xff;
  7057. }
  7058. np->vpd.model[val] = '\0';
  7059. val = nr64(ESPC_BD_MOD_STR_LEN);
  7060. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7061. "SPROM: BD_MOD_STR_LEN[%llu]\n", (unsigned long long)val);
  7062. if (val >= 4 * 4)
  7063. return -EINVAL;
  7064. for (i = 0; i < val; i += 4) {
  7065. u64 tmp = nr64(ESPC_NCR(14 + (i / 4)));
  7066. np->vpd.board_model[i + 3] = (tmp >> 0) & 0xff;
  7067. np->vpd.board_model[i + 2] = (tmp >> 8) & 0xff;
  7068. np->vpd.board_model[i + 1] = (tmp >> 16) & 0xff;
  7069. np->vpd.board_model[i + 0] = (tmp >> 24) & 0xff;
  7070. }
  7071. np->vpd.board_model[val] = '\0';
  7072. np->vpd.mac_num =
  7073. nr64(ESPC_NUM_PORTS_MACS) & ESPC_NUM_PORTS_MACS_VAL;
  7074. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7075. "SPROM: NUM_PORTS_MACS[%d]\n", np->vpd.mac_num);
  7076. return 0;
  7077. }
  7078. static int __devinit niu_get_and_validate_port(struct niu *np)
  7079. {
  7080. struct niu_parent *parent = np->parent;
  7081. if (np->port <= 1)
  7082. np->flags |= NIU_FLAGS_XMAC;
  7083. if (!parent->num_ports) {
  7084. if (parent->plat_type == PLAT_TYPE_NIU) {
  7085. parent->num_ports = 2;
  7086. } else {
  7087. parent->num_ports = niu_pci_vpd_get_nports(np);
  7088. if (!parent->num_ports) {
  7089. /* Fall back to SPROM as last resort.
  7090. * This will fail on most cards.
  7091. */
  7092. parent->num_ports = nr64(ESPC_NUM_PORTS_MACS) &
  7093. ESPC_NUM_PORTS_MACS_VAL;
  7094. /* All of the current probing methods fail on
  7095. * Maramba on-board parts.
  7096. */
  7097. if (!parent->num_ports)
  7098. parent->num_ports = 4;
  7099. }
  7100. }
  7101. }
  7102. if (np->port >= parent->num_ports)
  7103. return -ENODEV;
  7104. return 0;
  7105. }
  7106. static int __devinit phy_record(struct niu_parent *parent,
  7107. struct phy_probe_info *p,
  7108. int dev_id_1, int dev_id_2, u8 phy_port,
  7109. int type)
  7110. {
  7111. u32 id = (dev_id_1 << 16) | dev_id_2;
  7112. u8 idx;
  7113. if (dev_id_1 < 0 || dev_id_2 < 0)
  7114. return 0;
  7115. if (type == PHY_TYPE_PMA_PMD || type == PHY_TYPE_PCS) {
  7116. if (((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8704) &&
  7117. ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_MRVL88X2011) &&
  7118. ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8706))
  7119. return 0;
  7120. } else {
  7121. if ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM5464R)
  7122. return 0;
  7123. }
  7124. pr_info("niu%d: Found PHY %08x type %s at phy_port %u\n",
  7125. parent->index, id,
  7126. type == PHY_TYPE_PMA_PMD ? "PMA/PMD" :
  7127. type == PHY_TYPE_PCS ? "PCS" : "MII",
  7128. phy_port);
  7129. if (p->cur[type] >= NIU_MAX_PORTS) {
  7130. pr_err("Too many PHY ports\n");
  7131. return -EINVAL;
  7132. }
  7133. idx = p->cur[type];
  7134. p->phy_id[type][idx] = id;
  7135. p->phy_port[type][idx] = phy_port;
  7136. p->cur[type] = idx + 1;
  7137. return 0;
  7138. }
  7139. static int __devinit port_has_10g(struct phy_probe_info *p, int port)
  7140. {
  7141. int i;
  7142. for (i = 0; i < p->cur[PHY_TYPE_PMA_PMD]; i++) {
  7143. if (p->phy_port[PHY_TYPE_PMA_PMD][i] == port)
  7144. return 1;
  7145. }
  7146. for (i = 0; i < p->cur[PHY_TYPE_PCS]; i++) {
  7147. if (p->phy_port[PHY_TYPE_PCS][i] == port)
  7148. return 1;
  7149. }
  7150. return 0;
  7151. }
  7152. static int __devinit count_10g_ports(struct phy_probe_info *p, int *lowest)
  7153. {
  7154. int port, cnt;
  7155. cnt = 0;
  7156. *lowest = 32;
  7157. for (port = 8; port < 32; port++) {
  7158. if (port_has_10g(p, port)) {
  7159. if (!cnt)
  7160. *lowest = port;
  7161. cnt++;
  7162. }
  7163. }
  7164. return cnt;
  7165. }
  7166. static int __devinit count_1g_ports(struct phy_probe_info *p, int *lowest)
  7167. {
  7168. *lowest = 32;
  7169. if (p->cur[PHY_TYPE_MII])
  7170. *lowest = p->phy_port[PHY_TYPE_MII][0];
  7171. return p->cur[PHY_TYPE_MII];
  7172. }
  7173. static void __devinit niu_n2_divide_channels(struct niu_parent *parent)
  7174. {
  7175. int num_ports = parent->num_ports;
  7176. int i;
  7177. for (i = 0; i < num_ports; i++) {
  7178. parent->rxchan_per_port[i] = (16 / num_ports);
  7179. parent->txchan_per_port[i] = (16 / num_ports);
  7180. pr_info("niu%d: Port %u [%u RX chans] [%u TX chans]\n",
  7181. parent->index, i,
  7182. parent->rxchan_per_port[i],
  7183. parent->txchan_per_port[i]);
  7184. }
  7185. }
  7186. static void __devinit niu_divide_channels(struct niu_parent *parent,
  7187. int num_10g, int num_1g)
  7188. {
  7189. int num_ports = parent->num_ports;
  7190. int rx_chans_per_10g, rx_chans_per_1g;
  7191. int tx_chans_per_10g, tx_chans_per_1g;
  7192. int i, tot_rx, tot_tx;
  7193. if (!num_10g || !num_1g) {
  7194. rx_chans_per_10g = rx_chans_per_1g =
  7195. (NIU_NUM_RXCHAN / num_ports);
  7196. tx_chans_per_10g = tx_chans_per_1g =
  7197. (NIU_NUM_TXCHAN / num_ports);
  7198. } else {
  7199. rx_chans_per_1g = NIU_NUM_RXCHAN / 8;
  7200. rx_chans_per_10g = (NIU_NUM_RXCHAN -
  7201. (rx_chans_per_1g * num_1g)) /
  7202. num_10g;
  7203. tx_chans_per_1g = NIU_NUM_TXCHAN / 6;
  7204. tx_chans_per_10g = (NIU_NUM_TXCHAN -
  7205. (tx_chans_per_1g * num_1g)) /
  7206. num_10g;
  7207. }
  7208. tot_rx = tot_tx = 0;
  7209. for (i = 0; i < num_ports; i++) {
  7210. int type = phy_decode(parent->port_phy, i);
  7211. if (type == PORT_TYPE_10G) {
  7212. parent->rxchan_per_port[i] = rx_chans_per_10g;
  7213. parent->txchan_per_port[i] = tx_chans_per_10g;
  7214. } else {
  7215. parent->rxchan_per_port[i] = rx_chans_per_1g;
  7216. parent->txchan_per_port[i] = tx_chans_per_1g;
  7217. }
  7218. pr_info("niu%d: Port %u [%u RX chans] [%u TX chans]\n",
  7219. parent->index, i,
  7220. parent->rxchan_per_port[i],
  7221. parent->txchan_per_port[i]);
  7222. tot_rx += parent->rxchan_per_port[i];
  7223. tot_tx += parent->txchan_per_port[i];
  7224. }
  7225. if (tot_rx > NIU_NUM_RXCHAN) {
  7226. pr_err("niu%d: Too many RX channels (%d), resetting to one per port\n",
  7227. parent->index, tot_rx);
  7228. for (i = 0; i < num_ports; i++)
  7229. parent->rxchan_per_port[i] = 1;
  7230. }
  7231. if (tot_tx > NIU_NUM_TXCHAN) {
  7232. pr_err("niu%d: Too many TX channels (%d), resetting to one per port\n",
  7233. parent->index, tot_tx);
  7234. for (i = 0; i < num_ports; i++)
  7235. parent->txchan_per_port[i] = 1;
  7236. }
  7237. if (tot_rx < NIU_NUM_RXCHAN || tot_tx < NIU_NUM_TXCHAN) {
  7238. pr_warning("niu%d: Driver bug, wasted channels, RX[%d] TX[%d]\n",
  7239. parent->index, tot_rx, tot_tx);
  7240. }
  7241. }
  7242. static void __devinit niu_divide_rdc_groups(struct niu_parent *parent,
  7243. int num_10g, int num_1g)
  7244. {
  7245. int i, num_ports = parent->num_ports;
  7246. int rdc_group, rdc_groups_per_port;
  7247. int rdc_channel_base;
  7248. rdc_group = 0;
  7249. rdc_groups_per_port = NIU_NUM_RDC_TABLES / num_ports;
  7250. rdc_channel_base = 0;
  7251. for (i = 0; i < num_ports; i++) {
  7252. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[i];
  7253. int grp, num_channels = parent->rxchan_per_port[i];
  7254. int this_channel_offset;
  7255. tp->first_table_num = rdc_group;
  7256. tp->num_tables = rdc_groups_per_port;
  7257. this_channel_offset = 0;
  7258. for (grp = 0; grp < tp->num_tables; grp++) {
  7259. struct rdc_table *rt = &tp->tables[grp];
  7260. int slot;
  7261. pr_info("niu%d: Port %d RDC tbl(%d) [ ",
  7262. parent->index, i, tp->first_table_num + grp);
  7263. for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++) {
  7264. rt->rxdma_channel[slot] =
  7265. rdc_channel_base + this_channel_offset;
  7266. pr_cont("%d ", rt->rxdma_channel[slot]);
  7267. if (++this_channel_offset == num_channels)
  7268. this_channel_offset = 0;
  7269. }
  7270. pr_cont("]\n");
  7271. }
  7272. parent->rdc_default[i] = rdc_channel_base;
  7273. rdc_channel_base += num_channels;
  7274. rdc_group += rdc_groups_per_port;
  7275. }
  7276. }
  7277. static int __devinit fill_phy_probe_info(struct niu *np,
  7278. struct niu_parent *parent,
  7279. struct phy_probe_info *info)
  7280. {
  7281. unsigned long flags;
  7282. int port, err;
  7283. memset(info, 0, sizeof(*info));
  7284. /* Port 0 to 7 are reserved for onboard Serdes, probe the rest. */
  7285. niu_lock_parent(np, flags);
  7286. err = 0;
  7287. for (port = 8; port < 32; port++) {
  7288. int dev_id_1, dev_id_2;
  7289. dev_id_1 = mdio_read(np, port,
  7290. NIU_PMA_PMD_DEV_ADDR, MII_PHYSID1);
  7291. dev_id_2 = mdio_read(np, port,
  7292. NIU_PMA_PMD_DEV_ADDR, MII_PHYSID2);
  7293. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  7294. PHY_TYPE_PMA_PMD);
  7295. if (err)
  7296. break;
  7297. dev_id_1 = mdio_read(np, port,
  7298. NIU_PCS_DEV_ADDR, MII_PHYSID1);
  7299. dev_id_2 = mdio_read(np, port,
  7300. NIU_PCS_DEV_ADDR, MII_PHYSID2);
  7301. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  7302. PHY_TYPE_PCS);
  7303. if (err)
  7304. break;
  7305. dev_id_1 = mii_read(np, port, MII_PHYSID1);
  7306. dev_id_2 = mii_read(np, port, MII_PHYSID2);
  7307. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  7308. PHY_TYPE_MII);
  7309. if (err)
  7310. break;
  7311. }
  7312. niu_unlock_parent(np, flags);
  7313. return err;
  7314. }
  7315. static int __devinit walk_phys(struct niu *np, struct niu_parent *parent)
  7316. {
  7317. struct phy_probe_info *info = &parent->phy_probe_info;
  7318. int lowest_10g, lowest_1g;
  7319. int num_10g, num_1g;
  7320. u32 val;
  7321. int err;
  7322. num_10g = num_1g = 0;
  7323. if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) ||
  7324. !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) {
  7325. num_10g = 0;
  7326. num_1g = 2;
  7327. parent->plat_type = PLAT_TYPE_ATCA_CP3220;
  7328. parent->num_ports = 4;
  7329. val = (phy_encode(PORT_TYPE_1G, 0) |
  7330. phy_encode(PORT_TYPE_1G, 1) |
  7331. phy_encode(PORT_TYPE_1G, 2) |
  7332. phy_encode(PORT_TYPE_1G, 3));
  7333. } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) {
  7334. num_10g = 2;
  7335. num_1g = 0;
  7336. parent->num_ports = 2;
  7337. val = (phy_encode(PORT_TYPE_10G, 0) |
  7338. phy_encode(PORT_TYPE_10G, 1));
  7339. } else if ((np->flags & NIU_FLAGS_XCVR_SERDES) &&
  7340. (parent->plat_type == PLAT_TYPE_NIU)) {
  7341. /* this is the Monza case */
  7342. if (np->flags & NIU_FLAGS_10G) {
  7343. val = (phy_encode(PORT_TYPE_10G, 0) |
  7344. phy_encode(PORT_TYPE_10G, 1));
  7345. } else {
  7346. val = (phy_encode(PORT_TYPE_1G, 0) |
  7347. phy_encode(PORT_TYPE_1G, 1));
  7348. }
  7349. } else {
  7350. err = fill_phy_probe_info(np, parent, info);
  7351. if (err)
  7352. return err;
  7353. num_10g = count_10g_ports(info, &lowest_10g);
  7354. num_1g = count_1g_ports(info, &lowest_1g);
  7355. switch ((num_10g << 4) | num_1g) {
  7356. case 0x24:
  7357. if (lowest_1g == 10)
  7358. parent->plat_type = PLAT_TYPE_VF_P0;
  7359. else if (lowest_1g == 26)
  7360. parent->plat_type = PLAT_TYPE_VF_P1;
  7361. else
  7362. goto unknown_vg_1g_port;
  7363. /* fallthru */
  7364. case 0x22:
  7365. val = (phy_encode(PORT_TYPE_10G, 0) |
  7366. phy_encode(PORT_TYPE_10G, 1) |
  7367. phy_encode(PORT_TYPE_1G, 2) |
  7368. phy_encode(PORT_TYPE_1G, 3));
  7369. break;
  7370. case 0x20:
  7371. val = (phy_encode(PORT_TYPE_10G, 0) |
  7372. phy_encode(PORT_TYPE_10G, 1));
  7373. break;
  7374. case 0x10:
  7375. val = phy_encode(PORT_TYPE_10G, np->port);
  7376. break;
  7377. case 0x14:
  7378. if (lowest_1g == 10)
  7379. parent->plat_type = PLAT_TYPE_VF_P0;
  7380. else if (lowest_1g == 26)
  7381. parent->plat_type = PLAT_TYPE_VF_P1;
  7382. else
  7383. goto unknown_vg_1g_port;
  7384. /* fallthru */
  7385. case 0x13:
  7386. if ((lowest_10g & 0x7) == 0)
  7387. val = (phy_encode(PORT_TYPE_10G, 0) |
  7388. phy_encode(PORT_TYPE_1G, 1) |
  7389. phy_encode(PORT_TYPE_1G, 2) |
  7390. phy_encode(PORT_TYPE_1G, 3));
  7391. else
  7392. val = (phy_encode(PORT_TYPE_1G, 0) |
  7393. phy_encode(PORT_TYPE_10G, 1) |
  7394. phy_encode(PORT_TYPE_1G, 2) |
  7395. phy_encode(PORT_TYPE_1G, 3));
  7396. break;
  7397. case 0x04:
  7398. if (lowest_1g == 10)
  7399. parent->plat_type = PLAT_TYPE_VF_P0;
  7400. else if (lowest_1g == 26)
  7401. parent->plat_type = PLAT_TYPE_VF_P1;
  7402. else
  7403. goto unknown_vg_1g_port;
  7404. val = (phy_encode(PORT_TYPE_1G, 0) |
  7405. phy_encode(PORT_TYPE_1G, 1) |
  7406. phy_encode(PORT_TYPE_1G, 2) |
  7407. phy_encode(PORT_TYPE_1G, 3));
  7408. break;
  7409. default:
  7410. pr_err("Unsupported port config 10G[%d] 1G[%d]\n",
  7411. num_10g, num_1g);
  7412. return -EINVAL;
  7413. }
  7414. }
  7415. parent->port_phy = val;
  7416. if (parent->plat_type == PLAT_TYPE_NIU)
  7417. niu_n2_divide_channels(parent);
  7418. else
  7419. niu_divide_channels(parent, num_10g, num_1g);
  7420. niu_divide_rdc_groups(parent, num_10g, num_1g);
  7421. return 0;
  7422. unknown_vg_1g_port:
  7423. pr_err("Cannot identify platform type, 1gport=%d\n", lowest_1g);
  7424. return -EINVAL;
  7425. }
  7426. static int __devinit niu_probe_ports(struct niu *np)
  7427. {
  7428. struct niu_parent *parent = np->parent;
  7429. int err, i;
  7430. if (parent->port_phy == PORT_PHY_UNKNOWN) {
  7431. err = walk_phys(np, parent);
  7432. if (err)
  7433. return err;
  7434. niu_set_ldg_timer_res(np, 2);
  7435. for (i = 0; i <= LDN_MAX; i++)
  7436. niu_ldn_irq_enable(np, i, 0);
  7437. }
  7438. if (parent->port_phy == PORT_PHY_INVALID)
  7439. return -EINVAL;
  7440. return 0;
  7441. }
  7442. static int __devinit niu_classifier_swstate_init(struct niu *np)
  7443. {
  7444. struct niu_classifier *cp = &np->clas;
  7445. cp->tcam_top = (u16) np->port;
  7446. cp->tcam_sz = np->parent->tcam_num_entries / np->parent->num_ports;
  7447. cp->h1_init = 0xffffffff;
  7448. cp->h2_init = 0xffff;
  7449. return fflp_early_init(np);
  7450. }
  7451. static void __devinit niu_link_config_init(struct niu *np)
  7452. {
  7453. struct niu_link_config *lp = &np->link_config;
  7454. lp->advertising = (ADVERTISED_10baseT_Half |
  7455. ADVERTISED_10baseT_Full |
  7456. ADVERTISED_100baseT_Half |
  7457. ADVERTISED_100baseT_Full |
  7458. ADVERTISED_1000baseT_Half |
  7459. ADVERTISED_1000baseT_Full |
  7460. ADVERTISED_10000baseT_Full |
  7461. ADVERTISED_Autoneg);
  7462. lp->speed = lp->active_speed = SPEED_INVALID;
  7463. lp->duplex = DUPLEX_FULL;
  7464. lp->active_duplex = DUPLEX_INVALID;
  7465. lp->autoneg = 1;
  7466. #if 0
  7467. lp->loopback_mode = LOOPBACK_MAC;
  7468. lp->active_speed = SPEED_10000;
  7469. lp->active_duplex = DUPLEX_FULL;
  7470. #else
  7471. lp->loopback_mode = LOOPBACK_DISABLED;
  7472. #endif
  7473. }
  7474. static int __devinit niu_init_mac_ipp_pcs_base(struct niu *np)
  7475. {
  7476. switch (np->port) {
  7477. case 0:
  7478. np->mac_regs = np->regs + XMAC_PORT0_OFF;
  7479. np->ipp_off = 0x00000;
  7480. np->pcs_off = 0x04000;
  7481. np->xpcs_off = 0x02000;
  7482. break;
  7483. case 1:
  7484. np->mac_regs = np->regs + XMAC_PORT1_OFF;
  7485. np->ipp_off = 0x08000;
  7486. np->pcs_off = 0x0a000;
  7487. np->xpcs_off = 0x08000;
  7488. break;
  7489. case 2:
  7490. np->mac_regs = np->regs + BMAC_PORT2_OFF;
  7491. np->ipp_off = 0x04000;
  7492. np->pcs_off = 0x0e000;
  7493. np->xpcs_off = ~0UL;
  7494. break;
  7495. case 3:
  7496. np->mac_regs = np->regs + BMAC_PORT3_OFF;
  7497. np->ipp_off = 0x0c000;
  7498. np->pcs_off = 0x12000;
  7499. np->xpcs_off = ~0UL;
  7500. break;
  7501. default:
  7502. dev_err(np->device, "Port %u is invalid, cannot compute MAC block offset\n", np->port);
  7503. return -EINVAL;
  7504. }
  7505. return 0;
  7506. }
  7507. static void __devinit niu_try_msix(struct niu *np, u8 *ldg_num_map)
  7508. {
  7509. struct msix_entry msi_vec[NIU_NUM_LDG];
  7510. struct niu_parent *parent = np->parent;
  7511. struct pci_dev *pdev = np->pdev;
  7512. int i, num_irqs, err;
  7513. u8 first_ldg;
  7514. first_ldg = (NIU_NUM_LDG / parent->num_ports) * np->port;
  7515. for (i = 0; i < (NIU_NUM_LDG / parent->num_ports); i++)
  7516. ldg_num_map[i] = first_ldg + i;
  7517. num_irqs = (parent->rxchan_per_port[np->port] +
  7518. parent->txchan_per_port[np->port] +
  7519. (np->port == 0 ? 3 : 1));
  7520. BUG_ON(num_irqs > (NIU_NUM_LDG / parent->num_ports));
  7521. retry:
  7522. for (i = 0; i < num_irqs; i++) {
  7523. msi_vec[i].vector = 0;
  7524. msi_vec[i].entry = i;
  7525. }
  7526. err = pci_enable_msix(pdev, msi_vec, num_irqs);
  7527. if (err < 0) {
  7528. np->flags &= ~NIU_FLAGS_MSIX;
  7529. return;
  7530. }
  7531. if (err > 0) {
  7532. num_irqs = err;
  7533. goto retry;
  7534. }
  7535. np->flags |= NIU_FLAGS_MSIX;
  7536. for (i = 0; i < num_irqs; i++)
  7537. np->ldg[i].irq = msi_vec[i].vector;
  7538. np->num_ldg = num_irqs;
  7539. }
  7540. static int __devinit niu_n2_irq_init(struct niu *np, u8 *ldg_num_map)
  7541. {
  7542. #ifdef CONFIG_SPARC64
  7543. struct of_device *op = np->op;
  7544. const u32 *int_prop;
  7545. int i;
  7546. int_prop = of_get_property(op->node, "interrupts", NULL);
  7547. if (!int_prop)
  7548. return -ENODEV;
  7549. for (i = 0; i < op->num_irqs; i++) {
  7550. ldg_num_map[i] = int_prop[i];
  7551. np->ldg[i].irq = op->irqs[i];
  7552. }
  7553. np->num_ldg = op->num_irqs;
  7554. return 0;
  7555. #else
  7556. return -EINVAL;
  7557. #endif
  7558. }
  7559. static int __devinit niu_ldg_init(struct niu *np)
  7560. {
  7561. struct niu_parent *parent = np->parent;
  7562. u8 ldg_num_map[NIU_NUM_LDG];
  7563. int first_chan, num_chan;
  7564. int i, err, ldg_rotor;
  7565. u8 port;
  7566. np->num_ldg = 1;
  7567. np->ldg[0].irq = np->dev->irq;
  7568. if (parent->plat_type == PLAT_TYPE_NIU) {
  7569. err = niu_n2_irq_init(np, ldg_num_map);
  7570. if (err)
  7571. return err;
  7572. } else
  7573. niu_try_msix(np, ldg_num_map);
  7574. port = np->port;
  7575. for (i = 0; i < np->num_ldg; i++) {
  7576. struct niu_ldg *lp = &np->ldg[i];
  7577. netif_napi_add(np->dev, &lp->napi, niu_poll, 64);
  7578. lp->np = np;
  7579. lp->ldg_num = ldg_num_map[i];
  7580. lp->timer = 2; /* XXX */
  7581. /* On N2 NIU the firmware has setup the SID mappings so they go
  7582. * to the correct values that will route the LDG to the proper
  7583. * interrupt in the NCU interrupt table.
  7584. */
  7585. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  7586. err = niu_set_ldg_sid(np, lp->ldg_num, port, i);
  7587. if (err)
  7588. return err;
  7589. }
  7590. }
  7591. /* We adopt the LDG assignment ordering used by the N2 NIU
  7592. * 'interrupt' properties because that simplifies a lot of
  7593. * things. This ordering is:
  7594. *
  7595. * MAC
  7596. * MIF (if port zero)
  7597. * SYSERR (if port zero)
  7598. * RX channels
  7599. * TX channels
  7600. */
  7601. ldg_rotor = 0;
  7602. err = niu_ldg_assign_ldn(np, parent, ldg_num_map[ldg_rotor],
  7603. LDN_MAC(port));
  7604. if (err)
  7605. return err;
  7606. ldg_rotor++;
  7607. if (ldg_rotor == np->num_ldg)
  7608. ldg_rotor = 0;
  7609. if (port == 0) {
  7610. err = niu_ldg_assign_ldn(np, parent,
  7611. ldg_num_map[ldg_rotor],
  7612. LDN_MIF);
  7613. if (err)
  7614. return err;
  7615. ldg_rotor++;
  7616. if (ldg_rotor == np->num_ldg)
  7617. ldg_rotor = 0;
  7618. err = niu_ldg_assign_ldn(np, parent,
  7619. ldg_num_map[ldg_rotor],
  7620. LDN_DEVICE_ERROR);
  7621. if (err)
  7622. return err;
  7623. ldg_rotor++;
  7624. if (ldg_rotor == np->num_ldg)
  7625. ldg_rotor = 0;
  7626. }
  7627. first_chan = 0;
  7628. for (i = 0; i < port; i++)
  7629. first_chan += parent->rxchan_per_port[port];
  7630. num_chan = parent->rxchan_per_port[port];
  7631. for (i = first_chan; i < (first_chan + num_chan); i++) {
  7632. err = niu_ldg_assign_ldn(np, parent,
  7633. ldg_num_map[ldg_rotor],
  7634. LDN_RXDMA(i));
  7635. if (err)
  7636. return err;
  7637. ldg_rotor++;
  7638. if (ldg_rotor == np->num_ldg)
  7639. ldg_rotor = 0;
  7640. }
  7641. first_chan = 0;
  7642. for (i = 0; i < port; i++)
  7643. first_chan += parent->txchan_per_port[port];
  7644. num_chan = parent->txchan_per_port[port];
  7645. for (i = first_chan; i < (first_chan + num_chan); i++) {
  7646. err = niu_ldg_assign_ldn(np, parent,
  7647. ldg_num_map[ldg_rotor],
  7648. LDN_TXDMA(i));
  7649. if (err)
  7650. return err;
  7651. ldg_rotor++;
  7652. if (ldg_rotor == np->num_ldg)
  7653. ldg_rotor = 0;
  7654. }
  7655. return 0;
  7656. }
  7657. static void __devexit niu_ldg_free(struct niu *np)
  7658. {
  7659. if (np->flags & NIU_FLAGS_MSIX)
  7660. pci_disable_msix(np->pdev);
  7661. }
  7662. static int __devinit niu_get_of_props(struct niu *np)
  7663. {
  7664. #ifdef CONFIG_SPARC64
  7665. struct net_device *dev = np->dev;
  7666. struct device_node *dp;
  7667. const char *phy_type;
  7668. const u8 *mac_addr;
  7669. const char *model;
  7670. int prop_len;
  7671. if (np->parent->plat_type == PLAT_TYPE_NIU)
  7672. dp = np->op->node;
  7673. else
  7674. dp = pci_device_to_OF_node(np->pdev);
  7675. phy_type = of_get_property(dp, "phy-type", &prop_len);
  7676. if (!phy_type) {
  7677. netdev_err(dev, "%s: OF node lacks phy-type property\n",
  7678. dp->full_name);
  7679. return -EINVAL;
  7680. }
  7681. if (!strcmp(phy_type, "none"))
  7682. return -ENODEV;
  7683. strcpy(np->vpd.phy_type, phy_type);
  7684. if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
  7685. netdev_err(dev, "%s: Illegal phy string [%s]\n",
  7686. dp->full_name, np->vpd.phy_type);
  7687. return -EINVAL;
  7688. }
  7689. mac_addr = of_get_property(dp, "local-mac-address", &prop_len);
  7690. if (!mac_addr) {
  7691. netdev_err(dev, "%s: OF node lacks local-mac-address property\n",
  7692. dp->full_name);
  7693. return -EINVAL;
  7694. }
  7695. if (prop_len != dev->addr_len) {
  7696. netdev_err(dev, "%s: OF MAC address prop len (%d) is wrong\n",
  7697. dp->full_name, prop_len);
  7698. }
  7699. memcpy(dev->perm_addr, mac_addr, dev->addr_len);
  7700. if (!is_valid_ether_addr(&dev->perm_addr[0])) {
  7701. netdev_err(dev, "%s: OF MAC address is invalid\n",
  7702. dp->full_name);
  7703. netdev_err(dev, "%s: [ %pM ]\n", dp->full_name, dev->perm_addr);
  7704. return -EINVAL;
  7705. }
  7706. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  7707. model = of_get_property(dp, "model", &prop_len);
  7708. if (model)
  7709. strcpy(np->vpd.model, model);
  7710. if (of_find_property(dp, "hot-swappable-phy", &prop_len)) {
  7711. np->flags |= (NIU_FLAGS_10G | NIU_FLAGS_FIBER |
  7712. NIU_FLAGS_HOTPLUG_PHY);
  7713. }
  7714. return 0;
  7715. #else
  7716. return -EINVAL;
  7717. #endif
  7718. }
  7719. static int __devinit niu_get_invariants(struct niu *np)
  7720. {
  7721. int err, have_props;
  7722. u32 offset;
  7723. err = niu_get_of_props(np);
  7724. if (err == -ENODEV)
  7725. return err;
  7726. have_props = !err;
  7727. err = niu_init_mac_ipp_pcs_base(np);
  7728. if (err)
  7729. return err;
  7730. if (have_props) {
  7731. err = niu_get_and_validate_port(np);
  7732. if (err)
  7733. return err;
  7734. } else {
  7735. if (np->parent->plat_type == PLAT_TYPE_NIU)
  7736. return -EINVAL;
  7737. nw64(ESPC_PIO_EN, ESPC_PIO_EN_ENABLE);
  7738. offset = niu_pci_vpd_offset(np);
  7739. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7740. "%s() VPD offset [%08x]\n", __func__, offset);
  7741. if (offset)
  7742. niu_pci_vpd_fetch(np, offset);
  7743. nw64(ESPC_PIO_EN, 0);
  7744. if (np->flags & NIU_FLAGS_VPD_VALID) {
  7745. niu_pci_vpd_validate(np);
  7746. err = niu_get_and_validate_port(np);
  7747. if (err)
  7748. return err;
  7749. }
  7750. if (!(np->flags & NIU_FLAGS_VPD_VALID)) {
  7751. err = niu_get_and_validate_port(np);
  7752. if (err)
  7753. return err;
  7754. err = niu_pci_probe_sprom(np);
  7755. if (err)
  7756. return err;
  7757. }
  7758. }
  7759. err = niu_probe_ports(np);
  7760. if (err)
  7761. return err;
  7762. niu_ldg_init(np);
  7763. niu_classifier_swstate_init(np);
  7764. niu_link_config_init(np);
  7765. err = niu_determine_phy_disposition(np);
  7766. if (!err)
  7767. err = niu_init_link(np);
  7768. return err;
  7769. }
  7770. static LIST_HEAD(niu_parent_list);
  7771. static DEFINE_MUTEX(niu_parent_lock);
  7772. static int niu_parent_index;
  7773. static ssize_t show_port_phy(struct device *dev,
  7774. struct device_attribute *attr, char *buf)
  7775. {
  7776. struct platform_device *plat_dev = to_platform_device(dev);
  7777. struct niu_parent *p = plat_dev->dev.platform_data;
  7778. u32 port_phy = p->port_phy;
  7779. char *orig_buf = buf;
  7780. int i;
  7781. if (port_phy == PORT_PHY_UNKNOWN ||
  7782. port_phy == PORT_PHY_INVALID)
  7783. return 0;
  7784. for (i = 0; i < p->num_ports; i++) {
  7785. const char *type_str;
  7786. int type;
  7787. type = phy_decode(port_phy, i);
  7788. if (type == PORT_TYPE_10G)
  7789. type_str = "10G";
  7790. else
  7791. type_str = "1G";
  7792. buf += sprintf(buf,
  7793. (i == 0) ? "%s" : " %s",
  7794. type_str);
  7795. }
  7796. buf += sprintf(buf, "\n");
  7797. return buf - orig_buf;
  7798. }
  7799. static ssize_t show_plat_type(struct device *dev,
  7800. struct device_attribute *attr, char *buf)
  7801. {
  7802. struct platform_device *plat_dev = to_platform_device(dev);
  7803. struct niu_parent *p = plat_dev->dev.platform_data;
  7804. const char *type_str;
  7805. switch (p->plat_type) {
  7806. case PLAT_TYPE_ATLAS:
  7807. type_str = "atlas";
  7808. break;
  7809. case PLAT_TYPE_NIU:
  7810. type_str = "niu";
  7811. break;
  7812. case PLAT_TYPE_VF_P0:
  7813. type_str = "vf_p0";
  7814. break;
  7815. case PLAT_TYPE_VF_P1:
  7816. type_str = "vf_p1";
  7817. break;
  7818. default:
  7819. type_str = "unknown";
  7820. break;
  7821. }
  7822. return sprintf(buf, "%s\n", type_str);
  7823. }
  7824. static ssize_t __show_chan_per_port(struct device *dev,
  7825. struct device_attribute *attr, char *buf,
  7826. int rx)
  7827. {
  7828. struct platform_device *plat_dev = to_platform_device(dev);
  7829. struct niu_parent *p = plat_dev->dev.platform_data;
  7830. char *orig_buf = buf;
  7831. u8 *arr;
  7832. int i;
  7833. arr = (rx ? p->rxchan_per_port : p->txchan_per_port);
  7834. for (i = 0; i < p->num_ports; i++) {
  7835. buf += sprintf(buf,
  7836. (i == 0) ? "%d" : " %d",
  7837. arr[i]);
  7838. }
  7839. buf += sprintf(buf, "\n");
  7840. return buf - orig_buf;
  7841. }
  7842. static ssize_t show_rxchan_per_port(struct device *dev,
  7843. struct device_attribute *attr, char *buf)
  7844. {
  7845. return __show_chan_per_port(dev, attr, buf, 1);
  7846. }
  7847. static ssize_t show_txchan_per_port(struct device *dev,
  7848. struct device_attribute *attr, char *buf)
  7849. {
  7850. return __show_chan_per_port(dev, attr, buf, 1);
  7851. }
  7852. static ssize_t show_num_ports(struct device *dev,
  7853. struct device_attribute *attr, char *buf)
  7854. {
  7855. struct platform_device *plat_dev = to_platform_device(dev);
  7856. struct niu_parent *p = plat_dev->dev.platform_data;
  7857. return sprintf(buf, "%d\n", p->num_ports);
  7858. }
  7859. static struct device_attribute niu_parent_attributes[] = {
  7860. __ATTR(port_phy, S_IRUGO, show_port_phy, NULL),
  7861. __ATTR(plat_type, S_IRUGO, show_plat_type, NULL),
  7862. __ATTR(rxchan_per_port, S_IRUGO, show_rxchan_per_port, NULL),
  7863. __ATTR(txchan_per_port, S_IRUGO, show_txchan_per_port, NULL),
  7864. __ATTR(num_ports, S_IRUGO, show_num_ports, NULL),
  7865. {}
  7866. };
  7867. static struct niu_parent * __devinit niu_new_parent(struct niu *np,
  7868. union niu_parent_id *id,
  7869. u8 ptype)
  7870. {
  7871. struct platform_device *plat_dev;
  7872. struct niu_parent *p;
  7873. int i;
  7874. plat_dev = platform_device_register_simple("niu", niu_parent_index,
  7875. NULL, 0);
  7876. if (IS_ERR(plat_dev))
  7877. return NULL;
  7878. for (i = 0; attr_name(niu_parent_attributes[i]); i++) {
  7879. int err = device_create_file(&plat_dev->dev,
  7880. &niu_parent_attributes[i]);
  7881. if (err)
  7882. goto fail_unregister;
  7883. }
  7884. p = kzalloc(sizeof(*p), GFP_KERNEL);
  7885. if (!p)
  7886. goto fail_unregister;
  7887. p->index = niu_parent_index++;
  7888. plat_dev->dev.platform_data = p;
  7889. p->plat_dev = plat_dev;
  7890. memcpy(&p->id, id, sizeof(*id));
  7891. p->plat_type = ptype;
  7892. INIT_LIST_HEAD(&p->list);
  7893. atomic_set(&p->refcnt, 0);
  7894. list_add(&p->list, &niu_parent_list);
  7895. spin_lock_init(&p->lock);
  7896. p->rxdma_clock_divider = 7500;
  7897. p->tcam_num_entries = NIU_PCI_TCAM_ENTRIES;
  7898. if (p->plat_type == PLAT_TYPE_NIU)
  7899. p->tcam_num_entries = NIU_NONPCI_TCAM_ENTRIES;
  7900. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
  7901. int index = i - CLASS_CODE_USER_PROG1;
  7902. p->tcam_key[index] = TCAM_KEY_TSEL;
  7903. p->flow_key[index] = (FLOW_KEY_IPSA |
  7904. FLOW_KEY_IPDA |
  7905. FLOW_KEY_PROTO |
  7906. (FLOW_KEY_L4_BYTE12 <<
  7907. FLOW_KEY_L4_0_SHIFT) |
  7908. (FLOW_KEY_L4_BYTE12 <<
  7909. FLOW_KEY_L4_1_SHIFT));
  7910. }
  7911. for (i = 0; i < LDN_MAX + 1; i++)
  7912. p->ldg_map[i] = LDG_INVALID;
  7913. return p;
  7914. fail_unregister:
  7915. platform_device_unregister(plat_dev);
  7916. return NULL;
  7917. }
  7918. static struct niu_parent * __devinit niu_get_parent(struct niu *np,
  7919. union niu_parent_id *id,
  7920. u8 ptype)
  7921. {
  7922. struct niu_parent *p, *tmp;
  7923. int port = np->port;
  7924. mutex_lock(&niu_parent_lock);
  7925. p = NULL;
  7926. list_for_each_entry(tmp, &niu_parent_list, list) {
  7927. if (!memcmp(id, &tmp->id, sizeof(*id))) {
  7928. p = tmp;
  7929. break;
  7930. }
  7931. }
  7932. if (!p)
  7933. p = niu_new_parent(np, id, ptype);
  7934. if (p) {
  7935. char port_name[6];
  7936. int err;
  7937. sprintf(port_name, "port%d", port);
  7938. err = sysfs_create_link(&p->plat_dev->dev.kobj,
  7939. &np->device->kobj,
  7940. port_name);
  7941. if (!err) {
  7942. p->ports[port] = np;
  7943. atomic_inc(&p->refcnt);
  7944. }
  7945. }
  7946. mutex_unlock(&niu_parent_lock);
  7947. return p;
  7948. }
  7949. static void niu_put_parent(struct niu *np)
  7950. {
  7951. struct niu_parent *p = np->parent;
  7952. u8 port = np->port;
  7953. char port_name[6];
  7954. BUG_ON(!p || p->ports[port] != np);
  7955. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7956. "%s() port[%u]\n", __func__, port);
  7957. sprintf(port_name, "port%d", port);
  7958. mutex_lock(&niu_parent_lock);
  7959. sysfs_remove_link(&p->plat_dev->dev.kobj, port_name);
  7960. p->ports[port] = NULL;
  7961. np->parent = NULL;
  7962. if (atomic_dec_and_test(&p->refcnt)) {
  7963. list_del(&p->list);
  7964. platform_device_unregister(p->plat_dev);
  7965. }
  7966. mutex_unlock(&niu_parent_lock);
  7967. }
  7968. static void *niu_pci_alloc_coherent(struct device *dev, size_t size,
  7969. u64 *handle, gfp_t flag)
  7970. {
  7971. dma_addr_t dh;
  7972. void *ret;
  7973. ret = dma_alloc_coherent(dev, size, &dh, flag);
  7974. if (ret)
  7975. *handle = dh;
  7976. return ret;
  7977. }
  7978. static void niu_pci_free_coherent(struct device *dev, size_t size,
  7979. void *cpu_addr, u64 handle)
  7980. {
  7981. dma_free_coherent(dev, size, cpu_addr, handle);
  7982. }
  7983. static u64 niu_pci_map_page(struct device *dev, struct page *page,
  7984. unsigned long offset, size_t size,
  7985. enum dma_data_direction direction)
  7986. {
  7987. return dma_map_page(dev, page, offset, size, direction);
  7988. }
  7989. static void niu_pci_unmap_page(struct device *dev, u64 dma_address,
  7990. size_t size, enum dma_data_direction direction)
  7991. {
  7992. dma_unmap_page(dev, dma_address, size, direction);
  7993. }
  7994. static u64 niu_pci_map_single(struct device *dev, void *cpu_addr,
  7995. size_t size,
  7996. enum dma_data_direction direction)
  7997. {
  7998. return dma_map_single(dev, cpu_addr, size, direction);
  7999. }
  8000. static void niu_pci_unmap_single(struct device *dev, u64 dma_address,
  8001. size_t size,
  8002. enum dma_data_direction direction)
  8003. {
  8004. dma_unmap_single(dev, dma_address, size, direction);
  8005. }
  8006. static const struct niu_ops niu_pci_ops = {
  8007. .alloc_coherent = niu_pci_alloc_coherent,
  8008. .free_coherent = niu_pci_free_coherent,
  8009. .map_page = niu_pci_map_page,
  8010. .unmap_page = niu_pci_unmap_page,
  8011. .map_single = niu_pci_map_single,
  8012. .unmap_single = niu_pci_unmap_single,
  8013. };
  8014. static void __devinit niu_driver_version(void)
  8015. {
  8016. static int niu_version_printed;
  8017. if (niu_version_printed++ == 0)
  8018. pr_info("%s", version);
  8019. }
  8020. static struct net_device * __devinit niu_alloc_and_init(
  8021. struct device *gen_dev, struct pci_dev *pdev,
  8022. struct of_device *op, const struct niu_ops *ops,
  8023. u8 port)
  8024. {
  8025. struct net_device *dev;
  8026. struct niu *np;
  8027. dev = alloc_etherdev_mq(sizeof(struct niu), NIU_NUM_TXCHAN);
  8028. if (!dev) {
  8029. dev_err(gen_dev, "Etherdev alloc failed, aborting\n");
  8030. return NULL;
  8031. }
  8032. SET_NETDEV_DEV(dev, gen_dev);
  8033. np = netdev_priv(dev);
  8034. np->dev = dev;
  8035. np->pdev = pdev;
  8036. np->op = op;
  8037. np->device = gen_dev;
  8038. np->ops = ops;
  8039. np->msg_enable = niu_debug;
  8040. spin_lock_init(&np->lock);
  8041. INIT_WORK(&np->reset_task, niu_reset_task);
  8042. np->port = port;
  8043. return dev;
  8044. }
  8045. static const struct net_device_ops niu_netdev_ops = {
  8046. .ndo_open = niu_open,
  8047. .ndo_stop = niu_close,
  8048. .ndo_start_xmit = niu_start_xmit,
  8049. .ndo_get_stats = niu_get_stats,
  8050. .ndo_set_multicast_list = niu_set_rx_mode,
  8051. .ndo_validate_addr = eth_validate_addr,
  8052. .ndo_set_mac_address = niu_set_mac_addr,
  8053. .ndo_do_ioctl = niu_ioctl,
  8054. .ndo_tx_timeout = niu_tx_timeout,
  8055. .ndo_change_mtu = niu_change_mtu,
  8056. };
  8057. static void __devinit niu_assign_netdev_ops(struct net_device *dev)
  8058. {
  8059. dev->netdev_ops = &niu_netdev_ops;
  8060. dev->ethtool_ops = &niu_ethtool_ops;
  8061. dev->watchdog_timeo = NIU_TX_TIMEOUT;
  8062. }
  8063. static void __devinit niu_device_announce(struct niu *np)
  8064. {
  8065. struct net_device *dev = np->dev;
  8066. pr_info("%s: NIU Ethernet %pM\n", dev->name, dev->dev_addr);
  8067. if (np->parent->plat_type == PLAT_TYPE_ATCA_CP3220) {
  8068. pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
  8069. dev->name,
  8070. (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
  8071. (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
  8072. (np->flags & NIU_FLAGS_FIBER ? "RGMII FIBER" : "SERDES"),
  8073. (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
  8074. (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
  8075. np->vpd.phy_type);
  8076. } else {
  8077. pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
  8078. dev->name,
  8079. (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
  8080. (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
  8081. (np->flags & NIU_FLAGS_FIBER ? "FIBER" :
  8082. (np->flags & NIU_FLAGS_XCVR_SERDES ? "SERDES" :
  8083. "COPPER")),
  8084. (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
  8085. (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
  8086. np->vpd.phy_type);
  8087. }
  8088. }
  8089. static int __devinit niu_pci_init_one(struct pci_dev *pdev,
  8090. const struct pci_device_id *ent)
  8091. {
  8092. union niu_parent_id parent_id;
  8093. struct net_device *dev;
  8094. struct niu *np;
  8095. int err, pos;
  8096. u64 dma_mask;
  8097. u16 val16;
  8098. niu_driver_version();
  8099. err = pci_enable_device(pdev);
  8100. if (err) {
  8101. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  8102. return err;
  8103. }
  8104. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM) ||
  8105. !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  8106. dev_err(&pdev->dev, "Cannot find proper PCI device base addresses, aborting\n");
  8107. err = -ENODEV;
  8108. goto err_out_disable_pdev;
  8109. }
  8110. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  8111. if (err) {
  8112. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  8113. goto err_out_disable_pdev;
  8114. }
  8115. pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  8116. if (pos <= 0) {
  8117. dev_err(&pdev->dev, "Cannot find PCI Express capability, aborting\n");
  8118. goto err_out_free_res;
  8119. }
  8120. dev = niu_alloc_and_init(&pdev->dev, pdev, NULL,
  8121. &niu_pci_ops, PCI_FUNC(pdev->devfn));
  8122. if (!dev) {
  8123. err = -ENOMEM;
  8124. goto err_out_free_res;
  8125. }
  8126. np = netdev_priv(dev);
  8127. memset(&parent_id, 0, sizeof(parent_id));
  8128. parent_id.pci.domain = pci_domain_nr(pdev->bus);
  8129. parent_id.pci.bus = pdev->bus->number;
  8130. parent_id.pci.device = PCI_SLOT(pdev->devfn);
  8131. np->parent = niu_get_parent(np, &parent_id,
  8132. PLAT_TYPE_ATLAS);
  8133. if (!np->parent) {
  8134. err = -ENOMEM;
  8135. goto err_out_free_dev;
  8136. }
  8137. pci_read_config_word(pdev, pos + PCI_EXP_DEVCTL, &val16);
  8138. val16 &= ~PCI_EXP_DEVCTL_NOSNOOP_EN;
  8139. val16 |= (PCI_EXP_DEVCTL_CERE |
  8140. PCI_EXP_DEVCTL_NFERE |
  8141. PCI_EXP_DEVCTL_FERE |
  8142. PCI_EXP_DEVCTL_URRE |
  8143. PCI_EXP_DEVCTL_RELAX_EN);
  8144. pci_write_config_word(pdev, pos + PCI_EXP_DEVCTL, val16);
  8145. dma_mask = DMA_BIT_MASK(44);
  8146. err = pci_set_dma_mask(pdev, dma_mask);
  8147. if (!err) {
  8148. dev->features |= NETIF_F_HIGHDMA;
  8149. err = pci_set_consistent_dma_mask(pdev, dma_mask);
  8150. if (err) {
  8151. dev_err(&pdev->dev, "Unable to obtain 44 bit DMA for consistent allocations, aborting\n");
  8152. goto err_out_release_parent;
  8153. }
  8154. }
  8155. if (err || dma_mask == DMA_BIT_MASK(32)) {
  8156. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  8157. if (err) {
  8158. dev_err(&pdev->dev, "No usable DMA configuration, aborting\n");
  8159. goto err_out_release_parent;
  8160. }
  8161. }
  8162. dev->features |= (NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_GRO);
  8163. np->regs = pci_ioremap_bar(pdev, 0);
  8164. if (!np->regs) {
  8165. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  8166. err = -ENOMEM;
  8167. goto err_out_release_parent;
  8168. }
  8169. pci_set_master(pdev);
  8170. pci_save_state(pdev);
  8171. dev->irq = pdev->irq;
  8172. niu_assign_netdev_ops(dev);
  8173. err = niu_get_invariants(np);
  8174. if (err) {
  8175. if (err != -ENODEV)
  8176. dev_err(&pdev->dev, "Problem fetching invariants of chip, aborting\n");
  8177. goto err_out_iounmap;
  8178. }
  8179. err = register_netdev(dev);
  8180. if (err) {
  8181. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  8182. goto err_out_iounmap;
  8183. }
  8184. pci_set_drvdata(pdev, dev);
  8185. niu_device_announce(np);
  8186. return 0;
  8187. err_out_iounmap:
  8188. if (np->regs) {
  8189. iounmap(np->regs);
  8190. np->regs = NULL;
  8191. }
  8192. err_out_release_parent:
  8193. niu_put_parent(np);
  8194. err_out_free_dev:
  8195. free_netdev(dev);
  8196. err_out_free_res:
  8197. pci_release_regions(pdev);
  8198. err_out_disable_pdev:
  8199. pci_disable_device(pdev);
  8200. pci_set_drvdata(pdev, NULL);
  8201. return err;
  8202. }
  8203. static void __devexit niu_pci_remove_one(struct pci_dev *pdev)
  8204. {
  8205. struct net_device *dev = pci_get_drvdata(pdev);
  8206. if (dev) {
  8207. struct niu *np = netdev_priv(dev);
  8208. unregister_netdev(dev);
  8209. if (np->regs) {
  8210. iounmap(np->regs);
  8211. np->regs = NULL;
  8212. }
  8213. niu_ldg_free(np);
  8214. niu_put_parent(np);
  8215. free_netdev(dev);
  8216. pci_release_regions(pdev);
  8217. pci_disable_device(pdev);
  8218. pci_set_drvdata(pdev, NULL);
  8219. }
  8220. }
  8221. static int niu_suspend(struct pci_dev *pdev, pm_message_t state)
  8222. {
  8223. struct net_device *dev = pci_get_drvdata(pdev);
  8224. struct niu *np = netdev_priv(dev);
  8225. unsigned long flags;
  8226. if (!netif_running(dev))
  8227. return 0;
  8228. flush_scheduled_work();
  8229. niu_netif_stop(np);
  8230. del_timer_sync(&np->timer);
  8231. spin_lock_irqsave(&np->lock, flags);
  8232. niu_enable_interrupts(np, 0);
  8233. spin_unlock_irqrestore(&np->lock, flags);
  8234. netif_device_detach(dev);
  8235. spin_lock_irqsave(&np->lock, flags);
  8236. niu_stop_hw(np);
  8237. spin_unlock_irqrestore(&np->lock, flags);
  8238. pci_save_state(pdev);
  8239. return 0;
  8240. }
  8241. static int niu_resume(struct pci_dev *pdev)
  8242. {
  8243. struct net_device *dev = pci_get_drvdata(pdev);
  8244. struct niu *np = netdev_priv(dev);
  8245. unsigned long flags;
  8246. int err;
  8247. if (!netif_running(dev))
  8248. return 0;
  8249. pci_restore_state(pdev);
  8250. netif_device_attach(dev);
  8251. spin_lock_irqsave(&np->lock, flags);
  8252. err = niu_init_hw(np);
  8253. if (!err) {
  8254. np->timer.expires = jiffies + HZ;
  8255. add_timer(&np->timer);
  8256. niu_netif_start(np);
  8257. }
  8258. spin_unlock_irqrestore(&np->lock, flags);
  8259. return err;
  8260. }
  8261. static struct pci_driver niu_pci_driver = {
  8262. .name = DRV_MODULE_NAME,
  8263. .id_table = niu_pci_tbl,
  8264. .probe = niu_pci_init_one,
  8265. .remove = __devexit_p(niu_pci_remove_one),
  8266. .suspend = niu_suspend,
  8267. .resume = niu_resume,
  8268. };
  8269. #ifdef CONFIG_SPARC64
  8270. static void *niu_phys_alloc_coherent(struct device *dev, size_t size,
  8271. u64 *dma_addr, gfp_t flag)
  8272. {
  8273. unsigned long order = get_order(size);
  8274. unsigned long page = __get_free_pages(flag, order);
  8275. if (page == 0UL)
  8276. return NULL;
  8277. memset((char *)page, 0, PAGE_SIZE << order);
  8278. *dma_addr = __pa(page);
  8279. return (void *) page;
  8280. }
  8281. static void niu_phys_free_coherent(struct device *dev, size_t size,
  8282. void *cpu_addr, u64 handle)
  8283. {
  8284. unsigned long order = get_order(size);
  8285. free_pages((unsigned long) cpu_addr, order);
  8286. }
  8287. static u64 niu_phys_map_page(struct device *dev, struct page *page,
  8288. unsigned long offset, size_t size,
  8289. enum dma_data_direction direction)
  8290. {
  8291. return page_to_phys(page) + offset;
  8292. }
  8293. static void niu_phys_unmap_page(struct device *dev, u64 dma_address,
  8294. size_t size, enum dma_data_direction direction)
  8295. {
  8296. /* Nothing to do. */
  8297. }
  8298. static u64 niu_phys_map_single(struct device *dev, void *cpu_addr,
  8299. size_t size,
  8300. enum dma_data_direction direction)
  8301. {
  8302. return __pa(cpu_addr);
  8303. }
  8304. static void niu_phys_unmap_single(struct device *dev, u64 dma_address,
  8305. size_t size,
  8306. enum dma_data_direction direction)
  8307. {
  8308. /* Nothing to do. */
  8309. }
  8310. static const struct niu_ops niu_phys_ops = {
  8311. .alloc_coherent = niu_phys_alloc_coherent,
  8312. .free_coherent = niu_phys_free_coherent,
  8313. .map_page = niu_phys_map_page,
  8314. .unmap_page = niu_phys_unmap_page,
  8315. .map_single = niu_phys_map_single,
  8316. .unmap_single = niu_phys_unmap_single,
  8317. };
  8318. static int __devinit niu_of_probe(struct of_device *op,
  8319. const struct of_device_id *match)
  8320. {
  8321. union niu_parent_id parent_id;
  8322. struct net_device *dev;
  8323. struct niu *np;
  8324. const u32 *reg;
  8325. int err;
  8326. niu_driver_version();
  8327. reg = of_get_property(op->node, "reg", NULL);
  8328. if (!reg) {
  8329. dev_err(&op->dev, "%s: No 'reg' property, aborting\n",
  8330. op->node->full_name);
  8331. return -ENODEV;
  8332. }
  8333. dev = niu_alloc_and_init(&op->dev, NULL, op,
  8334. &niu_phys_ops, reg[0] & 0x1);
  8335. if (!dev) {
  8336. err = -ENOMEM;
  8337. goto err_out;
  8338. }
  8339. np = netdev_priv(dev);
  8340. memset(&parent_id, 0, sizeof(parent_id));
  8341. parent_id.of = of_get_parent(op->node);
  8342. np->parent = niu_get_parent(np, &parent_id,
  8343. PLAT_TYPE_NIU);
  8344. if (!np->parent) {
  8345. err = -ENOMEM;
  8346. goto err_out_free_dev;
  8347. }
  8348. dev->features |= (NETIF_F_SG | NETIF_F_HW_CSUM);
  8349. np->regs = of_ioremap(&op->resource[1], 0,
  8350. resource_size(&op->resource[1]),
  8351. "niu regs");
  8352. if (!np->regs) {
  8353. dev_err(&op->dev, "Cannot map device registers, aborting\n");
  8354. err = -ENOMEM;
  8355. goto err_out_release_parent;
  8356. }
  8357. np->vir_regs_1 = of_ioremap(&op->resource[2], 0,
  8358. resource_size(&op->resource[2]),
  8359. "niu vregs-1");
  8360. if (!np->vir_regs_1) {
  8361. dev_err(&op->dev, "Cannot map device vir registers 1, aborting\n");
  8362. err = -ENOMEM;
  8363. goto err_out_iounmap;
  8364. }
  8365. np->vir_regs_2 = of_ioremap(&op->resource[3], 0,
  8366. resource_size(&op->resource[3]),
  8367. "niu vregs-2");
  8368. if (!np->vir_regs_2) {
  8369. dev_err(&op->dev, "Cannot map device vir registers 2, aborting\n");
  8370. err = -ENOMEM;
  8371. goto err_out_iounmap;
  8372. }
  8373. niu_assign_netdev_ops(dev);
  8374. err = niu_get_invariants(np);
  8375. if (err) {
  8376. if (err != -ENODEV)
  8377. dev_err(&op->dev, "Problem fetching invariants of chip, aborting\n");
  8378. goto err_out_iounmap;
  8379. }
  8380. err = register_netdev(dev);
  8381. if (err) {
  8382. dev_err(&op->dev, "Cannot register net device, aborting\n");
  8383. goto err_out_iounmap;
  8384. }
  8385. dev_set_drvdata(&op->dev, dev);
  8386. niu_device_announce(np);
  8387. return 0;
  8388. err_out_iounmap:
  8389. if (np->vir_regs_1) {
  8390. of_iounmap(&op->resource[2], np->vir_regs_1,
  8391. resource_size(&op->resource[2]));
  8392. np->vir_regs_1 = NULL;
  8393. }
  8394. if (np->vir_regs_2) {
  8395. of_iounmap(&op->resource[3], np->vir_regs_2,
  8396. resource_size(&op->resource[3]));
  8397. np->vir_regs_2 = NULL;
  8398. }
  8399. if (np->regs) {
  8400. of_iounmap(&op->resource[1], np->regs,
  8401. resource_size(&op->resource[1]));
  8402. np->regs = NULL;
  8403. }
  8404. err_out_release_parent:
  8405. niu_put_parent(np);
  8406. err_out_free_dev:
  8407. free_netdev(dev);
  8408. err_out:
  8409. return err;
  8410. }
  8411. static int __devexit niu_of_remove(struct of_device *op)
  8412. {
  8413. struct net_device *dev = dev_get_drvdata(&op->dev);
  8414. if (dev) {
  8415. struct niu *np = netdev_priv(dev);
  8416. unregister_netdev(dev);
  8417. if (np->vir_regs_1) {
  8418. of_iounmap(&op->resource[2], np->vir_regs_1,
  8419. resource_size(&op->resource[2]));
  8420. np->vir_regs_1 = NULL;
  8421. }
  8422. if (np->vir_regs_2) {
  8423. of_iounmap(&op->resource[3], np->vir_regs_2,
  8424. resource_size(&op->resource[3]));
  8425. np->vir_regs_2 = NULL;
  8426. }
  8427. if (np->regs) {
  8428. of_iounmap(&op->resource[1], np->regs,
  8429. resource_size(&op->resource[1]));
  8430. np->regs = NULL;
  8431. }
  8432. niu_ldg_free(np);
  8433. niu_put_parent(np);
  8434. free_netdev(dev);
  8435. dev_set_drvdata(&op->dev, NULL);
  8436. }
  8437. return 0;
  8438. }
  8439. static const struct of_device_id niu_match[] = {
  8440. {
  8441. .name = "network",
  8442. .compatible = "SUNW,niusl",
  8443. },
  8444. {},
  8445. };
  8446. MODULE_DEVICE_TABLE(of, niu_match);
  8447. static struct of_platform_driver niu_of_driver = {
  8448. .name = "niu",
  8449. .match_table = niu_match,
  8450. .probe = niu_of_probe,
  8451. .remove = __devexit_p(niu_of_remove),
  8452. };
  8453. #endif /* CONFIG_SPARC64 */
  8454. static int __init niu_init(void)
  8455. {
  8456. int err = 0;
  8457. BUILD_BUG_ON(PAGE_SIZE < 4 * 1024);
  8458. niu_debug = netif_msg_init(debug, NIU_MSG_DEFAULT);
  8459. #ifdef CONFIG_SPARC64
  8460. err = of_register_driver(&niu_of_driver, &of_bus_type);
  8461. #endif
  8462. if (!err) {
  8463. err = pci_register_driver(&niu_pci_driver);
  8464. #ifdef CONFIG_SPARC64
  8465. if (err)
  8466. of_unregister_driver(&niu_of_driver);
  8467. #endif
  8468. }
  8469. return err;
  8470. }
  8471. static void __exit niu_exit(void)
  8472. {
  8473. pci_unregister_driver(&niu_pci_driver);
  8474. #ifdef CONFIG_SPARC64
  8475. of_unregister_driver(&niu_of_driver);
  8476. #endif
  8477. }
  8478. module_init(niu_init);
  8479. module_exit(niu_exit);