xhci-mem.c 74 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/usb.h>
  23. #include <linux/pci.h>
  24. #include <linux/slab.h>
  25. #include <linux/dmapool.h>
  26. #include "xhci.h"
  27. /*
  28. * Allocates a generic ring segment from the ring pool, sets the dma address,
  29. * initializes the segment to zero, and sets the private next pointer to NULL.
  30. *
  31. * Section 4.11.1.1:
  32. * "All components of all Command and Transfer TRBs shall be initialized to '0'"
  33. */
  34. static struct xhci_segment *xhci_segment_alloc(struct xhci_hcd *xhci,
  35. unsigned int cycle_state, gfp_t flags)
  36. {
  37. struct xhci_segment *seg;
  38. dma_addr_t dma;
  39. int i;
  40. seg = kzalloc(sizeof *seg, flags);
  41. if (!seg)
  42. return NULL;
  43. seg->trbs = dma_pool_alloc(xhci->segment_pool, flags, &dma);
  44. if (!seg->trbs) {
  45. kfree(seg);
  46. return NULL;
  47. }
  48. memset(seg->trbs, 0, TRB_SEGMENT_SIZE);
  49. /* If the cycle state is 0, set the cycle bit to 1 for all the TRBs */
  50. if (cycle_state == 0) {
  51. for (i = 0; i < TRBS_PER_SEGMENT; i++)
  52. seg->trbs[i].link.control |= TRB_CYCLE;
  53. }
  54. seg->dma = dma;
  55. seg->next = NULL;
  56. return seg;
  57. }
  58. static void xhci_segment_free(struct xhci_hcd *xhci, struct xhci_segment *seg)
  59. {
  60. if (seg->trbs) {
  61. dma_pool_free(xhci->segment_pool, seg->trbs, seg->dma);
  62. seg->trbs = NULL;
  63. }
  64. kfree(seg);
  65. }
  66. static void xhci_free_segments_for_ring(struct xhci_hcd *xhci,
  67. struct xhci_segment *first)
  68. {
  69. struct xhci_segment *seg;
  70. seg = first->next;
  71. while (seg != first) {
  72. struct xhci_segment *next = seg->next;
  73. xhci_segment_free(xhci, seg);
  74. seg = next;
  75. }
  76. xhci_segment_free(xhci, first);
  77. }
  78. /*
  79. * Make the prev segment point to the next segment.
  80. *
  81. * Change the last TRB in the prev segment to be a Link TRB which points to the
  82. * DMA address of the next segment. The caller needs to set any Link TRB
  83. * related flags, such as End TRB, Toggle Cycle, and no snoop.
  84. */
  85. static void xhci_link_segments(struct xhci_hcd *xhci, struct xhci_segment *prev,
  86. struct xhci_segment *next, enum xhci_ring_type type)
  87. {
  88. u32 val;
  89. if (!prev || !next)
  90. return;
  91. prev->next = next;
  92. if (type != TYPE_EVENT) {
  93. prev->trbs[TRBS_PER_SEGMENT-1].link.segment_ptr =
  94. cpu_to_le64(next->dma);
  95. /* Set the last TRB in the segment to have a TRB type ID of Link TRB */
  96. val = le32_to_cpu(prev->trbs[TRBS_PER_SEGMENT-1].link.control);
  97. val &= ~TRB_TYPE_BITMASK;
  98. val |= TRB_TYPE(TRB_LINK);
  99. /* Always set the chain bit with 0.95 hardware */
  100. /* Set chain bit for isoc rings on AMD 0.96 host */
  101. if (xhci_link_trb_quirk(xhci) ||
  102. (type == TYPE_ISOC &&
  103. (xhci->quirks & XHCI_AMD_0x96_HOST)))
  104. val |= TRB_CHAIN;
  105. prev->trbs[TRBS_PER_SEGMENT-1].link.control = cpu_to_le32(val);
  106. }
  107. }
  108. /*
  109. * Link the ring to the new segments.
  110. * Set Toggle Cycle for the new ring if needed.
  111. */
  112. static void xhci_link_rings(struct xhci_hcd *xhci, struct xhci_ring *ring,
  113. struct xhci_segment *first, struct xhci_segment *last,
  114. unsigned int num_segs)
  115. {
  116. struct xhci_segment *next;
  117. if (!ring || !first || !last)
  118. return;
  119. next = ring->enq_seg->next;
  120. xhci_link_segments(xhci, ring->enq_seg, first, ring->type);
  121. xhci_link_segments(xhci, last, next, ring->type);
  122. ring->num_segs += num_segs;
  123. ring->num_trbs_free += (TRBS_PER_SEGMENT - 1) * num_segs;
  124. if (ring->type != TYPE_EVENT && ring->enq_seg == ring->last_seg) {
  125. ring->last_seg->trbs[TRBS_PER_SEGMENT-1].link.control
  126. &= ~cpu_to_le32(LINK_TOGGLE);
  127. last->trbs[TRBS_PER_SEGMENT-1].link.control
  128. |= cpu_to_le32(LINK_TOGGLE);
  129. ring->last_seg = last;
  130. }
  131. }
  132. /* XXX: Do we need the hcd structure in all these functions? */
  133. void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring)
  134. {
  135. if (!ring)
  136. return;
  137. if (ring->first_seg)
  138. xhci_free_segments_for_ring(xhci, ring->first_seg);
  139. kfree(ring);
  140. }
  141. static void xhci_initialize_ring_info(struct xhci_ring *ring,
  142. unsigned int cycle_state)
  143. {
  144. /* The ring is empty, so the enqueue pointer == dequeue pointer */
  145. ring->enqueue = ring->first_seg->trbs;
  146. ring->enq_seg = ring->first_seg;
  147. ring->dequeue = ring->enqueue;
  148. ring->deq_seg = ring->first_seg;
  149. /* The ring is initialized to 0. The producer must write 1 to the cycle
  150. * bit to handover ownership of the TRB, so PCS = 1. The consumer must
  151. * compare CCS to the cycle bit to check ownership, so CCS = 1.
  152. *
  153. * New rings are initialized with cycle state equal to 1; if we are
  154. * handling ring expansion, set the cycle state equal to the old ring.
  155. */
  156. ring->cycle_state = cycle_state;
  157. /* Not necessary for new rings, but needed for re-initialized rings */
  158. ring->enq_updates = 0;
  159. ring->deq_updates = 0;
  160. /*
  161. * Each segment has a link TRB, and leave an extra TRB for SW
  162. * accounting purpose
  163. */
  164. ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
  165. }
  166. /* Allocate segments and link them for a ring */
  167. static int xhci_alloc_segments_for_ring(struct xhci_hcd *xhci,
  168. struct xhci_segment **first, struct xhci_segment **last,
  169. unsigned int num_segs, unsigned int cycle_state,
  170. enum xhci_ring_type type, gfp_t flags)
  171. {
  172. struct xhci_segment *prev;
  173. prev = xhci_segment_alloc(xhci, cycle_state, flags);
  174. if (!prev)
  175. return -ENOMEM;
  176. num_segs--;
  177. *first = prev;
  178. while (num_segs > 0) {
  179. struct xhci_segment *next;
  180. next = xhci_segment_alloc(xhci, cycle_state, flags);
  181. if (!next) {
  182. prev = *first;
  183. while (prev) {
  184. next = prev->next;
  185. xhci_segment_free(xhci, prev);
  186. prev = next;
  187. }
  188. return -ENOMEM;
  189. }
  190. xhci_link_segments(xhci, prev, next, type);
  191. prev = next;
  192. num_segs--;
  193. }
  194. xhci_link_segments(xhci, prev, *first, type);
  195. *last = prev;
  196. return 0;
  197. }
  198. /**
  199. * Create a new ring with zero or more segments.
  200. *
  201. * Link each segment together into a ring.
  202. * Set the end flag and the cycle toggle bit on the last segment.
  203. * See section 4.9.1 and figures 15 and 16.
  204. */
  205. static struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
  206. unsigned int num_segs, unsigned int cycle_state,
  207. enum xhci_ring_type type, gfp_t flags)
  208. {
  209. struct xhci_ring *ring;
  210. int ret;
  211. ring = kzalloc(sizeof *(ring), flags);
  212. if (!ring)
  213. return NULL;
  214. ring->num_segs = num_segs;
  215. INIT_LIST_HEAD(&ring->td_list);
  216. ring->type = type;
  217. if (num_segs == 0)
  218. return ring;
  219. ret = xhci_alloc_segments_for_ring(xhci, &ring->first_seg,
  220. &ring->last_seg, num_segs, cycle_state, type, flags);
  221. if (ret)
  222. goto fail;
  223. /* Only event ring does not use link TRB */
  224. if (type != TYPE_EVENT) {
  225. /* See section 4.9.2.1 and 6.4.4.1 */
  226. ring->last_seg->trbs[TRBS_PER_SEGMENT - 1].link.control |=
  227. cpu_to_le32(LINK_TOGGLE);
  228. }
  229. xhci_initialize_ring_info(ring, cycle_state);
  230. return ring;
  231. fail:
  232. kfree(ring);
  233. return NULL;
  234. }
  235. void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
  236. struct xhci_virt_device *virt_dev,
  237. unsigned int ep_index)
  238. {
  239. int rings_cached;
  240. rings_cached = virt_dev->num_rings_cached;
  241. if (rings_cached < XHCI_MAX_RINGS_CACHED) {
  242. virt_dev->ring_cache[rings_cached] =
  243. virt_dev->eps[ep_index].ring;
  244. virt_dev->num_rings_cached++;
  245. xhci_dbg(xhci, "Cached old ring, "
  246. "%d ring%s cached\n",
  247. virt_dev->num_rings_cached,
  248. (virt_dev->num_rings_cached > 1) ? "s" : "");
  249. } else {
  250. xhci_ring_free(xhci, virt_dev->eps[ep_index].ring);
  251. xhci_dbg(xhci, "Ring cache full (%d rings), "
  252. "freeing ring\n",
  253. virt_dev->num_rings_cached);
  254. }
  255. virt_dev->eps[ep_index].ring = NULL;
  256. }
  257. /* Zero an endpoint ring (except for link TRBs) and move the enqueue and dequeue
  258. * pointers to the beginning of the ring.
  259. */
  260. static void xhci_reinit_cached_ring(struct xhci_hcd *xhci,
  261. struct xhci_ring *ring, unsigned int cycle_state,
  262. enum xhci_ring_type type)
  263. {
  264. struct xhci_segment *seg = ring->first_seg;
  265. int i;
  266. do {
  267. memset(seg->trbs, 0,
  268. sizeof(union xhci_trb)*TRBS_PER_SEGMENT);
  269. if (cycle_state == 0) {
  270. for (i = 0; i < TRBS_PER_SEGMENT; i++)
  271. seg->trbs[i].link.control |= TRB_CYCLE;
  272. }
  273. /* All endpoint rings have link TRBs */
  274. xhci_link_segments(xhci, seg, seg->next, type);
  275. seg = seg->next;
  276. } while (seg != ring->first_seg);
  277. ring->type = type;
  278. xhci_initialize_ring_info(ring, cycle_state);
  279. /* td list should be empty since all URBs have been cancelled,
  280. * but just in case...
  281. */
  282. INIT_LIST_HEAD(&ring->td_list);
  283. }
  284. /*
  285. * Expand an existing ring.
  286. * Look for a cached ring or allocate a new ring which has same segment numbers
  287. * and link the two rings.
  288. */
  289. int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
  290. unsigned int num_trbs, gfp_t flags)
  291. {
  292. struct xhci_segment *first;
  293. struct xhci_segment *last;
  294. unsigned int num_segs;
  295. unsigned int num_segs_needed;
  296. int ret;
  297. num_segs_needed = (num_trbs + (TRBS_PER_SEGMENT - 1) - 1) /
  298. (TRBS_PER_SEGMENT - 1);
  299. /* Allocate number of segments we needed, or double the ring size */
  300. num_segs = ring->num_segs > num_segs_needed ?
  301. ring->num_segs : num_segs_needed;
  302. ret = xhci_alloc_segments_for_ring(xhci, &first, &last,
  303. num_segs, ring->cycle_state, ring->type, flags);
  304. if (ret)
  305. return -ENOMEM;
  306. xhci_link_rings(xhci, ring, first, last, num_segs);
  307. xhci_dbg(xhci, "ring expansion succeed, now has %d segments\n",
  308. ring->num_segs);
  309. return 0;
  310. }
  311. #define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
  312. static struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
  313. int type, gfp_t flags)
  314. {
  315. struct xhci_container_ctx *ctx = kzalloc(sizeof(*ctx), flags);
  316. if (!ctx)
  317. return NULL;
  318. BUG_ON((type != XHCI_CTX_TYPE_DEVICE) && (type != XHCI_CTX_TYPE_INPUT));
  319. ctx->type = type;
  320. ctx->size = HCC_64BYTE_CONTEXT(xhci->hcc_params) ? 2048 : 1024;
  321. if (type == XHCI_CTX_TYPE_INPUT)
  322. ctx->size += CTX_SIZE(xhci->hcc_params);
  323. ctx->bytes = dma_pool_alloc(xhci->device_pool, flags, &ctx->dma);
  324. memset(ctx->bytes, 0, ctx->size);
  325. return ctx;
  326. }
  327. static void xhci_free_container_ctx(struct xhci_hcd *xhci,
  328. struct xhci_container_ctx *ctx)
  329. {
  330. if (!ctx)
  331. return;
  332. dma_pool_free(xhci->device_pool, ctx->bytes, ctx->dma);
  333. kfree(ctx);
  334. }
  335. struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_hcd *xhci,
  336. struct xhci_container_ctx *ctx)
  337. {
  338. BUG_ON(ctx->type != XHCI_CTX_TYPE_INPUT);
  339. return (struct xhci_input_control_ctx *)ctx->bytes;
  340. }
  341. struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci,
  342. struct xhci_container_ctx *ctx)
  343. {
  344. if (ctx->type == XHCI_CTX_TYPE_DEVICE)
  345. return (struct xhci_slot_ctx *)ctx->bytes;
  346. return (struct xhci_slot_ctx *)
  347. (ctx->bytes + CTX_SIZE(xhci->hcc_params));
  348. }
  349. struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci,
  350. struct xhci_container_ctx *ctx,
  351. unsigned int ep_index)
  352. {
  353. /* increment ep index by offset of start of ep ctx array */
  354. ep_index++;
  355. if (ctx->type == XHCI_CTX_TYPE_INPUT)
  356. ep_index++;
  357. return (struct xhci_ep_ctx *)
  358. (ctx->bytes + (ep_index * CTX_SIZE(xhci->hcc_params)));
  359. }
  360. /***************** Streams structures manipulation *************************/
  361. static void xhci_free_stream_ctx(struct xhci_hcd *xhci,
  362. unsigned int num_stream_ctxs,
  363. struct xhci_stream_ctx *stream_ctx, dma_addr_t dma)
  364. {
  365. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  366. if (num_stream_ctxs > MEDIUM_STREAM_ARRAY_SIZE)
  367. dma_free_coherent(&pdev->dev,
  368. sizeof(struct xhci_stream_ctx)*num_stream_ctxs,
  369. stream_ctx, dma);
  370. else if (num_stream_ctxs <= SMALL_STREAM_ARRAY_SIZE)
  371. return dma_pool_free(xhci->small_streams_pool,
  372. stream_ctx, dma);
  373. else
  374. return dma_pool_free(xhci->medium_streams_pool,
  375. stream_ctx, dma);
  376. }
  377. /*
  378. * The stream context array for each endpoint with bulk streams enabled can
  379. * vary in size, based on:
  380. * - how many streams the endpoint supports,
  381. * - the maximum primary stream array size the host controller supports,
  382. * - and how many streams the device driver asks for.
  383. *
  384. * The stream context array must be a power of 2, and can be as small as
  385. * 64 bytes or as large as 1MB.
  386. */
  387. static struct xhci_stream_ctx *xhci_alloc_stream_ctx(struct xhci_hcd *xhci,
  388. unsigned int num_stream_ctxs, dma_addr_t *dma,
  389. gfp_t mem_flags)
  390. {
  391. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  392. if (num_stream_ctxs > MEDIUM_STREAM_ARRAY_SIZE)
  393. return dma_alloc_coherent(&pdev->dev,
  394. sizeof(struct xhci_stream_ctx)*num_stream_ctxs,
  395. dma, mem_flags);
  396. else if (num_stream_ctxs <= SMALL_STREAM_ARRAY_SIZE)
  397. return dma_pool_alloc(xhci->small_streams_pool,
  398. mem_flags, dma);
  399. else
  400. return dma_pool_alloc(xhci->medium_streams_pool,
  401. mem_flags, dma);
  402. }
  403. struct xhci_ring *xhci_dma_to_transfer_ring(
  404. struct xhci_virt_ep *ep,
  405. u64 address)
  406. {
  407. if (ep->ep_state & EP_HAS_STREAMS)
  408. return radix_tree_lookup(&ep->stream_info->trb_address_map,
  409. address >> TRB_SEGMENT_SHIFT);
  410. return ep->ring;
  411. }
  412. /* Only use this when you know stream_info is valid */
  413. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  414. static struct xhci_ring *dma_to_stream_ring(
  415. struct xhci_stream_info *stream_info,
  416. u64 address)
  417. {
  418. return radix_tree_lookup(&stream_info->trb_address_map,
  419. address >> TRB_SEGMENT_SHIFT);
  420. }
  421. #endif /* CONFIG_USB_XHCI_HCD_DEBUGGING */
  422. struct xhci_ring *xhci_stream_id_to_ring(
  423. struct xhci_virt_device *dev,
  424. unsigned int ep_index,
  425. unsigned int stream_id)
  426. {
  427. struct xhci_virt_ep *ep = &dev->eps[ep_index];
  428. if (stream_id == 0)
  429. return ep->ring;
  430. if (!ep->stream_info)
  431. return NULL;
  432. if (stream_id > ep->stream_info->num_streams)
  433. return NULL;
  434. return ep->stream_info->stream_rings[stream_id];
  435. }
  436. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  437. static int xhci_test_radix_tree(struct xhci_hcd *xhci,
  438. unsigned int num_streams,
  439. struct xhci_stream_info *stream_info)
  440. {
  441. u32 cur_stream;
  442. struct xhci_ring *cur_ring;
  443. u64 addr;
  444. for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
  445. struct xhci_ring *mapped_ring;
  446. int trb_size = sizeof(union xhci_trb);
  447. cur_ring = stream_info->stream_rings[cur_stream];
  448. for (addr = cur_ring->first_seg->dma;
  449. addr < cur_ring->first_seg->dma + TRB_SEGMENT_SIZE;
  450. addr += trb_size) {
  451. mapped_ring = dma_to_stream_ring(stream_info, addr);
  452. if (cur_ring != mapped_ring) {
  453. xhci_warn(xhci, "WARN: DMA address 0x%08llx "
  454. "didn't map to stream ID %u; "
  455. "mapped to ring %p\n",
  456. (unsigned long long) addr,
  457. cur_stream,
  458. mapped_ring);
  459. return -EINVAL;
  460. }
  461. }
  462. /* One TRB after the end of the ring segment shouldn't return a
  463. * pointer to the current ring (although it may be a part of a
  464. * different ring).
  465. */
  466. mapped_ring = dma_to_stream_ring(stream_info, addr);
  467. if (mapped_ring != cur_ring) {
  468. /* One TRB before should also fail */
  469. addr = cur_ring->first_seg->dma - trb_size;
  470. mapped_ring = dma_to_stream_ring(stream_info, addr);
  471. }
  472. if (mapped_ring == cur_ring) {
  473. xhci_warn(xhci, "WARN: Bad DMA address 0x%08llx "
  474. "mapped to valid stream ID %u; "
  475. "mapped ring = %p\n",
  476. (unsigned long long) addr,
  477. cur_stream,
  478. mapped_ring);
  479. return -EINVAL;
  480. }
  481. }
  482. return 0;
  483. }
  484. #endif /* CONFIG_USB_XHCI_HCD_DEBUGGING */
  485. /*
  486. * Change an endpoint's internal structure so it supports stream IDs. The
  487. * number of requested streams includes stream 0, which cannot be used by device
  488. * drivers.
  489. *
  490. * The number of stream contexts in the stream context array may be bigger than
  491. * the number of streams the driver wants to use. This is because the number of
  492. * stream context array entries must be a power of two.
  493. *
  494. * We need a radix tree for mapping physical addresses of TRBs to which stream
  495. * ID they belong to. We need to do this because the host controller won't tell
  496. * us which stream ring the TRB came from. We could store the stream ID in an
  497. * event data TRB, but that doesn't help us for the cancellation case, since the
  498. * endpoint may stop before it reaches that event data TRB.
  499. *
  500. * The radix tree maps the upper portion of the TRB DMA address to a ring
  501. * segment that has the same upper portion of DMA addresses. For example, say I
  502. * have segments of size 1KB, that are always 64-byte aligned. A segment may
  503. * start at 0x10c91000 and end at 0x10c913f0. If I use the upper 10 bits, the
  504. * key to the stream ID is 0x43244. I can use the DMA address of the TRB to
  505. * pass the radix tree a key to get the right stream ID:
  506. *
  507. * 0x10c90fff >> 10 = 0x43243
  508. * 0x10c912c0 >> 10 = 0x43244
  509. * 0x10c91400 >> 10 = 0x43245
  510. *
  511. * Obviously, only those TRBs with DMA addresses that are within the segment
  512. * will make the radix tree return the stream ID for that ring.
  513. *
  514. * Caveats for the radix tree:
  515. *
  516. * The radix tree uses an unsigned long as a key pair. On 32-bit systems, an
  517. * unsigned long will be 32-bits; on a 64-bit system an unsigned long will be
  518. * 64-bits. Since we only request 32-bit DMA addresses, we can use that as the
  519. * key on 32-bit or 64-bit systems (it would also be fine if we asked for 64-bit
  520. * PCI DMA addresses on a 64-bit system). There might be a problem on 32-bit
  521. * extended systems (where the DMA address can be bigger than 32-bits),
  522. * if we allow the PCI dma mask to be bigger than 32-bits. So don't do that.
  523. */
  524. struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
  525. unsigned int num_stream_ctxs,
  526. unsigned int num_streams, gfp_t mem_flags)
  527. {
  528. struct xhci_stream_info *stream_info;
  529. u32 cur_stream;
  530. struct xhci_ring *cur_ring;
  531. unsigned long key;
  532. u64 addr;
  533. int ret;
  534. xhci_dbg(xhci, "Allocating %u streams and %u "
  535. "stream context array entries.\n",
  536. num_streams, num_stream_ctxs);
  537. if (xhci->cmd_ring_reserved_trbs == MAX_RSVD_CMD_TRBS) {
  538. xhci_dbg(xhci, "Command ring has no reserved TRBs available\n");
  539. return NULL;
  540. }
  541. xhci->cmd_ring_reserved_trbs++;
  542. stream_info = kzalloc(sizeof(struct xhci_stream_info), mem_flags);
  543. if (!stream_info)
  544. goto cleanup_trbs;
  545. stream_info->num_streams = num_streams;
  546. stream_info->num_stream_ctxs = num_stream_ctxs;
  547. /* Initialize the array of virtual pointers to stream rings. */
  548. stream_info->stream_rings = kzalloc(
  549. sizeof(struct xhci_ring *)*num_streams,
  550. mem_flags);
  551. if (!stream_info->stream_rings)
  552. goto cleanup_info;
  553. /* Initialize the array of DMA addresses for stream rings for the HW. */
  554. stream_info->stream_ctx_array = xhci_alloc_stream_ctx(xhci,
  555. num_stream_ctxs, &stream_info->ctx_array_dma,
  556. mem_flags);
  557. if (!stream_info->stream_ctx_array)
  558. goto cleanup_ctx;
  559. memset(stream_info->stream_ctx_array, 0,
  560. sizeof(struct xhci_stream_ctx)*num_stream_ctxs);
  561. /* Allocate everything needed to free the stream rings later */
  562. stream_info->free_streams_command =
  563. xhci_alloc_command(xhci, true, true, mem_flags);
  564. if (!stream_info->free_streams_command)
  565. goto cleanup_ctx;
  566. INIT_RADIX_TREE(&stream_info->trb_address_map, GFP_ATOMIC);
  567. /* Allocate rings for all the streams that the driver will use,
  568. * and add their segment DMA addresses to the radix tree.
  569. * Stream 0 is reserved.
  570. */
  571. for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
  572. stream_info->stream_rings[cur_stream] =
  573. xhci_ring_alloc(xhci, 2, 1, TYPE_STREAM, mem_flags);
  574. cur_ring = stream_info->stream_rings[cur_stream];
  575. if (!cur_ring)
  576. goto cleanup_rings;
  577. cur_ring->stream_id = cur_stream;
  578. /* Set deq ptr, cycle bit, and stream context type */
  579. addr = cur_ring->first_seg->dma |
  580. SCT_FOR_CTX(SCT_PRI_TR) |
  581. cur_ring->cycle_state;
  582. stream_info->stream_ctx_array[cur_stream].stream_ring =
  583. cpu_to_le64(addr);
  584. xhci_dbg(xhci, "Setting stream %d ring ptr to 0x%08llx\n",
  585. cur_stream, (unsigned long long) addr);
  586. key = (unsigned long)
  587. (cur_ring->first_seg->dma >> TRB_SEGMENT_SHIFT);
  588. ret = radix_tree_insert(&stream_info->trb_address_map,
  589. key, cur_ring);
  590. if (ret) {
  591. xhci_ring_free(xhci, cur_ring);
  592. stream_info->stream_rings[cur_stream] = NULL;
  593. goto cleanup_rings;
  594. }
  595. }
  596. /* Leave the other unused stream ring pointers in the stream context
  597. * array initialized to zero. This will cause the xHC to give us an
  598. * error if the device asks for a stream ID we don't have setup (if it
  599. * was any other way, the host controller would assume the ring is
  600. * "empty" and wait forever for data to be queued to that stream ID).
  601. */
  602. #if XHCI_DEBUG
  603. /* Do a little test on the radix tree to make sure it returns the
  604. * correct values.
  605. */
  606. if (xhci_test_radix_tree(xhci, num_streams, stream_info))
  607. goto cleanup_rings;
  608. #endif
  609. return stream_info;
  610. cleanup_rings:
  611. for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
  612. cur_ring = stream_info->stream_rings[cur_stream];
  613. if (cur_ring) {
  614. addr = cur_ring->first_seg->dma;
  615. radix_tree_delete(&stream_info->trb_address_map,
  616. addr >> TRB_SEGMENT_SHIFT);
  617. xhci_ring_free(xhci, cur_ring);
  618. stream_info->stream_rings[cur_stream] = NULL;
  619. }
  620. }
  621. xhci_free_command(xhci, stream_info->free_streams_command);
  622. cleanup_ctx:
  623. kfree(stream_info->stream_rings);
  624. cleanup_info:
  625. kfree(stream_info);
  626. cleanup_trbs:
  627. xhci->cmd_ring_reserved_trbs--;
  628. return NULL;
  629. }
  630. /*
  631. * Sets the MaxPStreams field and the Linear Stream Array field.
  632. * Sets the dequeue pointer to the stream context array.
  633. */
  634. void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
  635. struct xhci_ep_ctx *ep_ctx,
  636. struct xhci_stream_info *stream_info)
  637. {
  638. u32 max_primary_streams;
  639. /* MaxPStreams is the number of stream context array entries, not the
  640. * number we're actually using. Must be in 2^(MaxPstreams + 1) format.
  641. * fls(0) = 0, fls(0x1) = 1, fls(0x10) = 2, fls(0x100) = 3, etc.
  642. */
  643. max_primary_streams = fls(stream_info->num_stream_ctxs) - 2;
  644. xhci_dbg(xhci, "Setting number of stream ctx array entries to %u\n",
  645. 1 << (max_primary_streams + 1));
  646. ep_ctx->ep_info &= cpu_to_le32(~EP_MAXPSTREAMS_MASK);
  647. ep_ctx->ep_info |= cpu_to_le32(EP_MAXPSTREAMS(max_primary_streams)
  648. | EP_HAS_LSA);
  649. ep_ctx->deq = cpu_to_le64(stream_info->ctx_array_dma);
  650. }
  651. /*
  652. * Sets the MaxPStreams field and the Linear Stream Array field to 0.
  653. * Reinstalls the "normal" endpoint ring (at its previous dequeue mark,
  654. * not at the beginning of the ring).
  655. */
  656. void xhci_setup_no_streams_ep_input_ctx(struct xhci_hcd *xhci,
  657. struct xhci_ep_ctx *ep_ctx,
  658. struct xhci_virt_ep *ep)
  659. {
  660. dma_addr_t addr;
  661. ep_ctx->ep_info &= cpu_to_le32(~(EP_MAXPSTREAMS_MASK | EP_HAS_LSA));
  662. addr = xhci_trb_virt_to_dma(ep->ring->deq_seg, ep->ring->dequeue);
  663. ep_ctx->deq = cpu_to_le64(addr | ep->ring->cycle_state);
  664. }
  665. /* Frees all stream contexts associated with the endpoint,
  666. *
  667. * Caller should fix the endpoint context streams fields.
  668. */
  669. void xhci_free_stream_info(struct xhci_hcd *xhci,
  670. struct xhci_stream_info *stream_info)
  671. {
  672. int cur_stream;
  673. struct xhci_ring *cur_ring;
  674. dma_addr_t addr;
  675. if (!stream_info)
  676. return;
  677. for (cur_stream = 1; cur_stream < stream_info->num_streams;
  678. cur_stream++) {
  679. cur_ring = stream_info->stream_rings[cur_stream];
  680. if (cur_ring) {
  681. addr = cur_ring->first_seg->dma;
  682. radix_tree_delete(&stream_info->trb_address_map,
  683. addr >> TRB_SEGMENT_SHIFT);
  684. xhci_ring_free(xhci, cur_ring);
  685. stream_info->stream_rings[cur_stream] = NULL;
  686. }
  687. }
  688. xhci_free_command(xhci, stream_info->free_streams_command);
  689. xhci->cmd_ring_reserved_trbs--;
  690. if (stream_info->stream_ctx_array)
  691. xhci_free_stream_ctx(xhci,
  692. stream_info->num_stream_ctxs,
  693. stream_info->stream_ctx_array,
  694. stream_info->ctx_array_dma);
  695. if (stream_info)
  696. kfree(stream_info->stream_rings);
  697. kfree(stream_info);
  698. }
  699. /***************** Device context manipulation *************************/
  700. static void xhci_init_endpoint_timer(struct xhci_hcd *xhci,
  701. struct xhci_virt_ep *ep)
  702. {
  703. init_timer(&ep->stop_cmd_timer);
  704. ep->stop_cmd_timer.data = (unsigned long) ep;
  705. ep->stop_cmd_timer.function = xhci_stop_endpoint_command_watchdog;
  706. ep->xhci = xhci;
  707. }
  708. static void xhci_free_tt_info(struct xhci_hcd *xhci,
  709. struct xhci_virt_device *virt_dev,
  710. int slot_id)
  711. {
  712. struct list_head *tt_list_head;
  713. struct xhci_tt_bw_info *tt_info, *next;
  714. bool slot_found = false;
  715. /* If the device never made it past the Set Address stage,
  716. * it may not have the real_port set correctly.
  717. */
  718. if (virt_dev->real_port == 0 ||
  719. virt_dev->real_port > HCS_MAX_PORTS(xhci->hcs_params1)) {
  720. xhci_dbg(xhci, "Bad real port.\n");
  721. return;
  722. }
  723. tt_list_head = &(xhci->rh_bw[virt_dev->real_port - 1].tts);
  724. list_for_each_entry_safe(tt_info, next, tt_list_head, tt_list) {
  725. /* Multi-TT hubs will have more than one entry */
  726. if (tt_info->slot_id == slot_id) {
  727. slot_found = true;
  728. list_del(&tt_info->tt_list);
  729. kfree(tt_info);
  730. } else if (slot_found) {
  731. break;
  732. }
  733. }
  734. }
  735. int xhci_alloc_tt_info(struct xhci_hcd *xhci,
  736. struct xhci_virt_device *virt_dev,
  737. struct usb_device *hdev,
  738. struct usb_tt *tt, gfp_t mem_flags)
  739. {
  740. struct xhci_tt_bw_info *tt_info;
  741. unsigned int num_ports;
  742. int i, j;
  743. if (!tt->multi)
  744. num_ports = 1;
  745. else
  746. num_ports = hdev->maxchild;
  747. for (i = 0; i < num_ports; i++, tt_info++) {
  748. struct xhci_interval_bw_table *bw_table;
  749. tt_info = kzalloc(sizeof(*tt_info), mem_flags);
  750. if (!tt_info)
  751. goto free_tts;
  752. INIT_LIST_HEAD(&tt_info->tt_list);
  753. list_add(&tt_info->tt_list,
  754. &xhci->rh_bw[virt_dev->real_port - 1].tts);
  755. tt_info->slot_id = virt_dev->udev->slot_id;
  756. if (tt->multi)
  757. tt_info->ttport = i+1;
  758. bw_table = &tt_info->bw_table;
  759. for (j = 0; j < XHCI_MAX_INTERVAL; j++)
  760. INIT_LIST_HEAD(&bw_table->interval_bw[j].endpoints);
  761. }
  762. return 0;
  763. free_tts:
  764. xhci_free_tt_info(xhci, virt_dev, virt_dev->udev->slot_id);
  765. return -ENOMEM;
  766. }
  767. /* All the xhci_tds in the ring's TD list should be freed at this point.
  768. * Should be called with xhci->lock held if there is any chance the TT lists
  769. * will be manipulated by the configure endpoint, allocate device, or update
  770. * hub functions while this function is removing the TT entries from the list.
  771. */
  772. void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id)
  773. {
  774. struct xhci_virt_device *dev;
  775. int i;
  776. int old_active_eps = 0;
  777. /* Slot ID 0 is reserved */
  778. if (slot_id == 0 || !xhci->devs[slot_id])
  779. return;
  780. dev = xhci->devs[slot_id];
  781. xhci->dcbaa->dev_context_ptrs[slot_id] = 0;
  782. if (!dev)
  783. return;
  784. if (dev->tt_info)
  785. old_active_eps = dev->tt_info->active_eps;
  786. for (i = 0; i < 31; ++i) {
  787. if (dev->eps[i].ring)
  788. xhci_ring_free(xhci, dev->eps[i].ring);
  789. if (dev->eps[i].stream_info)
  790. xhci_free_stream_info(xhci,
  791. dev->eps[i].stream_info);
  792. /* Endpoints on the TT/root port lists should have been removed
  793. * when usb_disable_device() was called for the device.
  794. * We can't drop them anyway, because the udev might have gone
  795. * away by this point, and we can't tell what speed it was.
  796. */
  797. if (!list_empty(&dev->eps[i].bw_endpoint_list))
  798. xhci_warn(xhci, "Slot %u endpoint %u "
  799. "not removed from BW list!\n",
  800. slot_id, i);
  801. }
  802. /* If this is a hub, free the TT(s) from the TT list */
  803. xhci_free_tt_info(xhci, dev, slot_id);
  804. /* If necessary, update the number of active TTs on this root port */
  805. xhci_update_tt_active_eps(xhci, dev, old_active_eps);
  806. if (dev->ring_cache) {
  807. for (i = 0; i < dev->num_rings_cached; i++)
  808. xhci_ring_free(xhci, dev->ring_cache[i]);
  809. kfree(dev->ring_cache);
  810. }
  811. if (dev->in_ctx)
  812. xhci_free_container_ctx(xhci, dev->in_ctx);
  813. if (dev->out_ctx)
  814. xhci_free_container_ctx(xhci, dev->out_ctx);
  815. kfree(xhci->devs[slot_id]);
  816. xhci->devs[slot_id] = NULL;
  817. }
  818. int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id,
  819. struct usb_device *udev, gfp_t flags)
  820. {
  821. struct xhci_virt_device *dev;
  822. int i;
  823. /* Slot ID 0 is reserved */
  824. if (slot_id == 0 || xhci->devs[slot_id]) {
  825. xhci_warn(xhci, "Bad Slot ID %d\n", slot_id);
  826. return 0;
  827. }
  828. xhci->devs[slot_id] = kzalloc(sizeof(*xhci->devs[slot_id]), flags);
  829. if (!xhci->devs[slot_id])
  830. return 0;
  831. dev = xhci->devs[slot_id];
  832. /* Allocate the (output) device context that will be used in the HC. */
  833. dev->out_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_DEVICE, flags);
  834. if (!dev->out_ctx)
  835. goto fail;
  836. xhci_dbg(xhci, "Slot %d output ctx = 0x%llx (dma)\n", slot_id,
  837. (unsigned long long)dev->out_ctx->dma);
  838. /* Allocate the (input) device context for address device command */
  839. dev->in_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT, flags);
  840. if (!dev->in_ctx)
  841. goto fail;
  842. xhci_dbg(xhci, "Slot %d input ctx = 0x%llx (dma)\n", slot_id,
  843. (unsigned long long)dev->in_ctx->dma);
  844. /* Initialize the cancellation list and watchdog timers for each ep */
  845. for (i = 0; i < 31; i++) {
  846. xhci_init_endpoint_timer(xhci, &dev->eps[i]);
  847. INIT_LIST_HEAD(&dev->eps[i].cancelled_td_list);
  848. INIT_LIST_HEAD(&dev->eps[i].bw_endpoint_list);
  849. }
  850. /* Allocate endpoint 0 ring */
  851. dev->eps[0].ring = xhci_ring_alloc(xhci, 2, 1, TYPE_CTRL, flags);
  852. if (!dev->eps[0].ring)
  853. goto fail;
  854. /* Allocate pointers to the ring cache */
  855. dev->ring_cache = kzalloc(
  856. sizeof(struct xhci_ring *)*XHCI_MAX_RINGS_CACHED,
  857. flags);
  858. if (!dev->ring_cache)
  859. goto fail;
  860. dev->num_rings_cached = 0;
  861. init_completion(&dev->cmd_completion);
  862. INIT_LIST_HEAD(&dev->cmd_list);
  863. dev->udev = udev;
  864. /* Point to output device context in dcbaa. */
  865. xhci->dcbaa->dev_context_ptrs[slot_id] = cpu_to_le64(dev->out_ctx->dma);
  866. xhci_dbg(xhci, "Set slot id %d dcbaa entry %p to 0x%llx\n",
  867. slot_id,
  868. &xhci->dcbaa->dev_context_ptrs[slot_id],
  869. le64_to_cpu(xhci->dcbaa->dev_context_ptrs[slot_id]));
  870. return 1;
  871. fail:
  872. xhci_free_virt_device(xhci, slot_id);
  873. return 0;
  874. }
  875. void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
  876. struct usb_device *udev)
  877. {
  878. struct xhci_virt_device *virt_dev;
  879. struct xhci_ep_ctx *ep0_ctx;
  880. struct xhci_ring *ep_ring;
  881. virt_dev = xhci->devs[udev->slot_id];
  882. ep0_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, 0);
  883. ep_ring = virt_dev->eps[0].ring;
  884. /*
  885. * FIXME we don't keep track of the dequeue pointer very well after a
  886. * Set TR dequeue pointer, so we're setting the dequeue pointer of the
  887. * host to our enqueue pointer. This should only be called after a
  888. * configured device has reset, so all control transfers should have
  889. * been completed or cancelled before the reset.
  890. */
  891. ep0_ctx->deq = cpu_to_le64(xhci_trb_virt_to_dma(ep_ring->enq_seg,
  892. ep_ring->enqueue)
  893. | ep_ring->cycle_state);
  894. }
  895. /*
  896. * The xHCI roothub may have ports of differing speeds in any order in the port
  897. * status registers. xhci->port_array provides an array of the port speed for
  898. * each offset into the port status registers.
  899. *
  900. * The xHCI hardware wants to know the roothub port number that the USB device
  901. * is attached to (or the roothub port its ancestor hub is attached to). All we
  902. * know is the index of that port under either the USB 2.0 or the USB 3.0
  903. * roothub, but that doesn't give us the real index into the HW port status
  904. * registers. Call xhci_find_raw_port_number() to get real index.
  905. */
  906. static u32 xhci_find_real_port_number(struct xhci_hcd *xhci,
  907. struct usb_device *udev)
  908. {
  909. struct usb_device *top_dev;
  910. struct usb_hcd *hcd;
  911. if (udev->speed == USB_SPEED_SUPER)
  912. hcd = xhci->shared_hcd;
  913. else
  914. hcd = xhci->main_hcd;
  915. for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
  916. top_dev = top_dev->parent)
  917. /* Found device below root hub */;
  918. return xhci_find_raw_port_number(hcd, top_dev->portnum);
  919. }
  920. /* Setup an xHCI virtual device for a Set Address command */
  921. int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev)
  922. {
  923. struct xhci_virt_device *dev;
  924. struct xhci_ep_ctx *ep0_ctx;
  925. struct xhci_slot_ctx *slot_ctx;
  926. u32 port_num;
  927. struct usb_device *top_dev;
  928. dev = xhci->devs[udev->slot_id];
  929. /* Slot ID 0 is reserved */
  930. if (udev->slot_id == 0 || !dev) {
  931. xhci_warn(xhci, "Slot ID %d is not assigned to this device\n",
  932. udev->slot_id);
  933. return -EINVAL;
  934. }
  935. ep0_ctx = xhci_get_ep_ctx(xhci, dev->in_ctx, 0);
  936. slot_ctx = xhci_get_slot_ctx(xhci, dev->in_ctx);
  937. /* 3) Only the control endpoint is valid - one endpoint context */
  938. slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1) | udev->route);
  939. switch (udev->speed) {
  940. case USB_SPEED_SUPER:
  941. slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_SS);
  942. break;
  943. case USB_SPEED_HIGH:
  944. slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_HS);
  945. break;
  946. case USB_SPEED_FULL:
  947. slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_FS);
  948. break;
  949. case USB_SPEED_LOW:
  950. slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_LS);
  951. break;
  952. case USB_SPEED_WIRELESS:
  953. xhci_dbg(xhci, "FIXME xHCI doesn't support wireless speeds\n");
  954. return -EINVAL;
  955. break;
  956. default:
  957. /* Speed was set earlier, this shouldn't happen. */
  958. BUG();
  959. }
  960. /* Find the root hub port this device is under */
  961. port_num = xhci_find_real_port_number(xhci, udev);
  962. if (!port_num)
  963. return -EINVAL;
  964. slot_ctx->dev_info2 |= cpu_to_le32(ROOT_HUB_PORT(port_num));
  965. /* Set the port number in the virtual_device to the faked port number */
  966. for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
  967. top_dev = top_dev->parent)
  968. /* Found device below root hub */;
  969. dev->fake_port = top_dev->portnum;
  970. dev->real_port = port_num;
  971. xhci_dbg(xhci, "Set root hub portnum to %d\n", port_num);
  972. xhci_dbg(xhci, "Set fake root hub portnum to %d\n", dev->fake_port);
  973. /* Find the right bandwidth table that this device will be a part of.
  974. * If this is a full speed device attached directly to a root port (or a
  975. * decendent of one), it counts as a primary bandwidth domain, not a
  976. * secondary bandwidth domain under a TT. An xhci_tt_info structure
  977. * will never be created for the HS root hub.
  978. */
  979. if (!udev->tt || !udev->tt->hub->parent) {
  980. dev->bw_table = &xhci->rh_bw[port_num - 1].bw_table;
  981. } else {
  982. struct xhci_root_port_bw_info *rh_bw;
  983. struct xhci_tt_bw_info *tt_bw;
  984. rh_bw = &xhci->rh_bw[port_num - 1];
  985. /* Find the right TT. */
  986. list_for_each_entry(tt_bw, &rh_bw->tts, tt_list) {
  987. if (tt_bw->slot_id != udev->tt->hub->slot_id)
  988. continue;
  989. if (!dev->udev->tt->multi ||
  990. (udev->tt->multi &&
  991. tt_bw->ttport == dev->udev->ttport)) {
  992. dev->bw_table = &tt_bw->bw_table;
  993. dev->tt_info = tt_bw;
  994. break;
  995. }
  996. }
  997. if (!dev->tt_info)
  998. xhci_warn(xhci, "WARN: Didn't find a matching TT\n");
  999. }
  1000. /* Is this a LS/FS device under an external HS hub? */
  1001. if (udev->tt && udev->tt->hub->parent) {
  1002. slot_ctx->tt_info = cpu_to_le32(udev->tt->hub->slot_id |
  1003. (udev->ttport << 8));
  1004. if (udev->tt->multi)
  1005. slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
  1006. }
  1007. xhci_dbg(xhci, "udev->tt = %p\n", udev->tt);
  1008. xhci_dbg(xhci, "udev->ttport = 0x%x\n", udev->ttport);
  1009. /* Step 4 - ring already allocated */
  1010. /* Step 5 */
  1011. ep0_ctx->ep_info2 = cpu_to_le32(EP_TYPE(CTRL_EP));
  1012. /*
  1013. * XXX: Not sure about wireless USB devices.
  1014. */
  1015. switch (udev->speed) {
  1016. case USB_SPEED_SUPER:
  1017. ep0_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(512));
  1018. break;
  1019. case USB_SPEED_HIGH:
  1020. /* USB core guesses at a 64-byte max packet first for FS devices */
  1021. case USB_SPEED_FULL:
  1022. ep0_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(64));
  1023. break;
  1024. case USB_SPEED_LOW:
  1025. ep0_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(8));
  1026. break;
  1027. case USB_SPEED_WIRELESS:
  1028. xhci_dbg(xhci, "FIXME xHCI doesn't support wireless speeds\n");
  1029. return -EINVAL;
  1030. break;
  1031. default:
  1032. /* New speed? */
  1033. BUG();
  1034. }
  1035. /* EP 0 can handle "burst" sizes of 1, so Max Burst Size field is 0 */
  1036. ep0_ctx->ep_info2 |= cpu_to_le32(MAX_BURST(0) | ERROR_COUNT(3));
  1037. ep0_ctx->deq = cpu_to_le64(dev->eps[0].ring->first_seg->dma |
  1038. dev->eps[0].ring->cycle_state);
  1039. /* Steps 7 and 8 were done in xhci_alloc_virt_device() */
  1040. return 0;
  1041. }
  1042. /*
  1043. * Convert interval expressed as 2^(bInterval - 1) == interval into
  1044. * straight exponent value 2^n == interval.
  1045. *
  1046. */
  1047. static unsigned int xhci_parse_exponent_interval(struct usb_device *udev,
  1048. struct usb_host_endpoint *ep)
  1049. {
  1050. unsigned int interval;
  1051. interval = clamp_val(ep->desc.bInterval, 1, 16) - 1;
  1052. if (interval != ep->desc.bInterval - 1)
  1053. dev_warn(&udev->dev,
  1054. "ep %#x - rounding interval to %d %sframes\n",
  1055. ep->desc.bEndpointAddress,
  1056. 1 << interval,
  1057. udev->speed == USB_SPEED_FULL ? "" : "micro");
  1058. if (udev->speed == USB_SPEED_FULL) {
  1059. /*
  1060. * Full speed isoc endpoints specify interval in frames,
  1061. * not microframes. We are using microframes everywhere,
  1062. * so adjust accordingly.
  1063. */
  1064. interval += 3; /* 1 frame = 2^3 uframes */
  1065. }
  1066. return interval;
  1067. }
  1068. /*
  1069. * Convert bInterval expressed in microframes (in 1-255 range) to exponent of
  1070. * microframes, rounded down to nearest power of 2.
  1071. */
  1072. static unsigned int xhci_microframes_to_exponent(struct usb_device *udev,
  1073. struct usb_host_endpoint *ep, unsigned int desc_interval,
  1074. unsigned int min_exponent, unsigned int max_exponent)
  1075. {
  1076. unsigned int interval;
  1077. interval = fls(desc_interval) - 1;
  1078. interval = clamp_val(interval, min_exponent, max_exponent);
  1079. if ((1 << interval) != desc_interval)
  1080. dev_warn(&udev->dev,
  1081. "ep %#x - rounding interval to %d microframes, ep desc says %d microframes\n",
  1082. ep->desc.bEndpointAddress,
  1083. 1 << interval,
  1084. desc_interval);
  1085. return interval;
  1086. }
  1087. static unsigned int xhci_parse_microframe_interval(struct usb_device *udev,
  1088. struct usb_host_endpoint *ep)
  1089. {
  1090. if (ep->desc.bInterval == 0)
  1091. return 0;
  1092. return xhci_microframes_to_exponent(udev, ep,
  1093. ep->desc.bInterval, 0, 15);
  1094. }
  1095. static unsigned int xhci_parse_frame_interval(struct usb_device *udev,
  1096. struct usb_host_endpoint *ep)
  1097. {
  1098. return xhci_microframes_to_exponent(udev, ep,
  1099. ep->desc.bInterval * 8, 3, 10);
  1100. }
  1101. /* Return the polling or NAK interval.
  1102. *
  1103. * The polling interval is expressed in "microframes". If xHCI's Interval field
  1104. * is set to N, it will service the endpoint every 2^(Interval)*125us.
  1105. *
  1106. * The NAK interval is one NAK per 1 to 255 microframes, or no NAKs if interval
  1107. * is set to 0.
  1108. */
  1109. static unsigned int xhci_get_endpoint_interval(struct usb_device *udev,
  1110. struct usb_host_endpoint *ep)
  1111. {
  1112. unsigned int interval = 0;
  1113. switch (udev->speed) {
  1114. case USB_SPEED_HIGH:
  1115. /* Max NAK rate */
  1116. if (usb_endpoint_xfer_control(&ep->desc) ||
  1117. usb_endpoint_xfer_bulk(&ep->desc)) {
  1118. interval = xhci_parse_microframe_interval(udev, ep);
  1119. break;
  1120. }
  1121. /* Fall through - SS and HS isoc/int have same decoding */
  1122. case USB_SPEED_SUPER:
  1123. if (usb_endpoint_xfer_int(&ep->desc) ||
  1124. usb_endpoint_xfer_isoc(&ep->desc)) {
  1125. interval = xhci_parse_exponent_interval(udev, ep);
  1126. }
  1127. break;
  1128. case USB_SPEED_FULL:
  1129. if (usb_endpoint_xfer_isoc(&ep->desc)) {
  1130. interval = xhci_parse_exponent_interval(udev, ep);
  1131. break;
  1132. }
  1133. /*
  1134. * Fall through for interrupt endpoint interval decoding
  1135. * since it uses the same rules as low speed interrupt
  1136. * endpoints.
  1137. */
  1138. case USB_SPEED_LOW:
  1139. if (usb_endpoint_xfer_int(&ep->desc) ||
  1140. usb_endpoint_xfer_isoc(&ep->desc)) {
  1141. interval = xhci_parse_frame_interval(udev, ep);
  1142. }
  1143. break;
  1144. default:
  1145. BUG();
  1146. }
  1147. return EP_INTERVAL(interval);
  1148. }
  1149. /* The "Mult" field in the endpoint context is only set for SuperSpeed isoc eps.
  1150. * High speed endpoint descriptors can define "the number of additional
  1151. * transaction opportunities per microframe", but that goes in the Max Burst
  1152. * endpoint context field.
  1153. */
  1154. static u32 xhci_get_endpoint_mult(struct usb_device *udev,
  1155. struct usb_host_endpoint *ep)
  1156. {
  1157. if (udev->speed != USB_SPEED_SUPER ||
  1158. !usb_endpoint_xfer_isoc(&ep->desc))
  1159. return 0;
  1160. return ep->ss_ep_comp.bmAttributes;
  1161. }
  1162. static u32 xhci_get_endpoint_type(struct usb_device *udev,
  1163. struct usb_host_endpoint *ep)
  1164. {
  1165. int in;
  1166. u32 type;
  1167. in = usb_endpoint_dir_in(&ep->desc);
  1168. if (usb_endpoint_xfer_control(&ep->desc)) {
  1169. type = EP_TYPE(CTRL_EP);
  1170. } else if (usb_endpoint_xfer_bulk(&ep->desc)) {
  1171. if (in)
  1172. type = EP_TYPE(BULK_IN_EP);
  1173. else
  1174. type = EP_TYPE(BULK_OUT_EP);
  1175. } else if (usb_endpoint_xfer_isoc(&ep->desc)) {
  1176. if (in)
  1177. type = EP_TYPE(ISOC_IN_EP);
  1178. else
  1179. type = EP_TYPE(ISOC_OUT_EP);
  1180. } else if (usb_endpoint_xfer_int(&ep->desc)) {
  1181. if (in)
  1182. type = EP_TYPE(INT_IN_EP);
  1183. else
  1184. type = EP_TYPE(INT_OUT_EP);
  1185. } else {
  1186. BUG();
  1187. }
  1188. return type;
  1189. }
  1190. /* Return the maximum endpoint service interval time (ESIT) payload.
  1191. * Basically, this is the maxpacket size, multiplied by the burst size
  1192. * and mult size.
  1193. */
  1194. static u32 xhci_get_max_esit_payload(struct xhci_hcd *xhci,
  1195. struct usb_device *udev,
  1196. struct usb_host_endpoint *ep)
  1197. {
  1198. int max_burst;
  1199. int max_packet;
  1200. /* Only applies for interrupt or isochronous endpoints */
  1201. if (usb_endpoint_xfer_control(&ep->desc) ||
  1202. usb_endpoint_xfer_bulk(&ep->desc))
  1203. return 0;
  1204. if (udev->speed == USB_SPEED_SUPER)
  1205. return le16_to_cpu(ep->ss_ep_comp.wBytesPerInterval);
  1206. max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&ep->desc));
  1207. max_burst = (usb_endpoint_maxp(&ep->desc) & 0x1800) >> 11;
  1208. /* A 0 in max burst means 1 transfer per ESIT */
  1209. return max_packet * (max_burst + 1);
  1210. }
  1211. /* Set up an endpoint with one ring segment. Do not allocate stream rings.
  1212. * Drivers will have to call usb_alloc_streams() to do that.
  1213. */
  1214. int xhci_endpoint_init(struct xhci_hcd *xhci,
  1215. struct xhci_virt_device *virt_dev,
  1216. struct usb_device *udev,
  1217. struct usb_host_endpoint *ep,
  1218. gfp_t mem_flags)
  1219. {
  1220. unsigned int ep_index;
  1221. struct xhci_ep_ctx *ep_ctx;
  1222. struct xhci_ring *ep_ring;
  1223. unsigned int max_packet;
  1224. unsigned int max_burst;
  1225. enum xhci_ring_type type;
  1226. u32 max_esit_payload;
  1227. ep_index = xhci_get_endpoint_index(&ep->desc);
  1228. ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
  1229. type = usb_endpoint_type(&ep->desc);
  1230. /* Set up the endpoint ring */
  1231. virt_dev->eps[ep_index].new_ring =
  1232. xhci_ring_alloc(xhci, 2, 1, type, mem_flags);
  1233. if (!virt_dev->eps[ep_index].new_ring) {
  1234. /* Attempt to use the ring cache */
  1235. if (virt_dev->num_rings_cached == 0)
  1236. return -ENOMEM;
  1237. virt_dev->eps[ep_index].new_ring =
  1238. virt_dev->ring_cache[virt_dev->num_rings_cached];
  1239. virt_dev->ring_cache[virt_dev->num_rings_cached] = NULL;
  1240. virt_dev->num_rings_cached--;
  1241. xhci_reinit_cached_ring(xhci, virt_dev->eps[ep_index].new_ring,
  1242. 1, type);
  1243. }
  1244. virt_dev->eps[ep_index].skip = false;
  1245. ep_ring = virt_dev->eps[ep_index].new_ring;
  1246. ep_ctx->deq = cpu_to_le64(ep_ring->first_seg->dma | ep_ring->cycle_state);
  1247. ep_ctx->ep_info = cpu_to_le32(xhci_get_endpoint_interval(udev, ep)
  1248. | EP_MULT(xhci_get_endpoint_mult(udev, ep)));
  1249. /* FIXME dig Mult and streams info out of ep companion desc */
  1250. /* Allow 3 retries for everything but isoc;
  1251. * CErr shall be set to 0 for Isoch endpoints.
  1252. */
  1253. if (!usb_endpoint_xfer_isoc(&ep->desc))
  1254. ep_ctx->ep_info2 = cpu_to_le32(ERROR_COUNT(3));
  1255. else
  1256. ep_ctx->ep_info2 = cpu_to_le32(ERROR_COUNT(0));
  1257. ep_ctx->ep_info2 |= cpu_to_le32(xhci_get_endpoint_type(udev, ep));
  1258. /* Set the max packet size and max burst */
  1259. max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&ep->desc));
  1260. max_burst = 0;
  1261. switch (udev->speed) {
  1262. case USB_SPEED_SUPER:
  1263. /* dig out max burst from ep companion desc */
  1264. max_burst = ep->ss_ep_comp.bMaxBurst;
  1265. break;
  1266. case USB_SPEED_HIGH:
  1267. /* Some devices get this wrong */
  1268. if (usb_endpoint_xfer_bulk(&ep->desc))
  1269. max_packet = 512;
  1270. /* bits 11:12 specify the number of additional transaction
  1271. * opportunities per microframe (USB 2.0, section 9.6.6)
  1272. */
  1273. if (usb_endpoint_xfer_isoc(&ep->desc) ||
  1274. usb_endpoint_xfer_int(&ep->desc)) {
  1275. max_burst = (usb_endpoint_maxp(&ep->desc)
  1276. & 0x1800) >> 11;
  1277. }
  1278. break;
  1279. case USB_SPEED_FULL:
  1280. case USB_SPEED_LOW:
  1281. break;
  1282. default:
  1283. BUG();
  1284. }
  1285. ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet) |
  1286. MAX_BURST(max_burst));
  1287. max_esit_payload = xhci_get_max_esit_payload(xhci, udev, ep);
  1288. ep_ctx->tx_info = cpu_to_le32(MAX_ESIT_PAYLOAD_FOR_EP(max_esit_payload));
  1289. /*
  1290. * XXX no idea how to calculate the average TRB buffer length for bulk
  1291. * endpoints, as the driver gives us no clue how big each scatter gather
  1292. * list entry (or buffer) is going to be.
  1293. *
  1294. * For isochronous and interrupt endpoints, we set it to the max
  1295. * available, until we have new API in the USB core to allow drivers to
  1296. * declare how much bandwidth they actually need.
  1297. *
  1298. * Normally, it would be calculated by taking the total of the buffer
  1299. * lengths in the TD and then dividing by the number of TRBs in a TD,
  1300. * including link TRBs, No-op TRBs, and Event data TRBs. Since we don't
  1301. * use Event Data TRBs, and we don't chain in a link TRB on short
  1302. * transfers, we're basically dividing by 1.
  1303. *
  1304. * xHCI 1.0 specification indicates that the Average TRB Length should
  1305. * be set to 8 for control endpoints.
  1306. */
  1307. if (usb_endpoint_xfer_control(&ep->desc) && xhci->hci_version == 0x100)
  1308. ep_ctx->tx_info |= cpu_to_le32(AVG_TRB_LENGTH_FOR_EP(8));
  1309. else
  1310. ep_ctx->tx_info |=
  1311. cpu_to_le32(AVG_TRB_LENGTH_FOR_EP(max_esit_payload));
  1312. /* FIXME Debug endpoint context */
  1313. return 0;
  1314. }
  1315. void xhci_endpoint_zero(struct xhci_hcd *xhci,
  1316. struct xhci_virt_device *virt_dev,
  1317. struct usb_host_endpoint *ep)
  1318. {
  1319. unsigned int ep_index;
  1320. struct xhci_ep_ctx *ep_ctx;
  1321. ep_index = xhci_get_endpoint_index(&ep->desc);
  1322. ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
  1323. ep_ctx->ep_info = 0;
  1324. ep_ctx->ep_info2 = 0;
  1325. ep_ctx->deq = 0;
  1326. ep_ctx->tx_info = 0;
  1327. /* Don't free the endpoint ring until the set interface or configuration
  1328. * request succeeds.
  1329. */
  1330. }
  1331. void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info)
  1332. {
  1333. bw_info->ep_interval = 0;
  1334. bw_info->mult = 0;
  1335. bw_info->num_packets = 0;
  1336. bw_info->max_packet_size = 0;
  1337. bw_info->type = 0;
  1338. bw_info->max_esit_payload = 0;
  1339. }
  1340. void xhci_update_bw_info(struct xhci_hcd *xhci,
  1341. struct xhci_container_ctx *in_ctx,
  1342. struct xhci_input_control_ctx *ctrl_ctx,
  1343. struct xhci_virt_device *virt_dev)
  1344. {
  1345. struct xhci_bw_info *bw_info;
  1346. struct xhci_ep_ctx *ep_ctx;
  1347. unsigned int ep_type;
  1348. int i;
  1349. for (i = 1; i < 31; ++i) {
  1350. bw_info = &virt_dev->eps[i].bw_info;
  1351. /* We can't tell what endpoint type is being dropped, but
  1352. * unconditionally clearing the bandwidth info for non-periodic
  1353. * endpoints should be harmless because the info will never be
  1354. * set in the first place.
  1355. */
  1356. if (!EP_IS_ADDED(ctrl_ctx, i) && EP_IS_DROPPED(ctrl_ctx, i)) {
  1357. /* Dropped endpoint */
  1358. xhci_clear_endpoint_bw_info(bw_info);
  1359. continue;
  1360. }
  1361. if (EP_IS_ADDED(ctrl_ctx, i)) {
  1362. ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, i);
  1363. ep_type = CTX_TO_EP_TYPE(le32_to_cpu(ep_ctx->ep_info2));
  1364. /* Ignore non-periodic endpoints */
  1365. if (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
  1366. ep_type != ISOC_IN_EP &&
  1367. ep_type != INT_IN_EP)
  1368. continue;
  1369. /* Added or changed endpoint */
  1370. bw_info->ep_interval = CTX_TO_EP_INTERVAL(
  1371. le32_to_cpu(ep_ctx->ep_info));
  1372. /* Number of packets and mult are zero-based in the
  1373. * input context, but we want one-based for the
  1374. * interval table.
  1375. */
  1376. bw_info->mult = CTX_TO_EP_MULT(
  1377. le32_to_cpu(ep_ctx->ep_info)) + 1;
  1378. bw_info->num_packets = CTX_TO_MAX_BURST(
  1379. le32_to_cpu(ep_ctx->ep_info2)) + 1;
  1380. bw_info->max_packet_size = MAX_PACKET_DECODED(
  1381. le32_to_cpu(ep_ctx->ep_info2));
  1382. bw_info->type = ep_type;
  1383. bw_info->max_esit_payload = CTX_TO_MAX_ESIT_PAYLOAD(
  1384. le32_to_cpu(ep_ctx->tx_info));
  1385. }
  1386. }
  1387. }
  1388. /* Copy output xhci_ep_ctx to the input xhci_ep_ctx copy.
  1389. * Useful when you want to change one particular aspect of the endpoint and then
  1390. * issue a configure endpoint command.
  1391. */
  1392. void xhci_endpoint_copy(struct xhci_hcd *xhci,
  1393. struct xhci_container_ctx *in_ctx,
  1394. struct xhci_container_ctx *out_ctx,
  1395. unsigned int ep_index)
  1396. {
  1397. struct xhci_ep_ctx *out_ep_ctx;
  1398. struct xhci_ep_ctx *in_ep_ctx;
  1399. out_ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  1400. in_ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
  1401. in_ep_ctx->ep_info = out_ep_ctx->ep_info;
  1402. in_ep_ctx->ep_info2 = out_ep_ctx->ep_info2;
  1403. in_ep_ctx->deq = out_ep_ctx->deq;
  1404. in_ep_ctx->tx_info = out_ep_ctx->tx_info;
  1405. }
  1406. /* Copy output xhci_slot_ctx to the input xhci_slot_ctx.
  1407. * Useful when you want to change one particular aspect of the endpoint and then
  1408. * issue a configure endpoint command. Only the context entries field matters,
  1409. * but we'll copy the whole thing anyway.
  1410. */
  1411. void xhci_slot_copy(struct xhci_hcd *xhci,
  1412. struct xhci_container_ctx *in_ctx,
  1413. struct xhci_container_ctx *out_ctx)
  1414. {
  1415. struct xhci_slot_ctx *in_slot_ctx;
  1416. struct xhci_slot_ctx *out_slot_ctx;
  1417. in_slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  1418. out_slot_ctx = xhci_get_slot_ctx(xhci, out_ctx);
  1419. in_slot_ctx->dev_info = out_slot_ctx->dev_info;
  1420. in_slot_ctx->dev_info2 = out_slot_ctx->dev_info2;
  1421. in_slot_ctx->tt_info = out_slot_ctx->tt_info;
  1422. in_slot_ctx->dev_state = out_slot_ctx->dev_state;
  1423. }
  1424. /* Set up the scratchpad buffer array and scratchpad buffers, if needed. */
  1425. static int scratchpad_alloc(struct xhci_hcd *xhci, gfp_t flags)
  1426. {
  1427. int i;
  1428. struct device *dev = xhci_to_hcd(xhci)->self.controller;
  1429. int num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
  1430. xhci_dbg(xhci, "Allocating %d scratchpad buffers\n", num_sp);
  1431. if (!num_sp)
  1432. return 0;
  1433. xhci->scratchpad = kzalloc(sizeof(*xhci->scratchpad), flags);
  1434. if (!xhci->scratchpad)
  1435. goto fail_sp;
  1436. xhci->scratchpad->sp_array = dma_alloc_coherent(dev,
  1437. num_sp * sizeof(u64),
  1438. &xhci->scratchpad->sp_dma, flags);
  1439. if (!xhci->scratchpad->sp_array)
  1440. goto fail_sp2;
  1441. xhci->scratchpad->sp_buffers = kzalloc(sizeof(void *) * num_sp, flags);
  1442. if (!xhci->scratchpad->sp_buffers)
  1443. goto fail_sp3;
  1444. xhci->scratchpad->sp_dma_buffers =
  1445. kzalloc(sizeof(dma_addr_t) * num_sp, flags);
  1446. if (!xhci->scratchpad->sp_dma_buffers)
  1447. goto fail_sp4;
  1448. xhci->dcbaa->dev_context_ptrs[0] = cpu_to_le64(xhci->scratchpad->sp_dma);
  1449. for (i = 0; i < num_sp; i++) {
  1450. dma_addr_t dma;
  1451. void *buf = dma_alloc_coherent(dev, xhci->page_size, &dma,
  1452. flags);
  1453. if (!buf)
  1454. goto fail_sp5;
  1455. xhci->scratchpad->sp_array[i] = dma;
  1456. xhci->scratchpad->sp_buffers[i] = buf;
  1457. xhci->scratchpad->sp_dma_buffers[i] = dma;
  1458. }
  1459. return 0;
  1460. fail_sp5:
  1461. for (i = i - 1; i >= 0; i--) {
  1462. dma_free_coherent(dev, xhci->page_size,
  1463. xhci->scratchpad->sp_buffers[i],
  1464. xhci->scratchpad->sp_dma_buffers[i]);
  1465. }
  1466. kfree(xhci->scratchpad->sp_dma_buffers);
  1467. fail_sp4:
  1468. kfree(xhci->scratchpad->sp_buffers);
  1469. fail_sp3:
  1470. dma_free_coherent(dev, num_sp * sizeof(u64),
  1471. xhci->scratchpad->sp_array,
  1472. xhci->scratchpad->sp_dma);
  1473. fail_sp2:
  1474. kfree(xhci->scratchpad);
  1475. xhci->scratchpad = NULL;
  1476. fail_sp:
  1477. return -ENOMEM;
  1478. }
  1479. static void scratchpad_free(struct xhci_hcd *xhci)
  1480. {
  1481. int num_sp;
  1482. int i;
  1483. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  1484. if (!xhci->scratchpad)
  1485. return;
  1486. num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
  1487. for (i = 0; i < num_sp; i++) {
  1488. dma_free_coherent(&pdev->dev, xhci->page_size,
  1489. xhci->scratchpad->sp_buffers[i],
  1490. xhci->scratchpad->sp_dma_buffers[i]);
  1491. }
  1492. kfree(xhci->scratchpad->sp_dma_buffers);
  1493. kfree(xhci->scratchpad->sp_buffers);
  1494. dma_free_coherent(&pdev->dev, num_sp * sizeof(u64),
  1495. xhci->scratchpad->sp_array,
  1496. xhci->scratchpad->sp_dma);
  1497. kfree(xhci->scratchpad);
  1498. xhci->scratchpad = NULL;
  1499. }
  1500. struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
  1501. bool allocate_in_ctx, bool allocate_completion,
  1502. gfp_t mem_flags)
  1503. {
  1504. struct xhci_command *command;
  1505. command = kzalloc(sizeof(*command), mem_flags);
  1506. if (!command)
  1507. return NULL;
  1508. if (allocate_in_ctx) {
  1509. command->in_ctx =
  1510. xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT,
  1511. mem_flags);
  1512. if (!command->in_ctx) {
  1513. kfree(command);
  1514. return NULL;
  1515. }
  1516. }
  1517. if (allocate_completion) {
  1518. command->completion =
  1519. kzalloc(sizeof(struct completion), mem_flags);
  1520. if (!command->completion) {
  1521. xhci_free_container_ctx(xhci, command->in_ctx);
  1522. kfree(command);
  1523. return NULL;
  1524. }
  1525. init_completion(command->completion);
  1526. }
  1527. command->status = 0;
  1528. INIT_LIST_HEAD(&command->cmd_list);
  1529. return command;
  1530. }
  1531. void xhci_urb_free_priv(struct xhci_hcd *xhci, struct urb_priv *urb_priv)
  1532. {
  1533. if (urb_priv) {
  1534. kfree(urb_priv->td[0]);
  1535. kfree(urb_priv);
  1536. }
  1537. }
  1538. void xhci_free_command(struct xhci_hcd *xhci,
  1539. struct xhci_command *command)
  1540. {
  1541. xhci_free_container_ctx(xhci,
  1542. command->in_ctx);
  1543. kfree(command->completion);
  1544. kfree(command);
  1545. }
  1546. void xhci_mem_cleanup(struct xhci_hcd *xhci)
  1547. {
  1548. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  1549. struct dev_info *dev_info, *next;
  1550. struct xhci_cd *cur_cd, *next_cd;
  1551. unsigned long flags;
  1552. int size;
  1553. int i, j, num_ports;
  1554. /* Free the Event Ring Segment Table and the actual Event Ring */
  1555. size = sizeof(struct xhci_erst_entry)*(xhci->erst.num_entries);
  1556. if (xhci->erst.entries)
  1557. dma_free_coherent(&pdev->dev, size,
  1558. xhci->erst.entries, xhci->erst.erst_dma_addr);
  1559. xhci->erst.entries = NULL;
  1560. xhci_dbg(xhci, "Freed ERST\n");
  1561. if (xhci->event_ring)
  1562. xhci_ring_free(xhci, xhci->event_ring);
  1563. xhci->event_ring = NULL;
  1564. xhci_dbg(xhci, "Freed event ring\n");
  1565. if (xhci->lpm_command)
  1566. xhci_free_command(xhci, xhci->lpm_command);
  1567. xhci->cmd_ring_reserved_trbs = 0;
  1568. if (xhci->cmd_ring)
  1569. xhci_ring_free(xhci, xhci->cmd_ring);
  1570. xhci->cmd_ring = NULL;
  1571. xhci_dbg(xhci, "Freed command ring\n");
  1572. list_for_each_entry_safe(cur_cd, next_cd,
  1573. &xhci->cancel_cmd_list, cancel_cmd_list) {
  1574. list_del(&cur_cd->cancel_cmd_list);
  1575. kfree(cur_cd);
  1576. }
  1577. for (i = 1; i < MAX_HC_SLOTS; ++i)
  1578. xhci_free_virt_device(xhci, i);
  1579. if (xhci->segment_pool)
  1580. dma_pool_destroy(xhci->segment_pool);
  1581. xhci->segment_pool = NULL;
  1582. xhci_dbg(xhci, "Freed segment pool\n");
  1583. if (xhci->device_pool)
  1584. dma_pool_destroy(xhci->device_pool);
  1585. xhci->device_pool = NULL;
  1586. xhci_dbg(xhci, "Freed device context pool\n");
  1587. if (xhci->small_streams_pool)
  1588. dma_pool_destroy(xhci->small_streams_pool);
  1589. xhci->small_streams_pool = NULL;
  1590. xhci_dbg(xhci, "Freed small stream array pool\n");
  1591. if (xhci->medium_streams_pool)
  1592. dma_pool_destroy(xhci->medium_streams_pool);
  1593. xhci->medium_streams_pool = NULL;
  1594. xhci_dbg(xhci, "Freed medium stream array pool\n");
  1595. if (xhci->dcbaa)
  1596. dma_free_coherent(&pdev->dev, sizeof(*xhci->dcbaa),
  1597. xhci->dcbaa, xhci->dcbaa->dma);
  1598. xhci->dcbaa = NULL;
  1599. scratchpad_free(xhci);
  1600. spin_lock_irqsave(&xhci->lock, flags);
  1601. list_for_each_entry_safe(dev_info, next, &xhci->lpm_failed_devs, list) {
  1602. list_del(&dev_info->list);
  1603. kfree(dev_info);
  1604. }
  1605. spin_unlock_irqrestore(&xhci->lock, flags);
  1606. num_ports = HCS_MAX_PORTS(xhci->hcs_params1);
  1607. for (i = 0; i < num_ports; i++) {
  1608. struct xhci_interval_bw_table *bwt = &xhci->rh_bw[i].bw_table;
  1609. for (j = 0; j < XHCI_MAX_INTERVAL; j++) {
  1610. struct list_head *ep = &bwt->interval_bw[j].endpoints;
  1611. while (!list_empty(ep))
  1612. list_del_init(ep->next);
  1613. }
  1614. }
  1615. for (i = 0; i < num_ports; i++) {
  1616. struct xhci_tt_bw_info *tt, *n;
  1617. list_for_each_entry_safe(tt, n, &xhci->rh_bw[i].tts, tt_list) {
  1618. list_del(&tt->tt_list);
  1619. kfree(tt);
  1620. }
  1621. }
  1622. xhci->num_usb2_ports = 0;
  1623. xhci->num_usb3_ports = 0;
  1624. xhci->num_active_eps = 0;
  1625. kfree(xhci->usb2_ports);
  1626. kfree(xhci->usb3_ports);
  1627. kfree(xhci->port_array);
  1628. kfree(xhci->rh_bw);
  1629. xhci->page_size = 0;
  1630. xhci->page_shift = 0;
  1631. xhci->bus_state[0].bus_suspended = 0;
  1632. xhci->bus_state[1].bus_suspended = 0;
  1633. }
  1634. static int xhci_test_trb_in_td(struct xhci_hcd *xhci,
  1635. struct xhci_segment *input_seg,
  1636. union xhci_trb *start_trb,
  1637. union xhci_trb *end_trb,
  1638. dma_addr_t input_dma,
  1639. struct xhci_segment *result_seg,
  1640. char *test_name, int test_number)
  1641. {
  1642. unsigned long long start_dma;
  1643. unsigned long long end_dma;
  1644. struct xhci_segment *seg;
  1645. start_dma = xhci_trb_virt_to_dma(input_seg, start_trb);
  1646. end_dma = xhci_trb_virt_to_dma(input_seg, end_trb);
  1647. seg = trb_in_td(input_seg, start_trb, end_trb, input_dma);
  1648. if (seg != result_seg) {
  1649. xhci_warn(xhci, "WARN: %s TRB math test %d failed!\n",
  1650. test_name, test_number);
  1651. xhci_warn(xhci, "Tested TRB math w/ seg %p and "
  1652. "input DMA 0x%llx\n",
  1653. input_seg,
  1654. (unsigned long long) input_dma);
  1655. xhci_warn(xhci, "starting TRB %p (0x%llx DMA), "
  1656. "ending TRB %p (0x%llx DMA)\n",
  1657. start_trb, start_dma,
  1658. end_trb, end_dma);
  1659. xhci_warn(xhci, "Expected seg %p, got seg %p\n",
  1660. result_seg, seg);
  1661. return -1;
  1662. }
  1663. return 0;
  1664. }
  1665. /* TRB math checks for xhci_trb_in_td(), using the command and event rings. */
  1666. static int xhci_check_trb_in_td_math(struct xhci_hcd *xhci, gfp_t mem_flags)
  1667. {
  1668. struct {
  1669. dma_addr_t input_dma;
  1670. struct xhci_segment *result_seg;
  1671. } simple_test_vector [] = {
  1672. /* A zeroed DMA field should fail */
  1673. { 0, NULL },
  1674. /* One TRB before the ring start should fail */
  1675. { xhci->event_ring->first_seg->dma - 16, NULL },
  1676. /* One byte before the ring start should fail */
  1677. { xhci->event_ring->first_seg->dma - 1, NULL },
  1678. /* Starting TRB should succeed */
  1679. { xhci->event_ring->first_seg->dma, xhci->event_ring->first_seg },
  1680. /* Ending TRB should succeed */
  1681. { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16,
  1682. xhci->event_ring->first_seg },
  1683. /* One byte after the ring end should fail */
  1684. { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16 + 1, NULL },
  1685. /* One TRB after the ring end should fail */
  1686. { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT)*16, NULL },
  1687. /* An address of all ones should fail */
  1688. { (dma_addr_t) (~0), NULL },
  1689. };
  1690. struct {
  1691. struct xhci_segment *input_seg;
  1692. union xhci_trb *start_trb;
  1693. union xhci_trb *end_trb;
  1694. dma_addr_t input_dma;
  1695. struct xhci_segment *result_seg;
  1696. } complex_test_vector [] = {
  1697. /* Test feeding a valid DMA address from a different ring */
  1698. { .input_seg = xhci->event_ring->first_seg,
  1699. .start_trb = xhci->event_ring->first_seg->trbs,
  1700. .end_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
  1701. .input_dma = xhci->cmd_ring->first_seg->dma,
  1702. .result_seg = NULL,
  1703. },
  1704. /* Test feeding a valid end TRB from a different ring */
  1705. { .input_seg = xhci->event_ring->first_seg,
  1706. .start_trb = xhci->event_ring->first_seg->trbs,
  1707. .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
  1708. .input_dma = xhci->cmd_ring->first_seg->dma,
  1709. .result_seg = NULL,
  1710. },
  1711. /* Test feeding a valid start and end TRB from a different ring */
  1712. { .input_seg = xhci->event_ring->first_seg,
  1713. .start_trb = xhci->cmd_ring->first_seg->trbs,
  1714. .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
  1715. .input_dma = xhci->cmd_ring->first_seg->dma,
  1716. .result_seg = NULL,
  1717. },
  1718. /* TRB in this ring, but after this TD */
  1719. { .input_seg = xhci->event_ring->first_seg,
  1720. .start_trb = &xhci->event_ring->first_seg->trbs[0],
  1721. .end_trb = &xhci->event_ring->first_seg->trbs[3],
  1722. .input_dma = xhci->event_ring->first_seg->dma + 4*16,
  1723. .result_seg = NULL,
  1724. },
  1725. /* TRB in this ring, but before this TD */
  1726. { .input_seg = xhci->event_ring->first_seg,
  1727. .start_trb = &xhci->event_ring->first_seg->trbs[3],
  1728. .end_trb = &xhci->event_ring->first_seg->trbs[6],
  1729. .input_dma = xhci->event_ring->first_seg->dma + 2*16,
  1730. .result_seg = NULL,
  1731. },
  1732. /* TRB in this ring, but after this wrapped TD */
  1733. { .input_seg = xhci->event_ring->first_seg,
  1734. .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
  1735. .end_trb = &xhci->event_ring->first_seg->trbs[1],
  1736. .input_dma = xhci->event_ring->first_seg->dma + 2*16,
  1737. .result_seg = NULL,
  1738. },
  1739. /* TRB in this ring, but before this wrapped TD */
  1740. { .input_seg = xhci->event_ring->first_seg,
  1741. .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
  1742. .end_trb = &xhci->event_ring->first_seg->trbs[1],
  1743. .input_dma = xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 4)*16,
  1744. .result_seg = NULL,
  1745. },
  1746. /* TRB not in this ring, and we have a wrapped TD */
  1747. { .input_seg = xhci->event_ring->first_seg,
  1748. .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
  1749. .end_trb = &xhci->event_ring->first_seg->trbs[1],
  1750. .input_dma = xhci->cmd_ring->first_seg->dma + 2*16,
  1751. .result_seg = NULL,
  1752. },
  1753. };
  1754. unsigned int num_tests;
  1755. int i, ret;
  1756. num_tests = ARRAY_SIZE(simple_test_vector);
  1757. for (i = 0; i < num_tests; i++) {
  1758. ret = xhci_test_trb_in_td(xhci,
  1759. xhci->event_ring->first_seg,
  1760. xhci->event_ring->first_seg->trbs,
  1761. &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
  1762. simple_test_vector[i].input_dma,
  1763. simple_test_vector[i].result_seg,
  1764. "Simple", i);
  1765. if (ret < 0)
  1766. return ret;
  1767. }
  1768. num_tests = ARRAY_SIZE(complex_test_vector);
  1769. for (i = 0; i < num_tests; i++) {
  1770. ret = xhci_test_trb_in_td(xhci,
  1771. complex_test_vector[i].input_seg,
  1772. complex_test_vector[i].start_trb,
  1773. complex_test_vector[i].end_trb,
  1774. complex_test_vector[i].input_dma,
  1775. complex_test_vector[i].result_seg,
  1776. "Complex", i);
  1777. if (ret < 0)
  1778. return ret;
  1779. }
  1780. xhci_dbg(xhci, "TRB math tests passed.\n");
  1781. return 0;
  1782. }
  1783. static void xhci_set_hc_event_deq(struct xhci_hcd *xhci)
  1784. {
  1785. u64 temp;
  1786. dma_addr_t deq;
  1787. deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
  1788. xhci->event_ring->dequeue);
  1789. if (deq == 0 && !in_interrupt())
  1790. xhci_warn(xhci, "WARN something wrong with SW event ring "
  1791. "dequeue ptr.\n");
  1792. /* Update HC event ring dequeue pointer */
  1793. temp = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  1794. temp &= ERST_PTR_MASK;
  1795. /* Don't clear the EHB bit (which is RW1C) because
  1796. * there might be more events to service.
  1797. */
  1798. temp &= ~ERST_EHB;
  1799. xhci_dbg(xhci, "// Write event ring dequeue pointer, "
  1800. "preserving EHB bit\n");
  1801. xhci_write_64(xhci, ((u64) deq & (u64) ~ERST_PTR_MASK) | temp,
  1802. &xhci->ir_set->erst_dequeue);
  1803. }
  1804. static void xhci_add_in_port(struct xhci_hcd *xhci, unsigned int num_ports,
  1805. __le32 __iomem *addr, u8 major_revision)
  1806. {
  1807. u32 temp, port_offset, port_count;
  1808. int i;
  1809. if (major_revision > 0x03) {
  1810. xhci_warn(xhci, "Ignoring unknown port speed, "
  1811. "Ext Cap %p, revision = 0x%x\n",
  1812. addr, major_revision);
  1813. /* Ignoring port protocol we can't understand. FIXME */
  1814. return;
  1815. }
  1816. /* Port offset and count in the third dword, see section 7.2 */
  1817. temp = xhci_readl(xhci, addr + 2);
  1818. port_offset = XHCI_EXT_PORT_OFF(temp);
  1819. port_count = XHCI_EXT_PORT_COUNT(temp);
  1820. xhci_dbg(xhci, "Ext Cap %p, port offset = %u, "
  1821. "count = %u, revision = 0x%x\n",
  1822. addr, port_offset, port_count, major_revision);
  1823. /* Port count includes the current port offset */
  1824. if (port_offset == 0 || (port_offset + port_count - 1) > num_ports)
  1825. /* WTF? "Valid values are ‘1’ to MaxPorts" */
  1826. return;
  1827. /* Check the host's USB2 LPM capability */
  1828. if ((xhci->hci_version == 0x96) && (major_revision != 0x03) &&
  1829. (temp & XHCI_L1C)) {
  1830. xhci_dbg(xhci, "xHCI 0.96: support USB2 software lpm\n");
  1831. xhci->sw_lpm_support = 1;
  1832. }
  1833. if ((xhci->hci_version >= 0x100) && (major_revision != 0x03)) {
  1834. xhci_dbg(xhci, "xHCI 1.0: support USB2 software lpm\n");
  1835. xhci->sw_lpm_support = 1;
  1836. if (temp & XHCI_HLC) {
  1837. xhci_dbg(xhci, "xHCI 1.0: support USB2 hardware lpm\n");
  1838. xhci->hw_lpm_support = 1;
  1839. }
  1840. }
  1841. port_offset--;
  1842. for (i = port_offset; i < (port_offset + port_count); i++) {
  1843. /* Duplicate entry. Ignore the port if the revisions differ. */
  1844. if (xhci->port_array[i] != 0) {
  1845. xhci_warn(xhci, "Duplicate port entry, Ext Cap %p,"
  1846. " port %u\n", addr, i);
  1847. xhci_warn(xhci, "Port was marked as USB %u, "
  1848. "duplicated as USB %u\n",
  1849. xhci->port_array[i], major_revision);
  1850. /* Only adjust the roothub port counts if we haven't
  1851. * found a similar duplicate.
  1852. */
  1853. if (xhci->port_array[i] != major_revision &&
  1854. xhci->port_array[i] != DUPLICATE_ENTRY) {
  1855. if (xhci->port_array[i] == 0x03)
  1856. xhci->num_usb3_ports--;
  1857. else
  1858. xhci->num_usb2_ports--;
  1859. xhci->port_array[i] = DUPLICATE_ENTRY;
  1860. }
  1861. /* FIXME: Should we disable the port? */
  1862. continue;
  1863. }
  1864. xhci->port_array[i] = major_revision;
  1865. if (major_revision == 0x03)
  1866. xhci->num_usb3_ports++;
  1867. else
  1868. xhci->num_usb2_ports++;
  1869. }
  1870. /* FIXME: Should we disable ports not in the Extended Capabilities? */
  1871. }
  1872. /*
  1873. * Scan the Extended Capabilities for the "Supported Protocol Capabilities" that
  1874. * specify what speeds each port is supposed to be. We can't count on the port
  1875. * speed bits in the PORTSC register being correct until a device is connected,
  1876. * but we need to set up the two fake roothubs with the correct number of USB
  1877. * 3.0 and USB 2.0 ports at host controller initialization time.
  1878. */
  1879. static int xhci_setup_port_arrays(struct xhci_hcd *xhci, gfp_t flags)
  1880. {
  1881. __le32 __iomem *addr;
  1882. u32 offset;
  1883. unsigned int num_ports;
  1884. int i, j, port_index;
  1885. addr = &xhci->cap_regs->hcc_params;
  1886. offset = XHCI_HCC_EXT_CAPS(xhci_readl(xhci, addr));
  1887. if (offset == 0) {
  1888. xhci_err(xhci, "No Extended Capability registers, "
  1889. "unable to set up roothub.\n");
  1890. return -ENODEV;
  1891. }
  1892. num_ports = HCS_MAX_PORTS(xhci->hcs_params1);
  1893. xhci->port_array = kzalloc(sizeof(*xhci->port_array)*num_ports, flags);
  1894. if (!xhci->port_array)
  1895. return -ENOMEM;
  1896. xhci->rh_bw = kzalloc(sizeof(*xhci->rh_bw)*num_ports, flags);
  1897. if (!xhci->rh_bw)
  1898. return -ENOMEM;
  1899. for (i = 0; i < num_ports; i++) {
  1900. struct xhci_interval_bw_table *bw_table;
  1901. INIT_LIST_HEAD(&xhci->rh_bw[i].tts);
  1902. bw_table = &xhci->rh_bw[i].bw_table;
  1903. for (j = 0; j < XHCI_MAX_INTERVAL; j++)
  1904. INIT_LIST_HEAD(&bw_table->interval_bw[j].endpoints);
  1905. }
  1906. /*
  1907. * For whatever reason, the first capability offset is from the
  1908. * capability register base, not from the HCCPARAMS register.
  1909. * See section 5.3.6 for offset calculation.
  1910. */
  1911. addr = &xhci->cap_regs->hc_capbase + offset;
  1912. while (1) {
  1913. u32 cap_id;
  1914. cap_id = xhci_readl(xhci, addr);
  1915. if (XHCI_EXT_CAPS_ID(cap_id) == XHCI_EXT_CAPS_PROTOCOL)
  1916. xhci_add_in_port(xhci, num_ports, addr,
  1917. (u8) XHCI_EXT_PORT_MAJOR(cap_id));
  1918. offset = XHCI_EXT_CAPS_NEXT(cap_id);
  1919. if (!offset || (xhci->num_usb2_ports + xhci->num_usb3_ports)
  1920. == num_ports)
  1921. break;
  1922. /*
  1923. * Once you're into the Extended Capabilities, the offset is
  1924. * always relative to the register holding the offset.
  1925. */
  1926. addr += offset;
  1927. }
  1928. if (xhci->num_usb2_ports == 0 && xhci->num_usb3_ports == 0) {
  1929. xhci_warn(xhci, "No ports on the roothubs?\n");
  1930. return -ENODEV;
  1931. }
  1932. xhci_dbg(xhci, "Found %u USB 2.0 ports and %u USB 3.0 ports.\n",
  1933. xhci->num_usb2_ports, xhci->num_usb3_ports);
  1934. /* Place limits on the number of roothub ports so that the hub
  1935. * descriptors aren't longer than the USB core will allocate.
  1936. */
  1937. if (xhci->num_usb3_ports > 15) {
  1938. xhci_dbg(xhci, "Limiting USB 3.0 roothub ports to 15.\n");
  1939. xhci->num_usb3_ports = 15;
  1940. }
  1941. if (xhci->num_usb2_ports > USB_MAXCHILDREN) {
  1942. xhci_dbg(xhci, "Limiting USB 2.0 roothub ports to %u.\n",
  1943. USB_MAXCHILDREN);
  1944. xhci->num_usb2_ports = USB_MAXCHILDREN;
  1945. }
  1946. /*
  1947. * Note we could have all USB 3.0 ports, or all USB 2.0 ports.
  1948. * Not sure how the USB core will handle a hub with no ports...
  1949. */
  1950. if (xhci->num_usb2_ports) {
  1951. xhci->usb2_ports = kmalloc(sizeof(*xhci->usb2_ports)*
  1952. xhci->num_usb2_ports, flags);
  1953. if (!xhci->usb2_ports)
  1954. return -ENOMEM;
  1955. port_index = 0;
  1956. for (i = 0; i < num_ports; i++) {
  1957. if (xhci->port_array[i] == 0x03 ||
  1958. xhci->port_array[i] == 0 ||
  1959. xhci->port_array[i] == DUPLICATE_ENTRY)
  1960. continue;
  1961. xhci->usb2_ports[port_index] =
  1962. &xhci->op_regs->port_status_base +
  1963. NUM_PORT_REGS*i;
  1964. xhci_dbg(xhci, "USB 2.0 port at index %u, "
  1965. "addr = %p\n", i,
  1966. xhci->usb2_ports[port_index]);
  1967. port_index++;
  1968. if (port_index == xhci->num_usb2_ports)
  1969. break;
  1970. }
  1971. }
  1972. if (xhci->num_usb3_ports) {
  1973. xhci->usb3_ports = kmalloc(sizeof(*xhci->usb3_ports)*
  1974. xhci->num_usb3_ports, flags);
  1975. if (!xhci->usb3_ports)
  1976. return -ENOMEM;
  1977. port_index = 0;
  1978. for (i = 0; i < num_ports; i++)
  1979. if (xhci->port_array[i] == 0x03) {
  1980. xhci->usb3_ports[port_index] =
  1981. &xhci->op_regs->port_status_base +
  1982. NUM_PORT_REGS*i;
  1983. xhci_dbg(xhci, "USB 3.0 port at index %u, "
  1984. "addr = %p\n", i,
  1985. xhci->usb3_ports[port_index]);
  1986. port_index++;
  1987. if (port_index == xhci->num_usb3_ports)
  1988. break;
  1989. }
  1990. }
  1991. return 0;
  1992. }
  1993. int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags)
  1994. {
  1995. dma_addr_t dma;
  1996. struct device *dev = xhci_to_hcd(xhci)->self.controller;
  1997. unsigned int val, val2;
  1998. u64 val_64;
  1999. struct xhci_segment *seg;
  2000. u32 page_size, temp;
  2001. int i;
  2002. page_size = xhci_readl(xhci, &xhci->op_regs->page_size);
  2003. xhci_dbg(xhci, "Supported page size register = 0x%x\n", page_size);
  2004. for (i = 0; i < 16; i++) {
  2005. if ((0x1 & page_size) != 0)
  2006. break;
  2007. page_size = page_size >> 1;
  2008. }
  2009. if (i < 16)
  2010. xhci_dbg(xhci, "Supported page size of %iK\n", (1 << (i+12)) / 1024);
  2011. else
  2012. xhci_warn(xhci, "WARN: no supported page size\n");
  2013. /* Use 4K pages, since that's common and the minimum the HC supports */
  2014. xhci->page_shift = 12;
  2015. xhci->page_size = 1 << xhci->page_shift;
  2016. xhci_dbg(xhci, "HCD page size set to %iK\n", xhci->page_size / 1024);
  2017. /*
  2018. * Program the Number of Device Slots Enabled field in the CONFIG
  2019. * register with the max value of slots the HC can handle.
  2020. */
  2021. val = HCS_MAX_SLOTS(xhci_readl(xhci, &xhci->cap_regs->hcs_params1));
  2022. xhci_dbg(xhci, "// xHC can handle at most %d device slots.\n",
  2023. (unsigned int) val);
  2024. val2 = xhci_readl(xhci, &xhci->op_regs->config_reg);
  2025. val |= (val2 & ~HCS_SLOTS_MASK);
  2026. xhci_dbg(xhci, "// Setting Max device slots reg = 0x%x.\n",
  2027. (unsigned int) val);
  2028. xhci_writel(xhci, val, &xhci->op_regs->config_reg);
  2029. /*
  2030. * Section 5.4.8 - doorbell array must be
  2031. * "physically contiguous and 64-byte (cache line) aligned".
  2032. */
  2033. xhci->dcbaa = dma_alloc_coherent(dev, sizeof(*xhci->dcbaa), &dma,
  2034. GFP_KERNEL);
  2035. if (!xhci->dcbaa)
  2036. goto fail;
  2037. memset(xhci->dcbaa, 0, sizeof *(xhci->dcbaa));
  2038. xhci->dcbaa->dma = dma;
  2039. xhci_dbg(xhci, "// Device context base array address = 0x%llx (DMA), %p (virt)\n",
  2040. (unsigned long long)xhci->dcbaa->dma, xhci->dcbaa);
  2041. xhci_write_64(xhci, dma, &xhci->op_regs->dcbaa_ptr);
  2042. /*
  2043. * Initialize the ring segment pool. The ring must be a contiguous
  2044. * structure comprised of TRBs. The TRBs must be 16 byte aligned,
  2045. * however, the command ring segment needs 64-byte aligned segments,
  2046. * so we pick the greater alignment need.
  2047. */
  2048. xhci->segment_pool = dma_pool_create("xHCI ring segments", dev,
  2049. TRB_SEGMENT_SIZE, 64, xhci->page_size);
  2050. /* See Table 46 and Note on Figure 55 */
  2051. xhci->device_pool = dma_pool_create("xHCI input/output contexts", dev,
  2052. 2112, 64, xhci->page_size);
  2053. if (!xhci->segment_pool || !xhci->device_pool)
  2054. goto fail;
  2055. /* Linear stream context arrays don't have any boundary restrictions,
  2056. * and only need to be 16-byte aligned.
  2057. */
  2058. xhci->small_streams_pool =
  2059. dma_pool_create("xHCI 256 byte stream ctx arrays",
  2060. dev, SMALL_STREAM_ARRAY_SIZE, 16, 0);
  2061. xhci->medium_streams_pool =
  2062. dma_pool_create("xHCI 1KB stream ctx arrays",
  2063. dev, MEDIUM_STREAM_ARRAY_SIZE, 16, 0);
  2064. /* Any stream context array bigger than MEDIUM_STREAM_ARRAY_SIZE
  2065. * will be allocated with dma_alloc_coherent()
  2066. */
  2067. if (!xhci->small_streams_pool || !xhci->medium_streams_pool)
  2068. goto fail;
  2069. /* Set up the command ring to have one segments for now. */
  2070. xhci->cmd_ring = xhci_ring_alloc(xhci, 1, 1, TYPE_COMMAND, flags);
  2071. if (!xhci->cmd_ring)
  2072. goto fail;
  2073. INIT_LIST_HEAD(&xhci->cancel_cmd_list);
  2074. xhci_dbg(xhci, "Allocated command ring at %p\n", xhci->cmd_ring);
  2075. xhci_dbg(xhci, "First segment DMA is 0x%llx\n",
  2076. (unsigned long long)xhci->cmd_ring->first_seg->dma);
  2077. /* Set the address in the Command Ring Control register */
  2078. val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
  2079. val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
  2080. (xhci->cmd_ring->first_seg->dma & (u64) ~CMD_RING_RSVD_BITS) |
  2081. xhci->cmd_ring->cycle_state;
  2082. xhci_dbg(xhci, "// Setting command ring address to 0x%x\n", val);
  2083. xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
  2084. xhci_dbg_cmd_ptrs(xhci);
  2085. xhci->lpm_command = xhci_alloc_command(xhci, true, true, flags);
  2086. if (!xhci->lpm_command)
  2087. goto fail;
  2088. /* Reserve one command ring TRB for disabling LPM.
  2089. * Since the USB core grabs the shared usb_bus bandwidth mutex before
  2090. * disabling LPM, we only need to reserve one TRB for all devices.
  2091. */
  2092. xhci->cmd_ring_reserved_trbs++;
  2093. val = xhci_readl(xhci, &xhci->cap_regs->db_off);
  2094. val &= DBOFF_MASK;
  2095. xhci_dbg(xhci, "// Doorbell array is located at offset 0x%x"
  2096. " from cap regs base addr\n", val);
  2097. xhci->dba = (void __iomem *) xhci->cap_regs + val;
  2098. xhci_dbg_regs(xhci);
  2099. xhci_print_run_regs(xhci);
  2100. /* Set ir_set to interrupt register set 0 */
  2101. xhci->ir_set = &xhci->run_regs->ir_set[0];
  2102. /*
  2103. * Event ring setup: Allocate a normal ring, but also setup
  2104. * the event ring segment table (ERST). Section 4.9.3.
  2105. */
  2106. xhci_dbg(xhci, "// Allocating event ring\n");
  2107. xhci->event_ring = xhci_ring_alloc(xhci, ERST_NUM_SEGS, 1, TYPE_EVENT,
  2108. flags);
  2109. if (!xhci->event_ring)
  2110. goto fail;
  2111. if (xhci_check_trb_in_td_math(xhci, flags) < 0)
  2112. goto fail;
  2113. xhci->erst.entries = dma_alloc_coherent(dev,
  2114. sizeof(struct xhci_erst_entry) * ERST_NUM_SEGS, &dma,
  2115. GFP_KERNEL);
  2116. if (!xhci->erst.entries)
  2117. goto fail;
  2118. xhci_dbg(xhci, "// Allocated event ring segment table at 0x%llx\n",
  2119. (unsigned long long)dma);
  2120. memset(xhci->erst.entries, 0, sizeof(struct xhci_erst_entry)*ERST_NUM_SEGS);
  2121. xhci->erst.num_entries = ERST_NUM_SEGS;
  2122. xhci->erst.erst_dma_addr = dma;
  2123. xhci_dbg(xhci, "Set ERST to 0; private num segs = %i, virt addr = %p, dma addr = 0x%llx\n",
  2124. xhci->erst.num_entries,
  2125. xhci->erst.entries,
  2126. (unsigned long long)xhci->erst.erst_dma_addr);
  2127. /* set ring base address and size for each segment table entry */
  2128. for (val = 0, seg = xhci->event_ring->first_seg; val < ERST_NUM_SEGS; val++) {
  2129. struct xhci_erst_entry *entry = &xhci->erst.entries[val];
  2130. entry->seg_addr = cpu_to_le64(seg->dma);
  2131. entry->seg_size = cpu_to_le32(TRBS_PER_SEGMENT);
  2132. entry->rsvd = 0;
  2133. seg = seg->next;
  2134. }
  2135. /* set ERST count with the number of entries in the segment table */
  2136. val = xhci_readl(xhci, &xhci->ir_set->erst_size);
  2137. val &= ERST_SIZE_MASK;
  2138. val |= ERST_NUM_SEGS;
  2139. xhci_dbg(xhci, "// Write ERST size = %i to ir_set 0 (some bits preserved)\n",
  2140. val);
  2141. xhci_writel(xhci, val, &xhci->ir_set->erst_size);
  2142. xhci_dbg(xhci, "// Set ERST entries to point to event ring.\n");
  2143. /* set the segment table base address */
  2144. xhci_dbg(xhci, "// Set ERST base address for ir_set 0 = 0x%llx\n",
  2145. (unsigned long long)xhci->erst.erst_dma_addr);
  2146. val_64 = xhci_read_64(xhci, &xhci->ir_set->erst_base);
  2147. val_64 &= ERST_PTR_MASK;
  2148. val_64 |= (xhci->erst.erst_dma_addr & (u64) ~ERST_PTR_MASK);
  2149. xhci_write_64(xhci, val_64, &xhci->ir_set->erst_base);
  2150. /* Set the event ring dequeue address */
  2151. xhci_set_hc_event_deq(xhci);
  2152. xhci_dbg(xhci, "Wrote ERST address to ir_set 0.\n");
  2153. xhci_print_ir_set(xhci, 0);
  2154. /*
  2155. * XXX: Might need to set the Interrupter Moderation Register to
  2156. * something other than the default (~1ms minimum between interrupts).
  2157. * See section 5.5.1.2.
  2158. */
  2159. init_completion(&xhci->addr_dev);
  2160. for (i = 0; i < MAX_HC_SLOTS; ++i)
  2161. xhci->devs[i] = NULL;
  2162. for (i = 0; i < USB_MAXCHILDREN; ++i) {
  2163. xhci->bus_state[0].resume_done[i] = 0;
  2164. xhci->bus_state[1].resume_done[i] = 0;
  2165. }
  2166. if (scratchpad_alloc(xhci, flags))
  2167. goto fail;
  2168. if (xhci_setup_port_arrays(xhci, flags))
  2169. goto fail;
  2170. INIT_LIST_HEAD(&xhci->lpm_failed_devs);
  2171. /* Enable USB 3.0 device notifications for function remote wake, which
  2172. * is necessary for allowing USB 3.0 devices to do remote wakeup from
  2173. * U3 (device suspend).
  2174. */
  2175. temp = xhci_readl(xhci, &xhci->op_regs->dev_notification);
  2176. temp &= ~DEV_NOTE_MASK;
  2177. temp |= DEV_NOTE_FWAKE;
  2178. xhci_writel(xhci, temp, &xhci->op_regs->dev_notification);
  2179. return 0;
  2180. fail:
  2181. xhci_warn(xhci, "Couldn't initialize memory\n");
  2182. xhci_halt(xhci);
  2183. xhci_reset(xhci);
  2184. xhci_mem_cleanup(xhci);
  2185. return -ENOMEM;
  2186. }