rt2500pci.c 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2500pci
  19. Abstract: rt2500pci device specific routines.
  20. Supported chipsets: RT2560.
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/eeprom_93cx6.h>
  29. #include "rt2x00.h"
  30. #include "rt2x00pci.h"
  31. #include "rt2500pci.h"
  32. /*
  33. * Register access.
  34. * All access to the CSR registers will go through the methods
  35. * rt2x00pci_register_read and rt2x00pci_register_write.
  36. * BBP and RF register require indirect register access,
  37. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  38. * These indirect registers work with busy bits,
  39. * and we will try maximal REGISTER_BUSY_COUNT times to access
  40. * the register while taking a REGISTER_BUSY_DELAY us delay
  41. * between each attampt. When the busy bit is still set at that time,
  42. * the access attempt is considered to have failed,
  43. * and we will print an error.
  44. */
  45. static u32 rt2500pci_bbp_check(struct rt2x00_dev *rt2x00dev)
  46. {
  47. u32 reg;
  48. unsigned int i;
  49. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  50. rt2x00pci_register_read(rt2x00dev, BBPCSR, &reg);
  51. if (!rt2x00_get_field32(reg, BBPCSR_BUSY))
  52. break;
  53. udelay(REGISTER_BUSY_DELAY);
  54. }
  55. return reg;
  56. }
  57. static void rt2500pci_bbp_write(struct rt2x00_dev *rt2x00dev,
  58. const unsigned int word, const u8 value)
  59. {
  60. u32 reg;
  61. /*
  62. * Wait until the BBP becomes ready.
  63. */
  64. reg = rt2500pci_bbp_check(rt2x00dev);
  65. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  66. ERROR(rt2x00dev, "BBPCSR register busy. Write failed.\n");
  67. return;
  68. }
  69. /*
  70. * Write the data into the BBP.
  71. */
  72. reg = 0;
  73. rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
  74. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  75. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  76. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
  77. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  78. }
  79. static void rt2500pci_bbp_read(struct rt2x00_dev *rt2x00dev,
  80. const unsigned int word, u8 *value)
  81. {
  82. u32 reg;
  83. /*
  84. * Wait until the BBP becomes ready.
  85. */
  86. reg = rt2500pci_bbp_check(rt2x00dev);
  87. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  88. ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
  89. return;
  90. }
  91. /*
  92. * Write the request into the BBP.
  93. */
  94. reg = 0;
  95. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  96. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  97. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
  98. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  99. /*
  100. * Wait until the BBP becomes ready.
  101. */
  102. reg = rt2500pci_bbp_check(rt2x00dev);
  103. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  104. ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
  105. *value = 0xff;
  106. return;
  107. }
  108. *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
  109. }
  110. static void rt2500pci_rf_write(struct rt2x00_dev *rt2x00dev,
  111. const unsigned int word, const u32 value)
  112. {
  113. u32 reg;
  114. unsigned int i;
  115. if (!word)
  116. return;
  117. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  118. rt2x00pci_register_read(rt2x00dev, RFCSR, &reg);
  119. if (!rt2x00_get_field32(reg, RFCSR_BUSY))
  120. goto rf_write;
  121. udelay(REGISTER_BUSY_DELAY);
  122. }
  123. ERROR(rt2x00dev, "RFCSR register busy. Write failed.\n");
  124. return;
  125. rf_write:
  126. reg = 0;
  127. rt2x00_set_field32(&reg, RFCSR_VALUE, value);
  128. rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
  129. rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
  130. rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
  131. rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
  132. rt2x00_rf_write(rt2x00dev, word, value);
  133. }
  134. static void rt2500pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  135. {
  136. struct rt2x00_dev *rt2x00dev = eeprom->data;
  137. u32 reg;
  138. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  139. eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
  140. eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
  141. eeprom->reg_data_clock =
  142. !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
  143. eeprom->reg_chip_select =
  144. !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
  145. }
  146. static void rt2500pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  147. {
  148. struct rt2x00_dev *rt2x00dev = eeprom->data;
  149. u32 reg = 0;
  150. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
  151. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
  152. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
  153. !!eeprom->reg_data_clock);
  154. rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
  155. !!eeprom->reg_chip_select);
  156. rt2x00pci_register_write(rt2x00dev, CSR21, reg);
  157. }
  158. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  159. #define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
  160. static void rt2500pci_read_csr(struct rt2x00_dev *rt2x00dev,
  161. const unsigned int word, u32 *data)
  162. {
  163. rt2x00pci_register_read(rt2x00dev, CSR_OFFSET(word), data);
  164. }
  165. static void rt2500pci_write_csr(struct rt2x00_dev *rt2x00dev,
  166. const unsigned int word, u32 data)
  167. {
  168. rt2x00pci_register_write(rt2x00dev, CSR_OFFSET(word), data);
  169. }
  170. static const struct rt2x00debug rt2500pci_rt2x00debug = {
  171. .owner = THIS_MODULE,
  172. .csr = {
  173. .read = rt2500pci_read_csr,
  174. .write = rt2500pci_write_csr,
  175. .word_size = sizeof(u32),
  176. .word_count = CSR_REG_SIZE / sizeof(u32),
  177. },
  178. .eeprom = {
  179. .read = rt2x00_eeprom_read,
  180. .write = rt2x00_eeprom_write,
  181. .word_size = sizeof(u16),
  182. .word_count = EEPROM_SIZE / sizeof(u16),
  183. },
  184. .bbp = {
  185. .read = rt2500pci_bbp_read,
  186. .write = rt2500pci_bbp_write,
  187. .word_size = sizeof(u8),
  188. .word_count = BBP_SIZE / sizeof(u8),
  189. },
  190. .rf = {
  191. .read = rt2x00_rf_read,
  192. .write = rt2500pci_rf_write,
  193. .word_size = sizeof(u32),
  194. .word_count = RF_SIZE / sizeof(u32),
  195. },
  196. };
  197. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  198. #ifdef CONFIG_RT2X00_LIB_RFKILL
  199. static int rt2500pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  200. {
  201. u32 reg;
  202. rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
  203. return rt2x00_get_field32(reg, GPIOCSR_BIT0);
  204. }
  205. #else
  206. #define rt2500pci_rfkill_poll NULL
  207. #endif /* CONFIG_RT2X00_LIB_RFKILL */
  208. #ifdef CONFIG_RT2X00_LIB_LEDS
  209. static void rt2500pci_brightness_set(struct led_classdev *led_cdev,
  210. enum led_brightness brightness)
  211. {
  212. struct rt2x00_led *led =
  213. container_of(led_cdev, struct rt2x00_led, led_dev);
  214. unsigned int enabled = brightness != LED_OFF;
  215. u32 reg;
  216. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  217. if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
  218. rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
  219. else if (led->type == LED_TYPE_ACTIVITY)
  220. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
  221. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  222. }
  223. static int rt2500pci_blink_set(struct led_classdev *led_cdev,
  224. unsigned long *delay_on,
  225. unsigned long *delay_off)
  226. {
  227. struct rt2x00_led *led =
  228. container_of(led_cdev, struct rt2x00_led, led_dev);
  229. u32 reg;
  230. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  231. rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
  232. rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
  233. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  234. return 0;
  235. }
  236. static void rt2500pci_init_led(struct rt2x00_dev *rt2x00dev,
  237. struct rt2x00_led *led,
  238. enum led_type type)
  239. {
  240. led->rt2x00dev = rt2x00dev;
  241. led->type = type;
  242. led->led_dev.brightness_set = rt2500pci_brightness_set;
  243. led->led_dev.blink_set = rt2500pci_blink_set;
  244. led->flags = LED_INITIALIZED;
  245. }
  246. #endif /* CONFIG_RT2X00_LIB_LEDS */
  247. /*
  248. * Configuration handlers.
  249. */
  250. static void rt2500pci_config_filter(struct rt2x00_dev *rt2x00dev,
  251. const unsigned int filter_flags)
  252. {
  253. u32 reg;
  254. /*
  255. * Start configuration steps.
  256. * Note that the version error will always be dropped
  257. * and broadcast frames will always be accepted since
  258. * there is no filter for it at this time.
  259. */
  260. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  261. rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
  262. !(filter_flags & FIF_FCSFAIL));
  263. rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
  264. !(filter_flags & FIF_PLCPFAIL));
  265. rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
  266. !(filter_flags & FIF_CONTROL));
  267. rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
  268. !(filter_flags & FIF_PROMISC_IN_BSS));
  269. rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
  270. !(filter_flags & FIF_PROMISC_IN_BSS) &&
  271. !rt2x00dev->intf_ap_count);
  272. rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
  273. rt2x00_set_field32(&reg, RXCSR0_DROP_MCAST,
  274. !(filter_flags & FIF_ALLMULTI));
  275. rt2x00_set_field32(&reg, RXCSR0_DROP_BCAST, 0);
  276. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  277. }
  278. static void rt2500pci_config_intf(struct rt2x00_dev *rt2x00dev,
  279. struct rt2x00_intf *intf,
  280. struct rt2x00intf_conf *conf,
  281. const unsigned int flags)
  282. {
  283. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, QID_BEACON);
  284. unsigned int bcn_preload;
  285. u32 reg;
  286. if (flags & CONFIG_UPDATE_TYPE) {
  287. /*
  288. * Enable beacon config
  289. */
  290. bcn_preload = PREAMBLE + get_duration(IEEE80211_HEADER, 20);
  291. rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
  292. rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
  293. rt2x00_set_field32(&reg, BCNCSR1_BEACON_CWMIN, queue->cw_min);
  294. rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
  295. /*
  296. * Enable synchronisation.
  297. */
  298. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  299. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  300. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
  301. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  302. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  303. }
  304. if (flags & CONFIG_UPDATE_MAC)
  305. rt2x00pci_register_multiwrite(rt2x00dev, CSR3,
  306. conf->mac, sizeof(conf->mac));
  307. if (flags & CONFIG_UPDATE_BSSID)
  308. rt2x00pci_register_multiwrite(rt2x00dev, CSR5,
  309. conf->bssid, sizeof(conf->bssid));
  310. }
  311. static void rt2500pci_config_erp(struct rt2x00_dev *rt2x00dev,
  312. struct rt2x00lib_erp *erp)
  313. {
  314. int preamble_mask;
  315. u32 reg;
  316. /*
  317. * When short preamble is enabled, we should set bit 0x08
  318. */
  319. preamble_mask = erp->short_preamble << 3;
  320. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  321. rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT,
  322. erp->ack_timeout);
  323. rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME,
  324. erp->ack_consume_time);
  325. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  326. rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
  327. rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
  328. rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
  329. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 10));
  330. rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
  331. rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
  332. rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
  333. rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
  334. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 20));
  335. rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
  336. rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
  337. rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
  338. rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
  339. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 55));
  340. rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
  341. rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
  342. rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
  343. rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
  344. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 110));
  345. rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
  346. rt2x00pci_register_write(rt2x00dev, ARCSR1, erp->basic_rates);
  347. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  348. rt2x00_set_field32(&reg, CSR11_SLOT_TIME, erp->slot_time);
  349. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  350. rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
  351. rt2x00_set_field32(&reg, CSR18_SIFS, erp->sifs);
  352. rt2x00_set_field32(&reg, CSR18_PIFS, erp->pifs);
  353. rt2x00pci_register_write(rt2x00dev, CSR18, reg);
  354. rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
  355. rt2x00_set_field32(&reg, CSR19_DIFS, erp->difs);
  356. rt2x00_set_field32(&reg, CSR19_EIFS, erp->eifs);
  357. rt2x00pci_register_write(rt2x00dev, CSR19, reg);
  358. }
  359. static void rt2500pci_config_ant(struct rt2x00_dev *rt2x00dev,
  360. struct antenna_setup *ant)
  361. {
  362. u32 reg;
  363. u8 r14;
  364. u8 r2;
  365. /*
  366. * We should never come here because rt2x00lib is supposed
  367. * to catch this and send us the correct antenna explicitely.
  368. */
  369. BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
  370. ant->tx == ANTENNA_SW_DIVERSITY);
  371. rt2x00pci_register_read(rt2x00dev, BBPCSR1, &reg);
  372. rt2500pci_bbp_read(rt2x00dev, 14, &r14);
  373. rt2500pci_bbp_read(rt2x00dev, 2, &r2);
  374. /*
  375. * Configure the TX antenna.
  376. */
  377. switch (ant->tx) {
  378. case ANTENNA_A:
  379. rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 0);
  380. rt2x00_set_field32(&reg, BBPCSR1_CCK, 0);
  381. rt2x00_set_field32(&reg, BBPCSR1_OFDM, 0);
  382. break;
  383. case ANTENNA_B:
  384. default:
  385. rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 2);
  386. rt2x00_set_field32(&reg, BBPCSR1_CCK, 2);
  387. rt2x00_set_field32(&reg, BBPCSR1_OFDM, 2);
  388. break;
  389. }
  390. /*
  391. * Configure the RX antenna.
  392. */
  393. switch (ant->rx) {
  394. case ANTENNA_A:
  395. rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 0);
  396. break;
  397. case ANTENNA_B:
  398. default:
  399. rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 2);
  400. break;
  401. }
  402. /*
  403. * RT2525E and RT5222 need to flip TX I/Q
  404. */
  405. if (rt2x00_rf(&rt2x00dev->chip, RF2525E) ||
  406. rt2x00_rf(&rt2x00dev->chip, RF5222)) {
  407. rt2x00_set_field8(&r2, BBP_R2_TX_IQ_FLIP, 1);
  408. rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 1);
  409. rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 1);
  410. /*
  411. * RT2525E does not need RX I/Q Flip.
  412. */
  413. if (rt2x00_rf(&rt2x00dev->chip, RF2525E))
  414. rt2x00_set_field8(&r14, BBP_R14_RX_IQ_FLIP, 0);
  415. } else {
  416. rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 0);
  417. rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 0);
  418. }
  419. rt2x00pci_register_write(rt2x00dev, BBPCSR1, reg);
  420. rt2500pci_bbp_write(rt2x00dev, 14, r14);
  421. rt2500pci_bbp_write(rt2x00dev, 2, r2);
  422. }
  423. static void rt2500pci_config_channel(struct rt2x00_dev *rt2x00dev,
  424. struct rf_channel *rf, const int txpower)
  425. {
  426. u8 r70;
  427. /*
  428. * Set TXpower.
  429. */
  430. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  431. /*
  432. * Switch on tuning bits.
  433. * For RT2523 devices we do not need to update the R1 register.
  434. */
  435. if (!rt2x00_rf(&rt2x00dev->chip, RF2523))
  436. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
  437. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
  438. /*
  439. * For RT2525 we should first set the channel to half band higher.
  440. */
  441. if (rt2x00_rf(&rt2x00dev->chip, RF2525)) {
  442. static const u32 vals[] = {
  443. 0x00080cbe, 0x00080d02, 0x00080d06, 0x00080d0a,
  444. 0x00080d0e, 0x00080d12, 0x00080d16, 0x00080d1a,
  445. 0x00080d1e, 0x00080d22, 0x00080d26, 0x00080d2a,
  446. 0x00080d2e, 0x00080d3a
  447. };
  448. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  449. rt2500pci_rf_write(rt2x00dev, 2, vals[rf->channel - 1]);
  450. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  451. if (rf->rf4)
  452. rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
  453. }
  454. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  455. rt2500pci_rf_write(rt2x00dev, 2, rf->rf2);
  456. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  457. if (rf->rf4)
  458. rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
  459. /*
  460. * Channel 14 requires the Japan filter bit to be set.
  461. */
  462. r70 = 0x46;
  463. rt2x00_set_field8(&r70, BBP_R70_JAPAN_FILTER, rf->channel == 14);
  464. rt2500pci_bbp_write(rt2x00dev, 70, r70);
  465. msleep(1);
  466. /*
  467. * Switch off tuning bits.
  468. * For RT2523 devices we do not need to update the R1 register.
  469. */
  470. if (!rt2x00_rf(&rt2x00dev->chip, RF2523)) {
  471. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
  472. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  473. }
  474. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
  475. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  476. /*
  477. * Clear false CRC during channel switch.
  478. */
  479. rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
  480. }
  481. static void rt2500pci_config_txpower(struct rt2x00_dev *rt2x00dev,
  482. const int txpower)
  483. {
  484. u32 rf3;
  485. rt2x00_rf_read(rt2x00dev, 3, &rf3);
  486. rt2x00_set_field32(&rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  487. rt2500pci_rf_write(rt2x00dev, 3, rf3);
  488. }
  489. static void rt2500pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  490. struct rt2x00lib_conf *libconf)
  491. {
  492. u32 reg;
  493. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  494. rt2x00_set_field32(&reg, CSR11_LONG_RETRY,
  495. libconf->conf->long_frame_max_tx_count);
  496. rt2x00_set_field32(&reg, CSR11_SHORT_RETRY,
  497. libconf->conf->short_frame_max_tx_count);
  498. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  499. }
  500. static void rt2500pci_config_duration(struct rt2x00_dev *rt2x00dev,
  501. struct rt2x00lib_conf *libconf)
  502. {
  503. u32 reg;
  504. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  505. rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
  506. rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
  507. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  508. rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
  509. rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
  510. libconf->conf->beacon_int * 16);
  511. rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
  512. libconf->conf->beacon_int * 16);
  513. rt2x00pci_register_write(rt2x00dev, CSR12, reg);
  514. }
  515. static void rt2500pci_config(struct rt2x00_dev *rt2x00dev,
  516. struct rt2x00lib_conf *libconf,
  517. const unsigned int flags)
  518. {
  519. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  520. rt2500pci_config_channel(rt2x00dev, &libconf->rf,
  521. libconf->conf->power_level);
  522. if ((flags & IEEE80211_CONF_CHANGE_POWER) &&
  523. !(flags & IEEE80211_CONF_CHANGE_CHANNEL))
  524. rt2500pci_config_txpower(rt2x00dev,
  525. libconf->conf->power_level);
  526. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  527. rt2500pci_config_retry_limit(rt2x00dev, libconf);
  528. if (flags & IEEE80211_CONF_CHANGE_BEACON_INTERVAL)
  529. rt2500pci_config_duration(rt2x00dev, libconf);
  530. }
  531. /*
  532. * Link tuning
  533. */
  534. static void rt2500pci_link_stats(struct rt2x00_dev *rt2x00dev,
  535. struct link_qual *qual)
  536. {
  537. u32 reg;
  538. /*
  539. * Update FCS error count from register.
  540. */
  541. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  542. qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
  543. /*
  544. * Update False CCA count from register.
  545. */
  546. rt2x00pci_register_read(rt2x00dev, CNT3, &reg);
  547. qual->false_cca = rt2x00_get_field32(reg, CNT3_FALSE_CCA);
  548. }
  549. static void rt2500pci_reset_tuner(struct rt2x00_dev *rt2x00dev)
  550. {
  551. rt2500pci_bbp_write(rt2x00dev, 17, 0x48);
  552. rt2x00dev->link.vgc_level = 0x48;
  553. }
  554. static void rt2500pci_link_tuner(struct rt2x00_dev *rt2x00dev)
  555. {
  556. int rssi = rt2x00_get_link_rssi(&rt2x00dev->link);
  557. u8 r17;
  558. /*
  559. * To prevent collisions with MAC ASIC on chipsets
  560. * up to version C the link tuning should halt after 20
  561. * seconds while being associated.
  562. */
  563. if (rt2x00_rev(&rt2x00dev->chip) < RT2560_VERSION_D &&
  564. rt2x00dev->intf_associated &&
  565. rt2x00dev->link.count > 20)
  566. return;
  567. rt2500pci_bbp_read(rt2x00dev, 17, &r17);
  568. /*
  569. * Chipset versions C and lower should directly continue
  570. * to the dynamic CCA tuning. Chipset version D and higher
  571. * should go straight to dynamic CCA tuning when they
  572. * are not associated.
  573. */
  574. if (rt2x00_rev(&rt2x00dev->chip) < RT2560_VERSION_D ||
  575. !rt2x00dev->intf_associated)
  576. goto dynamic_cca_tune;
  577. /*
  578. * A too low RSSI will cause too much false CCA which will
  579. * then corrupt the R17 tuning. To remidy this the tuning should
  580. * be stopped (While making sure the R17 value will not exceed limits)
  581. */
  582. if (rssi < -80 && rt2x00dev->link.count > 20) {
  583. if (r17 >= 0x41) {
  584. r17 = rt2x00dev->link.vgc_level;
  585. rt2500pci_bbp_write(rt2x00dev, 17, r17);
  586. }
  587. return;
  588. }
  589. /*
  590. * Special big-R17 for short distance
  591. */
  592. if (rssi >= -58) {
  593. if (r17 != 0x50)
  594. rt2500pci_bbp_write(rt2x00dev, 17, 0x50);
  595. return;
  596. }
  597. /*
  598. * Special mid-R17 for middle distance
  599. */
  600. if (rssi >= -74) {
  601. if (r17 != 0x41)
  602. rt2500pci_bbp_write(rt2x00dev, 17, 0x41);
  603. return;
  604. }
  605. /*
  606. * Leave short or middle distance condition, restore r17
  607. * to the dynamic tuning range.
  608. */
  609. if (r17 >= 0x41) {
  610. rt2500pci_bbp_write(rt2x00dev, 17, rt2x00dev->link.vgc_level);
  611. return;
  612. }
  613. dynamic_cca_tune:
  614. /*
  615. * R17 is inside the dynamic tuning range,
  616. * start tuning the link based on the false cca counter.
  617. */
  618. if (rt2x00dev->link.qual.false_cca > 512 && r17 < 0x40) {
  619. rt2500pci_bbp_write(rt2x00dev, 17, ++r17);
  620. rt2x00dev->link.vgc_level = r17;
  621. } else if (rt2x00dev->link.qual.false_cca < 100 && r17 > 0x32) {
  622. rt2500pci_bbp_write(rt2x00dev, 17, --r17);
  623. rt2x00dev->link.vgc_level = r17;
  624. }
  625. }
  626. /*
  627. * Initialization functions.
  628. */
  629. static void rt2500pci_init_rxentry(struct rt2x00_dev *rt2x00dev,
  630. struct queue_entry *entry)
  631. {
  632. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  633. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  634. u32 word;
  635. rt2x00_desc_read(entry_priv->desc, 1, &word);
  636. rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  637. rt2x00_desc_write(entry_priv->desc, 1, word);
  638. rt2x00_desc_read(entry_priv->desc, 0, &word);
  639. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  640. rt2x00_desc_write(entry_priv->desc, 0, word);
  641. }
  642. static void rt2500pci_init_txentry(struct rt2x00_dev *rt2x00dev,
  643. struct queue_entry *entry)
  644. {
  645. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  646. u32 word;
  647. rt2x00_desc_read(entry_priv->desc, 0, &word);
  648. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  649. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  650. rt2x00_desc_write(entry_priv->desc, 0, word);
  651. }
  652. static int rt2500pci_init_queues(struct rt2x00_dev *rt2x00dev)
  653. {
  654. struct queue_entry_priv_pci *entry_priv;
  655. u32 reg;
  656. /*
  657. * Initialize registers.
  658. */
  659. rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
  660. rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
  661. rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
  662. rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit);
  663. rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
  664. rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
  665. entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
  666. rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
  667. rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
  668. entry_priv->desc_dma);
  669. rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
  670. entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
  671. rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
  672. rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
  673. entry_priv->desc_dma);
  674. rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
  675. entry_priv = rt2x00dev->bcn[1].entries[0].priv_data;
  676. rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
  677. rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
  678. entry_priv->desc_dma);
  679. rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
  680. entry_priv = rt2x00dev->bcn[0].entries[0].priv_data;
  681. rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
  682. rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
  683. entry_priv->desc_dma);
  684. rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
  685. rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
  686. rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
  687. rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
  688. rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
  689. entry_priv = rt2x00dev->rx->entries[0].priv_data;
  690. rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
  691. rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
  692. entry_priv->desc_dma);
  693. rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
  694. return 0;
  695. }
  696. static int rt2500pci_init_registers(struct rt2x00_dev *rt2x00dev)
  697. {
  698. u32 reg;
  699. rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
  700. rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
  701. rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00020002);
  702. rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
  703. rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
  704. rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
  705. rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
  706. rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
  707. rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
  708. rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
  709. rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
  710. rt2x00dev->rx->data_size / 128);
  711. rt2x00pci_register_write(rt2x00dev, CSR9, reg);
  712. /*
  713. * Always use CWmin and CWmax set in descriptor.
  714. */
  715. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  716. rt2x00_set_field32(&reg, CSR11_CW_SELECT, 0);
  717. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  718. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  719. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  720. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
  721. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  722. rt2x00_set_field32(&reg, CSR14_TCFP, 0);
  723. rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
  724. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  725. rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
  726. rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
  727. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  728. rt2x00pci_register_write(rt2x00dev, CNT3, 0);
  729. rt2x00pci_register_read(rt2x00dev, TXCSR8, &reg);
  730. rt2x00_set_field32(&reg, TXCSR8_BBP_ID0, 10);
  731. rt2x00_set_field32(&reg, TXCSR8_BBP_ID0_VALID, 1);
  732. rt2x00_set_field32(&reg, TXCSR8_BBP_ID1, 11);
  733. rt2x00_set_field32(&reg, TXCSR8_BBP_ID1_VALID, 1);
  734. rt2x00_set_field32(&reg, TXCSR8_BBP_ID2, 13);
  735. rt2x00_set_field32(&reg, TXCSR8_BBP_ID2_VALID, 1);
  736. rt2x00_set_field32(&reg, TXCSR8_BBP_ID3, 12);
  737. rt2x00_set_field32(&reg, TXCSR8_BBP_ID3_VALID, 1);
  738. rt2x00pci_register_write(rt2x00dev, TXCSR8, reg);
  739. rt2x00pci_register_read(rt2x00dev, ARTCSR0, &reg);
  740. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_1MBS, 112);
  741. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_2MBS, 56);
  742. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_5_5MBS, 20);
  743. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_11MBS, 10);
  744. rt2x00pci_register_write(rt2x00dev, ARTCSR0, reg);
  745. rt2x00pci_register_read(rt2x00dev, ARTCSR1, &reg);
  746. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_6MBS, 45);
  747. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_9MBS, 37);
  748. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_12MBS, 33);
  749. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_18MBS, 29);
  750. rt2x00pci_register_write(rt2x00dev, ARTCSR1, reg);
  751. rt2x00pci_register_read(rt2x00dev, ARTCSR2, &reg);
  752. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_24MBS, 29);
  753. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_36MBS, 25);
  754. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_48MBS, 25);
  755. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_54MBS, 25);
  756. rt2x00pci_register_write(rt2x00dev, ARTCSR2, reg);
  757. rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
  758. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 47); /* CCK Signal */
  759. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
  760. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 51); /* Rssi */
  761. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
  762. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 42); /* OFDM Rate */
  763. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
  764. rt2x00_set_field32(&reg, RXCSR3_BBP_ID3, 51); /* RSSI */
  765. rt2x00_set_field32(&reg, RXCSR3_BBP_ID3_VALID, 1);
  766. rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
  767. rt2x00pci_register_read(rt2x00dev, PCICSR, &reg);
  768. rt2x00_set_field32(&reg, PCICSR_BIG_ENDIAN, 0);
  769. rt2x00_set_field32(&reg, PCICSR_RX_TRESHOLD, 0);
  770. rt2x00_set_field32(&reg, PCICSR_TX_TRESHOLD, 3);
  771. rt2x00_set_field32(&reg, PCICSR_BURST_LENTH, 1);
  772. rt2x00_set_field32(&reg, PCICSR_ENABLE_CLK, 1);
  773. rt2x00_set_field32(&reg, PCICSR_READ_MULTIPLE, 1);
  774. rt2x00_set_field32(&reg, PCICSR_WRITE_INVALID, 1);
  775. rt2x00pci_register_write(rt2x00dev, PCICSR, reg);
  776. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
  777. rt2x00pci_register_write(rt2x00dev, GPIOCSR, 0x0000ff00);
  778. rt2x00pci_register_write(rt2x00dev, TESTCSR, 0x000000f0);
  779. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  780. return -EBUSY;
  781. rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00213223);
  782. rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
  783. rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
  784. rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
  785. rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
  786. rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
  787. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
  788. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 26);
  789. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID0, 1);
  790. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
  791. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 26);
  792. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID1, 1);
  793. rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
  794. rt2x00pci_register_write(rt2x00dev, BBPCSR1, 0x82188200);
  795. rt2x00pci_register_write(rt2x00dev, TXACKCSR0, 0x00000020);
  796. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  797. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
  798. rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
  799. rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
  800. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  801. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  802. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
  803. rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
  804. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  805. /*
  806. * We must clear the FCS and FIFO error count.
  807. * These registers are cleared on read,
  808. * so we may pass a useless variable to store the value.
  809. */
  810. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  811. rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
  812. return 0;
  813. }
  814. static int rt2500pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  815. {
  816. unsigned int i;
  817. u8 value;
  818. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  819. rt2500pci_bbp_read(rt2x00dev, 0, &value);
  820. if ((value != 0xff) && (value != 0x00))
  821. return 0;
  822. udelay(REGISTER_BUSY_DELAY);
  823. }
  824. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  825. return -EACCES;
  826. }
  827. static int rt2500pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  828. {
  829. unsigned int i;
  830. u16 eeprom;
  831. u8 reg_id;
  832. u8 value;
  833. if (unlikely(rt2500pci_wait_bbp_ready(rt2x00dev)))
  834. return -EACCES;
  835. rt2500pci_bbp_write(rt2x00dev, 3, 0x02);
  836. rt2500pci_bbp_write(rt2x00dev, 4, 0x19);
  837. rt2500pci_bbp_write(rt2x00dev, 14, 0x1c);
  838. rt2500pci_bbp_write(rt2x00dev, 15, 0x30);
  839. rt2500pci_bbp_write(rt2x00dev, 16, 0xac);
  840. rt2500pci_bbp_write(rt2x00dev, 18, 0x18);
  841. rt2500pci_bbp_write(rt2x00dev, 19, 0xff);
  842. rt2500pci_bbp_write(rt2x00dev, 20, 0x1e);
  843. rt2500pci_bbp_write(rt2x00dev, 21, 0x08);
  844. rt2500pci_bbp_write(rt2x00dev, 22, 0x08);
  845. rt2500pci_bbp_write(rt2x00dev, 23, 0x08);
  846. rt2500pci_bbp_write(rt2x00dev, 24, 0x70);
  847. rt2500pci_bbp_write(rt2x00dev, 25, 0x40);
  848. rt2500pci_bbp_write(rt2x00dev, 26, 0x08);
  849. rt2500pci_bbp_write(rt2x00dev, 27, 0x23);
  850. rt2500pci_bbp_write(rt2x00dev, 30, 0x10);
  851. rt2500pci_bbp_write(rt2x00dev, 31, 0x2b);
  852. rt2500pci_bbp_write(rt2x00dev, 32, 0xb9);
  853. rt2500pci_bbp_write(rt2x00dev, 34, 0x12);
  854. rt2500pci_bbp_write(rt2x00dev, 35, 0x50);
  855. rt2500pci_bbp_write(rt2x00dev, 39, 0xc4);
  856. rt2500pci_bbp_write(rt2x00dev, 40, 0x02);
  857. rt2500pci_bbp_write(rt2x00dev, 41, 0x60);
  858. rt2500pci_bbp_write(rt2x00dev, 53, 0x10);
  859. rt2500pci_bbp_write(rt2x00dev, 54, 0x18);
  860. rt2500pci_bbp_write(rt2x00dev, 56, 0x08);
  861. rt2500pci_bbp_write(rt2x00dev, 57, 0x10);
  862. rt2500pci_bbp_write(rt2x00dev, 58, 0x08);
  863. rt2500pci_bbp_write(rt2x00dev, 61, 0x6d);
  864. rt2500pci_bbp_write(rt2x00dev, 62, 0x10);
  865. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  866. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  867. if (eeprom != 0xffff && eeprom != 0x0000) {
  868. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  869. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  870. rt2500pci_bbp_write(rt2x00dev, reg_id, value);
  871. }
  872. }
  873. return 0;
  874. }
  875. /*
  876. * Device state switch handlers.
  877. */
  878. static void rt2500pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  879. enum dev_state state)
  880. {
  881. u32 reg;
  882. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  883. rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX,
  884. (state == STATE_RADIO_RX_OFF) ||
  885. (state == STATE_RADIO_RX_OFF_LINK));
  886. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  887. }
  888. static void rt2500pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  889. enum dev_state state)
  890. {
  891. int mask = (state == STATE_RADIO_IRQ_OFF);
  892. u32 reg;
  893. /*
  894. * When interrupts are being enabled, the interrupt registers
  895. * should clear the register to assure a clean state.
  896. */
  897. if (state == STATE_RADIO_IRQ_ON) {
  898. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  899. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  900. }
  901. /*
  902. * Only toggle the interrupts bits we are going to use.
  903. * Non-checked interrupt bits are disabled by default.
  904. */
  905. rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
  906. rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
  907. rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
  908. rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
  909. rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
  910. rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
  911. rt2x00pci_register_write(rt2x00dev, CSR8, reg);
  912. }
  913. static int rt2500pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  914. {
  915. /*
  916. * Initialize all registers.
  917. */
  918. if (unlikely(rt2500pci_init_queues(rt2x00dev) ||
  919. rt2500pci_init_registers(rt2x00dev) ||
  920. rt2500pci_init_bbp(rt2x00dev)))
  921. return -EIO;
  922. return 0;
  923. }
  924. static void rt2500pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  925. {
  926. u32 reg;
  927. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
  928. /*
  929. * Disable synchronisation.
  930. */
  931. rt2x00pci_register_write(rt2x00dev, CSR14, 0);
  932. /*
  933. * Cancel RX and TX.
  934. */
  935. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  936. rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
  937. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  938. }
  939. static int rt2500pci_set_state(struct rt2x00_dev *rt2x00dev,
  940. enum dev_state state)
  941. {
  942. u32 reg;
  943. unsigned int i;
  944. char put_to_sleep;
  945. char bbp_state;
  946. char rf_state;
  947. put_to_sleep = (state != STATE_AWAKE);
  948. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  949. rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
  950. rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
  951. rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
  952. rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
  953. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  954. /*
  955. * Device is not guaranteed to be in the requested state yet.
  956. * We must wait until the register indicates that the
  957. * device has entered the correct state.
  958. */
  959. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  960. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  961. bbp_state = rt2x00_get_field32(reg, PWRCSR1_BBP_CURR_STATE);
  962. rf_state = rt2x00_get_field32(reg, PWRCSR1_RF_CURR_STATE);
  963. if (bbp_state == state && rf_state == state)
  964. return 0;
  965. msleep(10);
  966. }
  967. return -EBUSY;
  968. }
  969. static int rt2500pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  970. enum dev_state state)
  971. {
  972. int retval = 0;
  973. switch (state) {
  974. case STATE_RADIO_ON:
  975. retval = rt2500pci_enable_radio(rt2x00dev);
  976. break;
  977. case STATE_RADIO_OFF:
  978. rt2500pci_disable_radio(rt2x00dev);
  979. break;
  980. case STATE_RADIO_RX_ON:
  981. case STATE_RADIO_RX_ON_LINK:
  982. case STATE_RADIO_RX_OFF:
  983. case STATE_RADIO_RX_OFF_LINK:
  984. rt2500pci_toggle_rx(rt2x00dev, state);
  985. break;
  986. case STATE_RADIO_IRQ_ON:
  987. case STATE_RADIO_IRQ_OFF:
  988. rt2500pci_toggle_irq(rt2x00dev, state);
  989. break;
  990. case STATE_DEEP_SLEEP:
  991. case STATE_SLEEP:
  992. case STATE_STANDBY:
  993. case STATE_AWAKE:
  994. retval = rt2500pci_set_state(rt2x00dev, state);
  995. break;
  996. default:
  997. retval = -ENOTSUPP;
  998. break;
  999. }
  1000. if (unlikely(retval))
  1001. ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
  1002. state, retval);
  1003. return retval;
  1004. }
  1005. /*
  1006. * TX descriptor initialization
  1007. */
  1008. static void rt2500pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  1009. struct sk_buff *skb,
  1010. struct txentry_desc *txdesc)
  1011. {
  1012. struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
  1013. struct queue_entry_priv_pci *entry_priv = skbdesc->entry->priv_data;
  1014. __le32 *txd = skbdesc->desc;
  1015. u32 word;
  1016. /*
  1017. * Start writing the descriptor words.
  1018. */
  1019. rt2x00_desc_read(entry_priv->desc, 1, &word);
  1020. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  1021. rt2x00_desc_write(entry_priv->desc, 1, word);
  1022. rt2x00_desc_read(txd, 2, &word);
  1023. rt2x00_set_field32(&word, TXD_W2_IV_OFFSET, IEEE80211_HEADER);
  1024. rt2x00_set_field32(&word, TXD_W2_AIFS, txdesc->aifs);
  1025. rt2x00_set_field32(&word, TXD_W2_CWMIN, txdesc->cw_min);
  1026. rt2x00_set_field32(&word, TXD_W2_CWMAX, txdesc->cw_max);
  1027. rt2x00_desc_write(txd, 2, word);
  1028. rt2x00_desc_read(txd, 3, &word);
  1029. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal);
  1030. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service);
  1031. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW, txdesc->length_low);
  1032. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH, txdesc->length_high);
  1033. rt2x00_desc_write(txd, 3, word);
  1034. rt2x00_desc_read(txd, 10, &word);
  1035. rt2x00_set_field32(&word, TXD_W10_RTS,
  1036. test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
  1037. rt2x00_desc_write(txd, 10, word);
  1038. rt2x00_desc_read(txd, 0, &word);
  1039. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  1040. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  1041. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  1042. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  1043. rt2x00_set_field32(&word, TXD_W0_ACK,
  1044. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  1045. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  1046. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  1047. rt2x00_set_field32(&word, TXD_W0_OFDM,
  1048. test_bit(ENTRY_TXD_OFDM_RATE, &txdesc->flags));
  1049. rt2x00_set_field32(&word, TXD_W0_CIPHER_OWNER, 1);
  1050. rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
  1051. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  1052. test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
  1053. rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, skb->len);
  1054. rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
  1055. rt2x00_desc_write(txd, 0, word);
  1056. }
  1057. /*
  1058. * TX data initialization
  1059. */
  1060. static void rt2500pci_write_beacon(struct queue_entry *entry)
  1061. {
  1062. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  1063. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  1064. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  1065. u32 word;
  1066. u32 reg;
  1067. /*
  1068. * Disable beaconing while we are reloading the beacon data,
  1069. * otherwise we might be sending out invalid data.
  1070. */
  1071. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  1072. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  1073. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  1074. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  1075. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  1076. /*
  1077. * Replace rt2x00lib allocated descriptor with the
  1078. * pointer to the _real_ hardware descriptor.
  1079. * After that, map the beacon to DMA and update the
  1080. * descriptor.
  1081. */
  1082. memcpy(entry_priv->desc, skbdesc->desc, skbdesc->desc_len);
  1083. skbdesc->desc = entry_priv->desc;
  1084. rt2x00queue_map_txskb(rt2x00dev, entry->skb);
  1085. rt2x00_desc_read(entry_priv->desc, 1, &word);
  1086. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  1087. rt2x00_desc_write(entry_priv->desc, 1, word);
  1088. }
  1089. static void rt2500pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  1090. const enum data_queue_qid queue)
  1091. {
  1092. u32 reg;
  1093. if (queue == QID_BEACON) {
  1094. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  1095. if (!rt2x00_get_field32(reg, CSR14_BEACON_GEN)) {
  1096. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  1097. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  1098. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
  1099. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  1100. }
  1101. return;
  1102. }
  1103. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  1104. rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, (queue == QID_AC_BE));
  1105. rt2x00_set_field32(&reg, TXCSR0_KICK_TX, (queue == QID_AC_BK));
  1106. rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, (queue == QID_ATIM));
  1107. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  1108. }
  1109. /*
  1110. * RX control handlers
  1111. */
  1112. static void rt2500pci_fill_rxdone(struct queue_entry *entry,
  1113. struct rxdone_entry_desc *rxdesc)
  1114. {
  1115. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  1116. u32 word0;
  1117. u32 word2;
  1118. rt2x00_desc_read(entry_priv->desc, 0, &word0);
  1119. rt2x00_desc_read(entry_priv->desc, 2, &word2);
  1120. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  1121. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  1122. if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
  1123. rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
  1124. /*
  1125. * Obtain the status about this packet.
  1126. * When frame was received with an OFDM bitrate,
  1127. * the signal is the PLCP value. If it was received with
  1128. * a CCK bitrate the signal is the rate in 100kbit/s.
  1129. */
  1130. rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL);
  1131. rxdesc->rssi = rt2x00_get_field32(word2, RXD_W2_RSSI) -
  1132. entry->queue->rt2x00dev->rssi_offset;
  1133. rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1134. if (rt2x00_get_field32(word0, RXD_W0_OFDM))
  1135. rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
  1136. else
  1137. rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE;
  1138. if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
  1139. rxdesc->dev_flags |= RXDONE_MY_BSS;
  1140. }
  1141. /*
  1142. * Interrupt functions.
  1143. */
  1144. static void rt2500pci_txdone(struct rt2x00_dev *rt2x00dev,
  1145. const enum data_queue_qid queue_idx)
  1146. {
  1147. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  1148. struct queue_entry_priv_pci *entry_priv;
  1149. struct queue_entry *entry;
  1150. struct txdone_entry_desc txdesc;
  1151. u32 word;
  1152. while (!rt2x00queue_empty(queue)) {
  1153. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  1154. entry_priv = entry->priv_data;
  1155. rt2x00_desc_read(entry_priv->desc, 0, &word);
  1156. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  1157. !rt2x00_get_field32(word, TXD_W0_VALID))
  1158. break;
  1159. /*
  1160. * Obtain the status about this packet.
  1161. */
  1162. txdesc.flags = 0;
  1163. switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
  1164. case 0: /* Success */
  1165. case 1: /* Success with retry */
  1166. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  1167. break;
  1168. case 2: /* Failure, excessive retries */
  1169. __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
  1170. /* Don't break, this is a failed frame! */
  1171. default: /* Failure */
  1172. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  1173. }
  1174. txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
  1175. rt2x00lib_txdone(entry, &txdesc);
  1176. }
  1177. }
  1178. static irqreturn_t rt2500pci_interrupt(int irq, void *dev_instance)
  1179. {
  1180. struct rt2x00_dev *rt2x00dev = dev_instance;
  1181. u32 reg;
  1182. /*
  1183. * Get the interrupt sources & saved to local variable.
  1184. * Write register value back to clear pending interrupts.
  1185. */
  1186. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  1187. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  1188. if (!reg)
  1189. return IRQ_NONE;
  1190. if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  1191. return IRQ_HANDLED;
  1192. /*
  1193. * Handle interrupts, walk through all bits
  1194. * and run the tasks, the bits are checked in order of
  1195. * priority.
  1196. */
  1197. /*
  1198. * 1 - Beacon timer expired interrupt.
  1199. */
  1200. if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
  1201. rt2x00lib_beacondone(rt2x00dev);
  1202. /*
  1203. * 2 - Rx ring done interrupt.
  1204. */
  1205. if (rt2x00_get_field32(reg, CSR7_RXDONE))
  1206. rt2x00pci_rxdone(rt2x00dev);
  1207. /*
  1208. * 3 - Atim ring transmit done interrupt.
  1209. */
  1210. if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
  1211. rt2500pci_txdone(rt2x00dev, QID_ATIM);
  1212. /*
  1213. * 4 - Priority ring transmit done interrupt.
  1214. */
  1215. if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
  1216. rt2500pci_txdone(rt2x00dev, QID_AC_BE);
  1217. /*
  1218. * 5 - Tx ring transmit done interrupt.
  1219. */
  1220. if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
  1221. rt2500pci_txdone(rt2x00dev, QID_AC_BK);
  1222. return IRQ_HANDLED;
  1223. }
  1224. /*
  1225. * Device probe functions.
  1226. */
  1227. static int rt2500pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1228. {
  1229. struct eeprom_93cx6 eeprom;
  1230. u32 reg;
  1231. u16 word;
  1232. u8 *mac;
  1233. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  1234. eeprom.data = rt2x00dev;
  1235. eeprom.register_read = rt2500pci_eepromregister_read;
  1236. eeprom.register_write = rt2500pci_eepromregister_write;
  1237. eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
  1238. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1239. eeprom.reg_data_in = 0;
  1240. eeprom.reg_data_out = 0;
  1241. eeprom.reg_data_clock = 0;
  1242. eeprom.reg_chip_select = 0;
  1243. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1244. EEPROM_SIZE / sizeof(u16));
  1245. /*
  1246. * Start validation of the data that has been read.
  1247. */
  1248. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1249. if (!is_valid_ether_addr(mac)) {
  1250. random_ether_addr(mac);
  1251. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1252. }
  1253. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1254. if (word == 0xffff) {
  1255. rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
  1256. rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
  1257. ANTENNA_SW_DIVERSITY);
  1258. rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
  1259. ANTENNA_SW_DIVERSITY);
  1260. rt2x00_set_field16(&word, EEPROM_ANTENNA_LED_MODE,
  1261. LED_MODE_DEFAULT);
  1262. rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
  1263. rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
  1264. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2522);
  1265. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1266. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1267. }
  1268. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1269. if (word == 0xffff) {
  1270. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  1271. rt2x00_set_field16(&word, EEPROM_NIC_DYN_BBP_TUNE, 0);
  1272. rt2x00_set_field16(&word, EEPROM_NIC_CCK_TX_POWER, 0);
  1273. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1274. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1275. }
  1276. rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &word);
  1277. if (word == 0xffff) {
  1278. rt2x00_set_field16(&word, EEPROM_CALIBRATE_OFFSET_RSSI,
  1279. DEFAULT_RSSI_OFFSET);
  1280. rt2x00_eeprom_write(rt2x00dev, EEPROM_CALIBRATE_OFFSET, word);
  1281. EEPROM(rt2x00dev, "Calibrate offset: 0x%04x\n", word);
  1282. }
  1283. return 0;
  1284. }
  1285. static int rt2500pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1286. {
  1287. u32 reg;
  1288. u16 value;
  1289. u16 eeprom;
  1290. /*
  1291. * Read EEPROM word for configuration.
  1292. */
  1293. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1294. /*
  1295. * Identify RF chipset.
  1296. */
  1297. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1298. rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
  1299. rt2x00_set_chip(rt2x00dev, RT2560, value, reg);
  1300. if (!rt2x00_rf(&rt2x00dev->chip, RF2522) &&
  1301. !rt2x00_rf(&rt2x00dev->chip, RF2523) &&
  1302. !rt2x00_rf(&rt2x00dev->chip, RF2524) &&
  1303. !rt2x00_rf(&rt2x00dev->chip, RF2525) &&
  1304. !rt2x00_rf(&rt2x00dev->chip, RF2525E) &&
  1305. !rt2x00_rf(&rt2x00dev->chip, RF5222)) {
  1306. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1307. return -ENODEV;
  1308. }
  1309. /*
  1310. * Identify default antenna configuration.
  1311. */
  1312. rt2x00dev->default_ant.tx =
  1313. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1314. rt2x00dev->default_ant.rx =
  1315. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1316. /*
  1317. * Store led mode, for correct led behaviour.
  1318. */
  1319. #ifdef CONFIG_RT2X00_LIB_LEDS
  1320. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
  1321. rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  1322. if (value == LED_MODE_TXRX_ACTIVITY)
  1323. rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
  1324. LED_TYPE_ACTIVITY);
  1325. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1326. /*
  1327. * Detect if this device has an hardware controlled radio.
  1328. */
  1329. #ifdef CONFIG_RT2X00_LIB_RFKILL
  1330. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  1331. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1332. #endif /* CONFIG_RT2X00_LIB_RFKILL */
  1333. /*
  1334. * Check if the BBP tuning should be enabled.
  1335. */
  1336. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1337. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DYN_BBP_TUNE))
  1338. __set_bit(CONFIG_DISABLE_LINK_TUNING, &rt2x00dev->flags);
  1339. /*
  1340. * Read the RSSI <-> dBm offset information.
  1341. */
  1342. rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &eeprom);
  1343. rt2x00dev->rssi_offset =
  1344. rt2x00_get_field16(eeprom, EEPROM_CALIBRATE_OFFSET_RSSI);
  1345. return 0;
  1346. }
  1347. /*
  1348. * RF value list for RF2522
  1349. * Supports: 2.4 GHz
  1350. */
  1351. static const struct rf_channel rf_vals_bg_2522[] = {
  1352. { 1, 0x00002050, 0x000c1fda, 0x00000101, 0 },
  1353. { 2, 0x00002050, 0x000c1fee, 0x00000101, 0 },
  1354. { 3, 0x00002050, 0x000c2002, 0x00000101, 0 },
  1355. { 4, 0x00002050, 0x000c2016, 0x00000101, 0 },
  1356. { 5, 0x00002050, 0x000c202a, 0x00000101, 0 },
  1357. { 6, 0x00002050, 0x000c203e, 0x00000101, 0 },
  1358. { 7, 0x00002050, 0x000c2052, 0x00000101, 0 },
  1359. { 8, 0x00002050, 0x000c2066, 0x00000101, 0 },
  1360. { 9, 0x00002050, 0x000c207a, 0x00000101, 0 },
  1361. { 10, 0x00002050, 0x000c208e, 0x00000101, 0 },
  1362. { 11, 0x00002050, 0x000c20a2, 0x00000101, 0 },
  1363. { 12, 0x00002050, 0x000c20b6, 0x00000101, 0 },
  1364. { 13, 0x00002050, 0x000c20ca, 0x00000101, 0 },
  1365. { 14, 0x00002050, 0x000c20fa, 0x00000101, 0 },
  1366. };
  1367. /*
  1368. * RF value list for RF2523
  1369. * Supports: 2.4 GHz
  1370. */
  1371. static const struct rf_channel rf_vals_bg_2523[] = {
  1372. { 1, 0x00022010, 0x00000c9e, 0x000e0111, 0x00000a1b },
  1373. { 2, 0x00022010, 0x00000ca2, 0x000e0111, 0x00000a1b },
  1374. { 3, 0x00022010, 0x00000ca6, 0x000e0111, 0x00000a1b },
  1375. { 4, 0x00022010, 0x00000caa, 0x000e0111, 0x00000a1b },
  1376. { 5, 0x00022010, 0x00000cae, 0x000e0111, 0x00000a1b },
  1377. { 6, 0x00022010, 0x00000cb2, 0x000e0111, 0x00000a1b },
  1378. { 7, 0x00022010, 0x00000cb6, 0x000e0111, 0x00000a1b },
  1379. { 8, 0x00022010, 0x00000cba, 0x000e0111, 0x00000a1b },
  1380. { 9, 0x00022010, 0x00000cbe, 0x000e0111, 0x00000a1b },
  1381. { 10, 0x00022010, 0x00000d02, 0x000e0111, 0x00000a1b },
  1382. { 11, 0x00022010, 0x00000d06, 0x000e0111, 0x00000a1b },
  1383. { 12, 0x00022010, 0x00000d0a, 0x000e0111, 0x00000a1b },
  1384. { 13, 0x00022010, 0x00000d0e, 0x000e0111, 0x00000a1b },
  1385. { 14, 0x00022010, 0x00000d1a, 0x000e0111, 0x00000a03 },
  1386. };
  1387. /*
  1388. * RF value list for RF2524
  1389. * Supports: 2.4 GHz
  1390. */
  1391. static const struct rf_channel rf_vals_bg_2524[] = {
  1392. { 1, 0x00032020, 0x00000c9e, 0x00000101, 0x00000a1b },
  1393. { 2, 0x00032020, 0x00000ca2, 0x00000101, 0x00000a1b },
  1394. { 3, 0x00032020, 0x00000ca6, 0x00000101, 0x00000a1b },
  1395. { 4, 0x00032020, 0x00000caa, 0x00000101, 0x00000a1b },
  1396. { 5, 0x00032020, 0x00000cae, 0x00000101, 0x00000a1b },
  1397. { 6, 0x00032020, 0x00000cb2, 0x00000101, 0x00000a1b },
  1398. { 7, 0x00032020, 0x00000cb6, 0x00000101, 0x00000a1b },
  1399. { 8, 0x00032020, 0x00000cba, 0x00000101, 0x00000a1b },
  1400. { 9, 0x00032020, 0x00000cbe, 0x00000101, 0x00000a1b },
  1401. { 10, 0x00032020, 0x00000d02, 0x00000101, 0x00000a1b },
  1402. { 11, 0x00032020, 0x00000d06, 0x00000101, 0x00000a1b },
  1403. { 12, 0x00032020, 0x00000d0a, 0x00000101, 0x00000a1b },
  1404. { 13, 0x00032020, 0x00000d0e, 0x00000101, 0x00000a1b },
  1405. { 14, 0x00032020, 0x00000d1a, 0x00000101, 0x00000a03 },
  1406. };
  1407. /*
  1408. * RF value list for RF2525
  1409. * Supports: 2.4 GHz
  1410. */
  1411. static const struct rf_channel rf_vals_bg_2525[] = {
  1412. { 1, 0x00022020, 0x00080c9e, 0x00060111, 0x00000a1b },
  1413. { 2, 0x00022020, 0x00080ca2, 0x00060111, 0x00000a1b },
  1414. { 3, 0x00022020, 0x00080ca6, 0x00060111, 0x00000a1b },
  1415. { 4, 0x00022020, 0x00080caa, 0x00060111, 0x00000a1b },
  1416. { 5, 0x00022020, 0x00080cae, 0x00060111, 0x00000a1b },
  1417. { 6, 0x00022020, 0x00080cb2, 0x00060111, 0x00000a1b },
  1418. { 7, 0x00022020, 0x00080cb6, 0x00060111, 0x00000a1b },
  1419. { 8, 0x00022020, 0x00080cba, 0x00060111, 0x00000a1b },
  1420. { 9, 0x00022020, 0x00080cbe, 0x00060111, 0x00000a1b },
  1421. { 10, 0x00022020, 0x00080d02, 0x00060111, 0x00000a1b },
  1422. { 11, 0x00022020, 0x00080d06, 0x00060111, 0x00000a1b },
  1423. { 12, 0x00022020, 0x00080d0a, 0x00060111, 0x00000a1b },
  1424. { 13, 0x00022020, 0x00080d0e, 0x00060111, 0x00000a1b },
  1425. { 14, 0x00022020, 0x00080d1a, 0x00060111, 0x00000a03 },
  1426. };
  1427. /*
  1428. * RF value list for RF2525e
  1429. * Supports: 2.4 GHz
  1430. */
  1431. static const struct rf_channel rf_vals_bg_2525e[] = {
  1432. { 1, 0x00022020, 0x00081136, 0x00060111, 0x00000a0b },
  1433. { 2, 0x00022020, 0x0008113a, 0x00060111, 0x00000a0b },
  1434. { 3, 0x00022020, 0x0008113e, 0x00060111, 0x00000a0b },
  1435. { 4, 0x00022020, 0x00081182, 0x00060111, 0x00000a0b },
  1436. { 5, 0x00022020, 0x00081186, 0x00060111, 0x00000a0b },
  1437. { 6, 0x00022020, 0x0008118a, 0x00060111, 0x00000a0b },
  1438. { 7, 0x00022020, 0x0008118e, 0x00060111, 0x00000a0b },
  1439. { 8, 0x00022020, 0x00081192, 0x00060111, 0x00000a0b },
  1440. { 9, 0x00022020, 0x00081196, 0x00060111, 0x00000a0b },
  1441. { 10, 0x00022020, 0x0008119a, 0x00060111, 0x00000a0b },
  1442. { 11, 0x00022020, 0x0008119e, 0x00060111, 0x00000a0b },
  1443. { 12, 0x00022020, 0x000811a2, 0x00060111, 0x00000a0b },
  1444. { 13, 0x00022020, 0x000811a6, 0x00060111, 0x00000a0b },
  1445. { 14, 0x00022020, 0x000811ae, 0x00060111, 0x00000a1b },
  1446. };
  1447. /*
  1448. * RF value list for RF5222
  1449. * Supports: 2.4 GHz & 5.2 GHz
  1450. */
  1451. static const struct rf_channel rf_vals_5222[] = {
  1452. { 1, 0x00022020, 0x00001136, 0x00000101, 0x00000a0b },
  1453. { 2, 0x00022020, 0x0000113a, 0x00000101, 0x00000a0b },
  1454. { 3, 0x00022020, 0x0000113e, 0x00000101, 0x00000a0b },
  1455. { 4, 0x00022020, 0x00001182, 0x00000101, 0x00000a0b },
  1456. { 5, 0x00022020, 0x00001186, 0x00000101, 0x00000a0b },
  1457. { 6, 0x00022020, 0x0000118a, 0x00000101, 0x00000a0b },
  1458. { 7, 0x00022020, 0x0000118e, 0x00000101, 0x00000a0b },
  1459. { 8, 0x00022020, 0x00001192, 0x00000101, 0x00000a0b },
  1460. { 9, 0x00022020, 0x00001196, 0x00000101, 0x00000a0b },
  1461. { 10, 0x00022020, 0x0000119a, 0x00000101, 0x00000a0b },
  1462. { 11, 0x00022020, 0x0000119e, 0x00000101, 0x00000a0b },
  1463. { 12, 0x00022020, 0x000011a2, 0x00000101, 0x00000a0b },
  1464. { 13, 0x00022020, 0x000011a6, 0x00000101, 0x00000a0b },
  1465. { 14, 0x00022020, 0x000011ae, 0x00000101, 0x00000a1b },
  1466. /* 802.11 UNI / HyperLan 2 */
  1467. { 36, 0x00022010, 0x00018896, 0x00000101, 0x00000a1f },
  1468. { 40, 0x00022010, 0x0001889a, 0x00000101, 0x00000a1f },
  1469. { 44, 0x00022010, 0x0001889e, 0x00000101, 0x00000a1f },
  1470. { 48, 0x00022010, 0x000188a2, 0x00000101, 0x00000a1f },
  1471. { 52, 0x00022010, 0x000188a6, 0x00000101, 0x00000a1f },
  1472. { 66, 0x00022010, 0x000188aa, 0x00000101, 0x00000a1f },
  1473. { 60, 0x00022010, 0x000188ae, 0x00000101, 0x00000a1f },
  1474. { 64, 0x00022010, 0x000188b2, 0x00000101, 0x00000a1f },
  1475. /* 802.11 HyperLan 2 */
  1476. { 100, 0x00022010, 0x00008802, 0x00000101, 0x00000a0f },
  1477. { 104, 0x00022010, 0x00008806, 0x00000101, 0x00000a0f },
  1478. { 108, 0x00022010, 0x0000880a, 0x00000101, 0x00000a0f },
  1479. { 112, 0x00022010, 0x0000880e, 0x00000101, 0x00000a0f },
  1480. { 116, 0x00022010, 0x00008812, 0x00000101, 0x00000a0f },
  1481. { 120, 0x00022010, 0x00008816, 0x00000101, 0x00000a0f },
  1482. { 124, 0x00022010, 0x0000881a, 0x00000101, 0x00000a0f },
  1483. { 128, 0x00022010, 0x0000881e, 0x00000101, 0x00000a0f },
  1484. { 132, 0x00022010, 0x00008822, 0x00000101, 0x00000a0f },
  1485. { 136, 0x00022010, 0x00008826, 0x00000101, 0x00000a0f },
  1486. /* 802.11 UNII */
  1487. { 140, 0x00022010, 0x0000882a, 0x00000101, 0x00000a0f },
  1488. { 149, 0x00022020, 0x000090a6, 0x00000101, 0x00000a07 },
  1489. { 153, 0x00022020, 0x000090ae, 0x00000101, 0x00000a07 },
  1490. { 157, 0x00022020, 0x000090b6, 0x00000101, 0x00000a07 },
  1491. { 161, 0x00022020, 0x000090be, 0x00000101, 0x00000a07 },
  1492. };
  1493. static int rt2500pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1494. {
  1495. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1496. struct channel_info *info;
  1497. char *tx_power;
  1498. unsigned int i;
  1499. /*
  1500. * Initialize all hw fields.
  1501. */
  1502. rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1503. IEEE80211_HW_SIGNAL_DBM;
  1504. rt2x00dev->hw->extra_tx_headroom = 0;
  1505. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  1506. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1507. rt2x00_eeprom_addr(rt2x00dev,
  1508. EEPROM_MAC_ADDR_0));
  1509. /*
  1510. * Initialize hw_mode information.
  1511. */
  1512. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1513. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  1514. if (rt2x00_rf(&rt2x00dev->chip, RF2522)) {
  1515. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2522);
  1516. spec->channels = rf_vals_bg_2522;
  1517. } else if (rt2x00_rf(&rt2x00dev->chip, RF2523)) {
  1518. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2523);
  1519. spec->channels = rf_vals_bg_2523;
  1520. } else if (rt2x00_rf(&rt2x00dev->chip, RF2524)) {
  1521. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2524);
  1522. spec->channels = rf_vals_bg_2524;
  1523. } else if (rt2x00_rf(&rt2x00dev->chip, RF2525)) {
  1524. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525);
  1525. spec->channels = rf_vals_bg_2525;
  1526. } else if (rt2x00_rf(&rt2x00dev->chip, RF2525E)) {
  1527. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525e);
  1528. spec->channels = rf_vals_bg_2525e;
  1529. } else if (rt2x00_rf(&rt2x00dev->chip, RF5222)) {
  1530. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  1531. spec->num_channels = ARRAY_SIZE(rf_vals_5222);
  1532. spec->channels = rf_vals_5222;
  1533. }
  1534. /*
  1535. * Create channel information array
  1536. */
  1537. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  1538. if (!info)
  1539. return -ENOMEM;
  1540. spec->channels_info = info;
  1541. tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
  1542. for (i = 0; i < 14; i++)
  1543. info[i].tx_power1 = TXPOWER_FROM_DEV(tx_power[i]);
  1544. if (spec->num_channels > 14) {
  1545. for (i = 14; i < spec->num_channels; i++)
  1546. info[i].tx_power1 = DEFAULT_TXPOWER;
  1547. }
  1548. return 0;
  1549. }
  1550. static int rt2500pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  1551. {
  1552. int retval;
  1553. /*
  1554. * Allocate eeprom data.
  1555. */
  1556. retval = rt2500pci_validate_eeprom(rt2x00dev);
  1557. if (retval)
  1558. return retval;
  1559. retval = rt2500pci_init_eeprom(rt2x00dev);
  1560. if (retval)
  1561. return retval;
  1562. /*
  1563. * Initialize hw specifications.
  1564. */
  1565. retval = rt2500pci_probe_hw_mode(rt2x00dev);
  1566. if (retval)
  1567. return retval;
  1568. /*
  1569. * This device requires the atim queue and DMA-mapped skbs.
  1570. */
  1571. __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
  1572. __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
  1573. /*
  1574. * Set the rssi offset.
  1575. */
  1576. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1577. return 0;
  1578. }
  1579. /*
  1580. * IEEE80211 stack callback functions.
  1581. */
  1582. static u64 rt2500pci_get_tsf(struct ieee80211_hw *hw)
  1583. {
  1584. struct rt2x00_dev *rt2x00dev = hw->priv;
  1585. u64 tsf;
  1586. u32 reg;
  1587. rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
  1588. tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
  1589. rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
  1590. tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
  1591. return tsf;
  1592. }
  1593. static int rt2500pci_tx_last_beacon(struct ieee80211_hw *hw)
  1594. {
  1595. struct rt2x00_dev *rt2x00dev = hw->priv;
  1596. u32 reg;
  1597. rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
  1598. return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
  1599. }
  1600. static const struct ieee80211_ops rt2500pci_mac80211_ops = {
  1601. .tx = rt2x00mac_tx,
  1602. .start = rt2x00mac_start,
  1603. .stop = rt2x00mac_stop,
  1604. .add_interface = rt2x00mac_add_interface,
  1605. .remove_interface = rt2x00mac_remove_interface,
  1606. .config = rt2x00mac_config,
  1607. .config_interface = rt2x00mac_config_interface,
  1608. .configure_filter = rt2x00mac_configure_filter,
  1609. .get_stats = rt2x00mac_get_stats,
  1610. .bss_info_changed = rt2x00mac_bss_info_changed,
  1611. .conf_tx = rt2x00mac_conf_tx,
  1612. .get_tx_stats = rt2x00mac_get_tx_stats,
  1613. .get_tsf = rt2500pci_get_tsf,
  1614. .tx_last_beacon = rt2500pci_tx_last_beacon,
  1615. };
  1616. static const struct rt2x00lib_ops rt2500pci_rt2x00_ops = {
  1617. .irq_handler = rt2500pci_interrupt,
  1618. .probe_hw = rt2500pci_probe_hw,
  1619. .initialize = rt2x00pci_initialize,
  1620. .uninitialize = rt2x00pci_uninitialize,
  1621. .init_rxentry = rt2500pci_init_rxentry,
  1622. .init_txentry = rt2500pci_init_txentry,
  1623. .set_device_state = rt2500pci_set_device_state,
  1624. .rfkill_poll = rt2500pci_rfkill_poll,
  1625. .link_stats = rt2500pci_link_stats,
  1626. .reset_tuner = rt2500pci_reset_tuner,
  1627. .link_tuner = rt2500pci_link_tuner,
  1628. .write_tx_desc = rt2500pci_write_tx_desc,
  1629. .write_tx_data = rt2x00pci_write_tx_data,
  1630. .write_beacon = rt2500pci_write_beacon,
  1631. .kick_tx_queue = rt2500pci_kick_tx_queue,
  1632. .fill_rxdone = rt2500pci_fill_rxdone,
  1633. .config_filter = rt2500pci_config_filter,
  1634. .config_intf = rt2500pci_config_intf,
  1635. .config_erp = rt2500pci_config_erp,
  1636. .config_ant = rt2500pci_config_ant,
  1637. .config = rt2500pci_config,
  1638. };
  1639. static const struct data_queue_desc rt2500pci_queue_rx = {
  1640. .entry_num = RX_ENTRIES,
  1641. .data_size = DATA_FRAME_SIZE,
  1642. .desc_size = RXD_DESC_SIZE,
  1643. .priv_size = sizeof(struct queue_entry_priv_pci),
  1644. };
  1645. static const struct data_queue_desc rt2500pci_queue_tx = {
  1646. .entry_num = TX_ENTRIES,
  1647. .data_size = DATA_FRAME_SIZE,
  1648. .desc_size = TXD_DESC_SIZE,
  1649. .priv_size = sizeof(struct queue_entry_priv_pci),
  1650. };
  1651. static const struct data_queue_desc rt2500pci_queue_bcn = {
  1652. .entry_num = BEACON_ENTRIES,
  1653. .data_size = MGMT_FRAME_SIZE,
  1654. .desc_size = TXD_DESC_SIZE,
  1655. .priv_size = sizeof(struct queue_entry_priv_pci),
  1656. };
  1657. static const struct data_queue_desc rt2500pci_queue_atim = {
  1658. .entry_num = ATIM_ENTRIES,
  1659. .data_size = DATA_FRAME_SIZE,
  1660. .desc_size = TXD_DESC_SIZE,
  1661. .priv_size = sizeof(struct queue_entry_priv_pci),
  1662. };
  1663. static const struct rt2x00_ops rt2500pci_ops = {
  1664. .name = KBUILD_MODNAME,
  1665. .max_sta_intf = 1,
  1666. .max_ap_intf = 1,
  1667. .eeprom_size = EEPROM_SIZE,
  1668. .rf_size = RF_SIZE,
  1669. .tx_queues = NUM_TX_QUEUES,
  1670. .rx = &rt2500pci_queue_rx,
  1671. .tx = &rt2500pci_queue_tx,
  1672. .bcn = &rt2500pci_queue_bcn,
  1673. .atim = &rt2500pci_queue_atim,
  1674. .lib = &rt2500pci_rt2x00_ops,
  1675. .hw = &rt2500pci_mac80211_ops,
  1676. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1677. .debugfs = &rt2500pci_rt2x00debug,
  1678. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1679. };
  1680. /*
  1681. * RT2500pci module information.
  1682. */
  1683. static struct pci_device_id rt2500pci_device_table[] = {
  1684. { PCI_DEVICE(0x1814, 0x0201), PCI_DEVICE_DATA(&rt2500pci_ops) },
  1685. { 0, }
  1686. };
  1687. MODULE_AUTHOR(DRV_PROJECT);
  1688. MODULE_VERSION(DRV_VERSION);
  1689. MODULE_DESCRIPTION("Ralink RT2500 PCI & PCMCIA Wireless LAN driver.");
  1690. MODULE_SUPPORTED_DEVICE("Ralink RT2560 PCI & PCMCIA chipset based cards");
  1691. MODULE_DEVICE_TABLE(pci, rt2500pci_device_table);
  1692. MODULE_LICENSE("GPL");
  1693. static struct pci_driver rt2500pci_driver = {
  1694. .name = KBUILD_MODNAME,
  1695. .id_table = rt2500pci_device_table,
  1696. .probe = rt2x00pci_probe,
  1697. .remove = __devexit_p(rt2x00pci_remove),
  1698. .suspend = rt2x00pci_suspend,
  1699. .resume = rt2x00pci_resume,
  1700. };
  1701. static int __init rt2500pci_init(void)
  1702. {
  1703. return pci_register_driver(&rt2500pci_driver);
  1704. }
  1705. static void __exit rt2500pci_exit(void)
  1706. {
  1707. pci_unregister_driver(&rt2500pci_driver);
  1708. }
  1709. module_init(rt2500pci_init);
  1710. module_exit(rt2500pci_exit);