m532xsim.h 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249
  1. /****************************************************************************/
  2. /*
  3. * m532xsim.h -- ColdFire 5329 registers
  4. */
  5. /****************************************************************************/
  6. #ifndef m532xsim_h
  7. #define m532xsim_h
  8. /****************************************************************************/
  9. #define CPU_NAME "COLDFIRE(m532x)"
  10. #define CPU_INSTR_PER_JIFFY 3
  11. #define MCF_BUSCLK (MCF_CLK / 3)
  12. #include <asm/m53xxacr.h>
  13. #define MCF_REG32(x) (*(volatile unsigned long *)(x))
  14. #define MCF_REG16(x) (*(volatile unsigned short *)(x))
  15. #define MCF_REG08(x) (*(volatile unsigned char *)(x))
  16. #define MCFINT_VECBASE 64
  17. #define MCFINT_UART0 26 /* Interrupt number for UART0 */
  18. #define MCFINT_UART1 27 /* Interrupt number for UART1 */
  19. #define MCFINT_UART2 28 /* Interrupt number for UART2 */
  20. #define MCFINT_QSPI 31 /* Interrupt number for QSPI */
  21. #define MCFINT_FECRX0 36 /* Interrupt number for FEC */
  22. #define MCFINT_FECTX0 40 /* Interrupt number for FEC */
  23. #define MCFINT_FECENTC0 42 /* Interrupt number for FEC */
  24. #define MCF_IRQ_UART0 (MCFINT_VECBASE + MCFINT_UART0)
  25. #define MCF_IRQ_UART1 (MCFINT_VECBASE + MCFINT_UART1)
  26. #define MCF_IRQ_UART2 (MCFINT_VECBASE + MCFINT_UART2)
  27. #define MCF_IRQ_FECRX0 (MCFINT_VECBASE + MCFINT_FECRX0)
  28. #define MCF_IRQ_FECTX0 (MCFINT_VECBASE + MCFINT_FECTX0)
  29. #define MCF_IRQ_FECENTC0 (MCFINT_VECBASE + MCFINT_FECENTC0)
  30. #define MCF_IRQ_QSPI (MCFINT_VECBASE + MCFINT_QSPI)
  31. #define MCF_WTM_WCR MCF_REG16(0xFC098000)
  32. /*
  33. * Define the 532x SIM register set addresses.
  34. */
  35. #define MCFSIM_IPRL 0xFC048004
  36. #define MCFSIM_IPRH 0xFC048000
  37. #define MCFSIM_IPR MCFSIM_IPRL
  38. #define MCFSIM_IMRL 0xFC04800C
  39. #define MCFSIM_IMRH 0xFC048008
  40. #define MCFSIM_IMR MCFSIM_IMRL
  41. #define MCFSIM_ICR0 0xFC048040
  42. #define MCFSIM_ICR1 0xFC048041
  43. #define MCFSIM_ICR2 0xFC048042
  44. #define MCFSIM_ICR3 0xFC048043
  45. #define MCFSIM_ICR4 0xFC048044
  46. #define MCFSIM_ICR5 0xFC048045
  47. #define MCFSIM_ICR6 0xFC048046
  48. #define MCFSIM_ICR7 0xFC048047
  49. #define MCFSIM_ICR8 0xFC048048
  50. #define MCFSIM_ICR9 0xFC048049
  51. #define MCFSIM_ICR10 0xFC04804A
  52. #define MCFSIM_ICR11 0xFC04804B
  53. /*
  54. * Some symbol defines for the above...
  55. */
  56. #define MCFSIM_SWDICR MCFSIM_ICR0 /* Watchdog timer ICR */
  57. #define MCFSIM_TIMER1ICR MCFSIM_ICR1 /* Timer 1 ICR */
  58. #define MCFSIM_TIMER2ICR MCFSIM_ICR2 /* Timer 2 ICR */
  59. #define MCFSIM_UART1ICR MCFSIM_ICR4 /* UART 1 ICR */
  60. #define MCFSIM_UART2ICR MCFSIM_ICR5 /* UART 2 ICR */
  61. #define MCFSIM_DMA0ICR MCFSIM_ICR6 /* DMA 0 ICR */
  62. #define MCFSIM_DMA1ICR MCFSIM_ICR7 /* DMA 1 ICR */
  63. #define MCFSIM_DMA2ICR MCFSIM_ICR8 /* DMA 2 ICR */
  64. #define MCFSIM_DMA3ICR MCFSIM_ICR9 /* DMA 3 ICR */
  65. #define MCFINTC0_SIMR 0xFC04801C
  66. #define MCFINTC0_CIMR 0xFC04801D
  67. #define MCFINTC0_ICR0 0xFC048040
  68. #define MCFINTC1_SIMR 0xFC04C01C
  69. #define MCFINTC1_CIMR 0xFC04C01D
  70. #define MCFINTC1_ICR0 0xFC04C040
  71. #define MCFINTC2_SIMR (0)
  72. #define MCFINTC2_CIMR (0)
  73. #define MCFINTC2_ICR0 (0)
  74. #define MCFSIM_ICR_TIMER1 (0xFC048040+32)
  75. #define MCFSIM_ICR_TIMER2 (0xFC048040+33)
  76. /*
  77. * Define system peripheral IRQ usage.
  78. */
  79. #define MCF_IRQ_TIMER (64 + 32) /* Timer0 */
  80. #define MCF_IRQ_PROFILER (64 + 33) /* Timer1 */
  81. /*
  82. * UART module.
  83. */
  84. #define MCFUART_BASE0 0xFC060000 /* Base address of UART1 */
  85. #define MCFUART_BASE1 0xFC064000 /* Base address of UART2 */
  86. #define MCFUART_BASE2 0xFC068000 /* Base address of UART3 */
  87. /*
  88. * FEC module.
  89. */
  90. #define MCFFEC_BASE0 0xFC030000 /* Base address of FEC0 */
  91. #define MCFFEC_SIZE0 0x800 /* Size of FEC0 region */
  92. /*
  93. * QSPI module.
  94. */
  95. #define MCFQSPI_BASE 0xFC058000 /* Base address of QSPI */
  96. #define MCFQSPI_SIZE 0x40 /* Size of QSPI region */
  97. #define MCFQSPI_CS0 84
  98. #define MCFQSPI_CS1 85
  99. #define MCFQSPI_CS2 86
  100. /*
  101. * Timer module.
  102. */
  103. #define MCFTIMER_BASE1 0xFC070000 /* Base address of TIMER1 */
  104. #define MCFTIMER_BASE2 0xFC074000 /* Base address of TIMER2 */
  105. #define MCFTIMER_BASE3 0xFC078000 /* Base address of TIMER3 */
  106. #define MCFTIMER_BASE4 0xFC07C000 /* Base address of TIMER4 */
  107. /*********************************************************************
  108. *
  109. * Reset Controller Module
  110. *
  111. *********************************************************************/
  112. #define MCF_RCR 0xFC0A0000
  113. #define MCF_RSR 0xFC0A0001
  114. #define MCF_RCR_SWRESET 0x80 /* Software reset bit */
  115. #define MCF_RCR_FRCSTOUT 0x40 /* Force external reset */
  116. /*
  117. * Power Management
  118. */
  119. #define MCFPM_WCR 0xfc040013
  120. #define MCFPM_PPMSR0 0xfc04002c
  121. #define MCFPM_PPMCR0 0xfc04002d
  122. #define MCFPM_PPMSR1 0xfc04002e
  123. #define MCFPM_PPMCR1 0xfc04002f
  124. #define MCFPM_PPMHR0 0xfc040030
  125. #define MCFPM_PPMLR0 0xfc040034
  126. #define MCFPM_PPMHR1 0xfc040038
  127. #define MCFPM_LPCR 0xec090007
  128. /*
  129. * The M5329EVB board needs a help getting its devices initialized
  130. * at kernel start time if dBUG doesn't set it up (for example
  131. * it is not used), so we need to do it manually.
  132. */
  133. #ifdef __ASSEMBLER__
  134. .macro m5329EVB_setup
  135. movel #0xFC098000, %a7
  136. movel #0x0, (%a7)
  137. #define CORE_SRAM 0x80000000
  138. #define CORE_SRAM_SIZE 0x8000
  139. movel #CORE_SRAM, %d0
  140. addl #0x221, %d0
  141. movec %d0,%RAMBAR1
  142. movel #CORE_SRAM, %sp
  143. addl #CORE_SRAM_SIZE, %sp
  144. jsr sysinit
  145. .endm
  146. #define PLATFORM_SETUP m5329EVB_setup
  147. #endif /* __ASSEMBLER__ */
  148. /*********************************************************************
  149. *
  150. * Chip Configuration Module (CCM)
  151. *
  152. *********************************************************************/
  153. /* Register read/write macros */
  154. #define MCF_CCM_CCR MCF_REG16(0xFC0A0004)
  155. #define MCF_CCM_RCON MCF_REG16(0xFC0A0008)
  156. #define MCF_CCM_CIR MCF_REG16(0xFC0A000A)
  157. #define MCF_CCM_MISCCR MCF_REG16(0xFC0A0010)
  158. #define MCF_CCM_CDR MCF_REG16(0xFC0A0012)
  159. #define MCF_CCM_UHCSR MCF_REG16(0xFC0A0014)
  160. #define MCF_CCM_UOCSR MCF_REG16(0xFC0A0016)
  161. /* Bit definitions and macros for MCF_CCM_CCR */
  162. #define MCF_CCM_CCR_RESERVED (0x0001)
  163. #define MCF_CCM_CCR_PLL_MODE (0x0003)
  164. #define MCF_CCM_CCR_OSC_MODE (0x0005)
  165. #define MCF_CCM_CCR_BOOTPS(x) (((x)&0x0003)<<3|0x0001)
  166. #define MCF_CCM_CCR_LOAD (0x0021)
  167. #define MCF_CCM_CCR_LIMP (0x0041)
  168. #define MCF_CCM_CCR_CSC(x) (((x)&0x0003)<<8|0x0001)
  169. /* Bit definitions and macros for MCF_CCM_RCON */
  170. #define MCF_CCM_RCON_RESERVED (0x0001)
  171. #define MCF_CCM_RCON_PLL_MODE (0x0003)
  172. #define MCF_CCM_RCON_OSC_MODE (0x0005)
  173. #define MCF_CCM_RCON_BOOTPS(x) (((x)&0x0003)<<3|0x0001)
  174. #define MCF_CCM_RCON_LOAD (0x0021)
  175. #define MCF_CCM_RCON_LIMP (0x0041)
  176. #define MCF_CCM_RCON_CSC(x) (((x)&0x0003)<<8|0x0001)
  177. /* Bit definitions and macros for MCF_CCM_CIR */
  178. #define MCF_CCM_CIR_PRN(x) (((x)&0x003F)<<0)
  179. #define MCF_CCM_CIR_PIN(x) (((x)&0x03FF)<<6)
  180. /* Bit definitions and macros for MCF_CCM_MISCCR */
  181. #define MCF_CCM_MISCCR_USBSRC (0x0001)
  182. #define MCF_CCM_MISCCR_USBDIV (0x0002)
  183. #define MCF_CCM_MISCCR_SSI_SRC (0x0010)
  184. #define MCF_CCM_MISCCR_TIM_DMA (0x0020)
  185. #define MCF_CCM_MISCCR_SSI_PUS (0x0040)
  186. #define MCF_CCM_MISCCR_SSI_PUE (0x0080)
  187. #define MCF_CCM_MISCCR_LCD_CHEN (0x0100)
  188. #define MCF_CCM_MISCCR_LIMP (0x1000)
  189. #define MCF_CCM_MISCCR_PLL_LOCK (0x2000)
  190. /* Bit definitions and macros for MCF_CCM_CDR */
  191. #define MCF_CCM_CDR_SSIDIV(x) (((x)&0x000F)<<0)
  192. #define MCF_CCM_CDR_LPDIV(x) (((x)&0x000F)<<8)
  193. /* Bit definitions and macros for MCF_CCM_UHCSR */
  194. #define MCF_CCM_UHCSR_XPDE (0x0001)
  195. #define MCF_CCM_UHCSR_UHMIE (0x0002)
  196. #define MCF_CCM_UHCSR_WKUP (0x0004)
  197. #define MCF_CCM_UHCSR_PORTIND(x) (((x)&0x0003)<<14)
  198. /* Bit definitions and macros for MCF_CCM_UOCSR */
  199. #define MCF_CCM_UOCSR_XPDE (0x0001)
  200. #define MCF_CCM_UOCSR_UOMIE (0x0002)
  201. #define MCF_CCM_UOCSR_WKUP (0x0004)
  202. #define MCF_CCM_UOCSR_PWRFLT (0x0008)
  203. #define MCF_CCM_UOCSR_SEND (0x0010)
  204. #define MCF_CCM_UOCSR_VVLD (0x0020)
  205. #define MCF_CCM_UOCSR_BVLD (0x0040)
  206. #define MCF_CCM_UOCSR_AVLD (0x0080)
  207. #define MCF_CCM_UOCSR_DPPU (0x0100)
  208. #define MCF_CCM_UOCSR_DCR_VBUS (0x0200)
  209. #define MCF_CCM_UOCSR_CRG_VBUS (0x0400)
  210. #define MCF_CCM_UOCSR_DRV_VBUS (0x0800)
  211. #define MCF_CCM_UOCSR_DMPD (0x1000)
  212. #define MCF_CCM_UOCSR_DPPD (0x2000)
  213. #define MCF_CCM_UOCSR_PORTIND(x) (((x)&0x0003)<<14)
  214. /*********************************************************************
  215. *
  216. * FlexBus Chip Selects (FBCS)
  217. *
  218. *********************************************************************/
  219. /* Register read/write macros */
  220. #define MCF_FBCS0_CSAR MCF_REG32(0xFC008000)
  221. #define MCF_FBCS0_CSMR MCF_REG32(0xFC008004)
  222. #define MCF_FBCS0_CSCR MCF_REG32(0xFC008008)
  223. #define MCF_FBCS1_CSAR MCF_REG32(0xFC00800C)
  224. #define MCF_FBCS1_CSMR MCF_REG32(0xFC008010)
  225. #define MCF_FBCS1_CSCR MCF_REG32(0xFC008014)
  226. #define MCF_FBCS2_CSAR MCF_REG32(0xFC008018)
  227. #define MCF_FBCS2_CSMR MCF_REG32(0xFC00801C)
  228. #define MCF_FBCS2_CSCR MCF_REG32(0xFC008020)
  229. #define MCF_FBCS3_CSAR MCF_REG32(0xFC008024)
  230. #define MCF_FBCS3_CSMR MCF_REG32(0xFC008028)
  231. #define MCF_FBCS3_CSCR MCF_REG32(0xFC00802C)
  232. #define MCF_FBCS4_CSAR MCF_REG32(0xFC008030)
  233. #define MCF_FBCS4_CSMR MCF_REG32(0xFC008034)
  234. #define MCF_FBCS4_CSCR MCF_REG32(0xFC008038)
  235. #define MCF_FBCS5_CSAR MCF_REG32(0xFC00803C)
  236. #define MCF_FBCS5_CSMR MCF_REG32(0xFC008040)
  237. #define MCF_FBCS5_CSCR MCF_REG32(0xFC008044)
  238. #define MCF_FBCS_CSAR(x) MCF_REG32(0xFC008000+((x)*0x00C))
  239. #define MCF_FBCS_CSMR(x) MCF_REG32(0xFC008004+((x)*0x00C))
  240. #define MCF_FBCS_CSCR(x) MCF_REG32(0xFC008008+((x)*0x00C))
  241. /* Bit definitions and macros for MCF_FBCS_CSAR */
  242. #define MCF_FBCS_CSAR_BA(x) ((x)&0xFFFF0000)
  243. /* Bit definitions and macros for MCF_FBCS_CSMR */
  244. #define MCF_FBCS_CSMR_V (0x00000001)
  245. #define MCF_FBCS_CSMR_WP (0x00000100)
  246. #define MCF_FBCS_CSMR_BAM(x) (((x)&0x0000FFFF)<<16)
  247. #define MCF_FBCS_CSMR_BAM_4G (0xFFFF0000)
  248. #define MCF_FBCS_CSMR_BAM_2G (0x7FFF0000)
  249. #define MCF_FBCS_CSMR_BAM_1G (0x3FFF0000)
  250. #define MCF_FBCS_CSMR_BAM_1024M (0x3FFF0000)
  251. #define MCF_FBCS_CSMR_BAM_512M (0x1FFF0000)
  252. #define MCF_FBCS_CSMR_BAM_256M (0x0FFF0000)
  253. #define MCF_FBCS_CSMR_BAM_128M (0x07FF0000)
  254. #define MCF_FBCS_CSMR_BAM_64M (0x03FF0000)
  255. #define MCF_FBCS_CSMR_BAM_32M (0x01FF0000)
  256. #define MCF_FBCS_CSMR_BAM_16M (0x00FF0000)
  257. #define MCF_FBCS_CSMR_BAM_8M (0x007F0000)
  258. #define MCF_FBCS_CSMR_BAM_4M (0x003F0000)
  259. #define MCF_FBCS_CSMR_BAM_2M (0x001F0000)
  260. #define MCF_FBCS_CSMR_BAM_1M (0x000F0000)
  261. #define MCF_FBCS_CSMR_BAM_1024K (0x000F0000)
  262. #define MCF_FBCS_CSMR_BAM_512K (0x00070000)
  263. #define MCF_FBCS_CSMR_BAM_256K (0x00030000)
  264. #define MCF_FBCS_CSMR_BAM_128K (0x00010000)
  265. #define MCF_FBCS_CSMR_BAM_64K (0x00000000)
  266. /* Bit definitions and macros for MCF_FBCS_CSCR */
  267. #define MCF_FBCS_CSCR_BSTW (0x00000008)
  268. #define MCF_FBCS_CSCR_BSTR (0x00000010)
  269. #define MCF_FBCS_CSCR_BEM (0x00000020)
  270. #define MCF_FBCS_CSCR_PS(x) (((x)&0x00000003)<<6)
  271. #define MCF_FBCS_CSCR_AA (0x00000100)
  272. #define MCF_FBCS_CSCR_SBM (0x00000200)
  273. #define MCF_FBCS_CSCR_WS(x) (((x)&0x0000003F)<<10)
  274. #define MCF_FBCS_CSCR_WRAH(x) (((x)&0x00000003)<<16)
  275. #define MCF_FBCS_CSCR_RDAH(x) (((x)&0x00000003)<<18)
  276. #define MCF_FBCS_CSCR_ASET(x) (((x)&0x00000003)<<20)
  277. #define MCF_FBCS_CSCR_SWSEN (0x00800000)
  278. #define MCF_FBCS_CSCR_SWS(x) (((x)&0x0000003F)<<26)
  279. #define MCF_FBCS_CSCR_PS_8 (0x0040)
  280. #define MCF_FBCS_CSCR_PS_16 (0x0080)
  281. #define MCF_FBCS_CSCR_PS_32 (0x0000)
  282. /*********************************************************************
  283. *
  284. * General Purpose I/O (GPIO)
  285. *
  286. *********************************************************************/
  287. /* Register read/write macros */
  288. #define MCFGPIO_PODR_FECH (0xFC0A4000)
  289. #define MCFGPIO_PODR_FECL (0xFC0A4001)
  290. #define MCFGPIO_PODR_SSI (0xFC0A4002)
  291. #define MCFGPIO_PODR_BUSCTL (0xFC0A4003)
  292. #define MCFGPIO_PODR_BE (0xFC0A4004)
  293. #define MCFGPIO_PODR_CS (0xFC0A4005)
  294. #define MCFGPIO_PODR_PWM (0xFC0A4006)
  295. #define MCFGPIO_PODR_FECI2C (0xFC0A4007)
  296. #define MCFGPIO_PODR_UART (0xFC0A4009)
  297. #define MCFGPIO_PODR_QSPI (0xFC0A400A)
  298. #define MCFGPIO_PODR_TIMER (0xFC0A400B)
  299. #define MCFGPIO_PODR_LCDDATAH (0xFC0A400D)
  300. #define MCFGPIO_PODR_LCDDATAM (0xFC0A400E)
  301. #define MCFGPIO_PODR_LCDDATAL (0xFC0A400F)
  302. #define MCFGPIO_PODR_LCDCTLH (0xFC0A4010)
  303. #define MCFGPIO_PODR_LCDCTLL (0xFC0A4011)
  304. #define MCFGPIO_PDDR_FECH (0xFC0A4014)
  305. #define MCFGPIO_PDDR_FECL (0xFC0A4015)
  306. #define MCFGPIO_PDDR_SSI (0xFC0A4016)
  307. #define MCFGPIO_PDDR_BUSCTL (0xFC0A4017)
  308. #define MCFGPIO_PDDR_BE (0xFC0A4018)
  309. #define MCFGPIO_PDDR_CS (0xFC0A4019)
  310. #define MCFGPIO_PDDR_PWM (0xFC0A401A)
  311. #define MCFGPIO_PDDR_FECI2C (0xFC0A401B)
  312. #define MCFGPIO_PDDR_UART (0xFC0A401C)
  313. #define MCFGPIO_PDDR_QSPI (0xFC0A401E)
  314. #define MCFGPIO_PDDR_TIMER (0xFC0A401F)
  315. #define MCFGPIO_PDDR_LCDDATAH (0xFC0A4021)
  316. #define MCFGPIO_PDDR_LCDDATAM (0xFC0A4022)
  317. #define MCFGPIO_PDDR_LCDDATAL (0xFC0A4023)
  318. #define MCFGPIO_PDDR_LCDCTLH (0xFC0A4024)
  319. #define MCFGPIO_PDDR_LCDCTLL (0xFC0A4025)
  320. #define MCFGPIO_PPDSDR_FECH (0xFC0A4028)
  321. #define MCFGPIO_PPDSDR_FECL (0xFC0A4029)
  322. #define MCFGPIO_PPDSDR_SSI (0xFC0A402A)
  323. #define MCFGPIO_PPDSDR_BUSCTL (0xFC0A402B)
  324. #define MCFGPIO_PPDSDR_BE (0xFC0A402C)
  325. #define MCFGPIO_PPDSDR_CS (0xFC0A402D)
  326. #define MCFGPIO_PPDSDR_PWM (0xFC0A402E)
  327. #define MCFGPIO_PPDSDR_FECI2C (0xFC0A402F)
  328. #define MCFGPIO_PPDSDR_UART (0xFC0A4031)
  329. #define MCFGPIO_PPDSDR_QSPI (0xFC0A4032)
  330. #define MCFGPIO_PPDSDR_TIMER (0xFC0A4033)
  331. #define MCFGPIO_PPDSDR_LCDDATAH (0xFC0A4035)
  332. #define MCFGPIO_PPDSDR_LCDDATAM (0xFC0A4036)
  333. #define MCFGPIO_PPDSDR_LCDDATAL (0xFC0A4037)
  334. #define MCFGPIO_PPDSDR_LCDCTLH (0xFC0A4038)
  335. #define MCFGPIO_PPDSDR_LCDCTLL (0xFC0A4039)
  336. #define MCFGPIO_PCLRR_FECH (0xFC0A403C)
  337. #define MCFGPIO_PCLRR_FECL (0xFC0A403D)
  338. #define MCFGPIO_PCLRR_SSI (0xFC0A403E)
  339. #define MCFGPIO_PCLRR_BUSCTL (0xFC0A403F)
  340. #define MCFGPIO_PCLRR_BE (0xFC0A4040)
  341. #define MCFGPIO_PCLRR_CS (0xFC0A4041)
  342. #define MCFGPIO_PCLRR_PWM (0xFC0A4042)
  343. #define MCFGPIO_PCLRR_FECI2C (0xFC0A4043)
  344. #define MCFGPIO_PCLRR_UART (0xFC0A4045)
  345. #define MCFGPIO_PCLRR_QSPI (0xFC0A4046)
  346. #define MCFGPIO_PCLRR_TIMER (0xFC0A4047)
  347. #define MCFGPIO_PCLRR_LCDDATAH (0xFC0A4049)
  348. #define MCFGPIO_PCLRR_LCDDATAM (0xFC0A404A)
  349. #define MCFGPIO_PCLRR_LCDDATAL (0xFC0A404B)
  350. #define MCFGPIO_PCLRR_LCDCTLH (0xFC0A404C)
  351. #define MCFGPIO_PCLRR_LCDCTLL (0xFC0A404D)
  352. #define MCFGPIO_PAR_FEC (0xFC0A4050)
  353. #define MCFGPIO_PAR_PWM (0xFC0A4051)
  354. #define MCFGPIO_PAR_BUSCTL (0xFC0A4052)
  355. #define MCFGPIO_PAR_FECI2C (0xFC0A4053)
  356. #define MCFGPIO_PAR_BE (0xFC0A4054)
  357. #define MCFGPIO_PAR_CS (0xFC0A4055)
  358. #define MCFGPIO_PAR_SSI (0xFC0A4056)
  359. #define MCFGPIO_PAR_UART (0xFC0A4058)
  360. #define MCFGPIO_PAR_QSPI (0xFC0A405A)
  361. #define MCFGPIO_PAR_TIMER (0xFC0A405C)
  362. #define MCFGPIO_PAR_LCDDATA (0xFC0A405D)
  363. #define MCFGPIO_PAR_LCDCTL (0xFC0A405E)
  364. #define MCFGPIO_PAR_IRQ (0xFC0A4060)
  365. #define MCFGPIO_MSCR_FLEXBUS (0xFC0A4064)
  366. #define MCFGPIO_MSCR_SDRAM (0xFC0A4065)
  367. #define MCFGPIO_DSCR_I2C (0xFC0A4068)
  368. #define MCFGPIO_DSCR_PWM (0xFC0A4069)
  369. #define MCFGPIO_DSCR_FEC (0xFC0A406A)
  370. #define MCFGPIO_DSCR_UART (0xFC0A406B)
  371. #define MCFGPIO_DSCR_QSPI (0xFC0A406C)
  372. #define MCFGPIO_DSCR_TIMER (0xFC0A406D)
  373. #define MCFGPIO_DSCR_SSI (0xFC0A406E)
  374. #define MCFGPIO_DSCR_LCD (0xFC0A406F)
  375. #define MCFGPIO_DSCR_DEBUG (0xFC0A4070)
  376. #define MCFGPIO_DSCR_CLKRST (0xFC0A4071)
  377. #define MCFGPIO_DSCR_IRQ (0xFC0A4072)
  378. /* Bit definitions and macros for MCF_GPIO_PODR_FECH */
  379. #define MCF_GPIO_PODR_FECH_PODR_FECH0 (0x01)
  380. #define MCF_GPIO_PODR_FECH_PODR_FECH1 (0x02)
  381. #define MCF_GPIO_PODR_FECH_PODR_FECH2 (0x04)
  382. #define MCF_GPIO_PODR_FECH_PODR_FECH3 (0x08)
  383. #define MCF_GPIO_PODR_FECH_PODR_FECH4 (0x10)
  384. #define MCF_GPIO_PODR_FECH_PODR_FECH5 (0x20)
  385. #define MCF_GPIO_PODR_FECH_PODR_FECH6 (0x40)
  386. #define MCF_GPIO_PODR_FECH_PODR_FECH7 (0x80)
  387. /* Bit definitions and macros for MCF_GPIO_PODR_FECL */
  388. #define MCF_GPIO_PODR_FECL_PODR_FECL0 (0x01)
  389. #define MCF_GPIO_PODR_FECL_PODR_FECL1 (0x02)
  390. #define MCF_GPIO_PODR_FECL_PODR_FECL2 (0x04)
  391. #define MCF_GPIO_PODR_FECL_PODR_FECL3 (0x08)
  392. #define MCF_GPIO_PODR_FECL_PODR_FECL4 (0x10)
  393. #define MCF_GPIO_PODR_FECL_PODR_FECL5 (0x20)
  394. #define MCF_GPIO_PODR_FECL_PODR_FECL6 (0x40)
  395. #define MCF_GPIO_PODR_FECL_PODR_FECL7 (0x80)
  396. /* Bit definitions and macros for MCF_GPIO_PODR_SSI */
  397. #define MCF_GPIO_PODR_SSI_PODR_SSI0 (0x01)
  398. #define MCF_GPIO_PODR_SSI_PODR_SSI1 (0x02)
  399. #define MCF_GPIO_PODR_SSI_PODR_SSI2 (0x04)
  400. #define MCF_GPIO_PODR_SSI_PODR_SSI3 (0x08)
  401. #define MCF_GPIO_PODR_SSI_PODR_SSI4 (0x10)
  402. /* Bit definitions and macros for MCF_GPIO_PODR_BUSCTL */
  403. #define MCF_GPIO_PODR_BUSCTL_POSDR_BUSCTL0 (0x01)
  404. #define MCF_GPIO_PODR_BUSCTL_PODR_BUSCTL1 (0x02)
  405. #define MCF_GPIO_PODR_BUSCTL_PODR_BUSCTL2 (0x04)
  406. #define MCF_GPIO_PODR_BUSCTL_PODR_BUSCTL3 (0x08)
  407. /* Bit definitions and macros for MCF_GPIO_PODR_BE */
  408. #define MCF_GPIO_PODR_BE_PODR_BE0 (0x01)
  409. #define MCF_GPIO_PODR_BE_PODR_BE1 (0x02)
  410. #define MCF_GPIO_PODR_BE_PODR_BE2 (0x04)
  411. #define MCF_GPIO_PODR_BE_PODR_BE3 (0x08)
  412. /* Bit definitions and macros for MCF_GPIO_PODR_CS */
  413. #define MCF_GPIO_PODR_CS_PODR_CS1 (0x02)
  414. #define MCF_GPIO_PODR_CS_PODR_CS2 (0x04)
  415. #define MCF_GPIO_PODR_CS_PODR_CS3 (0x08)
  416. #define MCF_GPIO_PODR_CS_PODR_CS4 (0x10)
  417. #define MCF_GPIO_PODR_CS_PODR_CS5 (0x20)
  418. /* Bit definitions and macros for MCF_GPIO_PODR_PWM */
  419. #define MCF_GPIO_PODR_PWM_PODR_PWM2 (0x04)
  420. #define MCF_GPIO_PODR_PWM_PODR_PWM3 (0x08)
  421. #define MCF_GPIO_PODR_PWM_PODR_PWM4 (0x10)
  422. #define MCF_GPIO_PODR_PWM_PODR_PWM5 (0x20)
  423. /* Bit definitions and macros for MCF_GPIO_PODR_FECI2C */
  424. #define MCF_GPIO_PODR_FECI2C_PODR_FECI2C0 (0x01)
  425. #define MCF_GPIO_PODR_FECI2C_PODR_FECI2C1 (0x02)
  426. #define MCF_GPIO_PODR_FECI2C_PODR_FECI2C2 (0x04)
  427. #define MCF_GPIO_PODR_FECI2C_PODR_FECI2C3 (0x08)
  428. /* Bit definitions and macros for MCF_GPIO_PODR_UART */
  429. #define MCF_GPIO_PODR_UART_PODR_UART0 (0x01)
  430. #define MCF_GPIO_PODR_UART_PODR_UART1 (0x02)
  431. #define MCF_GPIO_PODR_UART_PODR_UART2 (0x04)
  432. #define MCF_GPIO_PODR_UART_PODR_UART3 (0x08)
  433. #define MCF_GPIO_PODR_UART_PODR_UART4 (0x10)
  434. #define MCF_GPIO_PODR_UART_PODR_UART5 (0x20)
  435. #define MCF_GPIO_PODR_UART_PODR_UART6 (0x40)
  436. #define MCF_GPIO_PODR_UART_PODR_UART7 (0x80)
  437. /* Bit definitions and macros for MCF_GPIO_PODR_QSPI */
  438. #define MCF_GPIO_PODR_QSPI_PODR_QSPI0 (0x01)
  439. #define MCF_GPIO_PODR_QSPI_PODR_QSPI1 (0x02)
  440. #define MCF_GPIO_PODR_QSPI_PODR_QSPI2 (0x04)
  441. #define MCF_GPIO_PODR_QSPI_PODR_QSPI3 (0x08)
  442. #define MCF_GPIO_PODR_QSPI_PODR_QSPI4 (0x10)
  443. #define MCF_GPIO_PODR_QSPI_PODR_QSPI5 (0x20)
  444. /* Bit definitions and macros for MCF_GPIO_PODR_TIMER */
  445. #define MCF_GPIO_PODR_TIMER_PODR_TIMER0 (0x01)
  446. #define MCF_GPIO_PODR_TIMER_PODR_TIMER1 (0x02)
  447. #define MCF_GPIO_PODR_TIMER_PODR_TIMER2 (0x04)
  448. #define MCF_GPIO_PODR_TIMER_PODR_TIMER3 (0x08)
  449. /* Bit definitions and macros for MCF_GPIO_PODR_LCDDATAH */
  450. #define MCF_GPIO_PODR_LCDDATAH_PODR_LCDDATAH0 (0x01)
  451. #define MCF_GPIO_PODR_LCDDATAH_PODR_LCDDATAH1 (0x02)
  452. /* Bit definitions and macros for MCF_GPIO_PODR_LCDDATAM */
  453. #define MCF_GPIO_PODR_LCDDATAM_PODR_LCDDATAM0 (0x01)
  454. #define MCF_GPIO_PODR_LCDDATAM_PODR_LCDDATAM1 (0x02)
  455. #define MCF_GPIO_PODR_LCDDATAM_PODR_LCDDATAM2 (0x04)
  456. #define MCF_GPIO_PODR_LCDDATAM_PODR_LCDDATAM3 (0x08)
  457. #define MCF_GPIO_PODR_LCDDATAM_PODR_LCDDATAM4 (0x10)
  458. #define MCF_GPIO_PODR_LCDDATAM_PODR_LCDDATAM5 (0x20)
  459. #define MCF_GPIO_PODR_LCDDATAM_PODR_LCDDATAM6 (0x40)
  460. #define MCF_GPIO_PODR_LCDDATAM_PODR_LCDDATAM7 (0x80)
  461. /* Bit definitions and macros for MCF_GPIO_PODR_LCDDATAL */
  462. #define MCF_GPIO_PODR_LCDDATAL_PODR_LCDDATAL0 (0x01)
  463. #define MCF_GPIO_PODR_LCDDATAL_PODR_LCDDATAL1 (0x02)
  464. #define MCF_GPIO_PODR_LCDDATAL_PODR_LCDDATAL2 (0x04)
  465. #define MCF_GPIO_PODR_LCDDATAL_PODR_LCDDATAL3 (0x08)
  466. #define MCF_GPIO_PODR_LCDDATAL_PODR_LCDDATAL4 (0x10)
  467. #define MCF_GPIO_PODR_LCDDATAL_PODR_LCDDATAL5 (0x20)
  468. #define MCF_GPIO_PODR_LCDDATAL_PODR_LCDDATAL6 (0x40)
  469. #define MCF_GPIO_PODR_LCDDATAL_PODR_LCDDATAL7 (0x80)
  470. /* Bit definitions and macros for MCF_GPIO_PODR_LCDCTLH */
  471. #define MCF_GPIO_PODR_LCDCTLH_PODR_LCDCTLH0 (0x01)
  472. /* Bit definitions and macros for MCF_GPIO_PODR_LCDCTLL */
  473. #define MCF_GPIO_PODR_LCDCTLL_PODR_LCDCTLL0 (0x01)
  474. #define MCF_GPIO_PODR_LCDCTLL_PODR_LCDCTLL1 (0x02)
  475. #define MCF_GPIO_PODR_LCDCTLL_PODR_LCDCTLL2 (0x04)
  476. #define MCF_GPIO_PODR_LCDCTLL_PODR_LCDCTLL3 (0x08)
  477. #define MCF_GPIO_PODR_LCDCTLL_PODR_LCDCTLL4 (0x10)
  478. #define MCF_GPIO_PODR_LCDCTLL_PODR_LCDCTLL5 (0x20)
  479. #define MCF_GPIO_PODR_LCDCTLL_PODR_LCDCTLL6 (0x40)
  480. #define MCF_GPIO_PODR_LCDCTLL_PODR_LCDCTLL7 (0x80)
  481. /* Bit definitions and macros for MCF_GPIO_PDDR_FECH */
  482. #define MCF_GPIO_PDDR_FECH_PDDR_FECH0 (0x01)
  483. #define MCF_GPIO_PDDR_FECH_PDDR_FECH1 (0x02)
  484. #define MCF_GPIO_PDDR_FECH_PDDR_FECH2 (0x04)
  485. #define MCF_GPIO_PDDR_FECH_PDDR_FECH3 (0x08)
  486. #define MCF_GPIO_PDDR_FECH_PDDR_FECH4 (0x10)
  487. #define MCF_GPIO_PDDR_FECH_PDDR_FECH5 (0x20)
  488. #define MCF_GPIO_PDDR_FECH_PDDR_FECH6 (0x40)
  489. #define MCF_GPIO_PDDR_FECH_PDDR_FECH7 (0x80)
  490. /* Bit definitions and macros for MCF_GPIO_PDDR_FECL */
  491. #define MCF_GPIO_PDDR_FECL_PDDR_FECL0 (0x01)
  492. #define MCF_GPIO_PDDR_FECL_PDDR_FECL1 (0x02)
  493. #define MCF_GPIO_PDDR_FECL_PDDR_FECL2 (0x04)
  494. #define MCF_GPIO_PDDR_FECL_PDDR_FECL3 (0x08)
  495. #define MCF_GPIO_PDDR_FECL_PDDR_FECL4 (0x10)
  496. #define MCF_GPIO_PDDR_FECL_PDDR_FECL5 (0x20)
  497. #define MCF_GPIO_PDDR_FECL_PDDR_FECL6 (0x40)
  498. #define MCF_GPIO_PDDR_FECL_PDDR_FECL7 (0x80)
  499. /* Bit definitions and macros for MCF_GPIO_PDDR_SSI */
  500. #define MCF_GPIO_PDDR_SSI_PDDR_SSI0 (0x01)
  501. #define MCF_GPIO_PDDR_SSI_PDDR_SSI1 (0x02)
  502. #define MCF_GPIO_PDDR_SSI_PDDR_SSI2 (0x04)
  503. #define MCF_GPIO_PDDR_SSI_PDDR_SSI3 (0x08)
  504. #define MCF_GPIO_PDDR_SSI_PDDR_SSI4 (0x10)
  505. /* Bit definitions and macros for MCF_GPIO_PDDR_BUSCTL */
  506. #define MCF_GPIO_PDDR_BUSCTL_POSDR_BUSCTL0 (0x01)
  507. #define MCF_GPIO_PDDR_BUSCTL_PDDR_BUSCTL1 (0x02)
  508. #define MCF_GPIO_PDDR_BUSCTL_PDDR_BUSCTL2 (0x04)
  509. #define MCF_GPIO_PDDR_BUSCTL_PDDR_BUSCTL3 (0x08)
  510. /* Bit definitions and macros for MCF_GPIO_PDDR_BE */
  511. #define MCF_GPIO_PDDR_BE_PDDR_BE0 (0x01)
  512. #define MCF_GPIO_PDDR_BE_PDDR_BE1 (0x02)
  513. #define MCF_GPIO_PDDR_BE_PDDR_BE2 (0x04)
  514. #define MCF_GPIO_PDDR_BE_PDDR_BE3 (0x08)
  515. /* Bit definitions and macros for MCF_GPIO_PDDR_CS */
  516. #define MCF_GPIO_PDDR_CS_PDDR_CS1 (0x02)
  517. #define MCF_GPIO_PDDR_CS_PDDR_CS2 (0x04)
  518. #define MCF_GPIO_PDDR_CS_PDDR_CS3 (0x08)
  519. #define MCF_GPIO_PDDR_CS_PDDR_CS4 (0x10)
  520. #define MCF_GPIO_PDDR_CS_PDDR_CS5 (0x20)
  521. /* Bit definitions and macros for MCF_GPIO_PDDR_PWM */
  522. #define MCF_GPIO_PDDR_PWM_PDDR_PWM2 (0x04)
  523. #define MCF_GPIO_PDDR_PWM_PDDR_PWM3 (0x08)
  524. #define MCF_GPIO_PDDR_PWM_PDDR_PWM4 (0x10)
  525. #define MCF_GPIO_PDDR_PWM_PDDR_PWM5 (0x20)
  526. /* Bit definitions and macros for MCF_GPIO_PDDR_FECI2C */
  527. #define MCF_GPIO_PDDR_FECI2C_PDDR_FECI2C0 (0x01)
  528. #define MCF_GPIO_PDDR_FECI2C_PDDR_FECI2C1 (0x02)
  529. #define MCF_GPIO_PDDR_FECI2C_PDDR_FECI2C2 (0x04)
  530. #define MCF_GPIO_PDDR_FECI2C_PDDR_FECI2C3 (0x08)
  531. /* Bit definitions and macros for MCF_GPIO_PDDR_UART */
  532. #define MCF_GPIO_PDDR_UART_PDDR_UART0 (0x01)
  533. #define MCF_GPIO_PDDR_UART_PDDR_UART1 (0x02)
  534. #define MCF_GPIO_PDDR_UART_PDDR_UART2 (0x04)
  535. #define MCF_GPIO_PDDR_UART_PDDR_UART3 (0x08)
  536. #define MCF_GPIO_PDDR_UART_PDDR_UART4 (0x10)
  537. #define MCF_GPIO_PDDR_UART_PDDR_UART5 (0x20)
  538. #define MCF_GPIO_PDDR_UART_PDDR_UART6 (0x40)
  539. #define MCF_GPIO_PDDR_UART_PDDR_UART7 (0x80)
  540. /* Bit definitions and macros for MCF_GPIO_PDDR_QSPI */
  541. #define MCF_GPIO_PDDR_QSPI_PDDR_QSPI0 (0x01)
  542. #define MCF_GPIO_PDDR_QSPI_PDDR_QSPI1 (0x02)
  543. #define MCF_GPIO_PDDR_QSPI_PDDR_QSPI2 (0x04)
  544. #define MCF_GPIO_PDDR_QSPI_PDDR_QSPI3 (0x08)
  545. #define MCF_GPIO_PDDR_QSPI_PDDR_QSPI4 (0x10)
  546. #define MCF_GPIO_PDDR_QSPI_PDDR_QSPI5 (0x20)
  547. /* Bit definitions and macros for MCF_GPIO_PDDR_TIMER */
  548. #define MCF_GPIO_PDDR_TIMER_PDDR_TIMER0 (0x01)
  549. #define MCF_GPIO_PDDR_TIMER_PDDR_TIMER1 (0x02)
  550. #define MCF_GPIO_PDDR_TIMER_PDDR_TIMER2 (0x04)
  551. #define MCF_GPIO_PDDR_TIMER_PDDR_TIMER3 (0x08)
  552. /* Bit definitions and macros for MCF_GPIO_PDDR_LCDDATAH */
  553. #define MCF_GPIO_PDDR_LCDDATAH_PDDR_LCDDATAH0 (0x01)
  554. #define MCF_GPIO_PDDR_LCDDATAH_PDDR_LCDDATAH1 (0x02)
  555. /* Bit definitions and macros for MCF_GPIO_PDDR_LCDDATAM */
  556. #define MCF_GPIO_PDDR_LCDDATAM_PDDR_LCDDATAM0 (0x01)
  557. #define MCF_GPIO_PDDR_LCDDATAM_PDDR_LCDDATAM1 (0x02)
  558. #define MCF_GPIO_PDDR_LCDDATAM_PDDR_LCDDATAM2 (0x04)
  559. #define MCF_GPIO_PDDR_LCDDATAM_PDDR_LCDDATAM3 (0x08)
  560. #define MCF_GPIO_PDDR_LCDDATAM_PDDR_LCDDATAM4 (0x10)
  561. #define MCF_GPIO_PDDR_LCDDATAM_PDDR_LCDDATAM5 (0x20)
  562. #define MCF_GPIO_PDDR_LCDDATAM_PDDR_LCDDATAM6 (0x40)
  563. #define MCF_GPIO_PDDR_LCDDATAM_PDDR_LCDDATAM7 (0x80)
  564. /* Bit definitions and macros for MCF_GPIO_PDDR_LCDDATAL */
  565. #define MCF_GPIO_PDDR_LCDDATAL_PDDR_LCDDATAL0 (0x01)
  566. #define MCF_GPIO_PDDR_LCDDATAL_PDDR_LCDDATAL1 (0x02)
  567. #define MCF_GPIO_PDDR_LCDDATAL_PDDR_LCDDATAL2 (0x04)
  568. #define MCF_GPIO_PDDR_LCDDATAL_PDDR_LCDDATAL3 (0x08)
  569. #define MCF_GPIO_PDDR_LCDDATAL_PDDR_LCDDATAL4 (0x10)
  570. #define MCF_GPIO_PDDR_LCDDATAL_PDDR_LCDDATAL5 (0x20)
  571. #define MCF_GPIO_PDDR_LCDDATAL_PDDR_LCDDATAL6 (0x40)
  572. #define MCF_GPIO_PDDR_LCDDATAL_PDDR_LCDDATAL7 (0x80)
  573. /* Bit definitions and macros for MCF_GPIO_PDDR_LCDCTLH */
  574. #define MCF_GPIO_PDDR_LCDCTLH_PDDR_LCDCTLH0 (0x01)
  575. /* Bit definitions and macros for MCF_GPIO_PDDR_LCDCTLL */
  576. #define MCF_GPIO_PDDR_LCDCTLL_PDDR_LCDCTLL0 (0x01)
  577. #define MCF_GPIO_PDDR_LCDCTLL_PDDR_LCDCTLL1 (0x02)
  578. #define MCF_GPIO_PDDR_LCDCTLL_PDDR_LCDCTLL2 (0x04)
  579. #define MCF_GPIO_PDDR_LCDCTLL_PDDR_LCDCTLL3 (0x08)
  580. #define MCF_GPIO_PDDR_LCDCTLL_PDDR_LCDCTLL4 (0x10)
  581. #define MCF_GPIO_PDDR_LCDCTLL_PDDR_LCDCTLL5 (0x20)
  582. #define MCF_GPIO_PDDR_LCDCTLL_PDDR_LCDCTLL6 (0x40)
  583. #define MCF_GPIO_PDDR_LCDCTLL_PDDR_LCDCTLL7 (0x80)
  584. /* Bit definitions and macros for MCF_GPIO_PPDSDR_FECH */
  585. #define MCF_GPIO_PPDSDR_FECH_PPDSDR_FECH0 (0x01)
  586. #define MCF_GPIO_PPDSDR_FECH_PPDSDR_FECH1 (0x02)
  587. #define MCF_GPIO_PPDSDR_FECH_PPDSDR_FECH2 (0x04)
  588. #define MCF_GPIO_PPDSDR_FECH_PPDSDR_FECH3 (0x08)
  589. #define MCF_GPIO_PPDSDR_FECH_PPDSDR_FECH4 (0x10)
  590. #define MCF_GPIO_PPDSDR_FECH_PPDSDR_FECH5 (0x20)
  591. #define MCF_GPIO_PPDSDR_FECH_PPDSDR_FECH6 (0x40)
  592. #define MCF_GPIO_PPDSDR_FECH_PPDSDR_FECH7 (0x80)
  593. /* Bit definitions and macros for MCF_GPIO_PPDSDR_FECL */
  594. #define MCF_GPIO_PPDSDR_FECL_PPDSDR_FECL0 (0x01)
  595. #define MCF_GPIO_PPDSDR_FECL_PPDSDR_FECL1 (0x02)
  596. #define MCF_GPIO_PPDSDR_FECL_PPDSDR_FECL2 (0x04)
  597. #define MCF_GPIO_PPDSDR_FECL_PPDSDR_FECL3 (0x08)
  598. #define MCF_GPIO_PPDSDR_FECL_PPDSDR_FECL4 (0x10)
  599. #define MCF_GPIO_PPDSDR_FECL_PPDSDR_FECL5 (0x20)
  600. #define MCF_GPIO_PPDSDR_FECL_PPDSDR_FECL6 (0x40)
  601. #define MCF_GPIO_PPDSDR_FECL_PPDSDR_FECL7 (0x80)
  602. /* Bit definitions and macros for MCF_GPIO_PPDSDR_SSI */
  603. #define MCF_GPIO_PPDSDR_SSI_PPDSDR_SSI0 (0x01)
  604. #define MCF_GPIO_PPDSDR_SSI_PPDSDR_SSI1 (0x02)
  605. #define MCF_GPIO_PPDSDR_SSI_PPDSDR_SSI2 (0x04)
  606. #define MCF_GPIO_PPDSDR_SSI_PPDSDR_SSI3 (0x08)
  607. #define MCF_GPIO_PPDSDR_SSI_PPDSDR_SSI4 (0x10)
  608. /* Bit definitions and macros for MCF_GPIO_PPDSDR_BUSCTL */
  609. #define MCF_GPIO_PPDSDR_BUSCTL_POSDR_BUSCTL0 (0x01)
  610. #define MCF_GPIO_PPDSDR_BUSCTL_PPDSDR_BUSCTL1 (0x02)
  611. #define MCF_GPIO_PPDSDR_BUSCTL_PPDSDR_BUSCTL2 (0x04)
  612. #define MCF_GPIO_PPDSDR_BUSCTL_PPDSDR_BUSCTL3 (0x08)
  613. /* Bit definitions and macros for MCF_GPIO_PPDSDR_BE */
  614. #define MCF_GPIO_PPDSDR_BE_PPDSDR_BE0 (0x01)
  615. #define MCF_GPIO_PPDSDR_BE_PPDSDR_BE1 (0x02)
  616. #define MCF_GPIO_PPDSDR_BE_PPDSDR_BE2 (0x04)
  617. #define MCF_GPIO_PPDSDR_BE_PPDSDR_BE3 (0x08)
  618. /* Bit definitions and macros for MCF_GPIO_PPDSDR_CS */
  619. #define MCF_GPIO_PPDSDR_CS_PPDSDR_CS1 (0x02)
  620. #define MCF_GPIO_PPDSDR_CS_PPDSDR_CS2 (0x04)
  621. #define MCF_GPIO_PPDSDR_CS_PPDSDR_CS3 (0x08)
  622. #define MCF_GPIO_PPDSDR_CS_PPDSDR_CS4 (0x10)
  623. #define MCF_GPIO_PPDSDR_CS_PPDSDR_CS5 (0x20)
  624. /* Bit definitions and macros for MCF_GPIO_PPDSDR_PWM */
  625. #define MCF_GPIO_PPDSDR_PWM_PPDSDR_PWM2 (0x04)
  626. #define MCF_GPIO_PPDSDR_PWM_PPDSDR_PWM3 (0x08)
  627. #define MCF_GPIO_PPDSDR_PWM_PPDSDR_PWM4 (0x10)
  628. #define MCF_GPIO_PPDSDR_PWM_PPDSDR_PWM5 (0x20)
  629. /* Bit definitions and macros for MCF_GPIO_PPDSDR_FECI2C */
  630. #define MCF_GPIO_PPDSDR_FECI2C_PPDSDR_FECI2C0 (0x01)
  631. #define MCF_GPIO_PPDSDR_FECI2C_PPDSDR_FECI2C1 (0x02)
  632. #define MCF_GPIO_PPDSDR_FECI2C_PPDSDR_FECI2C2 (0x04)
  633. #define MCF_GPIO_PPDSDR_FECI2C_PPDSDR_FECI2C3 (0x08)
  634. /* Bit definitions and macros for MCF_GPIO_PPDSDR_UART */
  635. #define MCF_GPIO_PPDSDR_UART_PPDSDR_UART0 (0x01)
  636. #define MCF_GPIO_PPDSDR_UART_PPDSDR_UART1 (0x02)
  637. #define MCF_GPIO_PPDSDR_UART_PPDSDR_UART2 (0x04)
  638. #define MCF_GPIO_PPDSDR_UART_PPDSDR_UART3 (0x08)
  639. #define MCF_GPIO_PPDSDR_UART_PPDSDR_UART4 (0x10)
  640. #define MCF_GPIO_PPDSDR_UART_PPDSDR_UART5 (0x20)
  641. #define MCF_GPIO_PPDSDR_UART_PPDSDR_UART6 (0x40)
  642. #define MCF_GPIO_PPDSDR_UART_PPDSDR_UART7 (0x80)
  643. /* Bit definitions and macros for MCF_GPIO_PPDSDR_QSPI */
  644. #define MCF_GPIO_PPDSDR_QSPI_PPDSDR_QSPI0 (0x01)
  645. #define MCF_GPIO_PPDSDR_QSPI_PPDSDR_QSPI1 (0x02)
  646. #define MCF_GPIO_PPDSDR_QSPI_PPDSDR_QSPI2 (0x04)
  647. #define MCF_GPIO_PPDSDR_QSPI_PPDSDR_QSPI3 (0x08)
  648. #define MCF_GPIO_PPDSDR_QSPI_PPDSDR_QSPI4 (0x10)
  649. #define MCF_GPIO_PPDSDR_QSPI_PPDSDR_QSPI5 (0x20)
  650. /* Bit definitions and macros for MCF_GPIO_PPDSDR_TIMER */
  651. #define MCF_GPIO_PPDSDR_TIMER_PPDSDR_TIMER0 (0x01)
  652. #define MCF_GPIO_PPDSDR_TIMER_PPDSDR_TIMER1 (0x02)
  653. #define MCF_GPIO_PPDSDR_TIMER_PPDSDR_TIMER2 (0x04)
  654. #define MCF_GPIO_PPDSDR_TIMER_PPDSDR_TIMER3 (0x08)
  655. /* Bit definitions and macros for MCF_GPIO_PPDSDR_LCDDATAH */
  656. #define MCF_GPIO_PPDSDR_LCDDATAH_PPDSDR_LCDDATAH0 (0x01)
  657. #define MCF_GPIO_PPDSDR_LCDDATAH_PPDSDR_LCDDATAH1 (0x02)
  658. /* Bit definitions and macros for MCF_GPIO_PPDSDR_LCDDATAM */
  659. #define MCF_GPIO_PPDSDR_LCDDATAM_PPDSDR_LCDDATAM0 (0x01)
  660. #define MCF_GPIO_PPDSDR_LCDDATAM_PPDSDR_LCDDATAM1 (0x02)
  661. #define MCF_GPIO_PPDSDR_LCDDATAM_PPDSDR_LCDDATAM2 (0x04)
  662. #define MCF_GPIO_PPDSDR_LCDDATAM_PPDSDR_LCDDATAM3 (0x08)
  663. #define MCF_GPIO_PPDSDR_LCDDATAM_PPDSDR_LCDDATAM4 (0x10)
  664. #define MCF_GPIO_PPDSDR_LCDDATAM_PPDSDR_LCDDATAM5 (0x20)
  665. #define MCF_GPIO_PPDSDR_LCDDATAM_PPDSDR_LCDDATAM6 (0x40)
  666. #define MCF_GPIO_PPDSDR_LCDDATAM_PPDSDR_LCDDATAM7 (0x80)
  667. /* Bit definitions and macros for MCF_GPIO_PPDSDR_LCDDATAL */
  668. #define MCF_GPIO_PPDSDR_LCDDATAL_PPDSDR_LCDDATAL0 (0x01)
  669. #define MCF_GPIO_PPDSDR_LCDDATAL_PPDSDR_LCDDATAL1 (0x02)
  670. #define MCF_GPIO_PPDSDR_LCDDATAL_PPDSDR_LCDDATAL2 (0x04)
  671. #define MCF_GPIO_PPDSDR_LCDDATAL_PPDSDR_LCDDATAL3 (0x08)
  672. #define MCF_GPIO_PPDSDR_LCDDATAL_PPDSDR_LCDDATAL4 (0x10)
  673. #define MCF_GPIO_PPDSDR_LCDDATAL_PPDSDR_LCDDATAL5 (0x20)
  674. #define MCF_GPIO_PPDSDR_LCDDATAL_PPDSDR_LCDDATAL6 (0x40)
  675. #define MCF_GPIO_PPDSDR_LCDDATAL_PPDSDR_LCDDATAL7 (0x80)
  676. /* Bit definitions and macros for MCF_GPIO_PPDSDR_LCDCTLH */
  677. #define MCF_GPIO_PPDSDR_LCDCTLH_PPDSDR_LCDCTLH0 (0x01)
  678. /* Bit definitions and macros for MCF_GPIO_PPDSDR_LCDCTLL */
  679. #define MCF_GPIO_PPDSDR_LCDCTLL_PPDSDR_LCDCTLL0 (0x01)
  680. #define MCF_GPIO_PPDSDR_LCDCTLL_PPDSDR_LCDCTLL1 (0x02)
  681. #define MCF_GPIO_PPDSDR_LCDCTLL_PPDSDR_LCDCTLL2 (0x04)
  682. #define MCF_GPIO_PPDSDR_LCDCTLL_PPDSDR_LCDCTLL3 (0x08)
  683. #define MCF_GPIO_PPDSDR_LCDCTLL_PPDSDR_LCDCTLL4 (0x10)
  684. #define MCF_GPIO_PPDSDR_LCDCTLL_PPDSDR_LCDCTLL5 (0x20)
  685. #define MCF_GPIO_PPDSDR_LCDCTLL_PPDSDR_LCDCTLL6 (0x40)
  686. #define MCF_GPIO_PPDSDR_LCDCTLL_PPDSDR_LCDCTLL7 (0x80)
  687. /* Bit definitions and macros for MCF_GPIO_PCLRR_FECH */
  688. #define MCF_GPIO_PCLRR_FECH_PCLRR_FECH0 (0x01)
  689. #define MCF_GPIO_PCLRR_FECH_PCLRR_FECH1 (0x02)
  690. #define MCF_GPIO_PCLRR_FECH_PCLRR_FECH2 (0x04)
  691. #define MCF_GPIO_PCLRR_FECH_PCLRR_FECH3 (0x08)
  692. #define MCF_GPIO_PCLRR_FECH_PCLRR_FECH4 (0x10)
  693. #define MCF_GPIO_PCLRR_FECH_PCLRR_FECH5 (0x20)
  694. #define MCF_GPIO_PCLRR_FECH_PCLRR_FECH6 (0x40)
  695. #define MCF_GPIO_PCLRR_FECH_PCLRR_FECH7 (0x80)
  696. /* Bit definitions and macros for MCF_GPIO_PCLRR_FECL */
  697. #define MCF_GPIO_PCLRR_FECL_PCLRR_FECL0 (0x01)
  698. #define MCF_GPIO_PCLRR_FECL_PCLRR_FECL1 (0x02)
  699. #define MCF_GPIO_PCLRR_FECL_PCLRR_FECL2 (0x04)
  700. #define MCF_GPIO_PCLRR_FECL_PCLRR_FECL3 (0x08)
  701. #define MCF_GPIO_PCLRR_FECL_PCLRR_FECL4 (0x10)
  702. #define MCF_GPIO_PCLRR_FECL_PCLRR_FECL5 (0x20)
  703. #define MCF_GPIO_PCLRR_FECL_PCLRR_FECL6 (0x40)
  704. #define MCF_GPIO_PCLRR_FECL_PCLRR_FECL7 (0x80)
  705. /* Bit definitions and macros for MCF_GPIO_PCLRR_SSI */
  706. #define MCF_GPIO_PCLRR_SSI_PCLRR_SSI0 (0x01)
  707. #define MCF_GPIO_PCLRR_SSI_PCLRR_SSI1 (0x02)
  708. #define MCF_GPIO_PCLRR_SSI_PCLRR_SSI2 (0x04)
  709. #define MCF_GPIO_PCLRR_SSI_PCLRR_SSI3 (0x08)
  710. #define MCF_GPIO_PCLRR_SSI_PCLRR_SSI4 (0x10)
  711. /* Bit definitions and macros for MCF_GPIO_PCLRR_BUSCTL */
  712. #define MCF_GPIO_PCLRR_BUSCTL_POSDR_BUSCTL0 (0x01)
  713. #define MCF_GPIO_PCLRR_BUSCTL_PCLRR_BUSCTL1 (0x02)
  714. #define MCF_GPIO_PCLRR_BUSCTL_PCLRR_BUSCTL2 (0x04)
  715. #define MCF_GPIO_PCLRR_BUSCTL_PCLRR_BUSCTL3 (0x08)
  716. /* Bit definitions and macros for MCF_GPIO_PCLRR_BE */
  717. #define MCF_GPIO_PCLRR_BE_PCLRR_BE0 (0x01)
  718. #define MCF_GPIO_PCLRR_BE_PCLRR_BE1 (0x02)
  719. #define MCF_GPIO_PCLRR_BE_PCLRR_BE2 (0x04)
  720. #define MCF_GPIO_PCLRR_BE_PCLRR_BE3 (0x08)
  721. /* Bit definitions and macros for MCF_GPIO_PCLRR_CS */
  722. #define MCF_GPIO_PCLRR_CS_PCLRR_CS1 (0x02)
  723. #define MCF_GPIO_PCLRR_CS_PCLRR_CS2 (0x04)
  724. #define MCF_GPIO_PCLRR_CS_PCLRR_CS3 (0x08)
  725. #define MCF_GPIO_PCLRR_CS_PCLRR_CS4 (0x10)
  726. #define MCF_GPIO_PCLRR_CS_PCLRR_CS5 (0x20)
  727. /* Bit definitions and macros for MCF_GPIO_PCLRR_PWM */
  728. #define MCF_GPIO_PCLRR_PWM_PCLRR_PWM2 (0x04)
  729. #define MCF_GPIO_PCLRR_PWM_PCLRR_PWM3 (0x08)
  730. #define MCF_GPIO_PCLRR_PWM_PCLRR_PWM4 (0x10)
  731. #define MCF_GPIO_PCLRR_PWM_PCLRR_PWM5 (0x20)
  732. /* Bit definitions and macros for MCF_GPIO_PCLRR_FECI2C */
  733. #define MCF_GPIO_PCLRR_FECI2C_PCLRR_FECI2C0 (0x01)
  734. #define MCF_GPIO_PCLRR_FECI2C_PCLRR_FECI2C1 (0x02)
  735. #define MCF_GPIO_PCLRR_FECI2C_PCLRR_FECI2C2 (0x04)
  736. #define MCF_GPIO_PCLRR_FECI2C_PCLRR_FECI2C3 (0x08)
  737. /* Bit definitions and macros for MCF_GPIO_PCLRR_UART */
  738. #define MCF_GPIO_PCLRR_UART_PCLRR_UART0 (0x01)
  739. #define MCF_GPIO_PCLRR_UART_PCLRR_UART1 (0x02)
  740. #define MCF_GPIO_PCLRR_UART_PCLRR_UART2 (0x04)
  741. #define MCF_GPIO_PCLRR_UART_PCLRR_UART3 (0x08)
  742. #define MCF_GPIO_PCLRR_UART_PCLRR_UART4 (0x10)
  743. #define MCF_GPIO_PCLRR_UART_PCLRR_UART5 (0x20)
  744. #define MCF_GPIO_PCLRR_UART_PCLRR_UART6 (0x40)
  745. #define MCF_GPIO_PCLRR_UART_PCLRR_UART7 (0x80)
  746. /* Bit definitions and macros for MCF_GPIO_PCLRR_QSPI */
  747. #define MCF_GPIO_PCLRR_QSPI_PCLRR_QSPI0 (0x01)
  748. #define MCF_GPIO_PCLRR_QSPI_PCLRR_QSPI1 (0x02)
  749. #define MCF_GPIO_PCLRR_QSPI_PCLRR_QSPI2 (0x04)
  750. #define MCF_GPIO_PCLRR_QSPI_PCLRR_QSPI3 (0x08)
  751. #define MCF_GPIO_PCLRR_QSPI_PCLRR_QSPI4 (0x10)
  752. #define MCF_GPIO_PCLRR_QSPI_PCLRR_QSPI5 (0x20)
  753. /* Bit definitions and macros for MCF_GPIO_PCLRR_TIMER */
  754. #define MCF_GPIO_PCLRR_TIMER_PCLRR_TIMER0 (0x01)
  755. #define MCF_GPIO_PCLRR_TIMER_PCLRR_TIMER1 (0x02)
  756. #define MCF_GPIO_PCLRR_TIMER_PCLRR_TIMER2 (0x04)
  757. #define MCF_GPIO_PCLRR_TIMER_PCLRR_TIMER3 (0x08)
  758. /* Bit definitions and macros for MCF_GPIO_PCLRR_LCDDATAH */
  759. #define MCF_GPIO_PCLRR_LCDDATAH_PCLRR_LCDDATAH0 (0x01)
  760. #define MCF_GPIO_PCLRR_LCDDATAH_PCLRR_LCDDATAH1 (0x02)
  761. /* Bit definitions and macros for MCF_GPIO_PCLRR_LCDDATAM */
  762. #define MCF_GPIO_PCLRR_LCDDATAM_PCLRR_LCDDATAM0 (0x01)
  763. #define MCF_GPIO_PCLRR_LCDDATAM_PCLRR_LCDDATAM1 (0x02)
  764. #define MCF_GPIO_PCLRR_LCDDATAM_PCLRR_LCDDATAM2 (0x04)
  765. #define MCF_GPIO_PCLRR_LCDDATAM_PCLRR_LCDDATAM3 (0x08)
  766. #define MCF_GPIO_PCLRR_LCDDATAM_PCLRR_LCDDATAM4 (0x10)
  767. #define MCF_GPIO_PCLRR_LCDDATAM_PCLRR_LCDDATAM5 (0x20)
  768. #define MCF_GPIO_PCLRR_LCDDATAM_PCLRR_LCDDATAM6 (0x40)
  769. #define MCF_GPIO_PCLRR_LCDDATAM_PCLRR_LCDDATAM7 (0x80)
  770. /* Bit definitions and macros for MCF_GPIO_PCLRR_LCDDATAL */
  771. #define MCF_GPIO_PCLRR_LCDDATAL_PCLRR_LCDDATAL0 (0x01)
  772. #define MCF_GPIO_PCLRR_LCDDATAL_PCLRR_LCDDATAL1 (0x02)
  773. #define MCF_GPIO_PCLRR_LCDDATAL_PCLRR_LCDDATAL2 (0x04)
  774. #define MCF_GPIO_PCLRR_LCDDATAL_PCLRR_LCDDATAL3 (0x08)
  775. #define MCF_GPIO_PCLRR_LCDDATAL_PCLRR_LCDDATAL4 (0x10)
  776. #define MCF_GPIO_PCLRR_LCDDATAL_PCLRR_LCDDATAL5 (0x20)
  777. #define MCF_GPIO_PCLRR_LCDDATAL_PCLRR_LCDDATAL6 (0x40)
  778. #define MCF_GPIO_PCLRR_LCDDATAL_PCLRR_LCDDATAL7 (0x80)
  779. /* Bit definitions and macros for MCF_GPIO_PCLRR_LCDCTLH */
  780. #define MCF_GPIO_PCLRR_LCDCTLH_PCLRR_LCDCTLH0 (0x01)
  781. /* Bit definitions and macros for MCF_GPIO_PCLRR_LCDCTLL */
  782. #define MCF_GPIO_PCLRR_LCDCTLL_PCLRR_LCDCTLL0 (0x01)
  783. #define MCF_GPIO_PCLRR_LCDCTLL_PCLRR_LCDCTLL1 (0x02)
  784. #define MCF_GPIO_PCLRR_LCDCTLL_PCLRR_LCDCTLL2 (0x04)
  785. #define MCF_GPIO_PCLRR_LCDCTLL_PCLRR_LCDCTLL3 (0x08)
  786. #define MCF_GPIO_PCLRR_LCDCTLL_PCLRR_LCDCTLL4 (0x10)
  787. #define MCF_GPIO_PCLRR_LCDCTLL_PCLRR_LCDCTLL5 (0x20)
  788. #define MCF_GPIO_PCLRR_LCDCTLL_PCLRR_LCDCTLL6 (0x40)
  789. #define MCF_GPIO_PCLRR_LCDCTLL_PCLRR_LCDCTLL7 (0x80)
  790. /* Bit definitions and macros for MCF_GPIO_PAR_FEC */
  791. #define MCF_GPIO_PAR_FEC_PAR_FEC_MII(x) (((x)&0x03)<<0)
  792. #define MCF_GPIO_PAR_FEC_PAR_FEC_7W(x) (((x)&0x03)<<2)
  793. #define MCF_GPIO_PAR_FEC_PAR_FEC_7W_GPIO (0x00)
  794. #define MCF_GPIO_PAR_FEC_PAR_FEC_7W_URTS1 (0x04)
  795. #define MCF_GPIO_PAR_FEC_PAR_FEC_7W_FEC (0x0C)
  796. #define MCF_GPIO_PAR_FEC_PAR_FEC_MII_GPIO (0x00)
  797. #define MCF_GPIO_PAR_FEC_PAR_FEC_MII_UART (0x01)
  798. #define MCF_GPIO_PAR_FEC_PAR_FEC_MII_FEC (0x03)
  799. /* Bit definitions and macros for MCF_GPIO_PAR_PWM */
  800. #define MCF_GPIO_PAR_PWM_PAR_PWM1(x) (((x)&0x03)<<0)
  801. #define MCF_GPIO_PAR_PWM_PAR_PWM3(x) (((x)&0x03)<<2)
  802. #define MCF_GPIO_PAR_PWM_PAR_PWM5 (0x10)
  803. #define MCF_GPIO_PAR_PWM_PAR_PWM7 (0x20)
  804. /* Bit definitions and macros for MCF_GPIO_PAR_BUSCTL */
  805. #define MCF_GPIO_PAR_BUSCTL_PAR_TS(x) (((x)&0x03)<<3)
  806. #define MCF_GPIO_PAR_BUSCTL_PAR_RWB (0x20)
  807. #define MCF_GPIO_PAR_BUSCTL_PAR_TA (0x40)
  808. #define MCF_GPIO_PAR_BUSCTL_PAR_OE (0x80)
  809. #define MCF_GPIO_PAR_BUSCTL_PAR_OE_GPIO (0x00)
  810. #define MCF_GPIO_PAR_BUSCTL_PAR_OE_OE (0x80)
  811. #define MCF_GPIO_PAR_BUSCTL_PAR_TA_GPIO (0x00)
  812. #define MCF_GPIO_PAR_BUSCTL_PAR_TA_TA (0x40)
  813. #define MCF_GPIO_PAR_BUSCTL_PAR_RWB_GPIO (0x00)
  814. #define MCF_GPIO_PAR_BUSCTL_PAR_RWB_RWB (0x20)
  815. #define MCF_GPIO_PAR_BUSCTL_PAR_TS_GPIO (0x00)
  816. #define MCF_GPIO_PAR_BUSCTL_PAR_TS_DACK0 (0x10)
  817. #define MCF_GPIO_PAR_BUSCTL_PAR_TS_TS (0x18)
  818. /* Bit definitions and macros for MCF_GPIO_PAR_FECI2C */
  819. #define MCF_GPIO_PAR_FECI2C_PAR_SDA(x) (((x)&0x03)<<0)
  820. #define MCF_GPIO_PAR_FECI2C_PAR_SCL(x) (((x)&0x03)<<2)
  821. #define MCF_GPIO_PAR_FECI2C_PAR_MDIO(x) (((x)&0x03)<<4)
  822. #define MCF_GPIO_PAR_FECI2C_PAR_MDC(x) (((x)&0x03)<<6)
  823. #define MCF_GPIO_PAR_FECI2C_PAR_MDC_GPIO (0x00)
  824. #define MCF_GPIO_PAR_FECI2C_PAR_MDC_UTXD2 (0x40)
  825. #define MCF_GPIO_PAR_FECI2C_PAR_MDC_SCL (0x80)
  826. #define MCF_GPIO_PAR_FECI2C_PAR_MDC_EMDC (0xC0)
  827. #define MCF_GPIO_PAR_FECI2C_PAR_MDIO_GPIO (0x00)
  828. #define MCF_GPIO_PAR_FECI2C_PAR_MDIO_URXD2 (0x10)
  829. #define MCF_GPIO_PAR_FECI2C_PAR_MDIO_SDA (0x20)
  830. #define MCF_GPIO_PAR_FECI2C_PAR_MDIO_EMDIO (0x30)
  831. #define MCF_GPIO_PAR_FECI2C_PAR_SCL_GPIO (0x00)
  832. #define MCF_GPIO_PAR_FECI2C_PAR_SCL_UTXD2 (0x04)
  833. #define MCF_GPIO_PAR_FECI2C_PAR_SCL_SCL (0x0C)
  834. #define MCF_GPIO_PAR_FECI2C_PAR_SDA_GPIO (0x00)
  835. #define MCF_GPIO_PAR_FECI2C_PAR_SDA_URXD2 (0x02)
  836. #define MCF_GPIO_PAR_FECI2C_PAR_SDA_SDA (0x03)
  837. /* Bit definitions and macros for MCF_GPIO_PAR_BE */
  838. #define MCF_GPIO_PAR_BE_PAR_BE0 (0x01)
  839. #define MCF_GPIO_PAR_BE_PAR_BE1 (0x02)
  840. #define MCF_GPIO_PAR_BE_PAR_BE2 (0x04)
  841. #define MCF_GPIO_PAR_BE_PAR_BE3 (0x08)
  842. /* Bit definitions and macros for MCF_GPIO_PAR_CS */
  843. #define MCF_GPIO_PAR_CS_PAR_CS1 (0x02)
  844. #define MCF_GPIO_PAR_CS_PAR_CS2 (0x04)
  845. #define MCF_GPIO_PAR_CS_PAR_CS3 (0x08)
  846. #define MCF_GPIO_PAR_CS_PAR_CS4 (0x10)
  847. #define MCF_GPIO_PAR_CS_PAR_CS5 (0x20)
  848. #define MCF_GPIO_PAR_CS_PAR_CS_CS1_GPIO (0x00)
  849. #define MCF_GPIO_PAR_CS_PAR_CS_CS1_SDCS1 (0x01)
  850. #define MCF_GPIO_PAR_CS_PAR_CS_CS1_CS1 (0x03)
  851. /* Bit definitions and macros for MCF_GPIO_PAR_SSI */
  852. #define MCF_GPIO_PAR_SSI_PAR_MCLK (0x0080)
  853. #define MCF_GPIO_PAR_SSI_PAR_TXD(x) (((x)&0x0003)<<8)
  854. #define MCF_GPIO_PAR_SSI_PAR_RXD(x) (((x)&0x0003)<<10)
  855. #define MCF_GPIO_PAR_SSI_PAR_FS(x) (((x)&0x0003)<<12)
  856. #define MCF_GPIO_PAR_SSI_PAR_BCLK(x) (((x)&0x0003)<<14)
  857. /* Bit definitions and macros for MCF_GPIO_PAR_UART */
  858. #define MCF_GPIO_PAR_UART_PAR_UTXD0 (0x0001)
  859. #define MCF_GPIO_PAR_UART_PAR_URXD0 (0x0002)
  860. #define MCF_GPIO_PAR_UART_PAR_URTS0 (0x0004)
  861. #define MCF_GPIO_PAR_UART_PAR_UCTS0 (0x0008)
  862. #define MCF_GPIO_PAR_UART_PAR_UTXD1(x) (((x)&0x0003)<<4)
  863. #define MCF_GPIO_PAR_UART_PAR_URXD1(x) (((x)&0x0003)<<6)
  864. #define MCF_GPIO_PAR_UART_PAR_URTS1(x) (((x)&0x0003)<<8)
  865. #define MCF_GPIO_PAR_UART_PAR_UCTS1(x) (((x)&0x0003)<<10)
  866. #define MCF_GPIO_PAR_UART_PAR_UCTS1_GPIO (0x0000)
  867. #define MCF_GPIO_PAR_UART_PAR_UCTS1_SSI_BCLK (0x0800)
  868. #define MCF_GPIO_PAR_UART_PAR_UCTS1_ULPI_D7 (0x0400)
  869. #define MCF_GPIO_PAR_UART_PAR_UCTS1_UCTS1 (0x0C00)
  870. #define MCF_GPIO_PAR_UART_PAR_URTS1_GPIO (0x0000)
  871. #define MCF_GPIO_PAR_UART_PAR_URTS1_SSI_FS (0x0200)
  872. #define MCF_GPIO_PAR_UART_PAR_URTS1_ULPI_D6 (0x0100)
  873. #define MCF_GPIO_PAR_UART_PAR_URTS1_URTS1 (0x0300)
  874. #define MCF_GPIO_PAR_UART_PAR_URXD1_GPIO (0x0000)
  875. #define MCF_GPIO_PAR_UART_PAR_URXD1_SSI_RXD (0x0080)
  876. #define MCF_GPIO_PAR_UART_PAR_URXD1_ULPI_D5 (0x0040)
  877. #define MCF_GPIO_PAR_UART_PAR_URXD1_URXD1 (0x00C0)
  878. #define MCF_GPIO_PAR_UART_PAR_UTXD1_GPIO (0x0000)
  879. #define MCF_GPIO_PAR_UART_PAR_UTXD1_SSI_TXD (0x0020)
  880. #define MCF_GPIO_PAR_UART_PAR_UTXD1_ULPI_D4 (0x0010)
  881. #define MCF_GPIO_PAR_UART_PAR_UTXD1_UTXD1 (0x0030)
  882. /* Bit definitions and macros for MCF_GPIO_PAR_QSPI */
  883. #define MCF_GPIO_PAR_QSPI_PAR_SCK(x) (((x)&0x0003)<<4)
  884. #define MCF_GPIO_PAR_QSPI_PAR_DOUT(x) (((x)&0x0003)<<6)
  885. #define MCF_GPIO_PAR_QSPI_PAR_DIN(x) (((x)&0x0003)<<8)
  886. #define MCF_GPIO_PAR_QSPI_PAR_PCS0(x) (((x)&0x0003)<<10)
  887. #define MCF_GPIO_PAR_QSPI_PAR_PCS1(x) (((x)&0x0003)<<12)
  888. #define MCF_GPIO_PAR_QSPI_PAR_PCS2(x) (((x)&0x0003)<<14)
  889. /* Bit definitions and macros for MCF_GPIO_PAR_TIMER */
  890. #define MCF_GPIO_PAR_TIMER_PAR_TIN0(x) (((x)&0x03)<<0)
  891. #define MCF_GPIO_PAR_TIMER_PAR_TIN1(x) (((x)&0x03)<<2)
  892. #define MCF_GPIO_PAR_TIMER_PAR_TIN2(x) (((x)&0x03)<<4)
  893. #define MCF_GPIO_PAR_TIMER_PAR_TIN3(x) (((x)&0x03)<<6)
  894. #define MCF_GPIO_PAR_TIMER_PAR_TIN3_GPIO (0x00)
  895. #define MCF_GPIO_PAR_TIMER_PAR_TIN3_TOUT3 (0x80)
  896. #define MCF_GPIO_PAR_TIMER_PAR_TIN3_URXD2 (0x40)
  897. #define MCF_GPIO_PAR_TIMER_PAR_TIN3_TIN3 (0xC0)
  898. #define MCF_GPIO_PAR_TIMER_PAR_TIN2_GPIO (0x00)
  899. #define MCF_GPIO_PAR_TIMER_PAR_TIN2_TOUT2 (0x20)
  900. #define MCF_GPIO_PAR_TIMER_PAR_TIN2_UTXD2 (0x10)
  901. #define MCF_GPIO_PAR_TIMER_PAR_TIN2_TIN2 (0x30)
  902. #define MCF_GPIO_PAR_TIMER_PAR_TIN1_GPIO (0x00)
  903. #define MCF_GPIO_PAR_TIMER_PAR_TIN1_TOUT1 (0x08)
  904. #define MCF_GPIO_PAR_TIMER_PAR_TIN1_DACK1 (0x04)
  905. #define MCF_GPIO_PAR_TIMER_PAR_TIN1_TIN1 (0x0C)
  906. #define MCF_GPIO_PAR_TIMER_PAR_TIN0_GPIO (0x00)
  907. #define MCF_GPIO_PAR_TIMER_PAR_TIN0_TOUT0 (0x02)
  908. #define MCF_GPIO_PAR_TIMER_PAR_TIN0_DREQ0 (0x01)
  909. #define MCF_GPIO_PAR_TIMER_PAR_TIN0_TIN0 (0x03)
  910. /* Bit definitions and macros for MCF_GPIO_PAR_LCDDATA */
  911. #define MCF_GPIO_PAR_LCDDATA_PAR_LD7_0(x) (((x)&0x03)<<0)
  912. #define MCF_GPIO_PAR_LCDDATA_PAR_LD15_8(x) (((x)&0x03)<<2)
  913. #define MCF_GPIO_PAR_LCDDATA_PAR_LD16(x) (((x)&0x03)<<4)
  914. #define MCF_GPIO_PAR_LCDDATA_PAR_LD17(x) (((x)&0x03)<<6)
  915. /* Bit definitions and macros for MCF_GPIO_PAR_LCDCTL */
  916. #define MCF_GPIO_PAR_LCDCTL_PAR_CLS (0x0001)
  917. #define MCF_GPIO_PAR_LCDCTL_PAR_PS (0x0002)
  918. #define MCF_GPIO_PAR_LCDCTL_PAR_REV (0x0004)
  919. #define MCF_GPIO_PAR_LCDCTL_PAR_SPL_SPR (0x0008)
  920. #define MCF_GPIO_PAR_LCDCTL_PAR_CONTRAST (0x0010)
  921. #define MCF_GPIO_PAR_LCDCTL_PAR_LSCLK (0x0020)
  922. #define MCF_GPIO_PAR_LCDCTL_PAR_LP_HSYNC (0x0040)
  923. #define MCF_GPIO_PAR_LCDCTL_PAR_FLM_VSYNC (0x0080)
  924. #define MCF_GPIO_PAR_LCDCTL_PAR_ACD_OE (0x0100)
  925. /* Bit definitions and macros for MCF_GPIO_PAR_IRQ */
  926. #define MCF_GPIO_PAR_IRQ_PAR_IRQ1(x) (((x)&0x0003)<<4)
  927. #define MCF_GPIO_PAR_IRQ_PAR_IRQ2(x) (((x)&0x0003)<<6)
  928. #define MCF_GPIO_PAR_IRQ_PAR_IRQ4(x) (((x)&0x0003)<<8)
  929. #define MCF_GPIO_PAR_IRQ_PAR_IRQ5(x) (((x)&0x0003)<<10)
  930. #define MCF_GPIO_PAR_IRQ_PAR_IRQ6(x) (((x)&0x0003)<<12)
  931. /* Bit definitions and macros for MCF_GPIO_MSCR_FLEXBUS */
  932. #define MCF_GPIO_MSCR_FLEXBUS_MSCR_ADDRCTL(x) (((x)&0x03)<<0)
  933. #define MCF_GPIO_MSCR_FLEXBUS_MSCR_DLOWER(x) (((x)&0x03)<<2)
  934. #define MCF_GPIO_MSCR_FLEXBUS_MSCR_DUPPER(x) (((x)&0x03)<<4)
  935. /* Bit definitions and macros for MCF_GPIO_MSCR_SDRAM */
  936. #define MCF_GPIO_MSCR_SDRAM_MSCR_SDRAM(x) (((x)&0x03)<<0)
  937. #define MCF_GPIO_MSCR_SDRAM_MSCR_SDCLK(x) (((x)&0x03)<<2)
  938. #define MCF_GPIO_MSCR_SDRAM_MSCR_SDCLKB(x) (((x)&0x03)<<4)
  939. /* Bit definitions and macros for MCF_GPIO_DSCR_I2C */
  940. #define MCF_GPIO_DSCR_I2C_I2C_DSE(x) (((x)&0x03)<<0)
  941. /* Bit definitions and macros for MCF_GPIO_DSCR_PWM */
  942. #define MCF_GPIO_DSCR_PWM_PWM_DSE(x) (((x)&0x03)<<0)
  943. /* Bit definitions and macros for MCF_GPIO_DSCR_FEC */
  944. #define MCF_GPIO_DSCR_FEC_FEC_DSE(x) (((x)&0x03)<<0)
  945. /* Bit definitions and macros for MCF_GPIO_DSCR_UART */
  946. #define MCF_GPIO_DSCR_UART_UART0_DSE(x) (((x)&0x03)<<0)
  947. #define MCF_GPIO_DSCR_UART_UART1_DSE(x) (((x)&0x03)<<2)
  948. /* Bit definitions and macros for MCF_GPIO_DSCR_QSPI */
  949. #define MCF_GPIO_DSCR_QSPI_QSPI_DSE(x) (((x)&0x03)<<0)
  950. /* Bit definitions and macros for MCF_GPIO_DSCR_TIMER */
  951. #define MCF_GPIO_DSCR_TIMER_TIMER_DSE(x) (((x)&0x03)<<0)
  952. /* Bit definitions and macros for MCF_GPIO_DSCR_SSI */
  953. #define MCF_GPIO_DSCR_SSI_SSI_DSE(x) (((x)&0x03)<<0)
  954. /* Bit definitions and macros for MCF_GPIO_DSCR_LCD */
  955. #define MCF_GPIO_DSCR_LCD_LCD_DSE(x) (((x)&0x03)<<0)
  956. /* Bit definitions and macros for MCF_GPIO_DSCR_DEBUG */
  957. #define MCF_GPIO_DSCR_DEBUG_DEBUG_DSE(x) (((x)&0x03)<<0)
  958. /* Bit definitions and macros for MCF_GPIO_DSCR_CLKRST */
  959. #define MCF_GPIO_DSCR_CLKRST_CLKRST_DSE(x) (((x)&0x03)<<0)
  960. /* Bit definitions and macros for MCF_GPIO_DSCR_IRQ */
  961. #define MCF_GPIO_DSCR_IRQ_IRQ_DSE(x) (((x)&0x03)<<0)
  962. /*
  963. * Generic GPIO support
  964. */
  965. #define MCFGPIO_PODR MCFGPIO_PODR_FECH
  966. #define MCFGPIO_PDDR MCFGPIO_PDDR_FECH
  967. #define MCFGPIO_PPDR MCFGPIO_PPDSDR_FECH
  968. #define MCFGPIO_SETR MCFGPIO_PPDSDR_FECH
  969. #define MCFGPIO_CLRR MCFGPIO_PCLRR_FECH
  970. #define MCFGPIO_PIN_MAX 136
  971. #define MCFGPIO_IRQ_MAX 8
  972. #define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE
  973. /*********************************************************************
  974. *
  975. * Phase Locked Loop (PLL)
  976. *
  977. *********************************************************************/
  978. /* Register read/write macros */
  979. #define MCF_PLL_PODR MCF_REG08(0xFC0C0000)
  980. #define MCF_PLL_PLLCR MCF_REG08(0xFC0C0004)
  981. #define MCF_PLL_PMDR MCF_REG08(0xFC0C0008)
  982. #define MCF_PLL_PFDR MCF_REG08(0xFC0C000C)
  983. /* Bit definitions and macros for MCF_PLL_PODR */
  984. #define MCF_PLL_PODR_BUSDIV(x) (((x)&0x0F)<<0)
  985. #define MCF_PLL_PODR_CPUDIV(x) (((x)&0x0F)<<4)
  986. /* Bit definitions and macros for MCF_PLL_PLLCR */
  987. #define MCF_PLL_PLLCR_DITHDEV(x) (((x)&0x07)<<0)
  988. #define MCF_PLL_PLLCR_DITHEN (0x80)
  989. /* Bit definitions and macros for MCF_PLL_PMDR */
  990. #define MCF_PLL_PMDR_MODDIV(x) (((x)&0xFF)<<0)
  991. /* Bit definitions and macros for MCF_PLL_PFDR */
  992. #define MCF_PLL_PFDR_MFD(x) (((x)&0xFF)<<0)
  993. /*********************************************************************
  994. *
  995. * System Control Module Registers (SCM)
  996. *
  997. *********************************************************************/
  998. /* Register read/write macros */
  999. #define MCF_SCM_MPR MCF_REG32(0xFC000000)
  1000. #define MCF_SCM_PACRA MCF_REG32(0xFC000020)
  1001. #define MCF_SCM_PACRB MCF_REG32(0xFC000024)
  1002. #define MCF_SCM_PACRC MCF_REG32(0xFC000028)
  1003. #define MCF_SCM_PACRD MCF_REG32(0xFC00002C)
  1004. #define MCF_SCM_PACRE MCF_REG32(0xFC000040)
  1005. #define MCF_SCM_PACRF MCF_REG32(0xFC000044)
  1006. #define MCF_SCM_BCR MCF_REG32(0xFC040024)
  1007. /*********************************************************************
  1008. *
  1009. * SDRAM Controller (SDRAMC)
  1010. *
  1011. *********************************************************************/
  1012. /* Register read/write macros */
  1013. #define MCF_SDRAMC_SDMR MCF_REG32(0xFC0B8000)
  1014. #define MCF_SDRAMC_SDCR MCF_REG32(0xFC0B8004)
  1015. #define MCF_SDRAMC_SDCFG1 MCF_REG32(0xFC0B8008)
  1016. #define MCF_SDRAMC_SDCFG2 MCF_REG32(0xFC0B800C)
  1017. #define MCF_SDRAMC_LIMP_FIX MCF_REG32(0xFC0B8080)
  1018. #define MCF_SDRAMC_SDDS MCF_REG32(0xFC0B8100)
  1019. #define MCF_SDRAMC_SDCS0 MCF_REG32(0xFC0B8110)
  1020. #define MCF_SDRAMC_SDCS1 MCF_REG32(0xFC0B8114)
  1021. #define MCF_SDRAMC_SDCS2 MCF_REG32(0xFC0B8118)
  1022. #define MCF_SDRAMC_SDCS3 MCF_REG32(0xFC0B811C)
  1023. #define MCF_SDRAMC_SDCS(x) MCF_REG32(0xFC0B8110+((x)*0x004))
  1024. /* Bit definitions and macros for MCF_SDRAMC_SDMR */
  1025. #define MCF_SDRAMC_SDMR_CMD (0x00010000)
  1026. #define MCF_SDRAMC_SDMR_AD(x) (((x)&0x00000FFF)<<18)
  1027. #define MCF_SDRAMC_SDMR_BNKAD(x) (((x)&0x00000003)<<30)
  1028. #define MCF_SDRAMC_SDMR_BNKAD_LMR (0x00000000)
  1029. #define MCF_SDRAMC_SDMR_BNKAD_LEMR (0x40000000)
  1030. /* Bit definitions and macros for MCF_SDRAMC_SDCR */
  1031. #define MCF_SDRAMC_SDCR_IPALL (0x00000002)
  1032. #define MCF_SDRAMC_SDCR_IREF (0x00000004)
  1033. #define MCF_SDRAMC_SDCR_DQS_OE(x) (((x)&0x0000000F)<<8)
  1034. #define MCF_SDRAMC_SDCR_PS(x) (((x)&0x00000003)<<12)
  1035. #define MCF_SDRAMC_SDCR_RCNT(x) (((x)&0x0000003F)<<16)
  1036. #define MCF_SDRAMC_SDCR_OE_RULE (0x00400000)
  1037. #define MCF_SDRAMC_SDCR_MUX(x) (((x)&0x00000003)<<24)
  1038. #define MCF_SDRAMC_SDCR_REF (0x10000000)
  1039. #define MCF_SDRAMC_SDCR_DDR (0x20000000)
  1040. #define MCF_SDRAMC_SDCR_CKE (0x40000000)
  1041. #define MCF_SDRAMC_SDCR_MODE_EN (0x80000000)
  1042. #define MCF_SDRAMC_SDCR_PS_16 (0x00002000)
  1043. #define MCF_SDRAMC_SDCR_PS_32 (0x00000000)
  1044. /* Bit definitions and macros for MCF_SDRAMC_SDCFG1 */
  1045. #define MCF_SDRAMC_SDCFG1_WTLAT(x) (((x)&0x00000007)<<4)
  1046. #define MCF_SDRAMC_SDCFG1_REF2ACT(x) (((x)&0x0000000F)<<8)
  1047. #define MCF_SDRAMC_SDCFG1_PRE2ACT(x) (((x)&0x00000007)<<12)
  1048. #define MCF_SDRAMC_SDCFG1_ACT2RW(x) (((x)&0x00000007)<<16)
  1049. #define MCF_SDRAMC_SDCFG1_RDLAT(x) (((x)&0x0000000F)<<20)
  1050. #define MCF_SDRAMC_SDCFG1_SWT2RD(x) (((x)&0x00000007)<<24)
  1051. #define MCF_SDRAMC_SDCFG1_SRD2RW(x) (((x)&0x0000000F)<<28)
  1052. /* Bit definitions and macros for MCF_SDRAMC_SDCFG2 */
  1053. #define MCF_SDRAMC_SDCFG2_BL(x) (((x)&0x0000000F)<<16)
  1054. #define MCF_SDRAMC_SDCFG2_BRD2WT(x) (((x)&0x0000000F)<<20)
  1055. #define MCF_SDRAMC_SDCFG2_BWT2RW(x) (((x)&0x0000000F)<<24)
  1056. #define MCF_SDRAMC_SDCFG2_BRD2PRE(x) (((x)&0x0000000F)<<28)
  1057. /* Device Errata - LIMP mode work around */
  1058. #define MCF_SDRAMC_REFRESH (0x40000000)
  1059. /* Bit definitions and macros for MCF_SDRAMC_SDDS */
  1060. #define MCF_SDRAMC_SDDS_SB_D(x) (((x)&0x00000003)<<0)
  1061. #define MCF_SDRAMC_SDDS_SB_S(x) (((x)&0x00000003)<<2)
  1062. #define MCF_SDRAMC_SDDS_SB_A(x) (((x)&0x00000003)<<4)
  1063. #define MCF_SDRAMC_SDDS_SB_C(x) (((x)&0x00000003)<<6)
  1064. #define MCF_SDRAMC_SDDS_SB_E(x) (((x)&0x00000003)<<8)
  1065. /* Bit definitions and macros for MCF_SDRAMC_SDCS */
  1066. #define MCF_SDRAMC_SDCS_CSSZ(x) (((x)&0x0000001F)<<0)
  1067. #define MCF_SDRAMC_SDCS_BASE(x) (((x)&0x00000FFF)<<20)
  1068. #define MCF_SDRAMC_SDCS_BA(x) ((x)&0xFFF00000)
  1069. #define MCF_SDRAMC_SDCS_CSSZ_DIABLE (0x00000000)
  1070. #define MCF_SDRAMC_SDCS_CSSZ_1MBYTE (0x00000013)
  1071. #define MCF_SDRAMC_SDCS_CSSZ_2MBYTE (0x00000014)
  1072. #define MCF_SDRAMC_SDCS_CSSZ_4MBYTE (0x00000015)
  1073. #define MCF_SDRAMC_SDCS_CSSZ_8MBYTE (0x00000016)
  1074. #define MCF_SDRAMC_SDCS_CSSZ_16MBYTE (0x00000017)
  1075. #define MCF_SDRAMC_SDCS_CSSZ_32MBYTE (0x00000018)
  1076. #define MCF_SDRAMC_SDCS_CSSZ_64MBYTE (0x00000019)
  1077. #define MCF_SDRAMC_SDCS_CSSZ_128MBYTE (0x0000001A)
  1078. #define MCF_SDRAMC_SDCS_CSSZ_256MBYTE (0x0000001B)
  1079. #define MCF_SDRAMC_SDCS_CSSZ_512MBYTE (0x0000001C)
  1080. #define MCF_SDRAMC_SDCS_CSSZ_1GBYTE (0x0000001D)
  1081. #define MCF_SDRAMC_SDCS_CSSZ_2GBYTE (0x0000001E)
  1082. #define MCF_SDRAMC_SDCS_CSSZ_4GBYTE (0x0000001F)
  1083. /*
  1084. * Edge Port Module (EPORT)
  1085. */
  1086. #define MCFEPORT_EPPAR (0xFC094000)
  1087. #define MCFEPORT_EPDDR (0xFC094002)
  1088. #define MCFEPORT_EPIER (0xFC094003)
  1089. #define MCFEPORT_EPDR (0xFC094004)
  1090. #define MCFEPORT_EPPDR (0xFC094005)
  1091. #define MCFEPORT_EPFR (0xFC094006)
  1092. /********************************************************************/
  1093. #endif /* m532xsim_h */