base.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/ethtool.h>
  50. #include <linux/uaccess.h>
  51. #include <linux/slab.h>
  52. #include <linux/etherdevice.h>
  53. #include <net/ieee80211_radiotap.h>
  54. #include <asm/unaligned.h>
  55. #include "base.h"
  56. #include "reg.h"
  57. #include "debug.h"
  58. #include "ani.h"
  59. #define CREATE_TRACE_POINTS
  60. #include "trace.h"
  61. int ath5k_modparam_nohwcrypt;
  62. module_param_named(nohwcrypt, ath5k_modparam_nohwcrypt, bool, S_IRUGO);
  63. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  64. static int modparam_all_channels;
  65. module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
  66. MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
  67. static int modparam_fastchanswitch;
  68. module_param_named(fastchanswitch, modparam_fastchanswitch, bool, S_IRUGO);
  69. MODULE_PARM_DESC(fastchanswitch, "Enable fast channel switching for AR2413/AR5413 radios.");
  70. /* Module info */
  71. MODULE_AUTHOR("Jiri Slaby");
  72. MODULE_AUTHOR("Nick Kossifidis");
  73. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  74. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  75. MODULE_LICENSE("Dual BSD/GPL");
  76. static int ath5k_init(struct ieee80211_hw *hw);
  77. static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan,
  78. bool skip_pcu);
  79. /* Known SREVs */
  80. static const struct ath5k_srev_name srev_names[] = {
  81. #ifdef CONFIG_ATHEROS_AR231X
  82. { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R2 },
  83. { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R7 },
  84. { "2313", AR5K_VERSION_MAC, AR5K_SREV_AR2313_R8 },
  85. { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R6 },
  86. { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R7 },
  87. { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R1 },
  88. { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R2 },
  89. #else
  90. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  91. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  92. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  93. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  94. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  95. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  96. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  97. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  98. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  99. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  100. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  101. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  102. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  103. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  104. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  105. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  106. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  107. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  108. #endif
  109. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  110. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  111. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  112. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  113. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  114. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  115. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  116. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  117. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  118. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  119. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  120. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  121. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  122. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  123. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  124. #ifdef CONFIG_ATHEROS_AR231X
  125. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  126. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  127. #endif
  128. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  129. };
  130. static const struct ieee80211_rate ath5k_rates[] = {
  131. { .bitrate = 10,
  132. .hw_value = ATH5K_RATE_CODE_1M, },
  133. { .bitrate = 20,
  134. .hw_value = ATH5K_RATE_CODE_2M,
  135. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  136. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  137. { .bitrate = 55,
  138. .hw_value = ATH5K_RATE_CODE_5_5M,
  139. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  140. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  141. { .bitrate = 110,
  142. .hw_value = ATH5K_RATE_CODE_11M,
  143. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  144. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  145. { .bitrate = 60,
  146. .hw_value = ATH5K_RATE_CODE_6M,
  147. .flags = 0 },
  148. { .bitrate = 90,
  149. .hw_value = ATH5K_RATE_CODE_9M,
  150. .flags = 0 },
  151. { .bitrate = 120,
  152. .hw_value = ATH5K_RATE_CODE_12M,
  153. .flags = 0 },
  154. { .bitrate = 180,
  155. .hw_value = ATH5K_RATE_CODE_18M,
  156. .flags = 0 },
  157. { .bitrate = 240,
  158. .hw_value = ATH5K_RATE_CODE_24M,
  159. .flags = 0 },
  160. { .bitrate = 360,
  161. .hw_value = ATH5K_RATE_CODE_36M,
  162. .flags = 0 },
  163. { .bitrate = 480,
  164. .hw_value = ATH5K_RATE_CODE_48M,
  165. .flags = 0 },
  166. { .bitrate = 540,
  167. .hw_value = ATH5K_RATE_CODE_54M,
  168. .flags = 0 },
  169. /* XR missing */
  170. };
  171. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  172. {
  173. u64 tsf = ath5k_hw_get_tsf64(ah);
  174. if ((tsf & 0x7fff) < rstamp)
  175. tsf -= 0x8000;
  176. return (tsf & ~0x7fff) | rstamp;
  177. }
  178. const char *
  179. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  180. {
  181. const char *name = "xxxxx";
  182. unsigned int i;
  183. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  184. if (srev_names[i].sr_type != type)
  185. continue;
  186. if ((val & 0xf0) == srev_names[i].sr_val)
  187. name = srev_names[i].sr_name;
  188. if ((val & 0xff) == srev_names[i].sr_val) {
  189. name = srev_names[i].sr_name;
  190. break;
  191. }
  192. }
  193. return name;
  194. }
  195. static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
  196. {
  197. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  198. return ath5k_hw_reg_read(ah, reg_offset);
  199. }
  200. static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
  201. {
  202. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  203. ath5k_hw_reg_write(ah, val, reg_offset);
  204. }
  205. static const struct ath_ops ath5k_common_ops = {
  206. .read = ath5k_ioread32,
  207. .write = ath5k_iowrite32,
  208. };
  209. /***********************\
  210. * Driver Initialization *
  211. \***********************/
  212. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  213. {
  214. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  215. struct ath5k_softc *sc = hw->priv;
  216. struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
  217. return ath_reg_notifier_apply(wiphy, request, regulatory);
  218. }
  219. /********************\
  220. * Channel/mode setup *
  221. \********************/
  222. /*
  223. * Returns true for the channel numbers used without all_channels modparam.
  224. */
  225. static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
  226. {
  227. if (band == IEEE80211_BAND_2GHZ && chan <= 14)
  228. return true;
  229. return /* UNII 1,2 */
  230. (((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  231. /* midband */
  232. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  233. /* UNII-3 */
  234. ((chan & 3) == 1 && chan >= 149 && chan <= 165) ||
  235. /* 802.11j 5.030-5.080 GHz (20MHz) */
  236. (chan == 8 || chan == 12 || chan == 16) ||
  237. /* 802.11j 4.9GHz (20MHz) */
  238. (chan == 184 || chan == 188 || chan == 192 || chan == 196));
  239. }
  240. static unsigned int
  241. ath5k_setup_channels(struct ath5k_hw *ah, struct ieee80211_channel *channels,
  242. unsigned int mode, unsigned int max)
  243. {
  244. unsigned int count, size, chfreq, freq, ch;
  245. enum ieee80211_band band;
  246. switch (mode) {
  247. case AR5K_MODE_11A:
  248. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  249. size = 220;
  250. chfreq = CHANNEL_5GHZ;
  251. band = IEEE80211_BAND_5GHZ;
  252. break;
  253. case AR5K_MODE_11B:
  254. case AR5K_MODE_11G:
  255. size = 26;
  256. chfreq = CHANNEL_2GHZ;
  257. band = IEEE80211_BAND_2GHZ;
  258. break;
  259. default:
  260. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  261. return 0;
  262. }
  263. count = 0;
  264. for (ch = 1; ch <= size && count < max; ch++) {
  265. freq = ieee80211_channel_to_frequency(ch, band);
  266. if (freq == 0) /* mapping failed - not a standard channel */
  267. continue;
  268. /* Check if channel is supported by the chipset */
  269. if (!ath5k_channel_ok(ah, freq, chfreq))
  270. continue;
  271. if (!modparam_all_channels &&
  272. !ath5k_is_standard_channel(ch, band))
  273. continue;
  274. /* Write channel info and increment counter */
  275. channels[count].center_freq = freq;
  276. channels[count].band = band;
  277. switch (mode) {
  278. case AR5K_MODE_11A:
  279. case AR5K_MODE_11G:
  280. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  281. break;
  282. case AR5K_MODE_11B:
  283. channels[count].hw_value = CHANNEL_B;
  284. }
  285. count++;
  286. }
  287. return count;
  288. }
  289. static void
  290. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  291. {
  292. u8 i;
  293. for (i = 0; i < AR5K_MAX_RATES; i++)
  294. sc->rate_idx[b->band][i] = -1;
  295. for (i = 0; i < b->n_bitrates; i++) {
  296. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  297. if (b->bitrates[i].hw_value_short)
  298. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  299. }
  300. }
  301. static int
  302. ath5k_setup_bands(struct ieee80211_hw *hw)
  303. {
  304. struct ath5k_softc *sc = hw->priv;
  305. struct ath5k_hw *ah = sc->ah;
  306. struct ieee80211_supported_band *sband;
  307. int max_c, count_c = 0;
  308. int i;
  309. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  310. max_c = ARRAY_SIZE(sc->channels);
  311. /* 2GHz band */
  312. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  313. sband->band = IEEE80211_BAND_2GHZ;
  314. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  315. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  316. /* G mode */
  317. memcpy(sband->bitrates, &ath5k_rates[0],
  318. sizeof(struct ieee80211_rate) * 12);
  319. sband->n_bitrates = 12;
  320. sband->channels = sc->channels;
  321. sband->n_channels = ath5k_setup_channels(ah, sband->channels,
  322. AR5K_MODE_11G, max_c);
  323. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  324. count_c = sband->n_channels;
  325. max_c -= count_c;
  326. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  327. /* B mode */
  328. memcpy(sband->bitrates, &ath5k_rates[0],
  329. sizeof(struct ieee80211_rate) * 4);
  330. sband->n_bitrates = 4;
  331. /* 5211 only supports B rates and uses 4bit rate codes
  332. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  333. * fix them up here:
  334. */
  335. if (ah->ah_version == AR5K_AR5211) {
  336. for (i = 0; i < 4; i++) {
  337. sband->bitrates[i].hw_value =
  338. sband->bitrates[i].hw_value & 0xF;
  339. sband->bitrates[i].hw_value_short =
  340. sband->bitrates[i].hw_value_short & 0xF;
  341. }
  342. }
  343. sband->channels = sc->channels;
  344. sband->n_channels = ath5k_setup_channels(ah, sband->channels,
  345. AR5K_MODE_11B, max_c);
  346. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  347. count_c = sband->n_channels;
  348. max_c -= count_c;
  349. }
  350. ath5k_setup_rate_idx(sc, sband);
  351. /* 5GHz band, A mode */
  352. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  353. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  354. sband->band = IEEE80211_BAND_5GHZ;
  355. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  356. memcpy(sband->bitrates, &ath5k_rates[4],
  357. sizeof(struct ieee80211_rate) * 8);
  358. sband->n_bitrates = 8;
  359. sband->channels = &sc->channels[count_c];
  360. sband->n_channels = ath5k_setup_channels(ah, sband->channels,
  361. AR5K_MODE_11A, max_c);
  362. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  363. }
  364. ath5k_setup_rate_idx(sc, sband);
  365. ath5k_debug_dump_bands(sc);
  366. return 0;
  367. }
  368. /*
  369. * Set/change channels. We always reset the chip.
  370. * To accomplish this we must first cleanup any pending DMA,
  371. * then restart stuff after a la ath5k_init.
  372. *
  373. * Called with sc->lock.
  374. */
  375. int
  376. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  377. {
  378. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  379. "channel set, resetting (%u -> %u MHz)\n",
  380. sc->curchan->center_freq, chan->center_freq);
  381. /*
  382. * To switch channels clear any pending DMA operations;
  383. * wait long enough for the RX fifo to drain, reset the
  384. * hardware at the new frequency, and then re-enable
  385. * the relevant bits of the h/w.
  386. */
  387. return ath5k_reset(sc, chan, true);
  388. }
  389. void ath5k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
  390. {
  391. struct ath5k_vif_iter_data *iter_data = data;
  392. int i;
  393. struct ath5k_vif *avf = (void *)vif->drv_priv;
  394. if (iter_data->hw_macaddr)
  395. for (i = 0; i < ETH_ALEN; i++)
  396. iter_data->mask[i] &=
  397. ~(iter_data->hw_macaddr[i] ^ mac[i]);
  398. if (!iter_data->found_active) {
  399. iter_data->found_active = true;
  400. memcpy(iter_data->active_mac, mac, ETH_ALEN);
  401. }
  402. if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
  403. if (compare_ether_addr(iter_data->hw_macaddr, mac) == 0)
  404. iter_data->need_set_hw_addr = false;
  405. if (!iter_data->any_assoc) {
  406. if (avf->assoc)
  407. iter_data->any_assoc = true;
  408. }
  409. /* Calculate combined mode - when APs are active, operate in AP mode.
  410. * Otherwise use the mode of the new interface. This can currently
  411. * only deal with combinations of APs and STAs. Only one ad-hoc
  412. * interfaces is allowed.
  413. */
  414. if (avf->opmode == NL80211_IFTYPE_AP)
  415. iter_data->opmode = NL80211_IFTYPE_AP;
  416. else {
  417. if (avf->opmode == NL80211_IFTYPE_STATION)
  418. iter_data->n_stas++;
  419. if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
  420. iter_data->opmode = avf->opmode;
  421. }
  422. }
  423. void
  424. ath5k_update_bssid_mask_and_opmode(struct ath5k_softc *sc,
  425. struct ieee80211_vif *vif)
  426. {
  427. struct ath_common *common = ath5k_hw_common(sc->ah);
  428. struct ath5k_vif_iter_data iter_data;
  429. u32 rfilt;
  430. /*
  431. * Use the hardware MAC address as reference, the hardware uses it
  432. * together with the BSSID mask when matching addresses.
  433. */
  434. iter_data.hw_macaddr = common->macaddr;
  435. memset(&iter_data.mask, 0xff, ETH_ALEN);
  436. iter_data.found_active = false;
  437. iter_data.need_set_hw_addr = true;
  438. iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
  439. iter_data.n_stas = 0;
  440. if (vif)
  441. ath5k_vif_iter(&iter_data, vif->addr, vif);
  442. /* Get list of all active MAC addresses */
  443. ieee80211_iterate_active_interfaces_atomic(sc->hw, ath5k_vif_iter,
  444. &iter_data);
  445. memcpy(sc->bssidmask, iter_data.mask, ETH_ALEN);
  446. sc->opmode = iter_data.opmode;
  447. if (sc->opmode == NL80211_IFTYPE_UNSPECIFIED)
  448. /* Nothing active, default to station mode */
  449. sc->opmode = NL80211_IFTYPE_STATION;
  450. ath5k_hw_set_opmode(sc->ah, sc->opmode);
  451. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
  452. sc->opmode, ath_opmode_to_string(sc->opmode));
  453. if (iter_data.need_set_hw_addr && iter_data.found_active)
  454. ath5k_hw_set_lladdr(sc->ah, iter_data.active_mac);
  455. if (ath5k_hw_hasbssidmask(sc->ah))
  456. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  457. /* Set up RX Filter */
  458. if (iter_data.n_stas > 1) {
  459. /* If you have multiple STA interfaces connected to
  460. * different APs, ARPs are not received (most of the time?)
  461. * Enabling PROMISC appears to fix that probem.
  462. */
  463. sc->filter_flags |= AR5K_RX_FILTER_PROM;
  464. }
  465. rfilt = sc->filter_flags;
  466. ath5k_hw_set_rx_filter(sc->ah, rfilt);
  467. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  468. }
  469. static inline int
  470. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  471. {
  472. int rix;
  473. /* return base rate on errors */
  474. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  475. "hw_rix out of bounds: %x\n", hw_rix))
  476. return 0;
  477. rix = sc->rate_idx[sc->curchan->band][hw_rix];
  478. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  479. rix = 0;
  480. return rix;
  481. }
  482. /***************\
  483. * Buffers setup *
  484. \***************/
  485. static
  486. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  487. {
  488. struct ath_common *common = ath5k_hw_common(sc->ah);
  489. struct sk_buff *skb;
  490. /*
  491. * Allocate buffer with headroom_needed space for the
  492. * fake physical layer header at the start.
  493. */
  494. skb = ath_rxbuf_alloc(common,
  495. common->rx_bufsize,
  496. GFP_ATOMIC);
  497. if (!skb) {
  498. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  499. common->rx_bufsize);
  500. return NULL;
  501. }
  502. *skb_addr = dma_map_single(sc->dev,
  503. skb->data, common->rx_bufsize,
  504. DMA_FROM_DEVICE);
  505. if (unlikely(dma_mapping_error(sc->dev, *skb_addr))) {
  506. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  507. dev_kfree_skb(skb);
  508. return NULL;
  509. }
  510. return skb;
  511. }
  512. static int
  513. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  514. {
  515. struct ath5k_hw *ah = sc->ah;
  516. struct sk_buff *skb = bf->skb;
  517. struct ath5k_desc *ds;
  518. int ret;
  519. if (!skb) {
  520. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  521. if (!skb)
  522. return -ENOMEM;
  523. bf->skb = skb;
  524. }
  525. /*
  526. * Setup descriptors. For receive we always terminate
  527. * the descriptor list with a self-linked entry so we'll
  528. * not get overrun under high load (as can happen with a
  529. * 5212 when ANI processing enables PHY error frames).
  530. *
  531. * To ensure the last descriptor is self-linked we create
  532. * each descriptor as self-linked and add it to the end. As
  533. * each additional descriptor is added the previous self-linked
  534. * entry is "fixed" naturally. This should be safe even
  535. * if DMA is happening. When processing RX interrupts we
  536. * never remove/process the last, self-linked, entry on the
  537. * descriptor list. This ensures the hardware always has
  538. * someplace to write a new frame.
  539. */
  540. ds = bf->desc;
  541. ds->ds_link = bf->daddr; /* link to self */
  542. ds->ds_data = bf->skbaddr;
  543. ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
  544. if (ret) {
  545. ATH5K_ERR(sc, "%s: could not setup RX desc\n", __func__);
  546. return ret;
  547. }
  548. if (sc->rxlink != NULL)
  549. *sc->rxlink = bf->daddr;
  550. sc->rxlink = &ds->ds_link;
  551. return 0;
  552. }
  553. static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  554. {
  555. struct ieee80211_hdr *hdr;
  556. enum ath5k_pkt_type htype;
  557. __le16 fc;
  558. hdr = (struct ieee80211_hdr *)skb->data;
  559. fc = hdr->frame_control;
  560. if (ieee80211_is_beacon(fc))
  561. htype = AR5K_PKT_TYPE_BEACON;
  562. else if (ieee80211_is_probe_resp(fc))
  563. htype = AR5K_PKT_TYPE_PROBE_RESP;
  564. else if (ieee80211_is_atim(fc))
  565. htype = AR5K_PKT_TYPE_ATIM;
  566. else if (ieee80211_is_pspoll(fc))
  567. htype = AR5K_PKT_TYPE_PSPOLL;
  568. else
  569. htype = AR5K_PKT_TYPE_NORMAL;
  570. return htype;
  571. }
  572. static int
  573. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
  574. struct ath5k_txq *txq, int padsize)
  575. {
  576. struct ath5k_hw *ah = sc->ah;
  577. struct ath5k_desc *ds = bf->desc;
  578. struct sk_buff *skb = bf->skb;
  579. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  580. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  581. struct ieee80211_rate *rate;
  582. unsigned int mrr_rate[3], mrr_tries[3];
  583. int i, ret;
  584. u16 hw_rate;
  585. u16 cts_rate = 0;
  586. u16 duration = 0;
  587. u8 rc_flags;
  588. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  589. /* XXX endianness */
  590. bf->skbaddr = dma_map_single(sc->dev, skb->data, skb->len,
  591. DMA_TO_DEVICE);
  592. rate = ieee80211_get_tx_rate(sc->hw, info);
  593. if (!rate) {
  594. ret = -EINVAL;
  595. goto err_unmap;
  596. }
  597. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  598. flags |= AR5K_TXDESC_NOACK;
  599. rc_flags = info->control.rates[0].flags;
  600. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  601. rate->hw_value_short : rate->hw_value;
  602. pktlen = skb->len;
  603. /* FIXME: If we are in g mode and rate is a CCK rate
  604. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  605. * from tx power (value is in dB units already) */
  606. if (info->control.hw_key) {
  607. keyidx = info->control.hw_key->hw_key_idx;
  608. pktlen += info->control.hw_key->icv_len;
  609. }
  610. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  611. flags |= AR5K_TXDESC_RTSENA;
  612. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  613. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  614. info->control.vif, pktlen, info));
  615. }
  616. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  617. flags |= AR5K_TXDESC_CTSENA;
  618. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  619. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  620. info->control.vif, pktlen, info));
  621. }
  622. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  623. ieee80211_get_hdrlen_from_skb(skb), padsize,
  624. get_hw_packet_type(skb),
  625. (sc->power_level * 2),
  626. hw_rate,
  627. info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
  628. cts_rate, duration);
  629. if (ret)
  630. goto err_unmap;
  631. memset(mrr_rate, 0, sizeof(mrr_rate));
  632. memset(mrr_tries, 0, sizeof(mrr_tries));
  633. for (i = 0; i < 3; i++) {
  634. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  635. if (!rate)
  636. break;
  637. mrr_rate[i] = rate->hw_value;
  638. mrr_tries[i] = info->control.rates[i + 1].count;
  639. }
  640. ath5k_hw_setup_mrr_tx_desc(ah, ds,
  641. mrr_rate[0], mrr_tries[0],
  642. mrr_rate[1], mrr_tries[1],
  643. mrr_rate[2], mrr_tries[2]);
  644. ds->ds_link = 0;
  645. ds->ds_data = bf->skbaddr;
  646. spin_lock_bh(&txq->lock);
  647. list_add_tail(&bf->list, &txq->q);
  648. txq->txq_len++;
  649. if (txq->link == NULL) /* is this first packet? */
  650. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  651. else /* no, so only link it */
  652. *txq->link = bf->daddr;
  653. txq->link = &ds->ds_link;
  654. ath5k_hw_start_tx_dma(ah, txq->qnum);
  655. mmiowb();
  656. spin_unlock_bh(&txq->lock);
  657. return 0;
  658. err_unmap:
  659. dma_unmap_single(sc->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
  660. return ret;
  661. }
  662. /*******************\
  663. * Descriptors setup *
  664. \*******************/
  665. static int
  666. ath5k_desc_alloc(struct ath5k_softc *sc)
  667. {
  668. struct ath5k_desc *ds;
  669. struct ath5k_buf *bf;
  670. dma_addr_t da;
  671. unsigned int i;
  672. int ret;
  673. /* allocate descriptors */
  674. sc->desc_len = sizeof(struct ath5k_desc) *
  675. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  676. sc->desc = dma_alloc_coherent(sc->dev, sc->desc_len,
  677. &sc->desc_daddr, GFP_KERNEL);
  678. if (sc->desc == NULL) {
  679. ATH5K_ERR(sc, "can't allocate descriptors\n");
  680. ret = -ENOMEM;
  681. goto err;
  682. }
  683. ds = sc->desc;
  684. da = sc->desc_daddr;
  685. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  686. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  687. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  688. sizeof(struct ath5k_buf), GFP_KERNEL);
  689. if (bf == NULL) {
  690. ATH5K_ERR(sc, "can't allocate bufptr\n");
  691. ret = -ENOMEM;
  692. goto err_free;
  693. }
  694. sc->bufptr = bf;
  695. INIT_LIST_HEAD(&sc->rxbuf);
  696. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  697. bf->desc = ds;
  698. bf->daddr = da;
  699. list_add_tail(&bf->list, &sc->rxbuf);
  700. }
  701. INIT_LIST_HEAD(&sc->txbuf);
  702. sc->txbuf_len = ATH_TXBUF;
  703. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  704. bf->desc = ds;
  705. bf->daddr = da;
  706. list_add_tail(&bf->list, &sc->txbuf);
  707. }
  708. /* beacon buffers */
  709. INIT_LIST_HEAD(&sc->bcbuf);
  710. for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  711. bf->desc = ds;
  712. bf->daddr = da;
  713. list_add_tail(&bf->list, &sc->bcbuf);
  714. }
  715. return 0;
  716. err_free:
  717. dma_free_coherent(sc->dev, sc->desc_len, sc->desc, sc->desc_daddr);
  718. err:
  719. sc->desc = NULL;
  720. return ret;
  721. }
  722. void
  723. ath5k_txbuf_free_skb(struct ath5k_softc *sc, struct ath5k_buf *bf)
  724. {
  725. BUG_ON(!bf);
  726. if (!bf->skb)
  727. return;
  728. dma_unmap_single(sc->dev, bf->skbaddr, bf->skb->len,
  729. DMA_TO_DEVICE);
  730. dev_kfree_skb_any(bf->skb);
  731. bf->skb = NULL;
  732. bf->skbaddr = 0;
  733. bf->desc->ds_data = 0;
  734. }
  735. void
  736. ath5k_rxbuf_free_skb(struct ath5k_softc *sc, struct ath5k_buf *bf)
  737. {
  738. struct ath5k_hw *ah = sc->ah;
  739. struct ath_common *common = ath5k_hw_common(ah);
  740. BUG_ON(!bf);
  741. if (!bf->skb)
  742. return;
  743. dma_unmap_single(sc->dev, bf->skbaddr, common->rx_bufsize,
  744. DMA_FROM_DEVICE);
  745. dev_kfree_skb_any(bf->skb);
  746. bf->skb = NULL;
  747. bf->skbaddr = 0;
  748. bf->desc->ds_data = 0;
  749. }
  750. static void
  751. ath5k_desc_free(struct ath5k_softc *sc)
  752. {
  753. struct ath5k_buf *bf;
  754. list_for_each_entry(bf, &sc->txbuf, list)
  755. ath5k_txbuf_free_skb(sc, bf);
  756. list_for_each_entry(bf, &sc->rxbuf, list)
  757. ath5k_rxbuf_free_skb(sc, bf);
  758. list_for_each_entry(bf, &sc->bcbuf, list)
  759. ath5k_txbuf_free_skb(sc, bf);
  760. /* Free memory associated with all descriptors */
  761. dma_free_coherent(sc->dev, sc->desc_len, sc->desc, sc->desc_daddr);
  762. sc->desc = NULL;
  763. sc->desc_daddr = 0;
  764. kfree(sc->bufptr);
  765. sc->bufptr = NULL;
  766. }
  767. /**************\
  768. * Queues setup *
  769. \**************/
  770. static struct ath5k_txq *
  771. ath5k_txq_setup(struct ath5k_softc *sc,
  772. int qtype, int subtype)
  773. {
  774. struct ath5k_hw *ah = sc->ah;
  775. struct ath5k_txq *txq;
  776. struct ath5k_txq_info qi = {
  777. .tqi_subtype = subtype,
  778. /* XXX: default values not correct for B and XR channels,
  779. * but who cares? */
  780. .tqi_aifs = AR5K_TUNE_AIFS,
  781. .tqi_cw_min = AR5K_TUNE_CWMIN,
  782. .tqi_cw_max = AR5K_TUNE_CWMAX
  783. };
  784. int qnum;
  785. /*
  786. * Enable interrupts only for EOL and DESC conditions.
  787. * We mark tx descriptors to receive a DESC interrupt
  788. * when a tx queue gets deep; otherwise we wait for the
  789. * EOL to reap descriptors. Note that this is done to
  790. * reduce interrupt load and this only defers reaping
  791. * descriptors, never transmitting frames. Aside from
  792. * reducing interrupts this also permits more concurrency.
  793. * The only potential downside is if the tx queue backs
  794. * up in which case the top half of the kernel may backup
  795. * due to a lack of tx descriptors.
  796. */
  797. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  798. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  799. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  800. if (qnum < 0) {
  801. /*
  802. * NB: don't print a message, this happens
  803. * normally on parts with too few tx queues
  804. */
  805. return ERR_PTR(qnum);
  806. }
  807. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  808. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  809. qnum, ARRAY_SIZE(sc->txqs));
  810. ath5k_hw_release_tx_queue(ah, qnum);
  811. return ERR_PTR(-EINVAL);
  812. }
  813. txq = &sc->txqs[qnum];
  814. if (!txq->setup) {
  815. txq->qnum = qnum;
  816. txq->link = NULL;
  817. INIT_LIST_HEAD(&txq->q);
  818. spin_lock_init(&txq->lock);
  819. txq->setup = true;
  820. txq->txq_len = 0;
  821. txq->txq_max = ATH5K_TXQ_LEN_MAX;
  822. txq->txq_poll_mark = false;
  823. txq->txq_stuck = 0;
  824. }
  825. return &sc->txqs[qnum];
  826. }
  827. static int
  828. ath5k_beaconq_setup(struct ath5k_hw *ah)
  829. {
  830. struct ath5k_txq_info qi = {
  831. /* XXX: default values not correct for B and XR channels,
  832. * but who cares? */
  833. .tqi_aifs = AR5K_TUNE_AIFS,
  834. .tqi_cw_min = AR5K_TUNE_CWMIN,
  835. .tqi_cw_max = AR5K_TUNE_CWMAX,
  836. /* NB: for dynamic turbo, don't enable any other interrupts */
  837. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  838. };
  839. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  840. }
  841. static int
  842. ath5k_beaconq_config(struct ath5k_softc *sc)
  843. {
  844. struct ath5k_hw *ah = sc->ah;
  845. struct ath5k_txq_info qi;
  846. int ret;
  847. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  848. if (ret)
  849. goto err;
  850. if (sc->opmode == NL80211_IFTYPE_AP ||
  851. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  852. /*
  853. * Always burst out beacon and CAB traffic
  854. * (aifs = cwmin = cwmax = 0)
  855. */
  856. qi.tqi_aifs = 0;
  857. qi.tqi_cw_min = 0;
  858. qi.tqi_cw_max = 0;
  859. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  860. /*
  861. * Adhoc mode; backoff between 0 and (2 * cw_min).
  862. */
  863. qi.tqi_aifs = 0;
  864. qi.tqi_cw_min = 0;
  865. qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
  866. }
  867. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  868. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  869. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  870. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  871. if (ret) {
  872. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  873. "hardware queue!\n", __func__);
  874. goto err;
  875. }
  876. ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
  877. if (ret)
  878. goto err;
  879. /* reconfigure cabq with ready time to 80% of beacon_interval */
  880. ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  881. if (ret)
  882. goto err;
  883. qi.tqi_ready_time = (sc->bintval * 80) / 100;
  884. ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  885. if (ret)
  886. goto err;
  887. ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
  888. err:
  889. return ret;
  890. }
  891. /**
  892. * ath5k_drain_tx_buffs - Empty tx buffers
  893. *
  894. * @sc The &struct ath5k_softc
  895. *
  896. * Empty tx buffers from all queues in preparation
  897. * of a reset or during shutdown.
  898. *
  899. * NB: this assumes output has been stopped and
  900. * we do not need to block ath5k_tx_tasklet
  901. */
  902. static void
  903. ath5k_drain_tx_buffs(struct ath5k_softc *sc)
  904. {
  905. struct ath5k_txq *txq;
  906. struct ath5k_buf *bf, *bf0;
  907. int i;
  908. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
  909. if (sc->txqs[i].setup) {
  910. txq = &sc->txqs[i];
  911. spin_lock_bh(&txq->lock);
  912. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  913. ath5k_debug_printtxbuf(sc, bf);
  914. ath5k_txbuf_free_skb(sc, bf);
  915. spin_lock_bh(&sc->txbuflock);
  916. list_move_tail(&bf->list, &sc->txbuf);
  917. sc->txbuf_len++;
  918. txq->txq_len--;
  919. spin_unlock_bh(&sc->txbuflock);
  920. }
  921. txq->link = NULL;
  922. txq->txq_poll_mark = false;
  923. spin_unlock_bh(&txq->lock);
  924. }
  925. }
  926. }
  927. static void
  928. ath5k_txq_release(struct ath5k_softc *sc)
  929. {
  930. struct ath5k_txq *txq = sc->txqs;
  931. unsigned int i;
  932. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  933. if (txq->setup) {
  934. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  935. txq->setup = false;
  936. }
  937. }
  938. /*************\
  939. * RX Handling *
  940. \*************/
  941. /*
  942. * Enable the receive h/w following a reset.
  943. */
  944. static int
  945. ath5k_rx_start(struct ath5k_softc *sc)
  946. {
  947. struct ath5k_hw *ah = sc->ah;
  948. struct ath_common *common = ath5k_hw_common(ah);
  949. struct ath5k_buf *bf;
  950. int ret;
  951. common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
  952. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
  953. common->cachelsz, common->rx_bufsize);
  954. spin_lock_bh(&sc->rxbuflock);
  955. sc->rxlink = NULL;
  956. list_for_each_entry(bf, &sc->rxbuf, list) {
  957. ret = ath5k_rxbuf_setup(sc, bf);
  958. if (ret != 0) {
  959. spin_unlock_bh(&sc->rxbuflock);
  960. goto err;
  961. }
  962. }
  963. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  964. ath5k_hw_set_rxdp(ah, bf->daddr);
  965. spin_unlock_bh(&sc->rxbuflock);
  966. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  967. ath5k_update_bssid_mask_and_opmode(sc, NULL); /* set filters, etc. */
  968. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  969. return 0;
  970. err:
  971. return ret;
  972. }
  973. /*
  974. * Disable the receive logic on PCU (DRU)
  975. * In preparation for a shutdown.
  976. *
  977. * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
  978. * does.
  979. */
  980. static void
  981. ath5k_rx_stop(struct ath5k_softc *sc)
  982. {
  983. struct ath5k_hw *ah = sc->ah;
  984. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  985. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  986. ath5k_debug_printrxbuffs(sc, ah);
  987. }
  988. static unsigned int
  989. ath5k_rx_decrypted(struct ath5k_softc *sc, struct sk_buff *skb,
  990. struct ath5k_rx_status *rs)
  991. {
  992. struct ath5k_hw *ah = sc->ah;
  993. struct ath_common *common = ath5k_hw_common(ah);
  994. struct ieee80211_hdr *hdr = (void *)skb->data;
  995. unsigned int keyix, hlen;
  996. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  997. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  998. return RX_FLAG_DECRYPTED;
  999. /* Apparently when a default key is used to decrypt the packet
  1000. the hw does not set the index used to decrypt. In such cases
  1001. get the index from the packet. */
  1002. hlen = ieee80211_hdrlen(hdr->frame_control);
  1003. if (ieee80211_has_protected(hdr->frame_control) &&
  1004. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1005. skb->len >= hlen + 4) {
  1006. keyix = skb->data[hlen + 3] >> 6;
  1007. if (test_bit(keyix, common->keymap))
  1008. return RX_FLAG_DECRYPTED;
  1009. }
  1010. return 0;
  1011. }
  1012. static void
  1013. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1014. struct ieee80211_rx_status *rxs)
  1015. {
  1016. struct ath_common *common = ath5k_hw_common(sc->ah);
  1017. u64 tsf, bc_tstamp;
  1018. u32 hw_tu;
  1019. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1020. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1021. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1022. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
  1023. /*
  1024. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1025. * have updated the local TSF. We have to work around various
  1026. * hardware bugs, though...
  1027. */
  1028. tsf = ath5k_hw_get_tsf64(sc->ah);
  1029. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1030. hw_tu = TSF_TO_TU(tsf);
  1031. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1032. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1033. (unsigned long long)bc_tstamp,
  1034. (unsigned long long)rxs->mactime,
  1035. (unsigned long long)(rxs->mactime - bc_tstamp),
  1036. (unsigned long long)tsf);
  1037. /*
  1038. * Sometimes the HW will give us a wrong tstamp in the rx
  1039. * status, causing the timestamp extension to go wrong.
  1040. * (This seems to happen especially with beacon frames bigger
  1041. * than 78 byte (incl. FCS))
  1042. * But we know that the receive timestamp must be later than the
  1043. * timestamp of the beacon since HW must have synced to that.
  1044. *
  1045. * NOTE: here we assume mactime to be after the frame was
  1046. * received, not like mac80211 which defines it at the start.
  1047. */
  1048. if (bc_tstamp > rxs->mactime) {
  1049. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1050. "fixing mactime from %llx to %llx\n",
  1051. (unsigned long long)rxs->mactime,
  1052. (unsigned long long)tsf);
  1053. rxs->mactime = tsf;
  1054. }
  1055. /*
  1056. * Local TSF might have moved higher than our beacon timers,
  1057. * in that case we have to update them to continue sending
  1058. * beacons. This also takes care of synchronizing beacon sending
  1059. * times with other stations.
  1060. */
  1061. if (hw_tu >= sc->nexttbtt)
  1062. ath5k_beacon_update_timers(sc, bc_tstamp);
  1063. /* Check if the beacon timers are still correct, because a TSF
  1064. * update might have created a window between them - for a
  1065. * longer description see the comment of this function: */
  1066. if (!ath5k_hw_check_beacon_timers(sc->ah, sc->bintval)) {
  1067. ath5k_beacon_update_timers(sc, bc_tstamp);
  1068. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1069. "fixed beacon timers after beacon receive\n");
  1070. }
  1071. }
  1072. }
  1073. static void
  1074. ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
  1075. {
  1076. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1077. struct ath5k_hw *ah = sc->ah;
  1078. struct ath_common *common = ath5k_hw_common(ah);
  1079. /* only beacons from our BSSID */
  1080. if (!ieee80211_is_beacon(mgmt->frame_control) ||
  1081. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
  1082. return;
  1083. ewma_add(&ah->ah_beacon_rssi_avg, rssi);
  1084. /* in IBSS mode we should keep RSSI statistics per neighbour */
  1085. /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
  1086. }
  1087. /*
  1088. * Compute padding position. skb must contain an IEEE 802.11 frame
  1089. */
  1090. static int ath5k_common_padpos(struct sk_buff *skb)
  1091. {
  1092. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1093. __le16 frame_control = hdr->frame_control;
  1094. int padpos = 24;
  1095. if (ieee80211_has_a4(frame_control))
  1096. padpos += ETH_ALEN;
  1097. if (ieee80211_is_data_qos(frame_control))
  1098. padpos += IEEE80211_QOS_CTL_LEN;
  1099. return padpos;
  1100. }
  1101. /*
  1102. * This function expects an 802.11 frame and returns the number of
  1103. * bytes added, or -1 if we don't have enough header room.
  1104. */
  1105. static int ath5k_add_padding(struct sk_buff *skb)
  1106. {
  1107. int padpos = ath5k_common_padpos(skb);
  1108. int padsize = padpos & 3;
  1109. if (padsize && skb->len > padpos) {
  1110. if (skb_headroom(skb) < padsize)
  1111. return -1;
  1112. skb_push(skb, padsize);
  1113. memmove(skb->data, skb->data + padsize, padpos);
  1114. return padsize;
  1115. }
  1116. return 0;
  1117. }
  1118. /*
  1119. * The MAC header is padded to have 32-bit boundary if the
  1120. * packet payload is non-zero. The general calculation for
  1121. * padsize would take into account odd header lengths:
  1122. * padsize = 4 - (hdrlen & 3); however, since only
  1123. * even-length headers are used, padding can only be 0 or 2
  1124. * bytes and we can optimize this a bit. We must not try to
  1125. * remove padding from short control frames that do not have a
  1126. * payload.
  1127. *
  1128. * This function expects an 802.11 frame and returns the number of
  1129. * bytes removed.
  1130. */
  1131. static int ath5k_remove_padding(struct sk_buff *skb)
  1132. {
  1133. int padpos = ath5k_common_padpos(skb);
  1134. int padsize = padpos & 3;
  1135. if (padsize && skb->len >= padpos + padsize) {
  1136. memmove(skb->data + padsize, skb->data, padpos);
  1137. skb_pull(skb, padsize);
  1138. return padsize;
  1139. }
  1140. return 0;
  1141. }
  1142. static void
  1143. ath5k_receive_frame(struct ath5k_softc *sc, struct sk_buff *skb,
  1144. struct ath5k_rx_status *rs)
  1145. {
  1146. struct ieee80211_rx_status *rxs;
  1147. ath5k_remove_padding(skb);
  1148. rxs = IEEE80211_SKB_RXCB(skb);
  1149. rxs->flag = 0;
  1150. if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
  1151. rxs->flag |= RX_FLAG_MMIC_ERROR;
  1152. /*
  1153. * always extend the mac timestamp, since this information is
  1154. * also needed for proper IBSS merging.
  1155. *
  1156. * XXX: it might be too late to do it here, since rs_tstamp is
  1157. * 15bit only. that means TSF extension has to be done within
  1158. * 32768usec (about 32ms). it might be necessary to move this to
  1159. * the interrupt handler, like it is done in madwifi.
  1160. *
  1161. * Unfortunately we don't know when the hardware takes the rx
  1162. * timestamp (beginning of phy frame, data frame, end of rx?).
  1163. * The only thing we know is that it is hardware specific...
  1164. * On AR5213 it seems the rx timestamp is at the end of the
  1165. * frame, but i'm not sure.
  1166. *
  1167. * NOTE: mac80211 defines mactime at the beginning of the first
  1168. * data symbol. Since we don't have any time references it's
  1169. * impossible to comply to that. This affects IBSS merge only
  1170. * right now, so it's not too bad...
  1171. */
  1172. rxs->mactime = ath5k_extend_tsf(sc->ah, rs->rs_tstamp);
  1173. rxs->flag |= RX_FLAG_MACTIME_MPDU;
  1174. rxs->freq = sc->curchan->center_freq;
  1175. rxs->band = sc->curchan->band;
  1176. rxs->signal = sc->ah->ah_noise_floor + rs->rs_rssi;
  1177. rxs->antenna = rs->rs_antenna;
  1178. if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
  1179. sc->stats.antenna_rx[rs->rs_antenna]++;
  1180. else
  1181. sc->stats.antenna_rx[0]++; /* invalid */
  1182. rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs->rs_rate);
  1183. rxs->flag |= ath5k_rx_decrypted(sc, skb, rs);
  1184. if (rxs->rate_idx >= 0 && rs->rs_rate ==
  1185. sc->sbands[sc->curchan->band].bitrates[rxs->rate_idx].hw_value_short)
  1186. rxs->flag |= RX_FLAG_SHORTPRE;
  1187. trace_ath5k_rx(sc, skb);
  1188. ath5k_update_beacon_rssi(sc, skb, rs->rs_rssi);
  1189. /* check beacons in IBSS mode */
  1190. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1191. ath5k_check_ibss_tsf(sc, skb, rxs);
  1192. ieee80211_rx(sc->hw, skb);
  1193. }
  1194. /** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
  1195. *
  1196. * Check if we want to further process this frame or not. Also update
  1197. * statistics. Return true if we want this frame, false if not.
  1198. */
  1199. static bool
  1200. ath5k_receive_frame_ok(struct ath5k_softc *sc, struct ath5k_rx_status *rs)
  1201. {
  1202. sc->stats.rx_all_count++;
  1203. sc->stats.rx_bytes_count += rs->rs_datalen;
  1204. if (unlikely(rs->rs_status)) {
  1205. if (rs->rs_status & AR5K_RXERR_CRC)
  1206. sc->stats.rxerr_crc++;
  1207. if (rs->rs_status & AR5K_RXERR_FIFO)
  1208. sc->stats.rxerr_fifo++;
  1209. if (rs->rs_status & AR5K_RXERR_PHY) {
  1210. sc->stats.rxerr_phy++;
  1211. if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
  1212. sc->stats.rxerr_phy_code[rs->rs_phyerr]++;
  1213. return false;
  1214. }
  1215. if (rs->rs_status & AR5K_RXERR_DECRYPT) {
  1216. /*
  1217. * Decrypt error. If the error occurred
  1218. * because there was no hardware key, then
  1219. * let the frame through so the upper layers
  1220. * can process it. This is necessary for 5210
  1221. * parts which have no way to setup a ``clear''
  1222. * key cache entry.
  1223. *
  1224. * XXX do key cache faulting
  1225. */
  1226. sc->stats.rxerr_decrypt++;
  1227. if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
  1228. !(rs->rs_status & AR5K_RXERR_CRC))
  1229. return true;
  1230. }
  1231. if (rs->rs_status & AR5K_RXERR_MIC) {
  1232. sc->stats.rxerr_mic++;
  1233. return true;
  1234. }
  1235. /* reject any frames with non-crypto errors */
  1236. if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
  1237. return false;
  1238. }
  1239. if (unlikely(rs->rs_more)) {
  1240. sc->stats.rxerr_jumbo++;
  1241. return false;
  1242. }
  1243. return true;
  1244. }
  1245. static void
  1246. ath5k_set_current_imask(struct ath5k_softc *sc)
  1247. {
  1248. enum ath5k_int imask = sc->imask;
  1249. unsigned long flags;
  1250. spin_lock_irqsave(&sc->irqlock, flags);
  1251. if (sc->rx_pending)
  1252. imask &= ~AR5K_INT_RX_ALL;
  1253. if (sc->tx_pending)
  1254. imask &= ~AR5K_INT_TX_ALL;
  1255. ath5k_hw_set_imr(sc->ah, imask);
  1256. spin_unlock_irqrestore(&sc->irqlock, flags);
  1257. }
  1258. static void
  1259. ath5k_tasklet_rx(unsigned long data)
  1260. {
  1261. struct ath5k_rx_status rs = {};
  1262. struct sk_buff *skb, *next_skb;
  1263. dma_addr_t next_skb_addr;
  1264. struct ath5k_softc *sc = (void *)data;
  1265. struct ath5k_hw *ah = sc->ah;
  1266. struct ath_common *common = ath5k_hw_common(ah);
  1267. struct ath5k_buf *bf;
  1268. struct ath5k_desc *ds;
  1269. int ret;
  1270. spin_lock(&sc->rxbuflock);
  1271. if (list_empty(&sc->rxbuf)) {
  1272. ATH5K_WARN(sc, "empty rx buf pool\n");
  1273. goto unlock;
  1274. }
  1275. do {
  1276. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1277. BUG_ON(bf->skb == NULL);
  1278. skb = bf->skb;
  1279. ds = bf->desc;
  1280. /* bail if HW is still using self-linked descriptor */
  1281. if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
  1282. break;
  1283. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1284. if (unlikely(ret == -EINPROGRESS))
  1285. break;
  1286. else if (unlikely(ret)) {
  1287. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1288. sc->stats.rxerr_proc++;
  1289. break;
  1290. }
  1291. if (ath5k_receive_frame_ok(sc, &rs)) {
  1292. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1293. /*
  1294. * If we can't replace bf->skb with a new skb under
  1295. * memory pressure, just skip this packet
  1296. */
  1297. if (!next_skb)
  1298. goto next;
  1299. dma_unmap_single(sc->dev, bf->skbaddr,
  1300. common->rx_bufsize,
  1301. DMA_FROM_DEVICE);
  1302. skb_put(skb, rs.rs_datalen);
  1303. ath5k_receive_frame(sc, skb, &rs);
  1304. bf->skb = next_skb;
  1305. bf->skbaddr = next_skb_addr;
  1306. }
  1307. next:
  1308. list_move_tail(&bf->list, &sc->rxbuf);
  1309. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1310. unlock:
  1311. spin_unlock(&sc->rxbuflock);
  1312. sc->rx_pending = false;
  1313. ath5k_set_current_imask(sc);
  1314. }
  1315. /*************\
  1316. * TX Handling *
  1317. \*************/
  1318. void
  1319. ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  1320. struct ath5k_txq *txq)
  1321. {
  1322. struct ath5k_softc *sc = hw->priv;
  1323. struct ath5k_buf *bf;
  1324. unsigned long flags;
  1325. int padsize;
  1326. trace_ath5k_tx(sc, skb, txq);
  1327. /*
  1328. * The hardware expects the header padded to 4 byte boundaries.
  1329. * If this is not the case, we add the padding after the header.
  1330. */
  1331. padsize = ath5k_add_padding(skb);
  1332. if (padsize < 0) {
  1333. ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
  1334. " headroom to pad");
  1335. goto drop_packet;
  1336. }
  1337. if (txq->txq_len >= txq->txq_max)
  1338. ieee80211_stop_queue(hw, txq->qnum);
  1339. spin_lock_irqsave(&sc->txbuflock, flags);
  1340. if (list_empty(&sc->txbuf)) {
  1341. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  1342. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1343. ieee80211_stop_queues(hw);
  1344. goto drop_packet;
  1345. }
  1346. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  1347. list_del(&bf->list);
  1348. sc->txbuf_len--;
  1349. if (list_empty(&sc->txbuf))
  1350. ieee80211_stop_queues(hw);
  1351. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1352. bf->skb = skb;
  1353. if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
  1354. bf->skb = NULL;
  1355. spin_lock_irqsave(&sc->txbuflock, flags);
  1356. list_add_tail(&bf->list, &sc->txbuf);
  1357. sc->txbuf_len++;
  1358. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1359. goto drop_packet;
  1360. }
  1361. return;
  1362. drop_packet:
  1363. dev_kfree_skb_any(skb);
  1364. }
  1365. static void
  1366. ath5k_tx_frame_completed(struct ath5k_softc *sc, struct sk_buff *skb,
  1367. struct ath5k_txq *txq, struct ath5k_tx_status *ts)
  1368. {
  1369. struct ieee80211_tx_info *info;
  1370. u8 tries[3];
  1371. int i;
  1372. sc->stats.tx_all_count++;
  1373. sc->stats.tx_bytes_count += skb->len;
  1374. info = IEEE80211_SKB_CB(skb);
  1375. tries[0] = info->status.rates[0].count;
  1376. tries[1] = info->status.rates[1].count;
  1377. tries[2] = info->status.rates[2].count;
  1378. ieee80211_tx_info_clear_status(info);
  1379. for (i = 0; i < ts->ts_final_idx; i++) {
  1380. struct ieee80211_tx_rate *r =
  1381. &info->status.rates[i];
  1382. r->count = tries[i];
  1383. }
  1384. info->status.rates[ts->ts_final_idx].count = ts->ts_final_retry;
  1385. info->status.rates[ts->ts_final_idx + 1].idx = -1;
  1386. if (unlikely(ts->ts_status)) {
  1387. sc->stats.ack_fail++;
  1388. if (ts->ts_status & AR5K_TXERR_FILT) {
  1389. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1390. sc->stats.txerr_filt++;
  1391. }
  1392. if (ts->ts_status & AR5K_TXERR_XRETRY)
  1393. sc->stats.txerr_retry++;
  1394. if (ts->ts_status & AR5K_TXERR_FIFO)
  1395. sc->stats.txerr_fifo++;
  1396. } else {
  1397. info->flags |= IEEE80211_TX_STAT_ACK;
  1398. info->status.ack_signal = ts->ts_rssi;
  1399. /* count the successful attempt as well */
  1400. info->status.rates[ts->ts_final_idx].count++;
  1401. }
  1402. /*
  1403. * Remove MAC header padding before giving the frame
  1404. * back to mac80211.
  1405. */
  1406. ath5k_remove_padding(skb);
  1407. if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
  1408. sc->stats.antenna_tx[ts->ts_antenna]++;
  1409. else
  1410. sc->stats.antenna_tx[0]++; /* invalid */
  1411. trace_ath5k_tx_complete(sc, skb, txq, ts);
  1412. ieee80211_tx_status(sc->hw, skb);
  1413. }
  1414. static void
  1415. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1416. {
  1417. struct ath5k_tx_status ts = {};
  1418. struct ath5k_buf *bf, *bf0;
  1419. struct ath5k_desc *ds;
  1420. struct sk_buff *skb;
  1421. int ret;
  1422. spin_lock(&txq->lock);
  1423. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1424. txq->txq_poll_mark = false;
  1425. /* skb might already have been processed last time. */
  1426. if (bf->skb != NULL) {
  1427. ds = bf->desc;
  1428. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1429. if (unlikely(ret == -EINPROGRESS))
  1430. break;
  1431. else if (unlikely(ret)) {
  1432. ATH5K_ERR(sc,
  1433. "error %d while processing "
  1434. "queue %u\n", ret, txq->qnum);
  1435. break;
  1436. }
  1437. skb = bf->skb;
  1438. bf->skb = NULL;
  1439. dma_unmap_single(sc->dev, bf->skbaddr, skb->len,
  1440. DMA_TO_DEVICE);
  1441. ath5k_tx_frame_completed(sc, skb, txq, &ts);
  1442. }
  1443. /*
  1444. * It's possible that the hardware can say the buffer is
  1445. * completed when it hasn't yet loaded the ds_link from
  1446. * host memory and moved on.
  1447. * Always keep the last descriptor to avoid HW races...
  1448. */
  1449. if (ath5k_hw_get_txdp(sc->ah, txq->qnum) != bf->daddr) {
  1450. spin_lock(&sc->txbuflock);
  1451. list_move_tail(&bf->list, &sc->txbuf);
  1452. sc->txbuf_len++;
  1453. txq->txq_len--;
  1454. spin_unlock(&sc->txbuflock);
  1455. }
  1456. }
  1457. spin_unlock(&txq->lock);
  1458. if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
  1459. ieee80211_wake_queue(sc->hw, txq->qnum);
  1460. }
  1461. static void
  1462. ath5k_tasklet_tx(unsigned long data)
  1463. {
  1464. int i;
  1465. struct ath5k_softc *sc = (void *)data;
  1466. for (i = 0; i < AR5K_NUM_TX_QUEUES; i++)
  1467. if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
  1468. ath5k_tx_processq(sc, &sc->txqs[i]);
  1469. sc->tx_pending = false;
  1470. ath5k_set_current_imask(sc);
  1471. }
  1472. /*****************\
  1473. * Beacon handling *
  1474. \*****************/
  1475. /*
  1476. * Setup the beacon frame for transmit.
  1477. */
  1478. static int
  1479. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1480. {
  1481. struct sk_buff *skb = bf->skb;
  1482. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1483. struct ath5k_hw *ah = sc->ah;
  1484. struct ath5k_desc *ds;
  1485. int ret = 0;
  1486. u8 antenna;
  1487. u32 flags;
  1488. const int padsize = 0;
  1489. bf->skbaddr = dma_map_single(sc->dev, skb->data, skb->len,
  1490. DMA_TO_DEVICE);
  1491. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1492. "skbaddr %llx\n", skb, skb->data, skb->len,
  1493. (unsigned long long)bf->skbaddr);
  1494. if (dma_mapping_error(sc->dev, bf->skbaddr)) {
  1495. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1496. return -EIO;
  1497. }
  1498. ds = bf->desc;
  1499. antenna = ah->ah_tx_ant;
  1500. flags = AR5K_TXDESC_NOACK;
  1501. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1502. ds->ds_link = bf->daddr; /* self-linked */
  1503. flags |= AR5K_TXDESC_VEOL;
  1504. } else
  1505. ds->ds_link = 0;
  1506. /*
  1507. * If we use multiple antennas on AP and use
  1508. * the Sectored AP scenario, switch antenna every
  1509. * 4 beacons to make sure everybody hears our AP.
  1510. * When a client tries to associate, hw will keep
  1511. * track of the tx antenna to be used for this client
  1512. * automaticaly, based on ACKed packets.
  1513. *
  1514. * Note: AP still listens and transmits RTS on the
  1515. * default antenna which is supposed to be an omni.
  1516. *
  1517. * Note2: On sectored scenarios it's possible to have
  1518. * multiple antennas (1 omni -- the default -- and 14
  1519. * sectors), so if we choose to actually support this
  1520. * mode, we need to allow the user to set how many antennas
  1521. * we have and tweak the code below to send beacons
  1522. * on all of them.
  1523. */
  1524. if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
  1525. antenna = sc->bsent & 4 ? 2 : 1;
  1526. /* FIXME: If we are in g mode and rate is a CCK rate
  1527. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1528. * from tx power (value is in dB units already) */
  1529. ds->ds_data = bf->skbaddr;
  1530. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1531. ieee80211_get_hdrlen_from_skb(skb), padsize,
  1532. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1533. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1534. 1, AR5K_TXKEYIX_INVALID,
  1535. antenna, flags, 0, 0);
  1536. if (ret)
  1537. goto err_unmap;
  1538. return 0;
  1539. err_unmap:
  1540. dma_unmap_single(sc->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
  1541. return ret;
  1542. }
  1543. /*
  1544. * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
  1545. * this is called only once at config_bss time, for AP we do it every
  1546. * SWBA interrupt so that the TIM will reflect buffered frames.
  1547. *
  1548. * Called with the beacon lock.
  1549. */
  1550. int
  1551. ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  1552. {
  1553. int ret;
  1554. struct ath5k_softc *sc = hw->priv;
  1555. struct ath5k_vif *avf = (void *)vif->drv_priv;
  1556. struct sk_buff *skb;
  1557. if (WARN_ON(!vif)) {
  1558. ret = -EINVAL;
  1559. goto out;
  1560. }
  1561. skb = ieee80211_beacon_get(hw, vif);
  1562. if (!skb) {
  1563. ret = -ENOMEM;
  1564. goto out;
  1565. }
  1566. ath5k_txbuf_free_skb(sc, avf->bbuf);
  1567. avf->bbuf->skb = skb;
  1568. ret = ath5k_beacon_setup(sc, avf->bbuf);
  1569. if (ret)
  1570. avf->bbuf->skb = NULL;
  1571. out:
  1572. return ret;
  1573. }
  1574. /*
  1575. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1576. * frame contents are done as needed and the slot time is
  1577. * also adjusted based on current state.
  1578. *
  1579. * This is called from software irq context (beacontq tasklets)
  1580. * or user context from ath5k_beacon_config.
  1581. */
  1582. static void
  1583. ath5k_beacon_send(struct ath5k_softc *sc)
  1584. {
  1585. struct ath5k_hw *ah = sc->ah;
  1586. struct ieee80211_vif *vif;
  1587. struct ath5k_vif *avf;
  1588. struct ath5k_buf *bf;
  1589. struct sk_buff *skb;
  1590. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1591. /*
  1592. * Check if the previous beacon has gone out. If
  1593. * not, don't don't try to post another: skip this
  1594. * period and wait for the next. Missed beacons
  1595. * indicate a problem and should not occur. If we
  1596. * miss too many consecutive beacons reset the device.
  1597. */
  1598. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1599. sc->bmisscount++;
  1600. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1601. "missed %u consecutive beacons\n", sc->bmisscount);
  1602. if (sc->bmisscount > 10) { /* NB: 10 is a guess */
  1603. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1604. "stuck beacon time (%u missed)\n",
  1605. sc->bmisscount);
  1606. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1607. "stuck beacon, resetting\n");
  1608. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1609. }
  1610. return;
  1611. }
  1612. if (unlikely(sc->bmisscount != 0)) {
  1613. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1614. "resume beacon xmit after %u misses\n",
  1615. sc->bmisscount);
  1616. sc->bmisscount = 0;
  1617. }
  1618. if ((sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) ||
  1619. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1620. u64 tsf = ath5k_hw_get_tsf64(ah);
  1621. u32 tsftu = TSF_TO_TU(tsf);
  1622. int slot = ((tsftu % sc->bintval) * ATH_BCBUF) / sc->bintval;
  1623. vif = sc->bslot[(slot + 1) % ATH_BCBUF];
  1624. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1625. "tsf %llx tsftu %x intval %u slot %u vif %p\n",
  1626. (unsigned long long)tsf, tsftu, sc->bintval, slot, vif);
  1627. } else /* only one interface */
  1628. vif = sc->bslot[0];
  1629. if (!vif)
  1630. return;
  1631. avf = (void *)vif->drv_priv;
  1632. bf = avf->bbuf;
  1633. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1634. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1635. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1636. return;
  1637. }
  1638. /*
  1639. * Stop any current dma and put the new frame on the queue.
  1640. * This should never fail since we check above that no frames
  1641. * are still pending on the queue.
  1642. */
  1643. if (unlikely(ath5k_hw_stop_beacon_queue(ah, sc->bhalq))) {
  1644. ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
  1645. /* NB: hw still stops DMA, so proceed */
  1646. }
  1647. /* refresh the beacon for AP or MESH mode */
  1648. if (sc->opmode == NL80211_IFTYPE_AP ||
  1649. sc->opmode == NL80211_IFTYPE_MESH_POINT)
  1650. ath5k_beacon_update(sc->hw, vif);
  1651. trace_ath5k_tx(sc, bf->skb, &sc->txqs[sc->bhalq]);
  1652. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1653. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1654. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1655. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1656. skb = ieee80211_get_buffered_bc(sc->hw, vif);
  1657. while (skb) {
  1658. ath5k_tx_queue(sc->hw, skb, sc->cabq);
  1659. skb = ieee80211_get_buffered_bc(sc->hw, vif);
  1660. }
  1661. sc->bsent++;
  1662. }
  1663. /**
  1664. * ath5k_beacon_update_timers - update beacon timers
  1665. *
  1666. * @sc: struct ath5k_softc pointer we are operating on
  1667. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1668. * beacon timer update based on the current HW TSF.
  1669. *
  1670. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1671. * of a received beacon or the current local hardware TSF and write it to the
  1672. * beacon timer registers.
  1673. *
  1674. * This is called in a variety of situations, e.g. when a beacon is received,
  1675. * when a TSF update has been detected, but also when an new IBSS is created or
  1676. * when we otherwise know we have to update the timers, but we keep it in this
  1677. * function to have it all together in one place.
  1678. */
  1679. void
  1680. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1681. {
  1682. struct ath5k_hw *ah = sc->ah;
  1683. u32 nexttbtt, intval, hw_tu, bc_tu;
  1684. u64 hw_tsf;
  1685. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1686. if (sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) {
  1687. intval /= ATH_BCBUF; /* staggered multi-bss beacons */
  1688. if (intval < 15)
  1689. ATH5K_WARN(sc, "intval %u is too low, min 15\n",
  1690. intval);
  1691. }
  1692. if (WARN_ON(!intval))
  1693. return;
  1694. /* beacon TSF converted to TU */
  1695. bc_tu = TSF_TO_TU(bc_tsf);
  1696. /* current TSF converted to TU */
  1697. hw_tsf = ath5k_hw_get_tsf64(ah);
  1698. hw_tu = TSF_TO_TU(hw_tsf);
  1699. #define FUDGE (AR5K_TUNE_SW_BEACON_RESP + 3)
  1700. /* We use FUDGE to make sure the next TBTT is ahead of the current TU.
  1701. * Since we later subtract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
  1702. * configuration we need to make sure it is bigger than that. */
  1703. if (bc_tsf == -1) {
  1704. /*
  1705. * no beacons received, called internally.
  1706. * just need to refresh timers based on HW TSF.
  1707. */
  1708. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1709. } else if (bc_tsf == 0) {
  1710. /*
  1711. * no beacon received, probably called by ath5k_reset_tsf().
  1712. * reset TSF to start with 0.
  1713. */
  1714. nexttbtt = intval;
  1715. intval |= AR5K_BEACON_RESET_TSF;
  1716. } else if (bc_tsf > hw_tsf) {
  1717. /*
  1718. * beacon received, SW merge happened but HW TSF not yet updated.
  1719. * not possible to reconfigure timers yet, but next time we
  1720. * receive a beacon with the same BSSID, the hardware will
  1721. * automatically update the TSF and then we need to reconfigure
  1722. * the timers.
  1723. */
  1724. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1725. "need to wait for HW TSF sync\n");
  1726. return;
  1727. } else {
  1728. /*
  1729. * most important case for beacon synchronization between STA.
  1730. *
  1731. * beacon received and HW TSF has been already updated by HW.
  1732. * update next TBTT based on the TSF of the beacon, but make
  1733. * sure it is ahead of our local TSF timer.
  1734. */
  1735. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1736. }
  1737. #undef FUDGE
  1738. sc->nexttbtt = nexttbtt;
  1739. intval |= AR5K_BEACON_ENA;
  1740. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1741. /*
  1742. * debugging output last in order to preserve the time critical aspect
  1743. * of this function
  1744. */
  1745. if (bc_tsf == -1)
  1746. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1747. "reconfigured timers based on HW TSF\n");
  1748. else if (bc_tsf == 0)
  1749. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1750. "reset HW TSF and timers\n");
  1751. else
  1752. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1753. "updated timers based on beacon TSF\n");
  1754. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1755. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1756. (unsigned long long) bc_tsf,
  1757. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1758. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1759. intval & AR5K_BEACON_PERIOD,
  1760. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1761. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1762. }
  1763. /**
  1764. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1765. *
  1766. * @sc: struct ath5k_softc pointer we are operating on
  1767. *
  1768. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1769. * interrupts to detect TSF updates only.
  1770. */
  1771. void
  1772. ath5k_beacon_config(struct ath5k_softc *sc)
  1773. {
  1774. struct ath5k_hw *ah = sc->ah;
  1775. unsigned long flags;
  1776. spin_lock_irqsave(&sc->block, flags);
  1777. sc->bmisscount = 0;
  1778. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1779. if (sc->enable_beacon) {
  1780. /*
  1781. * In IBSS mode we use a self-linked tx descriptor and let the
  1782. * hardware send the beacons automatically. We have to load it
  1783. * only once here.
  1784. * We use the SWBA interrupt only to keep track of the beacon
  1785. * timers in order to detect automatic TSF updates.
  1786. */
  1787. ath5k_beaconq_config(sc);
  1788. sc->imask |= AR5K_INT_SWBA;
  1789. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1790. if (ath5k_hw_hasveol(ah))
  1791. ath5k_beacon_send(sc);
  1792. } else
  1793. ath5k_beacon_update_timers(sc, -1);
  1794. } else {
  1795. ath5k_hw_stop_beacon_queue(sc->ah, sc->bhalq);
  1796. }
  1797. ath5k_hw_set_imr(ah, sc->imask);
  1798. mmiowb();
  1799. spin_unlock_irqrestore(&sc->block, flags);
  1800. }
  1801. static void ath5k_tasklet_beacon(unsigned long data)
  1802. {
  1803. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  1804. /*
  1805. * Software beacon alert--time to send a beacon.
  1806. *
  1807. * In IBSS mode we use this interrupt just to
  1808. * keep track of the next TBTT (target beacon
  1809. * transmission time) in order to detect wether
  1810. * automatic TSF updates happened.
  1811. */
  1812. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1813. /* XXX: only if VEOL suppported */
  1814. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  1815. sc->nexttbtt += sc->bintval;
  1816. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1817. "SWBA nexttbtt: %x hw_tu: %x "
  1818. "TSF: %llx\n",
  1819. sc->nexttbtt,
  1820. TSF_TO_TU(tsf),
  1821. (unsigned long long) tsf);
  1822. } else {
  1823. spin_lock(&sc->block);
  1824. ath5k_beacon_send(sc);
  1825. spin_unlock(&sc->block);
  1826. }
  1827. }
  1828. /********************\
  1829. * Interrupt handling *
  1830. \********************/
  1831. static void
  1832. ath5k_intr_calibration_poll(struct ath5k_hw *ah)
  1833. {
  1834. if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
  1835. !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
  1836. /* run ANI only when full calibration is not active */
  1837. ah->ah_cal_next_ani = jiffies +
  1838. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
  1839. tasklet_schedule(&ah->ah_sc->ani_tasklet);
  1840. } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
  1841. ah->ah_cal_next_full = jiffies +
  1842. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
  1843. tasklet_schedule(&ah->ah_sc->calib);
  1844. }
  1845. /* we could use SWI to generate enough interrupts to meet our
  1846. * calibration interval requirements, if necessary:
  1847. * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
  1848. }
  1849. static void
  1850. ath5k_schedule_rx(struct ath5k_softc *sc)
  1851. {
  1852. sc->rx_pending = true;
  1853. tasklet_schedule(&sc->rxtq);
  1854. }
  1855. static void
  1856. ath5k_schedule_tx(struct ath5k_softc *sc)
  1857. {
  1858. sc->tx_pending = true;
  1859. tasklet_schedule(&sc->txtq);
  1860. }
  1861. static irqreturn_t
  1862. ath5k_intr(int irq, void *dev_id)
  1863. {
  1864. struct ath5k_softc *sc = dev_id;
  1865. struct ath5k_hw *ah = sc->ah;
  1866. enum ath5k_int status;
  1867. unsigned int counter = 1000;
  1868. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  1869. ((ath5k_get_bus_type(ah) != ATH_AHB) &&
  1870. !ath5k_hw_is_intr_pending(ah))))
  1871. return IRQ_NONE;
  1872. do {
  1873. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  1874. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  1875. status, sc->imask);
  1876. if (unlikely(status & AR5K_INT_FATAL)) {
  1877. /*
  1878. * Fatal errors are unrecoverable.
  1879. * Typically these are caused by DMA errors.
  1880. */
  1881. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1882. "fatal int, resetting\n");
  1883. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1884. } else if (unlikely(status & AR5K_INT_RXORN)) {
  1885. /*
  1886. * Receive buffers are full. Either the bus is busy or
  1887. * the CPU is not fast enough to process all received
  1888. * frames.
  1889. * Older chipsets need a reset to come out of this
  1890. * condition, but we treat it as RX for newer chips.
  1891. * We don't know exactly which versions need a reset -
  1892. * this guess is copied from the HAL.
  1893. */
  1894. sc->stats.rxorn_intr++;
  1895. if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
  1896. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1897. "rx overrun, resetting\n");
  1898. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1899. } else
  1900. ath5k_schedule_rx(sc);
  1901. } else {
  1902. if (status & AR5K_INT_SWBA)
  1903. tasklet_hi_schedule(&sc->beacontq);
  1904. if (status & AR5K_INT_RXEOL) {
  1905. /*
  1906. * NB: the hardware should re-read the link when
  1907. * RXE bit is written, but it doesn't work at
  1908. * least on older hardware revs.
  1909. */
  1910. sc->stats.rxeol_intr++;
  1911. }
  1912. if (status & AR5K_INT_TXURN) {
  1913. /* bump tx trigger level */
  1914. ath5k_hw_update_tx_triglevel(ah, true);
  1915. }
  1916. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  1917. ath5k_schedule_rx(sc);
  1918. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  1919. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  1920. ath5k_schedule_tx(sc);
  1921. if (status & AR5K_INT_BMISS) {
  1922. /* TODO */
  1923. }
  1924. if (status & AR5K_INT_MIB) {
  1925. sc->stats.mib_intr++;
  1926. ath5k_hw_update_mib_counters(ah);
  1927. ath5k_ani_mib_intr(ah);
  1928. }
  1929. if (status & AR5K_INT_GPIO)
  1930. tasklet_schedule(&sc->rf_kill.toggleq);
  1931. }
  1932. if (ath5k_get_bus_type(ah) == ATH_AHB)
  1933. break;
  1934. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  1935. if (sc->rx_pending || sc->tx_pending)
  1936. ath5k_set_current_imask(sc);
  1937. if (unlikely(!counter))
  1938. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  1939. ath5k_intr_calibration_poll(ah);
  1940. return IRQ_HANDLED;
  1941. }
  1942. /*
  1943. * Periodically recalibrate the PHY to account
  1944. * for temperature/environment changes.
  1945. */
  1946. static void
  1947. ath5k_tasklet_calibrate(unsigned long data)
  1948. {
  1949. struct ath5k_softc *sc = (void *)data;
  1950. struct ath5k_hw *ah = sc->ah;
  1951. /* Only full calibration for now */
  1952. ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
  1953. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  1954. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  1955. sc->curchan->hw_value);
  1956. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  1957. /*
  1958. * Rfgain is out of bounds, reset the chip
  1959. * to load new gain values.
  1960. */
  1961. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  1962. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1963. }
  1964. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  1965. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  1966. ieee80211_frequency_to_channel(
  1967. sc->curchan->center_freq));
  1968. /* Noise floor calibration interrupts rx/tx path while I/Q calibration
  1969. * doesn't.
  1970. * TODO: We should stop TX here, so that it doesn't interfere.
  1971. * Note that stopping the queues is not enough to stop TX! */
  1972. if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
  1973. ah->ah_cal_next_nf = jiffies +
  1974. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
  1975. ath5k_hw_update_noise_floor(ah);
  1976. }
  1977. ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
  1978. }
  1979. static void
  1980. ath5k_tasklet_ani(unsigned long data)
  1981. {
  1982. struct ath5k_softc *sc = (void *)data;
  1983. struct ath5k_hw *ah = sc->ah;
  1984. ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
  1985. ath5k_ani_calibration(ah);
  1986. ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
  1987. }
  1988. static void
  1989. ath5k_tx_complete_poll_work(struct work_struct *work)
  1990. {
  1991. struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
  1992. tx_complete_work.work);
  1993. struct ath5k_txq *txq;
  1994. int i;
  1995. bool needreset = false;
  1996. mutex_lock(&sc->lock);
  1997. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
  1998. if (sc->txqs[i].setup) {
  1999. txq = &sc->txqs[i];
  2000. spin_lock_bh(&txq->lock);
  2001. if (txq->txq_len > 1) {
  2002. if (txq->txq_poll_mark) {
  2003. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT,
  2004. "TX queue stuck %d\n",
  2005. txq->qnum);
  2006. needreset = true;
  2007. txq->txq_stuck++;
  2008. spin_unlock_bh(&txq->lock);
  2009. break;
  2010. } else {
  2011. txq->txq_poll_mark = true;
  2012. }
  2013. }
  2014. spin_unlock_bh(&txq->lock);
  2015. }
  2016. }
  2017. if (needreset) {
  2018. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2019. "TX queues stuck, resetting\n");
  2020. ath5k_reset(sc, NULL, true);
  2021. }
  2022. mutex_unlock(&sc->lock);
  2023. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  2024. msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
  2025. }
  2026. /*************************\
  2027. * Initialization routines *
  2028. \*************************/
  2029. int __devinit
  2030. ath5k_init_softc(struct ath5k_softc *sc, const struct ath_bus_ops *bus_ops)
  2031. {
  2032. struct ieee80211_hw *hw = sc->hw;
  2033. struct ath_common *common;
  2034. int ret;
  2035. int csz;
  2036. /* Initialize driver private data */
  2037. SET_IEEE80211_DEV(hw, sc->dev);
  2038. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  2039. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  2040. IEEE80211_HW_SIGNAL_DBM |
  2041. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  2042. hw->wiphy->interface_modes =
  2043. BIT(NL80211_IFTYPE_AP) |
  2044. BIT(NL80211_IFTYPE_STATION) |
  2045. BIT(NL80211_IFTYPE_ADHOC) |
  2046. BIT(NL80211_IFTYPE_MESH_POINT);
  2047. /* both antennas can be configured as RX or TX */
  2048. hw->wiphy->available_antennas_tx = 0x3;
  2049. hw->wiphy->available_antennas_rx = 0x3;
  2050. hw->extra_tx_headroom = 2;
  2051. hw->channel_change_time = 5000;
  2052. /*
  2053. * Mark the device as detached to avoid processing
  2054. * interrupts until setup is complete.
  2055. */
  2056. __set_bit(ATH_STAT_INVALID, sc->status);
  2057. sc->opmode = NL80211_IFTYPE_STATION;
  2058. sc->bintval = 1000;
  2059. mutex_init(&sc->lock);
  2060. spin_lock_init(&sc->rxbuflock);
  2061. spin_lock_init(&sc->txbuflock);
  2062. spin_lock_init(&sc->block);
  2063. spin_lock_init(&sc->irqlock);
  2064. /* Setup interrupt handler */
  2065. ret = request_irq(sc->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  2066. if (ret) {
  2067. ATH5K_ERR(sc, "request_irq failed\n");
  2068. goto err;
  2069. }
  2070. /* If we passed the test, malloc an ath5k_hw struct */
  2071. sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
  2072. if (!sc->ah) {
  2073. ret = -ENOMEM;
  2074. ATH5K_ERR(sc, "out of memory\n");
  2075. goto err_irq;
  2076. }
  2077. sc->ah->ah_sc = sc;
  2078. sc->ah->ah_iobase = sc->iobase;
  2079. common = ath5k_hw_common(sc->ah);
  2080. common->ops = &ath5k_common_ops;
  2081. common->bus_ops = bus_ops;
  2082. common->ah = sc->ah;
  2083. common->hw = hw;
  2084. common->priv = sc;
  2085. /*
  2086. * Cache line size is used to size and align various
  2087. * structures used to communicate with the hardware.
  2088. */
  2089. ath5k_read_cachesize(common, &csz);
  2090. common->cachelsz = csz << 2; /* convert to bytes */
  2091. spin_lock_init(&common->cc_lock);
  2092. /* Initialize device */
  2093. ret = ath5k_hw_init(sc);
  2094. if (ret)
  2095. goto err_free_ah;
  2096. /* set up multi-rate retry capabilities */
  2097. if (sc->ah->ah_version == AR5K_AR5212) {
  2098. hw->max_rates = 4;
  2099. hw->max_rate_tries = max(AR5K_INIT_RETRY_SHORT,
  2100. AR5K_INIT_RETRY_LONG);
  2101. }
  2102. hw->vif_data_size = sizeof(struct ath5k_vif);
  2103. /* Finish private driver data initialization */
  2104. ret = ath5k_init(hw);
  2105. if (ret)
  2106. goto err_ah;
  2107. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  2108. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  2109. sc->ah->ah_mac_srev,
  2110. sc->ah->ah_phy_revision);
  2111. if (!sc->ah->ah_single_chip) {
  2112. /* Single chip radio (!RF5111) */
  2113. if (sc->ah->ah_radio_5ghz_revision &&
  2114. !sc->ah->ah_radio_2ghz_revision) {
  2115. /* No 5GHz support -> report 2GHz radio */
  2116. if (!test_bit(AR5K_MODE_11A,
  2117. sc->ah->ah_capabilities.cap_mode)) {
  2118. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  2119. ath5k_chip_name(AR5K_VERSION_RAD,
  2120. sc->ah->ah_radio_5ghz_revision),
  2121. sc->ah->ah_radio_5ghz_revision);
  2122. /* No 2GHz support (5110 and some
  2123. * 5Ghz only cards) -> report 5Ghz radio */
  2124. } else if (!test_bit(AR5K_MODE_11B,
  2125. sc->ah->ah_capabilities.cap_mode)) {
  2126. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  2127. ath5k_chip_name(AR5K_VERSION_RAD,
  2128. sc->ah->ah_radio_5ghz_revision),
  2129. sc->ah->ah_radio_5ghz_revision);
  2130. /* Multiband radio */
  2131. } else {
  2132. ATH5K_INFO(sc, "RF%s multiband radio found"
  2133. " (0x%x)\n",
  2134. ath5k_chip_name(AR5K_VERSION_RAD,
  2135. sc->ah->ah_radio_5ghz_revision),
  2136. sc->ah->ah_radio_5ghz_revision);
  2137. }
  2138. }
  2139. /* Multi chip radio (RF5111 - RF2111) ->
  2140. * report both 2GHz/5GHz radios */
  2141. else if (sc->ah->ah_radio_5ghz_revision &&
  2142. sc->ah->ah_radio_2ghz_revision) {
  2143. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  2144. ath5k_chip_name(AR5K_VERSION_RAD,
  2145. sc->ah->ah_radio_5ghz_revision),
  2146. sc->ah->ah_radio_5ghz_revision);
  2147. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  2148. ath5k_chip_name(AR5K_VERSION_RAD,
  2149. sc->ah->ah_radio_2ghz_revision),
  2150. sc->ah->ah_radio_2ghz_revision);
  2151. }
  2152. }
  2153. ath5k_debug_init_device(sc);
  2154. /* ready to process interrupts */
  2155. __clear_bit(ATH_STAT_INVALID, sc->status);
  2156. return 0;
  2157. err_ah:
  2158. ath5k_hw_deinit(sc->ah);
  2159. err_free_ah:
  2160. kfree(sc->ah);
  2161. err_irq:
  2162. free_irq(sc->irq, sc);
  2163. err:
  2164. return ret;
  2165. }
  2166. static int
  2167. ath5k_stop_locked(struct ath5k_softc *sc)
  2168. {
  2169. struct ath5k_hw *ah = sc->ah;
  2170. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2171. test_bit(ATH_STAT_INVALID, sc->status));
  2172. /*
  2173. * Shutdown the hardware and driver:
  2174. * stop output from above
  2175. * disable interrupts
  2176. * turn off timers
  2177. * turn off the radio
  2178. * clear transmit machinery
  2179. * clear receive machinery
  2180. * drain and release tx queues
  2181. * reclaim beacon resources
  2182. * power down hardware
  2183. *
  2184. * Note that some of this work is not possible if the
  2185. * hardware is gone (invalid).
  2186. */
  2187. ieee80211_stop_queues(sc->hw);
  2188. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2189. ath5k_led_off(sc);
  2190. ath5k_hw_set_imr(ah, 0);
  2191. synchronize_irq(sc->irq);
  2192. ath5k_rx_stop(sc);
  2193. ath5k_hw_dma_stop(ah);
  2194. ath5k_drain_tx_buffs(sc);
  2195. ath5k_hw_phy_disable(ah);
  2196. }
  2197. return 0;
  2198. }
  2199. int
  2200. ath5k_init_hw(struct ath5k_softc *sc)
  2201. {
  2202. struct ath5k_hw *ah = sc->ah;
  2203. struct ath_common *common = ath5k_hw_common(ah);
  2204. int ret, i;
  2205. mutex_lock(&sc->lock);
  2206. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  2207. /*
  2208. * Stop anything previously setup. This is safe
  2209. * no matter this is the first time through or not.
  2210. */
  2211. ath5k_stop_locked(sc);
  2212. /*
  2213. * The basic interface to setting the hardware in a good
  2214. * state is ``reset''. On return the hardware is known to
  2215. * be powered up and with interrupts disabled. This must
  2216. * be followed by initialization of the appropriate bits
  2217. * and then setup of the interrupt mask.
  2218. */
  2219. sc->curchan = sc->hw->conf.channel;
  2220. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  2221. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  2222. AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
  2223. ret = ath5k_reset(sc, NULL, false);
  2224. if (ret)
  2225. goto done;
  2226. ath5k_rfkill_hw_start(ah);
  2227. /*
  2228. * Reset the key cache since some parts do not reset the
  2229. * contents on initial power up or resume from suspend.
  2230. */
  2231. for (i = 0; i < common->keymax; i++)
  2232. ath_hw_keyreset(common, (u16) i);
  2233. /* Use higher rates for acks instead of base
  2234. * rate */
  2235. ah->ah_ack_bitrate_high = true;
  2236. for (i = 0; i < ARRAY_SIZE(sc->bslot); i++)
  2237. sc->bslot[i] = NULL;
  2238. ret = 0;
  2239. done:
  2240. mmiowb();
  2241. mutex_unlock(&sc->lock);
  2242. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  2243. msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
  2244. return ret;
  2245. }
  2246. static void ath5k_stop_tasklets(struct ath5k_softc *sc)
  2247. {
  2248. sc->rx_pending = false;
  2249. sc->tx_pending = false;
  2250. tasklet_kill(&sc->rxtq);
  2251. tasklet_kill(&sc->txtq);
  2252. tasklet_kill(&sc->calib);
  2253. tasklet_kill(&sc->beacontq);
  2254. tasklet_kill(&sc->ani_tasklet);
  2255. }
  2256. /*
  2257. * Stop the device, grabbing the top-level lock to protect
  2258. * against concurrent entry through ath5k_init (which can happen
  2259. * if another thread does a system call and the thread doing the
  2260. * stop is preempted).
  2261. */
  2262. int
  2263. ath5k_stop_hw(struct ath5k_softc *sc)
  2264. {
  2265. int ret;
  2266. mutex_lock(&sc->lock);
  2267. ret = ath5k_stop_locked(sc);
  2268. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2269. /*
  2270. * Don't set the card in full sleep mode!
  2271. *
  2272. * a) When the device is in this state it must be carefully
  2273. * woken up or references to registers in the PCI clock
  2274. * domain may freeze the bus (and system). This varies
  2275. * by chip and is mostly an issue with newer parts
  2276. * (madwifi sources mentioned srev >= 0x78) that go to
  2277. * sleep more quickly.
  2278. *
  2279. * b) On older chips full sleep results a weird behaviour
  2280. * during wakeup. I tested various cards with srev < 0x78
  2281. * and they don't wake up after module reload, a second
  2282. * module reload is needed to bring the card up again.
  2283. *
  2284. * Until we figure out what's going on don't enable
  2285. * full chip reset on any chip (this is what Legacy HAL
  2286. * and Sam's HAL do anyway). Instead Perform a full reset
  2287. * on the device (same as initial state after attach) and
  2288. * leave it idle (keep MAC/BB on warm reset) */
  2289. ret = ath5k_hw_on_hold(sc->ah);
  2290. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2291. "putting device to sleep\n");
  2292. }
  2293. mmiowb();
  2294. mutex_unlock(&sc->lock);
  2295. ath5k_stop_tasklets(sc);
  2296. cancel_delayed_work_sync(&sc->tx_complete_work);
  2297. ath5k_rfkill_hw_stop(sc->ah);
  2298. return ret;
  2299. }
  2300. /*
  2301. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2302. * and change to the given channel.
  2303. *
  2304. * This should be called with sc->lock.
  2305. */
  2306. static int
  2307. ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan,
  2308. bool skip_pcu)
  2309. {
  2310. struct ath5k_hw *ah = sc->ah;
  2311. struct ath_common *common = ath5k_hw_common(ah);
  2312. int ret, ani_mode;
  2313. bool fast;
  2314. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2315. ath5k_hw_set_imr(ah, 0);
  2316. synchronize_irq(sc->irq);
  2317. ath5k_stop_tasklets(sc);
  2318. /* Save ani mode and disable ANI during
  2319. * reset. If we don't we might get false
  2320. * PHY error interrupts. */
  2321. ani_mode = ah->ah_sc->ani_state.ani_mode;
  2322. ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);
  2323. /* We are going to empty hw queues
  2324. * so we should also free any remaining
  2325. * tx buffers */
  2326. ath5k_drain_tx_buffs(sc);
  2327. if (chan)
  2328. sc->curchan = chan;
  2329. fast = ((chan != NULL) && modparam_fastchanswitch) ? 1 : 0;
  2330. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, fast, skip_pcu);
  2331. if (ret) {
  2332. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2333. goto err;
  2334. }
  2335. ret = ath5k_rx_start(sc);
  2336. if (ret) {
  2337. ATH5K_ERR(sc, "can't start recv logic\n");
  2338. goto err;
  2339. }
  2340. ath5k_ani_init(ah, ani_mode);
  2341. ah->ah_cal_next_full = jiffies;
  2342. ah->ah_cal_next_ani = jiffies;
  2343. ah->ah_cal_next_nf = jiffies;
  2344. ewma_init(&ah->ah_beacon_rssi_avg, 1024, 8);
  2345. /* clear survey data and cycle counters */
  2346. memset(&sc->survey, 0, sizeof(sc->survey));
  2347. spin_lock_bh(&common->cc_lock);
  2348. ath_hw_cycle_counters_update(common);
  2349. memset(&common->cc_survey, 0, sizeof(common->cc_survey));
  2350. memset(&common->cc_ani, 0, sizeof(common->cc_ani));
  2351. spin_unlock_bh(&common->cc_lock);
  2352. /*
  2353. * Change channels and update the h/w rate map if we're switching;
  2354. * e.g. 11a to 11b/g.
  2355. *
  2356. * We may be doing a reset in response to an ioctl that changes the
  2357. * channel so update any state that might change as a result.
  2358. *
  2359. * XXX needed?
  2360. */
  2361. /* ath5k_chan_change(sc, c); */
  2362. ath5k_beacon_config(sc);
  2363. /* intrs are enabled by ath5k_beacon_config */
  2364. ieee80211_wake_queues(sc->hw);
  2365. return 0;
  2366. err:
  2367. return ret;
  2368. }
  2369. static void ath5k_reset_work(struct work_struct *work)
  2370. {
  2371. struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
  2372. reset_work);
  2373. mutex_lock(&sc->lock);
  2374. ath5k_reset(sc, NULL, true);
  2375. mutex_unlock(&sc->lock);
  2376. }
  2377. static int __devinit
  2378. ath5k_init(struct ieee80211_hw *hw)
  2379. {
  2380. struct ath5k_softc *sc = hw->priv;
  2381. struct ath5k_hw *ah = sc->ah;
  2382. struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
  2383. struct ath5k_txq *txq;
  2384. u8 mac[ETH_ALEN] = {};
  2385. int ret;
  2386. /*
  2387. * Check if the MAC has multi-rate retry support.
  2388. * We do this by trying to setup a fake extended
  2389. * descriptor. MACs that don't have support will
  2390. * return false w/o doing anything. MACs that do
  2391. * support it will return true w/o doing anything.
  2392. */
  2393. ret = ath5k_hw_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  2394. if (ret < 0)
  2395. goto err;
  2396. if (ret > 0)
  2397. __set_bit(ATH_STAT_MRRETRY, sc->status);
  2398. /*
  2399. * Collect the channel list. The 802.11 layer
  2400. * is resposible for filtering this list based
  2401. * on settings like the phy mode and regulatory
  2402. * domain restrictions.
  2403. */
  2404. ret = ath5k_setup_bands(hw);
  2405. if (ret) {
  2406. ATH5K_ERR(sc, "can't get channels\n");
  2407. goto err;
  2408. }
  2409. /*
  2410. * Allocate tx+rx descriptors and populate the lists.
  2411. */
  2412. ret = ath5k_desc_alloc(sc);
  2413. if (ret) {
  2414. ATH5K_ERR(sc, "can't allocate descriptors\n");
  2415. goto err;
  2416. }
  2417. /*
  2418. * Allocate hardware transmit queues: one queue for
  2419. * beacon frames and one data queue for each QoS
  2420. * priority. Note that hw functions handle resetting
  2421. * these queues at the needed time.
  2422. */
  2423. ret = ath5k_beaconq_setup(ah);
  2424. if (ret < 0) {
  2425. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  2426. goto err_desc;
  2427. }
  2428. sc->bhalq = ret;
  2429. sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
  2430. if (IS_ERR(sc->cabq)) {
  2431. ATH5K_ERR(sc, "can't setup cab queue\n");
  2432. ret = PTR_ERR(sc->cabq);
  2433. goto err_bhal;
  2434. }
  2435. /* 5211 and 5212 usually support 10 queues but we better rely on the
  2436. * capability information */
  2437. if (ah->ah_capabilities.cap_queues.q_tx_num >= 6) {
  2438. /* This order matches mac80211's queue priority, so we can
  2439. * directly use the mac80211 queue number without any mapping */
  2440. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
  2441. if (IS_ERR(txq)) {
  2442. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2443. ret = PTR_ERR(txq);
  2444. goto err_queues;
  2445. }
  2446. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
  2447. if (IS_ERR(txq)) {
  2448. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2449. ret = PTR_ERR(txq);
  2450. goto err_queues;
  2451. }
  2452. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
  2453. if (IS_ERR(txq)) {
  2454. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2455. ret = PTR_ERR(txq);
  2456. goto err_queues;
  2457. }
  2458. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  2459. if (IS_ERR(txq)) {
  2460. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2461. ret = PTR_ERR(txq);
  2462. goto err_queues;
  2463. }
  2464. hw->queues = 4;
  2465. } else {
  2466. /* older hardware (5210) can only support one data queue */
  2467. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
  2468. if (IS_ERR(txq)) {
  2469. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2470. ret = PTR_ERR(txq);
  2471. goto err_queues;
  2472. }
  2473. hw->queues = 1;
  2474. }
  2475. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  2476. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  2477. tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
  2478. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  2479. tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
  2480. INIT_WORK(&sc->reset_work, ath5k_reset_work);
  2481. INIT_DELAYED_WORK(&sc->tx_complete_work, ath5k_tx_complete_poll_work);
  2482. ret = ath5k_hw_common(ah)->bus_ops->eeprom_read_mac(ah, mac);
  2483. if (ret) {
  2484. ATH5K_ERR(sc, "unable to read address from EEPROM\n");
  2485. goto err_queues;
  2486. }
  2487. SET_IEEE80211_PERM_ADDR(hw, mac);
  2488. memcpy(&sc->lladdr, mac, ETH_ALEN);
  2489. /* All MAC address bits matter for ACKs */
  2490. ath5k_update_bssid_mask_and_opmode(sc, NULL);
  2491. regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
  2492. ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
  2493. if (ret) {
  2494. ATH5K_ERR(sc, "can't initialize regulatory system\n");
  2495. goto err_queues;
  2496. }
  2497. ret = ieee80211_register_hw(hw);
  2498. if (ret) {
  2499. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  2500. goto err_queues;
  2501. }
  2502. if (!ath_is_world_regd(regulatory))
  2503. regulatory_hint(hw->wiphy, regulatory->alpha2);
  2504. ath5k_init_leds(sc);
  2505. ath5k_sysfs_register(sc);
  2506. return 0;
  2507. err_queues:
  2508. ath5k_txq_release(sc);
  2509. err_bhal:
  2510. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  2511. err_desc:
  2512. ath5k_desc_free(sc);
  2513. err:
  2514. return ret;
  2515. }
  2516. void
  2517. ath5k_deinit_softc(struct ath5k_softc *sc)
  2518. {
  2519. struct ieee80211_hw *hw = sc->hw;
  2520. /*
  2521. * NB: the order of these is important:
  2522. * o call the 802.11 layer before detaching ath5k_hw to
  2523. * ensure callbacks into the driver to delete global
  2524. * key cache entries can be handled
  2525. * o reclaim the tx queue data structures after calling
  2526. * the 802.11 layer as we'll get called back to reclaim
  2527. * node state and potentially want to use them
  2528. * o to cleanup the tx queues the hal is called, so detach
  2529. * it last
  2530. * XXX: ??? detach ath5k_hw ???
  2531. * Other than that, it's straightforward...
  2532. */
  2533. ieee80211_unregister_hw(hw);
  2534. ath5k_desc_free(sc);
  2535. ath5k_txq_release(sc);
  2536. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  2537. ath5k_unregister_leds(sc);
  2538. ath5k_sysfs_unregister(sc);
  2539. /*
  2540. * NB: can't reclaim these until after ieee80211_ifdetach
  2541. * returns because we'll get called back to reclaim node
  2542. * state and potentially want to use them.
  2543. */
  2544. ath5k_hw_deinit(sc->ah);
  2545. kfree(sc->ah);
  2546. free_irq(sc->irq, sc);
  2547. }
  2548. bool
  2549. ath5k_any_vif_assoc(struct ath5k_softc *sc)
  2550. {
  2551. struct ath5k_vif_iter_data iter_data;
  2552. iter_data.hw_macaddr = NULL;
  2553. iter_data.any_assoc = false;
  2554. iter_data.need_set_hw_addr = false;
  2555. iter_data.found_active = true;
  2556. ieee80211_iterate_active_interfaces_atomic(sc->hw, ath5k_vif_iter,
  2557. &iter_data);
  2558. return iter_data.any_assoc;
  2559. }
  2560. void
  2561. ath5k_set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2562. {
  2563. struct ath5k_softc *sc = hw->priv;
  2564. struct ath5k_hw *ah = sc->ah;
  2565. u32 rfilt;
  2566. rfilt = ath5k_hw_get_rx_filter(ah);
  2567. if (enable)
  2568. rfilt |= AR5K_RX_FILTER_BEACON;
  2569. else
  2570. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2571. ath5k_hw_set_rx_filter(ah, rfilt);
  2572. sc->filter_flags = rfilt;
  2573. }