io_apic.c 98 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/syscore_ops.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #include <linux/slab.h>
  39. #ifdef CONFIG_ACPI
  40. #include <acpi/acpi_bus.h>
  41. #endif
  42. #include <linux/bootmem.h>
  43. #include <linux/dmar.h>
  44. #include <linux/hpet.h>
  45. #include <asm/idle.h>
  46. #include <asm/io.h>
  47. #include <asm/smp.h>
  48. #include <asm/cpu.h>
  49. #include <asm/desc.h>
  50. #include <asm/proto.h>
  51. #include <asm/acpi.h>
  52. #include <asm/dma.h>
  53. #include <asm/timer.h>
  54. #include <asm/i8259.h>
  55. #include <asm/msidef.h>
  56. #include <asm/hypertransport.h>
  57. #include <asm/setup.h>
  58. #include <asm/irq_remapping.h>
  59. #include <asm/hpet.h>
  60. #include <asm/hw_irq.h>
  61. #include <asm/apic.h>
  62. #define __apicdebuginit(type) static type __init
  63. #define for_each_irq_pin(entry, head) \
  64. for (entry = head; entry; entry = entry->next)
  65. /*
  66. * Is the SiS APIC rmw bug present ?
  67. * -1 = don't know, 0 = no, 1 = yes
  68. */
  69. int sis_apic_bug = -1;
  70. static DEFINE_RAW_SPINLOCK(ioapic_lock);
  71. static DEFINE_RAW_SPINLOCK(vector_lock);
  72. static struct ioapic {
  73. /*
  74. * # of IRQ routing registers
  75. */
  76. int nr_registers;
  77. /*
  78. * Saved state during suspend/resume, or while enabling intr-remap.
  79. */
  80. struct IO_APIC_route_entry *saved_registers;
  81. /* I/O APIC config */
  82. struct mpc_ioapic mp_config;
  83. /* IO APIC gsi routing info */
  84. struct mp_ioapic_gsi gsi_config;
  85. DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
  86. } ioapics[MAX_IO_APICS];
  87. #define mpc_ioapic_ver(id) ioapics[id].mp_config.apicver
  88. int mpc_ioapic_id(int id)
  89. {
  90. return ioapics[id].mp_config.apicid;
  91. }
  92. unsigned int mpc_ioapic_addr(int id)
  93. {
  94. return ioapics[id].mp_config.apicaddr;
  95. }
  96. struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int id)
  97. {
  98. return &ioapics[id].gsi_config;
  99. }
  100. int nr_ioapics;
  101. /* The one past the highest gsi number used */
  102. u32 gsi_top;
  103. /* MP IRQ source entries */
  104. struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  105. /* # of MP IRQ source entries */
  106. int mp_irq_entries;
  107. /* GSI interrupts */
  108. static int nr_irqs_gsi = NR_IRQS_LEGACY;
  109. #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
  110. int mp_bus_id_to_type[MAX_MP_BUSSES];
  111. #endif
  112. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  113. int skip_ioapic_setup;
  114. /**
  115. * disable_ioapic_support() - disables ioapic support at runtime
  116. */
  117. void disable_ioapic_support(void)
  118. {
  119. #ifdef CONFIG_PCI
  120. noioapicquirk = 1;
  121. noioapicreroute = -1;
  122. #endif
  123. skip_ioapic_setup = 1;
  124. }
  125. static int __init parse_noapic(char *str)
  126. {
  127. /* disable IO-APIC */
  128. disable_ioapic_support();
  129. return 0;
  130. }
  131. early_param("noapic", parse_noapic);
  132. static int io_apic_setup_irq_pin(unsigned int irq, int node,
  133. struct io_apic_irq_attr *attr);
  134. /* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
  135. void mp_save_irq(struct mpc_intsrc *m)
  136. {
  137. int i;
  138. apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
  139. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  140. m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
  141. m->srcbusirq, m->dstapic, m->dstirq);
  142. for (i = 0; i < mp_irq_entries; i++) {
  143. if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
  144. return;
  145. }
  146. memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
  147. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  148. panic("Max # of irq sources exceeded!!\n");
  149. }
  150. struct irq_pin_list {
  151. int apic, pin;
  152. struct irq_pin_list *next;
  153. };
  154. static struct irq_pin_list *alloc_irq_pin_list(int node)
  155. {
  156. return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
  157. }
  158. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  159. #ifdef CONFIG_SPARSE_IRQ
  160. static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
  161. #else
  162. static struct irq_cfg irq_cfgx[NR_IRQS];
  163. #endif
  164. int __init arch_early_irq_init(void)
  165. {
  166. struct irq_cfg *cfg;
  167. int count, node, i;
  168. if (!legacy_pic->nr_legacy_irqs) {
  169. nr_irqs_gsi = 0;
  170. io_apic_irqs = ~0UL;
  171. }
  172. for (i = 0; i < nr_ioapics; i++) {
  173. ioapics[i].saved_registers =
  174. kzalloc(sizeof(struct IO_APIC_route_entry) *
  175. ioapics[i].nr_registers, GFP_KERNEL);
  176. if (!ioapics[i].saved_registers)
  177. pr_err("IOAPIC %d: suspend/resume impossible!\n", i);
  178. }
  179. cfg = irq_cfgx;
  180. count = ARRAY_SIZE(irq_cfgx);
  181. node = cpu_to_node(0);
  182. /* Make sure the legacy interrupts are marked in the bitmap */
  183. irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);
  184. for (i = 0; i < count; i++) {
  185. irq_set_chip_data(i, &cfg[i]);
  186. zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
  187. zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
  188. /*
  189. * For legacy IRQ's, start with assigning irq0 to irq15 to
  190. * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
  191. */
  192. if (i < legacy_pic->nr_legacy_irqs) {
  193. cfg[i].vector = IRQ0_VECTOR + i;
  194. cpumask_set_cpu(0, cfg[i].domain);
  195. }
  196. }
  197. return 0;
  198. }
  199. #ifdef CONFIG_SPARSE_IRQ
  200. static struct irq_cfg *irq_cfg(unsigned int irq)
  201. {
  202. return irq_get_chip_data(irq);
  203. }
  204. static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
  205. {
  206. struct irq_cfg *cfg;
  207. cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
  208. if (!cfg)
  209. return NULL;
  210. if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
  211. goto out_cfg;
  212. if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
  213. goto out_domain;
  214. return cfg;
  215. out_domain:
  216. free_cpumask_var(cfg->domain);
  217. out_cfg:
  218. kfree(cfg);
  219. return NULL;
  220. }
  221. static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
  222. {
  223. if (!cfg)
  224. return;
  225. irq_set_chip_data(at, NULL);
  226. free_cpumask_var(cfg->domain);
  227. free_cpumask_var(cfg->old_domain);
  228. kfree(cfg);
  229. }
  230. #else
  231. struct irq_cfg *irq_cfg(unsigned int irq)
  232. {
  233. return irq < nr_irqs ? irq_cfgx + irq : NULL;
  234. }
  235. static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
  236. {
  237. return irq_cfgx + irq;
  238. }
  239. static inline void free_irq_cfg(unsigned int at, struct irq_cfg *cfg) { }
  240. #endif
  241. static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
  242. {
  243. int res = irq_alloc_desc_at(at, node);
  244. struct irq_cfg *cfg;
  245. if (res < 0) {
  246. if (res != -EEXIST)
  247. return NULL;
  248. cfg = irq_get_chip_data(at);
  249. if (cfg)
  250. return cfg;
  251. }
  252. cfg = alloc_irq_cfg(at, node);
  253. if (cfg)
  254. irq_set_chip_data(at, cfg);
  255. else
  256. irq_free_desc(at);
  257. return cfg;
  258. }
  259. static int alloc_irq_from(unsigned int from, int node)
  260. {
  261. return irq_alloc_desc_from(from, node);
  262. }
  263. static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
  264. {
  265. free_irq_cfg(at, cfg);
  266. irq_free_desc(at);
  267. }
  268. struct io_apic {
  269. unsigned int index;
  270. unsigned int unused[3];
  271. unsigned int data;
  272. unsigned int unused2[11];
  273. unsigned int eoi;
  274. };
  275. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  276. {
  277. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  278. + (mpc_ioapic_addr(idx) & ~PAGE_MASK);
  279. }
  280. static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
  281. {
  282. struct io_apic __iomem *io_apic = io_apic_base(apic);
  283. writel(vector, &io_apic->eoi);
  284. }
  285. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  286. {
  287. struct io_apic __iomem *io_apic = io_apic_base(apic);
  288. writel(reg, &io_apic->index);
  289. return readl(&io_apic->data);
  290. }
  291. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  292. {
  293. struct io_apic __iomem *io_apic = io_apic_base(apic);
  294. writel(reg, &io_apic->index);
  295. writel(value, &io_apic->data);
  296. }
  297. /*
  298. * Re-write a value: to be used for read-modify-write
  299. * cycles where the read already set up the index register.
  300. *
  301. * Older SiS APIC requires we rewrite the index register
  302. */
  303. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  304. {
  305. struct io_apic __iomem *io_apic = io_apic_base(apic);
  306. if (sis_apic_bug)
  307. writel(reg, &io_apic->index);
  308. writel(value, &io_apic->data);
  309. }
  310. static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
  311. {
  312. struct irq_pin_list *entry;
  313. unsigned long flags;
  314. raw_spin_lock_irqsave(&ioapic_lock, flags);
  315. for_each_irq_pin(entry, cfg->irq_2_pin) {
  316. unsigned int reg;
  317. int pin;
  318. pin = entry->pin;
  319. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  320. /* Is the remote IRR bit set? */
  321. if (reg & IO_APIC_REDIR_REMOTE_IRR) {
  322. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  323. return true;
  324. }
  325. }
  326. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  327. return false;
  328. }
  329. union entry_union {
  330. struct { u32 w1, w2; };
  331. struct IO_APIC_route_entry entry;
  332. };
  333. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  334. {
  335. union entry_union eu;
  336. unsigned long flags;
  337. raw_spin_lock_irqsave(&ioapic_lock, flags);
  338. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  339. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  340. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  341. return eu.entry;
  342. }
  343. /*
  344. * When we write a new IO APIC routing entry, we need to write the high
  345. * word first! If the mask bit in the low word is clear, we will enable
  346. * the interrupt, and we need to make sure the entry is fully populated
  347. * before that happens.
  348. */
  349. static void
  350. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  351. {
  352. union entry_union eu = {{0, 0}};
  353. eu.entry = e;
  354. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  355. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  356. }
  357. static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  358. {
  359. unsigned long flags;
  360. raw_spin_lock_irqsave(&ioapic_lock, flags);
  361. __ioapic_write_entry(apic, pin, e);
  362. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  363. }
  364. /*
  365. * When we mask an IO APIC routing entry, we need to write the low
  366. * word first, in order to set the mask bit before we change the
  367. * high bits!
  368. */
  369. static void ioapic_mask_entry(int apic, int pin)
  370. {
  371. unsigned long flags;
  372. union entry_union eu = { .entry.mask = 1 };
  373. raw_spin_lock_irqsave(&ioapic_lock, flags);
  374. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  375. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  376. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  377. }
  378. /*
  379. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  380. * shared ISA-space IRQs, so we have to support them. We are super
  381. * fast in the common case, and fast for shared ISA-space IRQs.
  382. */
  383. static int
  384. __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  385. {
  386. struct irq_pin_list **last, *entry;
  387. /* don't allow duplicates */
  388. last = &cfg->irq_2_pin;
  389. for_each_irq_pin(entry, cfg->irq_2_pin) {
  390. if (entry->apic == apic && entry->pin == pin)
  391. return 0;
  392. last = &entry->next;
  393. }
  394. entry = alloc_irq_pin_list(node);
  395. if (!entry) {
  396. printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
  397. node, apic, pin);
  398. return -ENOMEM;
  399. }
  400. entry->apic = apic;
  401. entry->pin = pin;
  402. *last = entry;
  403. return 0;
  404. }
  405. static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  406. {
  407. if (__add_pin_to_irq_node(cfg, node, apic, pin))
  408. panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
  409. }
  410. /*
  411. * Reroute an IRQ to a different pin.
  412. */
  413. static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
  414. int oldapic, int oldpin,
  415. int newapic, int newpin)
  416. {
  417. struct irq_pin_list *entry;
  418. for_each_irq_pin(entry, cfg->irq_2_pin) {
  419. if (entry->apic == oldapic && entry->pin == oldpin) {
  420. entry->apic = newapic;
  421. entry->pin = newpin;
  422. /* every one is different, right? */
  423. return;
  424. }
  425. }
  426. /* old apic/pin didn't exist, so just add new ones */
  427. add_pin_to_irq_node(cfg, node, newapic, newpin);
  428. }
  429. static void __io_apic_modify_irq(struct irq_pin_list *entry,
  430. int mask_and, int mask_or,
  431. void (*final)(struct irq_pin_list *entry))
  432. {
  433. unsigned int reg, pin;
  434. pin = entry->pin;
  435. reg = io_apic_read(entry->apic, 0x10 + pin * 2);
  436. reg &= mask_and;
  437. reg |= mask_or;
  438. io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
  439. if (final)
  440. final(entry);
  441. }
  442. static void io_apic_modify_irq(struct irq_cfg *cfg,
  443. int mask_and, int mask_or,
  444. void (*final)(struct irq_pin_list *entry))
  445. {
  446. struct irq_pin_list *entry;
  447. for_each_irq_pin(entry, cfg->irq_2_pin)
  448. __io_apic_modify_irq(entry, mask_and, mask_or, final);
  449. }
  450. static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
  451. {
  452. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
  453. IO_APIC_REDIR_MASKED, NULL);
  454. }
  455. static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
  456. {
  457. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
  458. IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
  459. }
  460. static void io_apic_sync(struct irq_pin_list *entry)
  461. {
  462. /*
  463. * Synchronize the IO-APIC and the CPU by doing
  464. * a dummy read from the IO-APIC
  465. */
  466. struct io_apic __iomem *io_apic;
  467. io_apic = io_apic_base(entry->apic);
  468. readl(&io_apic->data);
  469. }
  470. static void mask_ioapic(struct irq_cfg *cfg)
  471. {
  472. unsigned long flags;
  473. raw_spin_lock_irqsave(&ioapic_lock, flags);
  474. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
  475. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  476. }
  477. static void mask_ioapic_irq(struct irq_data *data)
  478. {
  479. mask_ioapic(data->chip_data);
  480. }
  481. static void __unmask_ioapic(struct irq_cfg *cfg)
  482. {
  483. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
  484. }
  485. static void unmask_ioapic(struct irq_cfg *cfg)
  486. {
  487. unsigned long flags;
  488. raw_spin_lock_irqsave(&ioapic_lock, flags);
  489. __unmask_ioapic(cfg);
  490. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  491. }
  492. static void unmask_ioapic_irq(struct irq_data *data)
  493. {
  494. unmask_ioapic(data->chip_data);
  495. }
  496. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  497. {
  498. struct IO_APIC_route_entry entry;
  499. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  500. entry = ioapic_read_entry(apic, pin);
  501. if (entry.delivery_mode == dest_SMI)
  502. return;
  503. /*
  504. * Disable it in the IO-APIC irq-routing table:
  505. */
  506. ioapic_mask_entry(apic, pin);
  507. }
  508. static void clear_IO_APIC (void)
  509. {
  510. int apic, pin;
  511. for (apic = 0; apic < nr_ioapics; apic++)
  512. for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
  513. clear_IO_APIC_pin(apic, pin);
  514. }
  515. #ifdef CONFIG_X86_32
  516. /*
  517. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  518. * specific CPU-side IRQs.
  519. */
  520. #define MAX_PIRQS 8
  521. static int pirq_entries[MAX_PIRQS] = {
  522. [0 ... MAX_PIRQS - 1] = -1
  523. };
  524. static int __init ioapic_pirq_setup(char *str)
  525. {
  526. int i, max;
  527. int ints[MAX_PIRQS+1];
  528. get_options(str, ARRAY_SIZE(ints), ints);
  529. apic_printk(APIC_VERBOSE, KERN_INFO
  530. "PIRQ redirection, working around broken MP-BIOS.\n");
  531. max = MAX_PIRQS;
  532. if (ints[0] < MAX_PIRQS)
  533. max = ints[0];
  534. for (i = 0; i < max; i++) {
  535. apic_printk(APIC_VERBOSE, KERN_DEBUG
  536. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  537. /*
  538. * PIRQs are mapped upside down, usually.
  539. */
  540. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  541. }
  542. return 1;
  543. }
  544. __setup("pirq=", ioapic_pirq_setup);
  545. #endif /* CONFIG_X86_32 */
  546. /*
  547. * Saves all the IO-APIC RTE's
  548. */
  549. int save_ioapic_entries(void)
  550. {
  551. int apic, pin;
  552. int err = 0;
  553. for (apic = 0; apic < nr_ioapics; apic++) {
  554. if (!ioapics[apic].saved_registers) {
  555. err = -ENOMEM;
  556. continue;
  557. }
  558. for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
  559. ioapics[apic].saved_registers[pin] =
  560. ioapic_read_entry(apic, pin);
  561. }
  562. return err;
  563. }
  564. /*
  565. * Mask all IO APIC entries.
  566. */
  567. void mask_ioapic_entries(void)
  568. {
  569. int apic, pin;
  570. for (apic = 0; apic < nr_ioapics; apic++) {
  571. if (!ioapics[apic].saved_registers)
  572. continue;
  573. for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
  574. struct IO_APIC_route_entry entry;
  575. entry = ioapics[apic].saved_registers[pin];
  576. if (!entry.mask) {
  577. entry.mask = 1;
  578. ioapic_write_entry(apic, pin, entry);
  579. }
  580. }
  581. }
  582. }
  583. /*
  584. * Restore IO APIC entries which was saved in the ioapic structure.
  585. */
  586. int restore_ioapic_entries(void)
  587. {
  588. int apic, pin;
  589. for (apic = 0; apic < nr_ioapics; apic++) {
  590. if (!ioapics[apic].saved_registers)
  591. continue;
  592. for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
  593. ioapic_write_entry(apic, pin,
  594. ioapics[apic].saved_registers[pin]);
  595. }
  596. return 0;
  597. }
  598. /*
  599. * Find the IRQ entry number of a certain pin.
  600. */
  601. static int find_irq_entry(int apic, int pin, int type)
  602. {
  603. int i;
  604. for (i = 0; i < mp_irq_entries; i++)
  605. if (mp_irqs[i].irqtype == type &&
  606. (mp_irqs[i].dstapic == mpc_ioapic_id(apic) ||
  607. mp_irqs[i].dstapic == MP_APIC_ALL) &&
  608. mp_irqs[i].dstirq == pin)
  609. return i;
  610. return -1;
  611. }
  612. /*
  613. * Find the pin to which IRQ[irq] (ISA) is connected
  614. */
  615. static int __init find_isa_irq_pin(int irq, int type)
  616. {
  617. int i;
  618. for (i = 0; i < mp_irq_entries; i++) {
  619. int lbus = mp_irqs[i].srcbus;
  620. if (test_bit(lbus, mp_bus_not_pci) &&
  621. (mp_irqs[i].irqtype == type) &&
  622. (mp_irqs[i].srcbusirq == irq))
  623. return mp_irqs[i].dstirq;
  624. }
  625. return -1;
  626. }
  627. static int __init find_isa_irq_apic(int irq, int type)
  628. {
  629. int i;
  630. for (i = 0; i < mp_irq_entries; i++) {
  631. int lbus = mp_irqs[i].srcbus;
  632. if (test_bit(lbus, mp_bus_not_pci) &&
  633. (mp_irqs[i].irqtype == type) &&
  634. (mp_irqs[i].srcbusirq == irq))
  635. break;
  636. }
  637. if (i < mp_irq_entries) {
  638. int apic;
  639. for(apic = 0; apic < nr_ioapics; apic++) {
  640. if (mpc_ioapic_id(apic) == mp_irqs[i].dstapic)
  641. return apic;
  642. }
  643. }
  644. return -1;
  645. }
  646. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  647. /*
  648. * EISA Edge/Level control register, ELCR
  649. */
  650. static int EISA_ELCR(unsigned int irq)
  651. {
  652. if (irq < legacy_pic->nr_legacy_irqs) {
  653. unsigned int port = 0x4d0 + (irq >> 3);
  654. return (inb(port) >> (irq & 7)) & 1;
  655. }
  656. apic_printk(APIC_VERBOSE, KERN_INFO
  657. "Broken MPtable reports ISA irq %d\n", irq);
  658. return 0;
  659. }
  660. #endif
  661. /* ISA interrupts are always polarity zero edge triggered,
  662. * when listed as conforming in the MP table. */
  663. #define default_ISA_trigger(idx) (0)
  664. #define default_ISA_polarity(idx) (0)
  665. /* EISA interrupts are always polarity zero and can be edge or level
  666. * trigger depending on the ELCR value. If an interrupt is listed as
  667. * EISA conforming in the MP table, that means its trigger type must
  668. * be read in from the ELCR */
  669. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
  670. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  671. /* PCI interrupts are always polarity one level triggered,
  672. * when listed as conforming in the MP table. */
  673. #define default_PCI_trigger(idx) (1)
  674. #define default_PCI_polarity(idx) (1)
  675. /* MCA interrupts are always polarity zero level triggered,
  676. * when listed as conforming in the MP table. */
  677. #define default_MCA_trigger(idx) (1)
  678. #define default_MCA_polarity(idx) default_ISA_polarity(idx)
  679. static int irq_polarity(int idx)
  680. {
  681. int bus = mp_irqs[idx].srcbus;
  682. int polarity;
  683. /*
  684. * Determine IRQ line polarity (high active or low active):
  685. */
  686. switch (mp_irqs[idx].irqflag & 3)
  687. {
  688. case 0: /* conforms, ie. bus-type dependent polarity */
  689. if (test_bit(bus, mp_bus_not_pci))
  690. polarity = default_ISA_polarity(idx);
  691. else
  692. polarity = default_PCI_polarity(idx);
  693. break;
  694. case 1: /* high active */
  695. {
  696. polarity = 0;
  697. break;
  698. }
  699. case 2: /* reserved */
  700. {
  701. printk(KERN_WARNING "broken BIOS!!\n");
  702. polarity = 1;
  703. break;
  704. }
  705. case 3: /* low active */
  706. {
  707. polarity = 1;
  708. break;
  709. }
  710. default: /* invalid */
  711. {
  712. printk(KERN_WARNING "broken BIOS!!\n");
  713. polarity = 1;
  714. break;
  715. }
  716. }
  717. return polarity;
  718. }
  719. static int irq_trigger(int idx)
  720. {
  721. int bus = mp_irqs[idx].srcbus;
  722. int trigger;
  723. /*
  724. * Determine IRQ trigger mode (edge or level sensitive):
  725. */
  726. switch ((mp_irqs[idx].irqflag>>2) & 3)
  727. {
  728. case 0: /* conforms, ie. bus-type dependent */
  729. if (test_bit(bus, mp_bus_not_pci))
  730. trigger = default_ISA_trigger(idx);
  731. else
  732. trigger = default_PCI_trigger(idx);
  733. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  734. switch (mp_bus_id_to_type[bus]) {
  735. case MP_BUS_ISA: /* ISA pin */
  736. {
  737. /* set before the switch */
  738. break;
  739. }
  740. case MP_BUS_EISA: /* EISA pin */
  741. {
  742. trigger = default_EISA_trigger(idx);
  743. break;
  744. }
  745. case MP_BUS_PCI: /* PCI pin */
  746. {
  747. /* set before the switch */
  748. break;
  749. }
  750. case MP_BUS_MCA: /* MCA pin */
  751. {
  752. trigger = default_MCA_trigger(idx);
  753. break;
  754. }
  755. default:
  756. {
  757. printk(KERN_WARNING "broken BIOS!!\n");
  758. trigger = 1;
  759. break;
  760. }
  761. }
  762. #endif
  763. break;
  764. case 1: /* edge */
  765. {
  766. trigger = 0;
  767. break;
  768. }
  769. case 2: /* reserved */
  770. {
  771. printk(KERN_WARNING "broken BIOS!!\n");
  772. trigger = 1;
  773. break;
  774. }
  775. case 3: /* level */
  776. {
  777. trigger = 1;
  778. break;
  779. }
  780. default: /* invalid */
  781. {
  782. printk(KERN_WARNING "broken BIOS!!\n");
  783. trigger = 0;
  784. break;
  785. }
  786. }
  787. return trigger;
  788. }
  789. static int pin_2_irq(int idx, int apic, int pin)
  790. {
  791. int irq;
  792. int bus = mp_irqs[idx].srcbus;
  793. struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(apic);
  794. /*
  795. * Debugging check, we are in big trouble if this message pops up!
  796. */
  797. if (mp_irqs[idx].dstirq != pin)
  798. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  799. if (test_bit(bus, mp_bus_not_pci)) {
  800. irq = mp_irqs[idx].srcbusirq;
  801. } else {
  802. u32 gsi = gsi_cfg->gsi_base + pin;
  803. if (gsi >= NR_IRQS_LEGACY)
  804. irq = gsi;
  805. else
  806. irq = gsi_top + gsi;
  807. }
  808. #ifdef CONFIG_X86_32
  809. /*
  810. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  811. */
  812. if ((pin >= 16) && (pin <= 23)) {
  813. if (pirq_entries[pin-16] != -1) {
  814. if (!pirq_entries[pin-16]) {
  815. apic_printk(APIC_VERBOSE, KERN_DEBUG
  816. "disabling PIRQ%d\n", pin-16);
  817. } else {
  818. irq = pirq_entries[pin-16];
  819. apic_printk(APIC_VERBOSE, KERN_DEBUG
  820. "using PIRQ%d -> IRQ %d\n",
  821. pin-16, irq);
  822. }
  823. }
  824. }
  825. #endif
  826. return irq;
  827. }
  828. /*
  829. * Find a specific PCI IRQ entry.
  830. * Not an __init, possibly needed by modules
  831. */
  832. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
  833. struct io_apic_irq_attr *irq_attr)
  834. {
  835. int apic, i, best_guess = -1;
  836. apic_printk(APIC_DEBUG,
  837. "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  838. bus, slot, pin);
  839. if (test_bit(bus, mp_bus_not_pci)) {
  840. apic_printk(APIC_VERBOSE,
  841. "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  842. return -1;
  843. }
  844. for (i = 0; i < mp_irq_entries; i++) {
  845. int lbus = mp_irqs[i].srcbus;
  846. for (apic = 0; apic < nr_ioapics; apic++)
  847. if (mpc_ioapic_id(apic) == mp_irqs[i].dstapic ||
  848. mp_irqs[i].dstapic == MP_APIC_ALL)
  849. break;
  850. if (!test_bit(lbus, mp_bus_not_pci) &&
  851. !mp_irqs[i].irqtype &&
  852. (bus == lbus) &&
  853. (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
  854. int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
  855. if (!(apic || IO_APIC_IRQ(irq)))
  856. continue;
  857. if (pin == (mp_irqs[i].srcbusirq & 3)) {
  858. set_io_apic_irq_attr(irq_attr, apic,
  859. mp_irqs[i].dstirq,
  860. irq_trigger(i),
  861. irq_polarity(i));
  862. return irq;
  863. }
  864. /*
  865. * Use the first all-but-pin matching entry as a
  866. * best-guess fuzzy result for broken mptables.
  867. */
  868. if (best_guess < 0) {
  869. set_io_apic_irq_attr(irq_attr, apic,
  870. mp_irqs[i].dstirq,
  871. irq_trigger(i),
  872. irq_polarity(i));
  873. best_guess = irq;
  874. }
  875. }
  876. }
  877. return best_guess;
  878. }
  879. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  880. void lock_vector_lock(void)
  881. {
  882. /* Used to the online set of cpus does not change
  883. * during assign_irq_vector.
  884. */
  885. raw_spin_lock(&vector_lock);
  886. }
  887. void unlock_vector_lock(void)
  888. {
  889. raw_spin_unlock(&vector_lock);
  890. }
  891. static int
  892. __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  893. {
  894. /*
  895. * NOTE! The local APIC isn't very good at handling
  896. * multiple interrupts at the same interrupt level.
  897. * As the interrupt level is determined by taking the
  898. * vector number and shifting that right by 4, we
  899. * want to spread these out a bit so that they don't
  900. * all fall in the same interrupt level.
  901. *
  902. * Also, we've got to be careful not to trash gate
  903. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  904. */
  905. static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
  906. static int current_offset = VECTOR_OFFSET_START % 8;
  907. unsigned int old_vector;
  908. int cpu, err;
  909. cpumask_var_t tmp_mask;
  910. if (cfg->move_in_progress)
  911. return -EBUSY;
  912. if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
  913. return -ENOMEM;
  914. old_vector = cfg->vector;
  915. if (old_vector) {
  916. cpumask_and(tmp_mask, mask, cpu_online_mask);
  917. cpumask_and(tmp_mask, cfg->domain, tmp_mask);
  918. if (!cpumask_empty(tmp_mask)) {
  919. free_cpumask_var(tmp_mask);
  920. return 0;
  921. }
  922. }
  923. /* Only try and allocate irqs on cpus that are present */
  924. err = -ENOSPC;
  925. for_each_cpu_and(cpu, mask, cpu_online_mask) {
  926. int new_cpu;
  927. int vector, offset;
  928. apic->vector_allocation_domain(cpu, tmp_mask);
  929. vector = current_vector;
  930. offset = current_offset;
  931. next:
  932. vector += 8;
  933. if (vector >= first_system_vector) {
  934. /* If out of vectors on large boxen, must share them. */
  935. offset = (offset + 1) % 8;
  936. vector = FIRST_EXTERNAL_VECTOR + offset;
  937. }
  938. if (unlikely(current_vector == vector))
  939. continue;
  940. if (test_bit(vector, used_vectors))
  941. goto next;
  942. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  943. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  944. goto next;
  945. /* Found one! */
  946. current_vector = vector;
  947. current_offset = offset;
  948. if (old_vector) {
  949. cfg->move_in_progress = 1;
  950. cpumask_copy(cfg->old_domain, cfg->domain);
  951. }
  952. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  953. per_cpu(vector_irq, new_cpu)[vector] = irq;
  954. cfg->vector = vector;
  955. cpumask_copy(cfg->domain, tmp_mask);
  956. err = 0;
  957. break;
  958. }
  959. free_cpumask_var(tmp_mask);
  960. return err;
  961. }
  962. int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  963. {
  964. int err;
  965. unsigned long flags;
  966. raw_spin_lock_irqsave(&vector_lock, flags);
  967. err = __assign_irq_vector(irq, cfg, mask);
  968. raw_spin_unlock_irqrestore(&vector_lock, flags);
  969. return err;
  970. }
  971. static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
  972. {
  973. int cpu, vector;
  974. BUG_ON(!cfg->vector);
  975. vector = cfg->vector;
  976. for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
  977. per_cpu(vector_irq, cpu)[vector] = -1;
  978. cfg->vector = 0;
  979. cpumask_clear(cfg->domain);
  980. if (likely(!cfg->move_in_progress))
  981. return;
  982. for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
  983. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  984. vector++) {
  985. if (per_cpu(vector_irq, cpu)[vector] != irq)
  986. continue;
  987. per_cpu(vector_irq, cpu)[vector] = -1;
  988. break;
  989. }
  990. }
  991. cfg->move_in_progress = 0;
  992. }
  993. void __setup_vector_irq(int cpu)
  994. {
  995. /* Initialize vector_irq on a new cpu */
  996. int irq, vector;
  997. struct irq_cfg *cfg;
  998. /*
  999. * vector_lock will make sure that we don't run into irq vector
  1000. * assignments that might be happening on another cpu in parallel,
  1001. * while we setup our initial vector to irq mappings.
  1002. */
  1003. raw_spin_lock(&vector_lock);
  1004. /* Mark the inuse vectors */
  1005. for_each_active_irq(irq) {
  1006. cfg = irq_get_chip_data(irq);
  1007. if (!cfg)
  1008. continue;
  1009. /*
  1010. * If it is a legacy IRQ handled by the legacy PIC, this cpu
  1011. * will be part of the irq_cfg's domain.
  1012. */
  1013. if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
  1014. cpumask_set_cpu(cpu, cfg->domain);
  1015. if (!cpumask_test_cpu(cpu, cfg->domain))
  1016. continue;
  1017. vector = cfg->vector;
  1018. per_cpu(vector_irq, cpu)[vector] = irq;
  1019. }
  1020. /* Mark the free vectors */
  1021. for (vector = 0; vector < NR_VECTORS; ++vector) {
  1022. irq = per_cpu(vector_irq, cpu)[vector];
  1023. if (irq < 0)
  1024. continue;
  1025. cfg = irq_cfg(irq);
  1026. if (!cpumask_test_cpu(cpu, cfg->domain))
  1027. per_cpu(vector_irq, cpu)[vector] = -1;
  1028. }
  1029. raw_spin_unlock(&vector_lock);
  1030. }
  1031. static struct irq_chip ioapic_chip;
  1032. static struct irq_chip ir_ioapic_chip;
  1033. #ifdef CONFIG_X86_32
  1034. static inline int IO_APIC_irq_trigger(int irq)
  1035. {
  1036. int apic, idx, pin;
  1037. for (apic = 0; apic < nr_ioapics; apic++) {
  1038. for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
  1039. idx = find_irq_entry(apic, pin, mp_INT);
  1040. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1041. return irq_trigger(idx);
  1042. }
  1043. }
  1044. /*
  1045. * nonexistent IRQs are edge default
  1046. */
  1047. return 0;
  1048. }
  1049. #else
  1050. static inline int IO_APIC_irq_trigger(int irq)
  1051. {
  1052. return 1;
  1053. }
  1054. #endif
  1055. static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
  1056. unsigned long trigger)
  1057. {
  1058. struct irq_chip *chip = &ioapic_chip;
  1059. irq_flow_handler_t hdl;
  1060. bool fasteoi;
  1061. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1062. trigger == IOAPIC_LEVEL) {
  1063. irq_set_status_flags(irq, IRQ_LEVEL);
  1064. fasteoi = true;
  1065. } else {
  1066. irq_clear_status_flags(irq, IRQ_LEVEL);
  1067. fasteoi = false;
  1068. }
  1069. if (irq_remapped(cfg)) {
  1070. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  1071. chip = &ir_ioapic_chip;
  1072. fasteoi = trigger != 0;
  1073. }
  1074. hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
  1075. irq_set_chip_and_handler_name(irq, chip, hdl,
  1076. fasteoi ? "fasteoi" : "edge");
  1077. }
  1078. static int setup_ioapic_entry(int apic_id, int irq,
  1079. struct IO_APIC_route_entry *entry,
  1080. unsigned int destination, int trigger,
  1081. int polarity, int vector, int pin)
  1082. {
  1083. /*
  1084. * add it to the IO-APIC irq-routing table:
  1085. */
  1086. memset(entry,0,sizeof(*entry));
  1087. if (intr_remapping_enabled) {
  1088. struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
  1089. struct irte irte;
  1090. struct IR_IO_APIC_route_entry *ir_entry =
  1091. (struct IR_IO_APIC_route_entry *) entry;
  1092. int index;
  1093. if (!iommu)
  1094. panic("No mapping iommu for ioapic %d\n", apic_id);
  1095. index = alloc_irte(iommu, irq, 1);
  1096. if (index < 0)
  1097. panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
  1098. prepare_irte(&irte, vector, destination);
  1099. /* Set source-id of interrupt request */
  1100. set_ioapic_sid(&irte, apic_id);
  1101. modify_irte(irq, &irte);
  1102. ir_entry->index2 = (index >> 15) & 0x1;
  1103. ir_entry->zero = 0;
  1104. ir_entry->format = 1;
  1105. ir_entry->index = (index & 0x7fff);
  1106. /*
  1107. * IO-APIC RTE will be configured with virtual vector.
  1108. * irq handler will do the explicit EOI to the io-apic.
  1109. */
  1110. ir_entry->vector = pin;
  1111. apic_printk(APIC_VERBOSE, KERN_DEBUG "IOAPIC[%d]: "
  1112. "Set IRTE entry (P:%d FPD:%d Dst_Mode:%d "
  1113. "Redir_hint:%d Trig_Mode:%d Dlvry_Mode:%X "
  1114. "Avail:%X Vector:%02X Dest:%08X "
  1115. "SID:%04X SQ:%X SVT:%X)\n",
  1116. apic_id, irte.present, irte.fpd, irte.dst_mode,
  1117. irte.redir_hint, irte.trigger_mode, irte.dlvry_mode,
  1118. irte.avail, irte.vector, irte.dest_id,
  1119. irte.sid, irte.sq, irte.svt);
  1120. } else {
  1121. entry->delivery_mode = apic->irq_delivery_mode;
  1122. entry->dest_mode = apic->irq_dest_mode;
  1123. entry->dest = destination;
  1124. entry->vector = vector;
  1125. }
  1126. entry->mask = 0; /* enable IRQ */
  1127. entry->trigger = trigger;
  1128. entry->polarity = polarity;
  1129. /* Mask level triggered irqs.
  1130. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  1131. */
  1132. if (trigger)
  1133. entry->mask = 1;
  1134. return 0;
  1135. }
  1136. static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
  1137. struct io_apic_irq_attr *attr)
  1138. {
  1139. struct IO_APIC_route_entry entry;
  1140. unsigned int dest;
  1141. if (!IO_APIC_IRQ(irq))
  1142. return;
  1143. /*
  1144. * For legacy irqs, cfg->domain starts with cpu 0 for legacy
  1145. * controllers like 8259. Now that IO-APIC can handle this irq, update
  1146. * the cfg->domain.
  1147. */
  1148. if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
  1149. apic->vector_allocation_domain(0, cfg->domain);
  1150. if (assign_irq_vector(irq, cfg, apic->target_cpus()))
  1151. return;
  1152. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  1153. apic_printk(APIC_VERBOSE,KERN_DEBUG
  1154. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  1155. "IRQ %d Mode:%i Active:%i Dest:%d)\n",
  1156. attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
  1157. cfg->vector, irq, attr->trigger, attr->polarity, dest);
  1158. if (setup_ioapic_entry(mpc_ioapic_id(attr->ioapic), irq, &entry,
  1159. dest, attr->trigger, attr->polarity, cfg->vector,
  1160. attr->ioapic_pin)) {
  1161. printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
  1162. mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
  1163. __clear_irq_vector(irq, cfg);
  1164. return;
  1165. }
  1166. ioapic_register_intr(irq, cfg, attr->trigger);
  1167. if (irq < legacy_pic->nr_legacy_irqs)
  1168. legacy_pic->mask(irq);
  1169. ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
  1170. }
  1171. static bool __init io_apic_pin_not_connected(int idx, int apic_id, int pin)
  1172. {
  1173. if (idx != -1)
  1174. return false;
  1175. apic_printk(APIC_VERBOSE, KERN_DEBUG " apic %d pin %d not connected\n",
  1176. mpc_ioapic_id(apic_id), pin);
  1177. return true;
  1178. }
  1179. static void __init __io_apic_setup_irqs(unsigned int apic_id)
  1180. {
  1181. int idx, node = cpu_to_node(0);
  1182. struct io_apic_irq_attr attr;
  1183. unsigned int pin, irq;
  1184. for (pin = 0; pin < ioapics[apic_id].nr_registers; pin++) {
  1185. idx = find_irq_entry(apic_id, pin, mp_INT);
  1186. if (io_apic_pin_not_connected(idx, apic_id, pin))
  1187. continue;
  1188. irq = pin_2_irq(idx, apic_id, pin);
  1189. if ((apic_id > 0) && (irq > 16))
  1190. continue;
  1191. /*
  1192. * Skip the timer IRQ if there's a quirk handler
  1193. * installed and if it returns 1:
  1194. */
  1195. if (apic->multi_timer_check &&
  1196. apic->multi_timer_check(apic_id, irq))
  1197. continue;
  1198. set_io_apic_irq_attr(&attr, apic_id, pin, irq_trigger(idx),
  1199. irq_polarity(idx));
  1200. io_apic_setup_irq_pin(irq, node, &attr);
  1201. }
  1202. }
  1203. static void __init setup_IO_APIC_irqs(void)
  1204. {
  1205. unsigned int apic_id;
  1206. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1207. for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
  1208. __io_apic_setup_irqs(apic_id);
  1209. }
  1210. /*
  1211. * for the gsit that is not in first ioapic
  1212. * but could not use acpi_register_gsi()
  1213. * like some special sci in IBM x3330
  1214. */
  1215. void setup_IO_APIC_irq_extra(u32 gsi)
  1216. {
  1217. int apic_id = 0, pin, idx, irq, node = cpu_to_node(0);
  1218. struct io_apic_irq_attr attr;
  1219. /*
  1220. * Convert 'gsi' to 'ioapic.pin'.
  1221. */
  1222. apic_id = mp_find_ioapic(gsi);
  1223. if (apic_id < 0)
  1224. return;
  1225. pin = mp_find_ioapic_pin(apic_id, gsi);
  1226. idx = find_irq_entry(apic_id, pin, mp_INT);
  1227. if (idx == -1)
  1228. return;
  1229. irq = pin_2_irq(idx, apic_id, pin);
  1230. /* Only handle the non legacy irqs on secondary ioapics */
  1231. if (apic_id == 0 || irq < NR_IRQS_LEGACY)
  1232. return;
  1233. set_io_apic_irq_attr(&attr, apic_id, pin, irq_trigger(idx),
  1234. irq_polarity(idx));
  1235. io_apic_setup_irq_pin_once(irq, node, &attr);
  1236. }
  1237. /*
  1238. * Set up the timer pin, possibly with the 8259A-master behind.
  1239. */
  1240. static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
  1241. int vector)
  1242. {
  1243. struct IO_APIC_route_entry entry;
  1244. if (intr_remapping_enabled)
  1245. return;
  1246. memset(&entry, 0, sizeof(entry));
  1247. /*
  1248. * We use logical delivery to get the timer IRQ
  1249. * to the first CPU.
  1250. */
  1251. entry.dest_mode = apic->irq_dest_mode;
  1252. entry.mask = 0; /* don't mask IRQ for edge */
  1253. entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
  1254. entry.delivery_mode = apic->irq_delivery_mode;
  1255. entry.polarity = 0;
  1256. entry.trigger = 0;
  1257. entry.vector = vector;
  1258. /*
  1259. * The timer IRQ doesn't have to know that behind the
  1260. * scene we may have a 8259A-master in AEOI mode ...
  1261. */
  1262. irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
  1263. "edge");
  1264. /*
  1265. * Add it to the IO-APIC irq-routing table:
  1266. */
  1267. ioapic_write_entry(apic_id, pin, entry);
  1268. }
  1269. __apicdebuginit(void) print_IO_APIC(void)
  1270. {
  1271. int apic, i;
  1272. union IO_APIC_reg_00 reg_00;
  1273. union IO_APIC_reg_01 reg_01;
  1274. union IO_APIC_reg_02 reg_02;
  1275. union IO_APIC_reg_03 reg_03;
  1276. unsigned long flags;
  1277. struct irq_cfg *cfg;
  1278. unsigned int irq;
  1279. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1280. for (i = 0; i < nr_ioapics; i++)
  1281. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1282. mpc_ioapic_id(i), ioapics[i].nr_registers);
  1283. /*
  1284. * We are a bit conservative about what we expect. We have to
  1285. * know about every hardware change ASAP.
  1286. */
  1287. printk(KERN_INFO "testing the IO APIC.......................\n");
  1288. for (apic = 0; apic < nr_ioapics; apic++) {
  1289. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1290. reg_00.raw = io_apic_read(apic, 0);
  1291. reg_01.raw = io_apic_read(apic, 1);
  1292. if (reg_01.bits.version >= 0x10)
  1293. reg_02.raw = io_apic_read(apic, 2);
  1294. if (reg_01.bits.version >= 0x20)
  1295. reg_03.raw = io_apic_read(apic, 3);
  1296. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1297. printk("\n");
  1298. printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(apic));
  1299. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1300. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1301. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1302. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1303. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  1304. printk(KERN_DEBUG "....... : max redirection entries: %02X\n",
  1305. reg_01.bits.entries);
  1306. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1307. printk(KERN_DEBUG "....... : IO APIC version: %02X\n",
  1308. reg_01.bits.version);
  1309. /*
  1310. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1311. * but the value of reg_02 is read as the previous read register
  1312. * value, so ignore it if reg_02 == reg_01.
  1313. */
  1314. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1315. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1316. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1317. }
  1318. /*
  1319. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1320. * or reg_03, but the value of reg_0[23] is read as the previous read
  1321. * register value, so ignore it if reg_03 == reg_0[12].
  1322. */
  1323. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1324. reg_03.raw != reg_01.raw) {
  1325. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1326. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1327. }
  1328. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1329. if (intr_remapping_enabled) {
  1330. printk(KERN_DEBUG " NR Indx Fmt Mask Trig IRR"
  1331. " Pol Stat Indx2 Zero Vect:\n");
  1332. } else {
  1333. printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
  1334. " Stat Dmod Deli Vect:\n");
  1335. }
  1336. for (i = 0; i <= reg_01.bits.entries; i++) {
  1337. if (intr_remapping_enabled) {
  1338. struct IO_APIC_route_entry entry;
  1339. struct IR_IO_APIC_route_entry *ir_entry;
  1340. entry = ioapic_read_entry(apic, i);
  1341. ir_entry = (struct IR_IO_APIC_route_entry *) &entry;
  1342. printk(KERN_DEBUG " %02x %04X ",
  1343. i,
  1344. ir_entry->index
  1345. );
  1346. printk("%1d %1d %1d %1d %1d "
  1347. "%1d %1d %X %02X\n",
  1348. ir_entry->format,
  1349. ir_entry->mask,
  1350. ir_entry->trigger,
  1351. ir_entry->irr,
  1352. ir_entry->polarity,
  1353. ir_entry->delivery_status,
  1354. ir_entry->index2,
  1355. ir_entry->zero,
  1356. ir_entry->vector
  1357. );
  1358. } else {
  1359. struct IO_APIC_route_entry entry;
  1360. entry = ioapic_read_entry(apic, i);
  1361. printk(KERN_DEBUG " %02x %02X ",
  1362. i,
  1363. entry.dest
  1364. );
  1365. printk("%1d %1d %1d %1d %1d "
  1366. "%1d %1d %02X\n",
  1367. entry.mask,
  1368. entry.trigger,
  1369. entry.irr,
  1370. entry.polarity,
  1371. entry.delivery_status,
  1372. entry.dest_mode,
  1373. entry.delivery_mode,
  1374. entry.vector
  1375. );
  1376. }
  1377. }
  1378. }
  1379. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1380. for_each_active_irq(irq) {
  1381. struct irq_pin_list *entry;
  1382. cfg = irq_get_chip_data(irq);
  1383. if (!cfg)
  1384. continue;
  1385. entry = cfg->irq_2_pin;
  1386. if (!entry)
  1387. continue;
  1388. printk(KERN_DEBUG "IRQ%d ", irq);
  1389. for_each_irq_pin(entry, cfg->irq_2_pin)
  1390. printk("-> %d:%d", entry->apic, entry->pin);
  1391. printk("\n");
  1392. }
  1393. printk(KERN_INFO ".................................... done.\n");
  1394. return;
  1395. }
  1396. __apicdebuginit(void) print_APIC_field(int base)
  1397. {
  1398. int i;
  1399. printk(KERN_DEBUG);
  1400. for (i = 0; i < 8; i++)
  1401. printk(KERN_CONT "%08x", apic_read(base + i*0x10));
  1402. printk(KERN_CONT "\n");
  1403. }
  1404. __apicdebuginit(void) print_local_APIC(void *dummy)
  1405. {
  1406. unsigned int i, v, ver, maxlvt;
  1407. u64 icr;
  1408. printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1409. smp_processor_id(), hard_smp_processor_id());
  1410. v = apic_read(APIC_ID);
  1411. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
  1412. v = apic_read(APIC_LVR);
  1413. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1414. ver = GET_APIC_VERSION(v);
  1415. maxlvt = lapic_get_maxlvt();
  1416. v = apic_read(APIC_TASKPRI);
  1417. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1418. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1419. if (!APIC_XAPIC(ver)) {
  1420. v = apic_read(APIC_ARBPRI);
  1421. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1422. v & APIC_ARBPRI_MASK);
  1423. }
  1424. v = apic_read(APIC_PROCPRI);
  1425. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1426. }
  1427. /*
  1428. * Remote read supported only in the 82489DX and local APIC for
  1429. * Pentium processors.
  1430. */
  1431. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  1432. v = apic_read(APIC_RRR);
  1433. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1434. }
  1435. v = apic_read(APIC_LDR);
  1436. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1437. if (!x2apic_enabled()) {
  1438. v = apic_read(APIC_DFR);
  1439. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1440. }
  1441. v = apic_read(APIC_SPIV);
  1442. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1443. printk(KERN_DEBUG "... APIC ISR field:\n");
  1444. print_APIC_field(APIC_ISR);
  1445. printk(KERN_DEBUG "... APIC TMR field:\n");
  1446. print_APIC_field(APIC_TMR);
  1447. printk(KERN_DEBUG "... APIC IRR field:\n");
  1448. print_APIC_field(APIC_IRR);
  1449. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1450. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1451. apic_write(APIC_ESR, 0);
  1452. v = apic_read(APIC_ESR);
  1453. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1454. }
  1455. icr = apic_icr_read();
  1456. printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
  1457. printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
  1458. v = apic_read(APIC_LVTT);
  1459. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1460. if (maxlvt > 3) { /* PC is LVT#4. */
  1461. v = apic_read(APIC_LVTPC);
  1462. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1463. }
  1464. v = apic_read(APIC_LVT0);
  1465. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1466. v = apic_read(APIC_LVT1);
  1467. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1468. if (maxlvt > 2) { /* ERR is LVT#3. */
  1469. v = apic_read(APIC_LVTERR);
  1470. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1471. }
  1472. v = apic_read(APIC_TMICT);
  1473. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1474. v = apic_read(APIC_TMCCT);
  1475. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1476. v = apic_read(APIC_TDCR);
  1477. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1478. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  1479. v = apic_read(APIC_EFEAT);
  1480. maxlvt = (v >> 16) & 0xff;
  1481. printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
  1482. v = apic_read(APIC_ECTRL);
  1483. printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
  1484. for (i = 0; i < maxlvt; i++) {
  1485. v = apic_read(APIC_EILVTn(i));
  1486. printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
  1487. }
  1488. }
  1489. printk("\n");
  1490. }
  1491. __apicdebuginit(void) print_local_APICs(int maxcpu)
  1492. {
  1493. int cpu;
  1494. if (!maxcpu)
  1495. return;
  1496. preempt_disable();
  1497. for_each_online_cpu(cpu) {
  1498. if (cpu >= maxcpu)
  1499. break;
  1500. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  1501. }
  1502. preempt_enable();
  1503. }
  1504. __apicdebuginit(void) print_PIC(void)
  1505. {
  1506. unsigned int v;
  1507. unsigned long flags;
  1508. if (!legacy_pic->nr_legacy_irqs)
  1509. return;
  1510. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1511. raw_spin_lock_irqsave(&i8259A_lock, flags);
  1512. v = inb(0xa1) << 8 | inb(0x21);
  1513. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1514. v = inb(0xa0) << 8 | inb(0x20);
  1515. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1516. outb(0x0b,0xa0);
  1517. outb(0x0b,0x20);
  1518. v = inb(0xa0) << 8 | inb(0x20);
  1519. outb(0x0a,0xa0);
  1520. outb(0x0a,0x20);
  1521. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  1522. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1523. v = inb(0x4d1) << 8 | inb(0x4d0);
  1524. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1525. }
  1526. static int __initdata show_lapic = 1;
  1527. static __init int setup_show_lapic(char *arg)
  1528. {
  1529. int num = -1;
  1530. if (strcmp(arg, "all") == 0) {
  1531. show_lapic = CONFIG_NR_CPUS;
  1532. } else {
  1533. get_option(&arg, &num);
  1534. if (num >= 0)
  1535. show_lapic = num;
  1536. }
  1537. return 1;
  1538. }
  1539. __setup("show_lapic=", setup_show_lapic);
  1540. __apicdebuginit(int) print_ICs(void)
  1541. {
  1542. if (apic_verbosity == APIC_QUIET)
  1543. return 0;
  1544. print_PIC();
  1545. /* don't print out if apic is not there */
  1546. if (!cpu_has_apic && !apic_from_smp_config())
  1547. return 0;
  1548. print_local_APICs(show_lapic);
  1549. print_IO_APIC();
  1550. return 0;
  1551. }
  1552. late_initcall(print_ICs);
  1553. /* Where if anywhere is the i8259 connect in external int mode */
  1554. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  1555. void __init enable_IO_APIC(void)
  1556. {
  1557. int i8259_apic, i8259_pin;
  1558. int apic;
  1559. if (!legacy_pic->nr_legacy_irqs)
  1560. return;
  1561. for(apic = 0; apic < nr_ioapics; apic++) {
  1562. int pin;
  1563. /* See if any of the pins is in ExtINT mode */
  1564. for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
  1565. struct IO_APIC_route_entry entry;
  1566. entry = ioapic_read_entry(apic, pin);
  1567. /* If the interrupt line is enabled and in ExtInt mode
  1568. * I have found the pin where the i8259 is connected.
  1569. */
  1570. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1571. ioapic_i8259.apic = apic;
  1572. ioapic_i8259.pin = pin;
  1573. goto found_i8259;
  1574. }
  1575. }
  1576. }
  1577. found_i8259:
  1578. /* Look to see what if the MP table has reported the ExtINT */
  1579. /* If we could not find the appropriate pin by looking at the ioapic
  1580. * the i8259 probably is not connected the ioapic but give the
  1581. * mptable a chance anyway.
  1582. */
  1583. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1584. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1585. /* Trust the MP table if nothing is setup in the hardware */
  1586. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1587. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1588. ioapic_i8259.pin = i8259_pin;
  1589. ioapic_i8259.apic = i8259_apic;
  1590. }
  1591. /* Complain if the MP table and the hardware disagree */
  1592. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1593. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1594. {
  1595. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1596. }
  1597. /*
  1598. * Do not trust the IO-APIC being empty at bootup
  1599. */
  1600. clear_IO_APIC();
  1601. }
  1602. /*
  1603. * Not an __init, needed by the reboot code
  1604. */
  1605. void disable_IO_APIC(void)
  1606. {
  1607. /*
  1608. * Clear the IO-APIC before rebooting:
  1609. */
  1610. clear_IO_APIC();
  1611. if (!legacy_pic->nr_legacy_irqs)
  1612. return;
  1613. /*
  1614. * If the i8259 is routed through an IOAPIC
  1615. * Put that IOAPIC in virtual wire mode
  1616. * so legacy interrupts can be delivered.
  1617. *
  1618. * With interrupt-remapping, for now we will use virtual wire A mode,
  1619. * as virtual wire B is little complex (need to configure both
  1620. * IOAPIC RTE as well as interrupt-remapping table entry).
  1621. * As this gets called during crash dump, keep this simple for now.
  1622. */
  1623. if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
  1624. struct IO_APIC_route_entry entry;
  1625. memset(&entry, 0, sizeof(entry));
  1626. entry.mask = 0; /* Enabled */
  1627. entry.trigger = 0; /* Edge */
  1628. entry.irr = 0;
  1629. entry.polarity = 0; /* High */
  1630. entry.delivery_status = 0;
  1631. entry.dest_mode = 0; /* Physical */
  1632. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1633. entry.vector = 0;
  1634. entry.dest = read_apic_id();
  1635. /*
  1636. * Add it to the IO-APIC irq-routing table:
  1637. */
  1638. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1639. }
  1640. /*
  1641. * Use virtual wire A mode when interrupt remapping is enabled.
  1642. */
  1643. if (cpu_has_apic || apic_from_smp_config())
  1644. disconnect_bsp_APIC(!intr_remapping_enabled &&
  1645. ioapic_i8259.pin != -1);
  1646. }
  1647. #ifdef CONFIG_X86_32
  1648. /*
  1649. * function to set the IO-APIC physical IDs based on the
  1650. * values stored in the MPC table.
  1651. *
  1652. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1653. */
  1654. void __init setup_ioapic_ids_from_mpc_nocheck(void)
  1655. {
  1656. union IO_APIC_reg_00 reg_00;
  1657. physid_mask_t phys_id_present_map;
  1658. int apic_id;
  1659. int i;
  1660. unsigned char old_id;
  1661. unsigned long flags;
  1662. /*
  1663. * This is broken; anything with a real cpu count has to
  1664. * circumvent this idiocy regardless.
  1665. */
  1666. apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
  1667. /*
  1668. * Set the IOAPIC ID to the value stored in the MPC table.
  1669. */
  1670. for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
  1671. /* Read the register 0 value */
  1672. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1673. reg_00.raw = io_apic_read(apic_id, 0);
  1674. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1675. old_id = mpc_ioapic_id(apic_id);
  1676. if (mpc_ioapic_id(apic_id) >= get_physical_broadcast()) {
  1677. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1678. apic_id, mpc_ioapic_id(apic_id));
  1679. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1680. reg_00.bits.ID);
  1681. ioapics[apic_id].mp_config.apicid = reg_00.bits.ID;
  1682. }
  1683. /*
  1684. * Sanity check, is the ID really free? Every APIC in a
  1685. * system must have a unique ID or we get lots of nice
  1686. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1687. */
  1688. if (apic->check_apicid_used(&phys_id_present_map,
  1689. mpc_ioapic_id(apic_id))) {
  1690. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1691. apic_id, mpc_ioapic_id(apic_id));
  1692. for (i = 0; i < get_physical_broadcast(); i++)
  1693. if (!physid_isset(i, phys_id_present_map))
  1694. break;
  1695. if (i >= get_physical_broadcast())
  1696. panic("Max APIC ID exceeded!\n");
  1697. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1698. i);
  1699. physid_set(i, phys_id_present_map);
  1700. ioapics[apic_id].mp_config.apicid = i;
  1701. } else {
  1702. physid_mask_t tmp;
  1703. apic->apicid_to_cpu_present(mpc_ioapic_id(apic_id),
  1704. &tmp);
  1705. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1706. "phys_id_present_map\n",
  1707. mpc_ioapic_id(apic_id));
  1708. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1709. }
  1710. /*
  1711. * We need to adjust the IRQ routing table
  1712. * if the ID changed.
  1713. */
  1714. if (old_id != mpc_ioapic_id(apic_id))
  1715. for (i = 0; i < mp_irq_entries; i++)
  1716. if (mp_irqs[i].dstapic == old_id)
  1717. mp_irqs[i].dstapic
  1718. = mpc_ioapic_id(apic_id);
  1719. /*
  1720. * Update the ID register according to the right value
  1721. * from the MPC table if they are different.
  1722. */
  1723. if (mpc_ioapic_id(apic_id) == reg_00.bits.ID)
  1724. continue;
  1725. apic_printk(APIC_VERBOSE, KERN_INFO
  1726. "...changing IO-APIC physical APIC ID to %d ...",
  1727. mpc_ioapic_id(apic_id));
  1728. reg_00.bits.ID = mpc_ioapic_id(apic_id);
  1729. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1730. io_apic_write(apic_id, 0, reg_00.raw);
  1731. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1732. /*
  1733. * Sanity check
  1734. */
  1735. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1736. reg_00.raw = io_apic_read(apic_id, 0);
  1737. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1738. if (reg_00.bits.ID != mpc_ioapic_id(apic_id))
  1739. printk("could not set ID!\n");
  1740. else
  1741. apic_printk(APIC_VERBOSE, " ok.\n");
  1742. }
  1743. }
  1744. void __init setup_ioapic_ids_from_mpc(void)
  1745. {
  1746. if (acpi_ioapic)
  1747. return;
  1748. /*
  1749. * Don't check I/O APIC IDs for xAPIC systems. They have
  1750. * no meaning without the serial APIC bus.
  1751. */
  1752. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1753. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1754. return;
  1755. setup_ioapic_ids_from_mpc_nocheck();
  1756. }
  1757. #endif
  1758. int no_timer_check __initdata;
  1759. static int __init notimercheck(char *s)
  1760. {
  1761. no_timer_check = 1;
  1762. return 1;
  1763. }
  1764. __setup("no_timer_check", notimercheck);
  1765. /*
  1766. * There is a nasty bug in some older SMP boards, their mptable lies
  1767. * about the timer IRQ. We do the following to work around the situation:
  1768. *
  1769. * - timer IRQ defaults to IO-APIC IRQ
  1770. * - if this function detects that timer IRQs are defunct, then we fall
  1771. * back to ISA timer IRQs
  1772. */
  1773. static int __init timer_irq_works(void)
  1774. {
  1775. unsigned long t1 = jiffies;
  1776. unsigned long flags;
  1777. if (no_timer_check)
  1778. return 1;
  1779. local_save_flags(flags);
  1780. local_irq_enable();
  1781. /* Let ten ticks pass... */
  1782. mdelay((10 * 1000) / HZ);
  1783. local_irq_restore(flags);
  1784. /*
  1785. * Expect a few ticks at least, to be sure some possible
  1786. * glue logic does not lock up after one or two first
  1787. * ticks in a non-ExtINT mode. Also the local APIC
  1788. * might have cached one ExtINT interrupt. Finally, at
  1789. * least one tick may be lost due to delays.
  1790. */
  1791. /* jiffies wrap? */
  1792. if (time_after(jiffies, t1 + 4))
  1793. return 1;
  1794. return 0;
  1795. }
  1796. /*
  1797. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1798. * number of pending IRQ events unhandled. These cases are very rare,
  1799. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1800. * better to do it this way as thus we do not have to be aware of
  1801. * 'pending' interrupts in the IRQ path, except at this point.
  1802. */
  1803. /*
  1804. * Edge triggered needs to resend any interrupt
  1805. * that was delayed but this is now handled in the device
  1806. * independent code.
  1807. */
  1808. /*
  1809. * Starting up a edge-triggered IO-APIC interrupt is
  1810. * nasty - we need to make sure that we get the edge.
  1811. * If it is already asserted for some reason, we need
  1812. * return 1 to indicate that is was pending.
  1813. *
  1814. * This is not complete - we should be able to fake
  1815. * an edge even if it isn't on the 8259A...
  1816. */
  1817. static unsigned int startup_ioapic_irq(struct irq_data *data)
  1818. {
  1819. int was_pending = 0, irq = data->irq;
  1820. unsigned long flags;
  1821. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1822. if (irq < legacy_pic->nr_legacy_irqs) {
  1823. legacy_pic->mask(irq);
  1824. if (legacy_pic->irq_pending(irq))
  1825. was_pending = 1;
  1826. }
  1827. __unmask_ioapic(data->chip_data);
  1828. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1829. return was_pending;
  1830. }
  1831. static int ioapic_retrigger_irq(struct irq_data *data)
  1832. {
  1833. struct irq_cfg *cfg = data->chip_data;
  1834. unsigned long flags;
  1835. raw_spin_lock_irqsave(&vector_lock, flags);
  1836. apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
  1837. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1838. return 1;
  1839. }
  1840. /*
  1841. * Level and edge triggered IO-APIC interrupts need different handling,
  1842. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1843. * handled with the level-triggered descriptor, but that one has slightly
  1844. * more overhead. Level-triggered interrupts cannot be handled with the
  1845. * edge-triggered handler, without risking IRQ storms and other ugly
  1846. * races.
  1847. */
  1848. #ifdef CONFIG_SMP
  1849. void send_cleanup_vector(struct irq_cfg *cfg)
  1850. {
  1851. cpumask_var_t cleanup_mask;
  1852. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  1853. unsigned int i;
  1854. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  1855. apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
  1856. } else {
  1857. cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
  1858. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  1859. free_cpumask_var(cleanup_mask);
  1860. }
  1861. cfg->move_in_progress = 0;
  1862. }
  1863. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
  1864. {
  1865. int apic, pin;
  1866. struct irq_pin_list *entry;
  1867. u8 vector = cfg->vector;
  1868. for_each_irq_pin(entry, cfg->irq_2_pin) {
  1869. unsigned int reg;
  1870. apic = entry->apic;
  1871. pin = entry->pin;
  1872. /*
  1873. * With interrupt-remapping, destination information comes
  1874. * from interrupt-remapping table entry.
  1875. */
  1876. if (!irq_remapped(cfg))
  1877. io_apic_write(apic, 0x11 + pin*2, dest);
  1878. reg = io_apic_read(apic, 0x10 + pin*2);
  1879. reg &= ~IO_APIC_REDIR_VECTOR_MASK;
  1880. reg |= vector;
  1881. io_apic_modify(apic, 0x10 + pin*2, reg);
  1882. }
  1883. }
  1884. /*
  1885. * Either sets data->affinity to a valid value, and returns
  1886. * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
  1887. * leaves data->affinity untouched.
  1888. */
  1889. int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1890. unsigned int *dest_id)
  1891. {
  1892. struct irq_cfg *cfg = data->chip_data;
  1893. if (!cpumask_intersects(mask, cpu_online_mask))
  1894. return -1;
  1895. if (assign_irq_vector(data->irq, data->chip_data, mask))
  1896. return -1;
  1897. cpumask_copy(data->affinity, mask);
  1898. *dest_id = apic->cpu_mask_to_apicid_and(mask, cfg->domain);
  1899. return 0;
  1900. }
  1901. static int
  1902. ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1903. bool force)
  1904. {
  1905. unsigned int dest, irq = data->irq;
  1906. unsigned long flags;
  1907. int ret;
  1908. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1909. ret = __ioapic_set_affinity(data, mask, &dest);
  1910. if (!ret) {
  1911. /* Only the high 8 bits are valid. */
  1912. dest = SET_APIC_LOGICAL_ID(dest);
  1913. __target_IO_APIC_irq(irq, dest, data->chip_data);
  1914. }
  1915. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1916. return ret;
  1917. }
  1918. #ifdef CONFIG_INTR_REMAP
  1919. /*
  1920. * Migrate the IO-APIC irq in the presence of intr-remapping.
  1921. *
  1922. * For both level and edge triggered, irq migration is a simple atomic
  1923. * update(of vector and cpu destination) of IRTE and flush the hardware cache.
  1924. *
  1925. * For level triggered, we eliminate the io-apic RTE modification (with the
  1926. * updated vector information), by using a virtual vector (io-apic pin number).
  1927. * Real vector that is used for interrupting cpu will be coming from
  1928. * the interrupt-remapping table entry.
  1929. */
  1930. static int
  1931. ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1932. bool force)
  1933. {
  1934. struct irq_cfg *cfg = data->chip_data;
  1935. unsigned int dest, irq = data->irq;
  1936. struct irte irte;
  1937. if (!cpumask_intersects(mask, cpu_online_mask))
  1938. return -EINVAL;
  1939. if (get_irte(irq, &irte))
  1940. return -EBUSY;
  1941. if (assign_irq_vector(irq, cfg, mask))
  1942. return -EBUSY;
  1943. dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
  1944. irte.vector = cfg->vector;
  1945. irte.dest_id = IRTE_DEST(dest);
  1946. /*
  1947. * Modified the IRTE and flushes the Interrupt entry cache.
  1948. */
  1949. modify_irte(irq, &irte);
  1950. if (cfg->move_in_progress)
  1951. send_cleanup_vector(cfg);
  1952. cpumask_copy(data->affinity, mask);
  1953. return 0;
  1954. }
  1955. #else
  1956. static inline int
  1957. ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1958. bool force)
  1959. {
  1960. return 0;
  1961. }
  1962. #endif
  1963. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  1964. {
  1965. unsigned vector, me;
  1966. ack_APIC_irq();
  1967. exit_idle();
  1968. irq_enter();
  1969. me = smp_processor_id();
  1970. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  1971. unsigned int irq;
  1972. unsigned int irr;
  1973. struct irq_desc *desc;
  1974. struct irq_cfg *cfg;
  1975. irq = __this_cpu_read(vector_irq[vector]);
  1976. if (irq == -1)
  1977. continue;
  1978. desc = irq_to_desc(irq);
  1979. if (!desc)
  1980. continue;
  1981. cfg = irq_cfg(irq);
  1982. raw_spin_lock(&desc->lock);
  1983. /*
  1984. * Check if the irq migration is in progress. If so, we
  1985. * haven't received the cleanup request yet for this irq.
  1986. */
  1987. if (cfg->move_in_progress)
  1988. goto unlock;
  1989. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  1990. goto unlock;
  1991. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  1992. /*
  1993. * Check if the vector that needs to be cleanedup is
  1994. * registered at the cpu's IRR. If so, then this is not
  1995. * the best time to clean it up. Lets clean it up in the
  1996. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  1997. * to myself.
  1998. */
  1999. if (irr & (1 << (vector % 32))) {
  2000. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  2001. goto unlock;
  2002. }
  2003. __this_cpu_write(vector_irq[vector], -1);
  2004. unlock:
  2005. raw_spin_unlock(&desc->lock);
  2006. }
  2007. irq_exit();
  2008. }
  2009. static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
  2010. {
  2011. unsigned me;
  2012. if (likely(!cfg->move_in_progress))
  2013. return;
  2014. me = smp_processor_id();
  2015. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2016. send_cleanup_vector(cfg);
  2017. }
  2018. static void irq_complete_move(struct irq_cfg *cfg)
  2019. {
  2020. __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
  2021. }
  2022. void irq_force_complete_move(int irq)
  2023. {
  2024. struct irq_cfg *cfg = irq_get_chip_data(irq);
  2025. if (!cfg)
  2026. return;
  2027. __irq_complete_move(cfg, cfg->vector);
  2028. }
  2029. #else
  2030. static inline void irq_complete_move(struct irq_cfg *cfg) { }
  2031. #endif
  2032. static void ack_apic_edge(struct irq_data *data)
  2033. {
  2034. irq_complete_move(data->chip_data);
  2035. irq_move_irq(data);
  2036. ack_APIC_irq();
  2037. }
  2038. atomic_t irq_mis_count;
  2039. /*
  2040. * IO-APIC versions below 0x20 don't support EOI register.
  2041. * For the record, here is the information about various versions:
  2042. * 0Xh 82489DX
  2043. * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
  2044. * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
  2045. * 30h-FFh Reserved
  2046. *
  2047. * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
  2048. * version as 0x2. This is an error with documentation and these ICH chips
  2049. * use io-apic's of version 0x20.
  2050. *
  2051. * For IO-APIC's with EOI register, we use that to do an explicit EOI.
  2052. * Otherwise, we simulate the EOI message manually by changing the trigger
  2053. * mode to edge and then back to level, with RTE being masked during this.
  2054. */
  2055. static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
  2056. {
  2057. struct irq_pin_list *entry;
  2058. unsigned long flags;
  2059. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2060. for_each_irq_pin(entry, cfg->irq_2_pin) {
  2061. if (mpc_ioapic_ver(entry->apic) >= 0x20) {
  2062. /*
  2063. * Intr-remapping uses pin number as the virtual vector
  2064. * in the RTE. Actual vector is programmed in
  2065. * intr-remapping table entry. Hence for the io-apic
  2066. * EOI we use the pin number.
  2067. */
  2068. if (irq_remapped(cfg))
  2069. io_apic_eoi(entry->apic, entry->pin);
  2070. else
  2071. io_apic_eoi(entry->apic, cfg->vector);
  2072. } else {
  2073. __mask_and_edge_IO_APIC_irq(entry);
  2074. __unmask_and_level_IO_APIC_irq(entry);
  2075. }
  2076. }
  2077. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2078. }
  2079. static void ack_apic_level(struct irq_data *data)
  2080. {
  2081. struct irq_cfg *cfg = data->chip_data;
  2082. int i, do_unmask_irq = 0, irq = data->irq;
  2083. unsigned long v;
  2084. irq_complete_move(cfg);
  2085. #ifdef CONFIG_GENERIC_PENDING_IRQ
  2086. /* If we are moving the irq we need to mask it */
  2087. if (unlikely(irqd_is_setaffinity_pending(data))) {
  2088. do_unmask_irq = 1;
  2089. mask_ioapic(cfg);
  2090. }
  2091. #endif
  2092. /*
  2093. * It appears there is an erratum which affects at least version 0x11
  2094. * of I/O APIC (that's the 82093AA and cores integrated into various
  2095. * chipsets). Under certain conditions a level-triggered interrupt is
  2096. * erroneously delivered as edge-triggered one but the respective IRR
  2097. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  2098. * message but it will never arrive and further interrupts are blocked
  2099. * from the source. The exact reason is so far unknown, but the
  2100. * phenomenon was observed when two consecutive interrupt requests
  2101. * from a given source get delivered to the same CPU and the source is
  2102. * temporarily disabled in between.
  2103. *
  2104. * A workaround is to simulate an EOI message manually. We achieve it
  2105. * by setting the trigger mode to edge and then to level when the edge
  2106. * trigger mode gets detected in the TMR of a local APIC for a
  2107. * level-triggered interrupt. We mask the source for the time of the
  2108. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  2109. * The idea is from Manfred Spraul. --macro
  2110. *
  2111. * Also in the case when cpu goes offline, fixup_irqs() will forward
  2112. * any unhandled interrupt on the offlined cpu to the new cpu
  2113. * destination that is handling the corresponding interrupt. This
  2114. * interrupt forwarding is done via IPI's. Hence, in this case also
  2115. * level-triggered io-apic interrupt will be seen as an edge
  2116. * interrupt in the IRR. And we can't rely on the cpu's EOI
  2117. * to be broadcasted to the IO-APIC's which will clear the remoteIRR
  2118. * corresponding to the level-triggered interrupt. Hence on IO-APIC's
  2119. * supporting EOI register, we do an explicit EOI to clear the
  2120. * remote IRR and on IO-APIC's which don't have an EOI register,
  2121. * we use the above logic (mask+edge followed by unmask+level) from
  2122. * Manfred Spraul to clear the remote IRR.
  2123. */
  2124. i = cfg->vector;
  2125. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  2126. /*
  2127. * We must acknowledge the irq before we move it or the acknowledge will
  2128. * not propagate properly.
  2129. */
  2130. ack_APIC_irq();
  2131. /*
  2132. * Tail end of clearing remote IRR bit (either by delivering the EOI
  2133. * message via io-apic EOI register write or simulating it using
  2134. * mask+edge followed by unnask+level logic) manually when the
  2135. * level triggered interrupt is seen as the edge triggered interrupt
  2136. * at the cpu.
  2137. */
  2138. if (!(v & (1 << (i & 0x1f)))) {
  2139. atomic_inc(&irq_mis_count);
  2140. eoi_ioapic_irq(irq, cfg);
  2141. }
  2142. /* Now we can move and renable the irq */
  2143. if (unlikely(do_unmask_irq)) {
  2144. /* Only migrate the irq if the ack has been received.
  2145. *
  2146. * On rare occasions the broadcast level triggered ack gets
  2147. * delayed going to ioapics, and if we reprogram the
  2148. * vector while Remote IRR is still set the irq will never
  2149. * fire again.
  2150. *
  2151. * To prevent this scenario we read the Remote IRR bit
  2152. * of the ioapic. This has two effects.
  2153. * - On any sane system the read of the ioapic will
  2154. * flush writes (and acks) going to the ioapic from
  2155. * this cpu.
  2156. * - We get to see if the ACK has actually been delivered.
  2157. *
  2158. * Based on failed experiments of reprogramming the
  2159. * ioapic entry from outside of irq context starting
  2160. * with masking the ioapic entry and then polling until
  2161. * Remote IRR was clear before reprogramming the
  2162. * ioapic I don't trust the Remote IRR bit to be
  2163. * completey accurate.
  2164. *
  2165. * However there appears to be no other way to plug
  2166. * this race, so if the Remote IRR bit is not
  2167. * accurate and is causing problems then it is a hardware bug
  2168. * and you can go talk to the chipset vendor about it.
  2169. */
  2170. if (!io_apic_level_ack_pending(cfg))
  2171. irq_move_masked_irq(data);
  2172. unmask_ioapic(cfg);
  2173. }
  2174. }
  2175. #ifdef CONFIG_INTR_REMAP
  2176. static void ir_ack_apic_edge(struct irq_data *data)
  2177. {
  2178. ack_APIC_irq();
  2179. }
  2180. static void ir_ack_apic_level(struct irq_data *data)
  2181. {
  2182. ack_APIC_irq();
  2183. eoi_ioapic_irq(data->irq, data->chip_data);
  2184. }
  2185. #endif /* CONFIG_INTR_REMAP */
  2186. static struct irq_chip ioapic_chip __read_mostly = {
  2187. .name = "IO-APIC",
  2188. .irq_startup = startup_ioapic_irq,
  2189. .irq_mask = mask_ioapic_irq,
  2190. .irq_unmask = unmask_ioapic_irq,
  2191. .irq_ack = ack_apic_edge,
  2192. .irq_eoi = ack_apic_level,
  2193. #ifdef CONFIG_SMP
  2194. .irq_set_affinity = ioapic_set_affinity,
  2195. #endif
  2196. .irq_retrigger = ioapic_retrigger_irq,
  2197. };
  2198. static struct irq_chip ir_ioapic_chip __read_mostly = {
  2199. .name = "IR-IO-APIC",
  2200. .irq_startup = startup_ioapic_irq,
  2201. .irq_mask = mask_ioapic_irq,
  2202. .irq_unmask = unmask_ioapic_irq,
  2203. #ifdef CONFIG_INTR_REMAP
  2204. .irq_ack = ir_ack_apic_edge,
  2205. .irq_eoi = ir_ack_apic_level,
  2206. #ifdef CONFIG_SMP
  2207. .irq_set_affinity = ir_ioapic_set_affinity,
  2208. #endif
  2209. #endif
  2210. .irq_retrigger = ioapic_retrigger_irq,
  2211. };
  2212. static inline void init_IO_APIC_traps(void)
  2213. {
  2214. struct irq_cfg *cfg;
  2215. unsigned int irq;
  2216. /*
  2217. * NOTE! The local APIC isn't very good at handling
  2218. * multiple interrupts at the same interrupt level.
  2219. * As the interrupt level is determined by taking the
  2220. * vector number and shifting that right by 4, we
  2221. * want to spread these out a bit so that they don't
  2222. * all fall in the same interrupt level.
  2223. *
  2224. * Also, we've got to be careful not to trash gate
  2225. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  2226. */
  2227. for_each_active_irq(irq) {
  2228. cfg = irq_get_chip_data(irq);
  2229. if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
  2230. /*
  2231. * Hmm.. We don't have an entry for this,
  2232. * so default to an old-fashioned 8259
  2233. * interrupt if we can..
  2234. */
  2235. if (irq < legacy_pic->nr_legacy_irqs)
  2236. legacy_pic->make_irq(irq);
  2237. else
  2238. /* Strange. Oh, well.. */
  2239. irq_set_chip(irq, &no_irq_chip);
  2240. }
  2241. }
  2242. }
  2243. /*
  2244. * The local APIC irq-chip implementation:
  2245. */
  2246. static void mask_lapic_irq(struct irq_data *data)
  2247. {
  2248. unsigned long v;
  2249. v = apic_read(APIC_LVT0);
  2250. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  2251. }
  2252. static void unmask_lapic_irq(struct irq_data *data)
  2253. {
  2254. unsigned long v;
  2255. v = apic_read(APIC_LVT0);
  2256. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  2257. }
  2258. static void ack_lapic_irq(struct irq_data *data)
  2259. {
  2260. ack_APIC_irq();
  2261. }
  2262. static struct irq_chip lapic_chip __read_mostly = {
  2263. .name = "local-APIC",
  2264. .irq_mask = mask_lapic_irq,
  2265. .irq_unmask = unmask_lapic_irq,
  2266. .irq_ack = ack_lapic_irq,
  2267. };
  2268. static void lapic_register_intr(int irq)
  2269. {
  2270. irq_clear_status_flags(irq, IRQ_LEVEL);
  2271. irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
  2272. "edge");
  2273. }
  2274. /*
  2275. * This looks a bit hackish but it's about the only one way of sending
  2276. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  2277. * not support the ExtINT mode, unfortunately. We need to send these
  2278. * cycles as some i82489DX-based boards have glue logic that keeps the
  2279. * 8259A interrupt line asserted until INTA. --macro
  2280. */
  2281. static inline void __init unlock_ExtINT_logic(void)
  2282. {
  2283. int apic, pin, i;
  2284. struct IO_APIC_route_entry entry0, entry1;
  2285. unsigned char save_control, save_freq_select;
  2286. pin = find_isa_irq_pin(8, mp_INT);
  2287. if (pin == -1) {
  2288. WARN_ON_ONCE(1);
  2289. return;
  2290. }
  2291. apic = find_isa_irq_apic(8, mp_INT);
  2292. if (apic == -1) {
  2293. WARN_ON_ONCE(1);
  2294. return;
  2295. }
  2296. entry0 = ioapic_read_entry(apic, pin);
  2297. clear_IO_APIC_pin(apic, pin);
  2298. memset(&entry1, 0, sizeof(entry1));
  2299. entry1.dest_mode = 0; /* physical delivery */
  2300. entry1.mask = 0; /* unmask IRQ now */
  2301. entry1.dest = hard_smp_processor_id();
  2302. entry1.delivery_mode = dest_ExtINT;
  2303. entry1.polarity = entry0.polarity;
  2304. entry1.trigger = 0;
  2305. entry1.vector = 0;
  2306. ioapic_write_entry(apic, pin, entry1);
  2307. save_control = CMOS_READ(RTC_CONTROL);
  2308. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  2309. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  2310. RTC_FREQ_SELECT);
  2311. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  2312. i = 100;
  2313. while (i-- > 0) {
  2314. mdelay(10);
  2315. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  2316. i -= 10;
  2317. }
  2318. CMOS_WRITE(save_control, RTC_CONTROL);
  2319. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  2320. clear_IO_APIC_pin(apic, pin);
  2321. ioapic_write_entry(apic, pin, entry0);
  2322. }
  2323. static int disable_timer_pin_1 __initdata;
  2324. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  2325. static int __init disable_timer_pin_setup(char *arg)
  2326. {
  2327. disable_timer_pin_1 = 1;
  2328. return 0;
  2329. }
  2330. early_param("disable_timer_pin_1", disable_timer_pin_setup);
  2331. int timer_through_8259 __initdata;
  2332. /*
  2333. * This code may look a bit paranoid, but it's supposed to cooperate with
  2334. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  2335. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  2336. * fanatically on his truly buggy board.
  2337. *
  2338. * FIXME: really need to revamp this for all platforms.
  2339. */
  2340. static inline void __init check_timer(void)
  2341. {
  2342. struct irq_cfg *cfg = irq_get_chip_data(0);
  2343. int node = cpu_to_node(0);
  2344. int apic1, pin1, apic2, pin2;
  2345. unsigned long flags;
  2346. int no_pin1 = 0;
  2347. local_irq_save(flags);
  2348. /*
  2349. * get/set the timer IRQ vector:
  2350. */
  2351. legacy_pic->mask(0);
  2352. assign_irq_vector(0, cfg, apic->target_cpus());
  2353. /*
  2354. * As IRQ0 is to be enabled in the 8259A, the virtual
  2355. * wire has to be disabled in the local APIC. Also
  2356. * timer interrupts need to be acknowledged manually in
  2357. * the 8259A for the i82489DX when using the NMI
  2358. * watchdog as that APIC treats NMIs as level-triggered.
  2359. * The AEOI mode will finish them in the 8259A
  2360. * automatically.
  2361. */
  2362. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  2363. legacy_pic->init(1);
  2364. pin1 = find_isa_irq_pin(0, mp_INT);
  2365. apic1 = find_isa_irq_apic(0, mp_INT);
  2366. pin2 = ioapic_i8259.pin;
  2367. apic2 = ioapic_i8259.apic;
  2368. apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
  2369. "apic1=%d pin1=%d apic2=%d pin2=%d\n",
  2370. cfg->vector, apic1, pin1, apic2, pin2);
  2371. /*
  2372. * Some BIOS writers are clueless and report the ExtINTA
  2373. * I/O APIC input from the cascaded 8259A as the timer
  2374. * interrupt input. So just in case, if only one pin
  2375. * was found above, try it both directly and through the
  2376. * 8259A.
  2377. */
  2378. if (pin1 == -1) {
  2379. if (intr_remapping_enabled)
  2380. panic("BIOS bug: timer not connected to IO-APIC");
  2381. pin1 = pin2;
  2382. apic1 = apic2;
  2383. no_pin1 = 1;
  2384. } else if (pin2 == -1) {
  2385. pin2 = pin1;
  2386. apic2 = apic1;
  2387. }
  2388. if (pin1 != -1) {
  2389. /*
  2390. * Ok, does IRQ0 through the IOAPIC work?
  2391. */
  2392. if (no_pin1) {
  2393. add_pin_to_irq_node(cfg, node, apic1, pin1);
  2394. setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
  2395. } else {
  2396. /* for edge trigger, setup_ioapic_irq already
  2397. * leave it unmasked.
  2398. * so only need to unmask if it is level-trigger
  2399. * do we really have level trigger timer?
  2400. */
  2401. int idx;
  2402. idx = find_irq_entry(apic1, pin1, mp_INT);
  2403. if (idx != -1 && irq_trigger(idx))
  2404. unmask_ioapic(cfg);
  2405. }
  2406. if (timer_irq_works()) {
  2407. if (disable_timer_pin_1 > 0)
  2408. clear_IO_APIC_pin(0, pin1);
  2409. goto out;
  2410. }
  2411. if (intr_remapping_enabled)
  2412. panic("timer doesn't work through Interrupt-remapped IO-APIC");
  2413. local_irq_disable();
  2414. clear_IO_APIC_pin(apic1, pin1);
  2415. if (!no_pin1)
  2416. apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
  2417. "8254 timer not connected to IO-APIC\n");
  2418. apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
  2419. "(IRQ0) through the 8259A ...\n");
  2420. apic_printk(APIC_QUIET, KERN_INFO
  2421. "..... (found apic %d pin %d) ...\n", apic2, pin2);
  2422. /*
  2423. * legacy devices should be connected to IO APIC #0
  2424. */
  2425. replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
  2426. setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
  2427. legacy_pic->unmask(0);
  2428. if (timer_irq_works()) {
  2429. apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
  2430. timer_through_8259 = 1;
  2431. goto out;
  2432. }
  2433. /*
  2434. * Cleanup, just in case ...
  2435. */
  2436. local_irq_disable();
  2437. legacy_pic->mask(0);
  2438. clear_IO_APIC_pin(apic2, pin2);
  2439. apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
  2440. }
  2441. apic_printk(APIC_QUIET, KERN_INFO
  2442. "...trying to set up timer as Virtual Wire IRQ...\n");
  2443. lapic_register_intr(0);
  2444. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  2445. legacy_pic->unmask(0);
  2446. if (timer_irq_works()) {
  2447. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2448. goto out;
  2449. }
  2450. local_irq_disable();
  2451. legacy_pic->mask(0);
  2452. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  2453. apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
  2454. apic_printk(APIC_QUIET, KERN_INFO
  2455. "...trying to set up timer as ExtINT IRQ...\n");
  2456. legacy_pic->init(0);
  2457. legacy_pic->make_irq(0);
  2458. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  2459. unlock_ExtINT_logic();
  2460. if (timer_irq_works()) {
  2461. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2462. goto out;
  2463. }
  2464. local_irq_disable();
  2465. apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
  2466. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2467. "report. Then try booting with the 'noapic' option.\n");
  2468. out:
  2469. local_irq_restore(flags);
  2470. }
  2471. /*
  2472. * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
  2473. * to devices. However there may be an I/O APIC pin available for
  2474. * this interrupt regardless. The pin may be left unconnected, but
  2475. * typically it will be reused as an ExtINT cascade interrupt for
  2476. * the master 8259A. In the MPS case such a pin will normally be
  2477. * reported as an ExtINT interrupt in the MP table. With ACPI
  2478. * there is no provision for ExtINT interrupts, and in the absence
  2479. * of an override it would be treated as an ordinary ISA I/O APIC
  2480. * interrupt, that is edge-triggered and unmasked by default. We
  2481. * used to do this, but it caused problems on some systems because
  2482. * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
  2483. * the same ExtINT cascade interrupt to drive the local APIC of the
  2484. * bootstrap processor. Therefore we refrain from routing IRQ2 to
  2485. * the I/O APIC in all cases now. No actual device should request
  2486. * it anyway. --macro
  2487. */
  2488. #define PIC_IRQS (1UL << PIC_CASCADE_IR)
  2489. void __init setup_IO_APIC(void)
  2490. {
  2491. /*
  2492. * calling enable_IO_APIC() is moved to setup_local_APIC for BP
  2493. */
  2494. io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
  2495. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  2496. /*
  2497. * Set up IO-APIC IRQ routing.
  2498. */
  2499. x86_init.mpparse.setup_ioapic_ids();
  2500. sync_Arb_IDs();
  2501. setup_IO_APIC_irqs();
  2502. init_IO_APIC_traps();
  2503. if (legacy_pic->nr_legacy_irqs)
  2504. check_timer();
  2505. }
  2506. /*
  2507. * Called after all the initialization is done. If we didn't find any
  2508. * APIC bugs then we can allow the modify fast path
  2509. */
  2510. static int __init io_apic_bug_finalize(void)
  2511. {
  2512. if (sis_apic_bug == -1)
  2513. sis_apic_bug = 0;
  2514. return 0;
  2515. }
  2516. late_initcall(io_apic_bug_finalize);
  2517. static void resume_ioapic_id(int ioapic_id)
  2518. {
  2519. unsigned long flags;
  2520. union IO_APIC_reg_00 reg_00;
  2521. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2522. reg_00.raw = io_apic_read(ioapic_id, 0);
  2523. if (reg_00.bits.ID != mpc_ioapic_id(ioapic_id)) {
  2524. reg_00.bits.ID = mpc_ioapic_id(ioapic_id);
  2525. io_apic_write(ioapic_id, 0, reg_00.raw);
  2526. }
  2527. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2528. }
  2529. static void ioapic_resume(void)
  2530. {
  2531. int ioapic_id;
  2532. for (ioapic_id = nr_ioapics - 1; ioapic_id >= 0; ioapic_id--)
  2533. resume_ioapic_id(ioapic_id);
  2534. restore_ioapic_entries();
  2535. }
  2536. static struct syscore_ops ioapic_syscore_ops = {
  2537. .suspend = save_ioapic_entries,
  2538. .resume = ioapic_resume,
  2539. };
  2540. static int __init ioapic_init_ops(void)
  2541. {
  2542. register_syscore_ops(&ioapic_syscore_ops);
  2543. return 0;
  2544. }
  2545. device_initcall(ioapic_init_ops);
  2546. /*
  2547. * Dynamic irq allocate and deallocation
  2548. */
  2549. unsigned int create_irq_nr(unsigned int from, int node)
  2550. {
  2551. struct irq_cfg *cfg;
  2552. unsigned long flags;
  2553. unsigned int ret = 0;
  2554. int irq;
  2555. if (from < nr_irqs_gsi)
  2556. from = nr_irqs_gsi;
  2557. irq = alloc_irq_from(from, node);
  2558. if (irq < 0)
  2559. return 0;
  2560. cfg = alloc_irq_cfg(irq, node);
  2561. if (!cfg) {
  2562. free_irq_at(irq, NULL);
  2563. return 0;
  2564. }
  2565. raw_spin_lock_irqsave(&vector_lock, flags);
  2566. if (!__assign_irq_vector(irq, cfg, apic->target_cpus()))
  2567. ret = irq;
  2568. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2569. if (ret) {
  2570. irq_set_chip_data(irq, cfg);
  2571. irq_clear_status_flags(irq, IRQ_NOREQUEST);
  2572. } else {
  2573. free_irq_at(irq, cfg);
  2574. }
  2575. return ret;
  2576. }
  2577. int create_irq(void)
  2578. {
  2579. int node = cpu_to_node(0);
  2580. unsigned int irq_want;
  2581. int irq;
  2582. irq_want = nr_irqs_gsi;
  2583. irq = create_irq_nr(irq_want, node);
  2584. if (irq == 0)
  2585. irq = -1;
  2586. return irq;
  2587. }
  2588. void destroy_irq(unsigned int irq)
  2589. {
  2590. struct irq_cfg *cfg = irq_get_chip_data(irq);
  2591. unsigned long flags;
  2592. irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
  2593. if (irq_remapped(cfg))
  2594. free_irte(irq);
  2595. raw_spin_lock_irqsave(&vector_lock, flags);
  2596. __clear_irq_vector(irq, cfg);
  2597. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2598. free_irq_at(irq, cfg);
  2599. }
  2600. /*
  2601. * MSI message composition
  2602. */
  2603. #ifdef CONFIG_PCI_MSI
  2604. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
  2605. struct msi_msg *msg, u8 hpet_id)
  2606. {
  2607. struct irq_cfg *cfg;
  2608. int err;
  2609. unsigned dest;
  2610. if (disable_apic)
  2611. return -ENXIO;
  2612. cfg = irq_cfg(irq);
  2613. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2614. if (err)
  2615. return err;
  2616. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  2617. if (irq_remapped(cfg)) {
  2618. struct irte irte;
  2619. int ir_index;
  2620. u16 sub_handle;
  2621. ir_index = map_irq_to_irte_handle(irq, &sub_handle);
  2622. BUG_ON(ir_index == -1);
  2623. prepare_irte(&irte, cfg->vector, dest);
  2624. /* Set source-id of interrupt request */
  2625. if (pdev)
  2626. set_msi_sid(&irte, pdev);
  2627. else
  2628. set_hpet_sid(&irte, hpet_id);
  2629. modify_irte(irq, &irte);
  2630. msg->address_hi = MSI_ADDR_BASE_HI;
  2631. msg->data = sub_handle;
  2632. msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
  2633. MSI_ADDR_IR_SHV |
  2634. MSI_ADDR_IR_INDEX1(ir_index) |
  2635. MSI_ADDR_IR_INDEX2(ir_index);
  2636. } else {
  2637. if (x2apic_enabled())
  2638. msg->address_hi = MSI_ADDR_BASE_HI |
  2639. MSI_ADDR_EXT_DEST_ID(dest);
  2640. else
  2641. msg->address_hi = MSI_ADDR_BASE_HI;
  2642. msg->address_lo =
  2643. MSI_ADDR_BASE_LO |
  2644. ((apic->irq_dest_mode == 0) ?
  2645. MSI_ADDR_DEST_MODE_PHYSICAL:
  2646. MSI_ADDR_DEST_MODE_LOGICAL) |
  2647. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2648. MSI_ADDR_REDIRECTION_CPU:
  2649. MSI_ADDR_REDIRECTION_LOWPRI) |
  2650. MSI_ADDR_DEST_ID(dest);
  2651. msg->data =
  2652. MSI_DATA_TRIGGER_EDGE |
  2653. MSI_DATA_LEVEL_ASSERT |
  2654. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2655. MSI_DATA_DELIVERY_FIXED:
  2656. MSI_DATA_DELIVERY_LOWPRI) |
  2657. MSI_DATA_VECTOR(cfg->vector);
  2658. }
  2659. return err;
  2660. }
  2661. #ifdef CONFIG_SMP
  2662. static int
  2663. msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  2664. {
  2665. struct irq_cfg *cfg = data->chip_data;
  2666. struct msi_msg msg;
  2667. unsigned int dest;
  2668. if (__ioapic_set_affinity(data, mask, &dest))
  2669. return -1;
  2670. __get_cached_msi_msg(data->msi_desc, &msg);
  2671. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2672. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2673. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2674. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2675. __write_msi_msg(data->msi_desc, &msg);
  2676. return 0;
  2677. }
  2678. #ifdef CONFIG_INTR_REMAP
  2679. /*
  2680. * Migrate the MSI irq to another cpumask. This migration is
  2681. * done in the process context using interrupt-remapping hardware.
  2682. */
  2683. static int
  2684. ir_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2685. bool force)
  2686. {
  2687. struct irq_cfg *cfg = data->chip_data;
  2688. unsigned int dest, irq = data->irq;
  2689. struct irte irte;
  2690. if (get_irte(irq, &irte))
  2691. return -1;
  2692. if (__ioapic_set_affinity(data, mask, &dest))
  2693. return -1;
  2694. irte.vector = cfg->vector;
  2695. irte.dest_id = IRTE_DEST(dest);
  2696. /*
  2697. * atomically update the IRTE with the new destination and vector.
  2698. */
  2699. modify_irte(irq, &irte);
  2700. /*
  2701. * After this point, all the interrupts will start arriving
  2702. * at the new destination. So, time to cleanup the previous
  2703. * vector allocation.
  2704. */
  2705. if (cfg->move_in_progress)
  2706. send_cleanup_vector(cfg);
  2707. return 0;
  2708. }
  2709. #endif
  2710. #endif /* CONFIG_SMP */
  2711. /*
  2712. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2713. * which implement the MSI or MSI-X Capability Structure.
  2714. */
  2715. static struct irq_chip msi_chip = {
  2716. .name = "PCI-MSI",
  2717. .irq_unmask = unmask_msi_irq,
  2718. .irq_mask = mask_msi_irq,
  2719. .irq_ack = ack_apic_edge,
  2720. #ifdef CONFIG_SMP
  2721. .irq_set_affinity = msi_set_affinity,
  2722. #endif
  2723. .irq_retrigger = ioapic_retrigger_irq,
  2724. };
  2725. static struct irq_chip msi_ir_chip = {
  2726. .name = "IR-PCI-MSI",
  2727. .irq_unmask = unmask_msi_irq,
  2728. .irq_mask = mask_msi_irq,
  2729. #ifdef CONFIG_INTR_REMAP
  2730. .irq_ack = ir_ack_apic_edge,
  2731. #ifdef CONFIG_SMP
  2732. .irq_set_affinity = ir_msi_set_affinity,
  2733. #endif
  2734. #endif
  2735. .irq_retrigger = ioapic_retrigger_irq,
  2736. };
  2737. /*
  2738. * Map the PCI dev to the corresponding remapping hardware unit
  2739. * and allocate 'nvec' consecutive interrupt-remapping table entries
  2740. * in it.
  2741. */
  2742. static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
  2743. {
  2744. struct intel_iommu *iommu;
  2745. int index;
  2746. iommu = map_dev_to_ir(dev);
  2747. if (!iommu) {
  2748. printk(KERN_ERR
  2749. "Unable to map PCI %s to iommu\n", pci_name(dev));
  2750. return -ENOENT;
  2751. }
  2752. index = alloc_irte(iommu, irq, nvec);
  2753. if (index < 0) {
  2754. printk(KERN_ERR
  2755. "Unable to allocate %d IRTE for PCI %s\n", nvec,
  2756. pci_name(dev));
  2757. return -ENOSPC;
  2758. }
  2759. return index;
  2760. }
  2761. static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
  2762. {
  2763. struct irq_chip *chip = &msi_chip;
  2764. struct msi_msg msg;
  2765. int ret;
  2766. ret = msi_compose_msg(dev, irq, &msg, -1);
  2767. if (ret < 0)
  2768. return ret;
  2769. irq_set_msi_desc(irq, msidesc);
  2770. write_msi_msg(irq, &msg);
  2771. if (irq_remapped(irq_get_chip_data(irq))) {
  2772. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  2773. chip = &msi_ir_chip;
  2774. }
  2775. irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
  2776. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
  2777. return 0;
  2778. }
  2779. int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  2780. {
  2781. int node, ret, sub_handle, index = 0;
  2782. unsigned int irq, irq_want;
  2783. struct msi_desc *msidesc;
  2784. struct intel_iommu *iommu = NULL;
  2785. /* x86 doesn't support multiple MSI yet */
  2786. if (type == PCI_CAP_ID_MSI && nvec > 1)
  2787. return 1;
  2788. node = dev_to_node(&dev->dev);
  2789. irq_want = nr_irqs_gsi;
  2790. sub_handle = 0;
  2791. list_for_each_entry(msidesc, &dev->msi_list, list) {
  2792. irq = create_irq_nr(irq_want, node);
  2793. if (irq == 0)
  2794. return -1;
  2795. irq_want = irq + 1;
  2796. if (!intr_remapping_enabled)
  2797. goto no_ir;
  2798. if (!sub_handle) {
  2799. /*
  2800. * allocate the consecutive block of IRTE's
  2801. * for 'nvec'
  2802. */
  2803. index = msi_alloc_irte(dev, irq, nvec);
  2804. if (index < 0) {
  2805. ret = index;
  2806. goto error;
  2807. }
  2808. } else {
  2809. iommu = map_dev_to_ir(dev);
  2810. if (!iommu) {
  2811. ret = -ENOENT;
  2812. goto error;
  2813. }
  2814. /*
  2815. * setup the mapping between the irq and the IRTE
  2816. * base index, the sub_handle pointing to the
  2817. * appropriate interrupt remap table entry.
  2818. */
  2819. set_irte_irq(irq, iommu, index, sub_handle);
  2820. }
  2821. no_ir:
  2822. ret = setup_msi_irq(dev, msidesc, irq);
  2823. if (ret < 0)
  2824. goto error;
  2825. sub_handle++;
  2826. }
  2827. return 0;
  2828. error:
  2829. destroy_irq(irq);
  2830. return ret;
  2831. }
  2832. void native_teardown_msi_irq(unsigned int irq)
  2833. {
  2834. destroy_irq(irq);
  2835. }
  2836. #if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
  2837. #ifdef CONFIG_SMP
  2838. static int
  2839. dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2840. bool force)
  2841. {
  2842. struct irq_cfg *cfg = data->chip_data;
  2843. unsigned int dest, irq = data->irq;
  2844. struct msi_msg msg;
  2845. if (__ioapic_set_affinity(data, mask, &dest))
  2846. return -1;
  2847. dmar_msi_read(irq, &msg);
  2848. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2849. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2850. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2851. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2852. msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
  2853. dmar_msi_write(irq, &msg);
  2854. return 0;
  2855. }
  2856. #endif /* CONFIG_SMP */
  2857. static struct irq_chip dmar_msi_type = {
  2858. .name = "DMAR_MSI",
  2859. .irq_unmask = dmar_msi_unmask,
  2860. .irq_mask = dmar_msi_mask,
  2861. .irq_ack = ack_apic_edge,
  2862. #ifdef CONFIG_SMP
  2863. .irq_set_affinity = dmar_msi_set_affinity,
  2864. #endif
  2865. .irq_retrigger = ioapic_retrigger_irq,
  2866. };
  2867. int arch_setup_dmar_msi(unsigned int irq)
  2868. {
  2869. int ret;
  2870. struct msi_msg msg;
  2871. ret = msi_compose_msg(NULL, irq, &msg, -1);
  2872. if (ret < 0)
  2873. return ret;
  2874. dmar_msi_write(irq, &msg);
  2875. irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  2876. "edge");
  2877. return 0;
  2878. }
  2879. #endif
  2880. #ifdef CONFIG_HPET_TIMER
  2881. #ifdef CONFIG_SMP
  2882. static int hpet_msi_set_affinity(struct irq_data *data,
  2883. const struct cpumask *mask, bool force)
  2884. {
  2885. struct irq_cfg *cfg = data->chip_data;
  2886. struct msi_msg msg;
  2887. unsigned int dest;
  2888. if (__ioapic_set_affinity(data, mask, &dest))
  2889. return -1;
  2890. hpet_msi_read(data->handler_data, &msg);
  2891. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2892. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2893. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2894. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2895. hpet_msi_write(data->handler_data, &msg);
  2896. return 0;
  2897. }
  2898. #endif /* CONFIG_SMP */
  2899. static struct irq_chip ir_hpet_msi_type = {
  2900. .name = "IR-HPET_MSI",
  2901. .irq_unmask = hpet_msi_unmask,
  2902. .irq_mask = hpet_msi_mask,
  2903. #ifdef CONFIG_INTR_REMAP
  2904. .irq_ack = ir_ack_apic_edge,
  2905. #ifdef CONFIG_SMP
  2906. .irq_set_affinity = ir_msi_set_affinity,
  2907. #endif
  2908. #endif
  2909. .irq_retrigger = ioapic_retrigger_irq,
  2910. };
  2911. static struct irq_chip hpet_msi_type = {
  2912. .name = "HPET_MSI",
  2913. .irq_unmask = hpet_msi_unmask,
  2914. .irq_mask = hpet_msi_mask,
  2915. .irq_ack = ack_apic_edge,
  2916. #ifdef CONFIG_SMP
  2917. .irq_set_affinity = hpet_msi_set_affinity,
  2918. #endif
  2919. .irq_retrigger = ioapic_retrigger_irq,
  2920. };
  2921. int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
  2922. {
  2923. struct irq_chip *chip = &hpet_msi_type;
  2924. struct msi_msg msg;
  2925. int ret;
  2926. if (intr_remapping_enabled) {
  2927. struct intel_iommu *iommu = map_hpet_to_ir(id);
  2928. int index;
  2929. if (!iommu)
  2930. return -1;
  2931. index = alloc_irte(iommu, irq, 1);
  2932. if (index < 0)
  2933. return -1;
  2934. }
  2935. ret = msi_compose_msg(NULL, irq, &msg, id);
  2936. if (ret < 0)
  2937. return ret;
  2938. hpet_msi_write(irq_get_handler_data(irq), &msg);
  2939. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  2940. if (irq_remapped(irq_get_chip_data(irq)))
  2941. chip = &ir_hpet_msi_type;
  2942. irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
  2943. return 0;
  2944. }
  2945. #endif
  2946. #endif /* CONFIG_PCI_MSI */
  2947. /*
  2948. * Hypertransport interrupt support
  2949. */
  2950. #ifdef CONFIG_HT_IRQ
  2951. #ifdef CONFIG_SMP
  2952. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  2953. {
  2954. struct ht_irq_msg msg;
  2955. fetch_ht_irq_msg(irq, &msg);
  2956. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  2957. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  2958. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  2959. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  2960. write_ht_irq_msg(irq, &msg);
  2961. }
  2962. static int
  2963. ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  2964. {
  2965. struct irq_cfg *cfg = data->chip_data;
  2966. unsigned int dest;
  2967. if (__ioapic_set_affinity(data, mask, &dest))
  2968. return -1;
  2969. target_ht_irq(data->irq, dest, cfg->vector);
  2970. return 0;
  2971. }
  2972. #endif
  2973. static struct irq_chip ht_irq_chip = {
  2974. .name = "PCI-HT",
  2975. .irq_mask = mask_ht_irq,
  2976. .irq_unmask = unmask_ht_irq,
  2977. .irq_ack = ack_apic_edge,
  2978. #ifdef CONFIG_SMP
  2979. .irq_set_affinity = ht_set_affinity,
  2980. #endif
  2981. .irq_retrigger = ioapic_retrigger_irq,
  2982. };
  2983. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  2984. {
  2985. struct irq_cfg *cfg;
  2986. int err;
  2987. if (disable_apic)
  2988. return -ENXIO;
  2989. cfg = irq_cfg(irq);
  2990. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2991. if (!err) {
  2992. struct ht_irq_msg msg;
  2993. unsigned dest;
  2994. dest = apic->cpu_mask_to_apicid_and(cfg->domain,
  2995. apic->target_cpus());
  2996. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  2997. msg.address_lo =
  2998. HT_IRQ_LOW_BASE |
  2999. HT_IRQ_LOW_DEST_ID(dest) |
  3000. HT_IRQ_LOW_VECTOR(cfg->vector) |
  3001. ((apic->irq_dest_mode == 0) ?
  3002. HT_IRQ_LOW_DM_PHYSICAL :
  3003. HT_IRQ_LOW_DM_LOGICAL) |
  3004. HT_IRQ_LOW_RQEOI_EDGE |
  3005. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  3006. HT_IRQ_LOW_MT_FIXED :
  3007. HT_IRQ_LOW_MT_ARBITRATED) |
  3008. HT_IRQ_LOW_IRQ_MASKED;
  3009. write_ht_irq_msg(irq, &msg);
  3010. irq_set_chip_and_handler_name(irq, &ht_irq_chip,
  3011. handle_edge_irq, "edge");
  3012. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
  3013. }
  3014. return err;
  3015. }
  3016. #endif /* CONFIG_HT_IRQ */
  3017. static int
  3018. io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
  3019. {
  3020. struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
  3021. int ret;
  3022. if (!cfg)
  3023. return -EINVAL;
  3024. ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
  3025. if (!ret)
  3026. setup_ioapic_irq(irq, cfg, attr);
  3027. return ret;
  3028. }
  3029. int io_apic_setup_irq_pin_once(unsigned int irq, int node,
  3030. struct io_apic_irq_attr *attr)
  3031. {
  3032. unsigned int id = attr->ioapic, pin = attr->ioapic_pin;
  3033. int ret;
  3034. /* Avoid redundant programming */
  3035. if (test_bit(pin, ioapics[id].pin_programmed)) {
  3036. pr_debug("Pin %d-%d already programmed\n",
  3037. mpc_ioapic_id(id), pin);
  3038. return 0;
  3039. }
  3040. ret = io_apic_setup_irq_pin(irq, node, attr);
  3041. if (!ret)
  3042. set_bit(pin, ioapics[id].pin_programmed);
  3043. return ret;
  3044. }
  3045. static int __init io_apic_get_redir_entries(int ioapic)
  3046. {
  3047. union IO_APIC_reg_01 reg_01;
  3048. unsigned long flags;
  3049. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3050. reg_01.raw = io_apic_read(ioapic, 1);
  3051. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3052. /* The register returns the maximum index redir index
  3053. * supported, which is one less than the total number of redir
  3054. * entries.
  3055. */
  3056. return reg_01.bits.entries + 1;
  3057. }
  3058. static void __init probe_nr_irqs_gsi(void)
  3059. {
  3060. int nr;
  3061. nr = gsi_top + NR_IRQS_LEGACY;
  3062. if (nr > nr_irqs_gsi)
  3063. nr_irqs_gsi = nr;
  3064. printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
  3065. }
  3066. int get_nr_irqs_gsi(void)
  3067. {
  3068. return nr_irqs_gsi;
  3069. }
  3070. #ifdef CONFIG_SPARSE_IRQ
  3071. int __init arch_probe_nr_irqs(void)
  3072. {
  3073. int nr;
  3074. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  3075. nr_irqs = NR_VECTORS * nr_cpu_ids;
  3076. nr = nr_irqs_gsi + 8 * nr_cpu_ids;
  3077. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  3078. /*
  3079. * for MSI and HT dyn irq
  3080. */
  3081. nr += nr_irqs_gsi * 16;
  3082. #endif
  3083. if (nr < nr_irqs)
  3084. nr_irqs = nr;
  3085. return NR_IRQS_LEGACY;
  3086. }
  3087. #endif
  3088. int io_apic_set_pci_routing(struct device *dev, int irq,
  3089. struct io_apic_irq_attr *irq_attr)
  3090. {
  3091. int node;
  3092. if (!IO_APIC_IRQ(irq)) {
  3093. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  3094. irq_attr->ioapic);
  3095. return -EINVAL;
  3096. }
  3097. node = dev ? dev_to_node(dev) : cpu_to_node(0);
  3098. return io_apic_setup_irq_pin_once(irq, node, irq_attr);
  3099. }
  3100. #ifdef CONFIG_X86_32
  3101. static int __init io_apic_get_unique_id(int ioapic, int apic_id)
  3102. {
  3103. union IO_APIC_reg_00 reg_00;
  3104. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  3105. physid_mask_t tmp;
  3106. unsigned long flags;
  3107. int i = 0;
  3108. /*
  3109. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  3110. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  3111. * supports up to 16 on one shared APIC bus.
  3112. *
  3113. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  3114. * advantage of new APIC bus architecture.
  3115. */
  3116. if (physids_empty(apic_id_map))
  3117. apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
  3118. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3119. reg_00.raw = io_apic_read(ioapic, 0);
  3120. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3121. if (apic_id >= get_physical_broadcast()) {
  3122. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  3123. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  3124. apic_id = reg_00.bits.ID;
  3125. }
  3126. /*
  3127. * Every APIC in a system must have a unique ID or we get lots of nice
  3128. * 'stuck on smp_invalidate_needed IPI wait' messages.
  3129. */
  3130. if (apic->check_apicid_used(&apic_id_map, apic_id)) {
  3131. for (i = 0; i < get_physical_broadcast(); i++) {
  3132. if (!apic->check_apicid_used(&apic_id_map, i))
  3133. break;
  3134. }
  3135. if (i == get_physical_broadcast())
  3136. panic("Max apic_id exceeded!\n");
  3137. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  3138. "trying %d\n", ioapic, apic_id, i);
  3139. apic_id = i;
  3140. }
  3141. apic->apicid_to_cpu_present(apic_id, &tmp);
  3142. physids_or(apic_id_map, apic_id_map, tmp);
  3143. if (reg_00.bits.ID != apic_id) {
  3144. reg_00.bits.ID = apic_id;
  3145. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3146. io_apic_write(ioapic, 0, reg_00.raw);
  3147. reg_00.raw = io_apic_read(ioapic, 0);
  3148. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3149. /* Sanity check */
  3150. if (reg_00.bits.ID != apic_id) {
  3151. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  3152. return -1;
  3153. }
  3154. }
  3155. apic_printk(APIC_VERBOSE, KERN_INFO
  3156. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  3157. return apic_id;
  3158. }
  3159. static u8 __init io_apic_unique_id(u8 id)
  3160. {
  3161. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  3162. !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  3163. return io_apic_get_unique_id(nr_ioapics, id);
  3164. else
  3165. return id;
  3166. }
  3167. #else
  3168. static u8 __init io_apic_unique_id(u8 id)
  3169. {
  3170. int i;
  3171. DECLARE_BITMAP(used, 256);
  3172. bitmap_zero(used, 256);
  3173. for (i = 0; i < nr_ioapics; i++) {
  3174. __set_bit(mpc_ioapic_id(i), used);
  3175. }
  3176. if (!test_bit(id, used))
  3177. return id;
  3178. return find_first_zero_bit(used, 256);
  3179. }
  3180. #endif
  3181. static int __init io_apic_get_version(int ioapic)
  3182. {
  3183. union IO_APIC_reg_01 reg_01;
  3184. unsigned long flags;
  3185. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3186. reg_01.raw = io_apic_read(ioapic, 1);
  3187. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3188. return reg_01.bits.version;
  3189. }
  3190. int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
  3191. {
  3192. int ioapic, pin, idx;
  3193. if (skip_ioapic_setup)
  3194. return -1;
  3195. ioapic = mp_find_ioapic(gsi);
  3196. if (ioapic < 0)
  3197. return -1;
  3198. pin = mp_find_ioapic_pin(ioapic, gsi);
  3199. if (pin < 0)
  3200. return -1;
  3201. idx = find_irq_entry(ioapic, pin, mp_INT);
  3202. if (idx < 0)
  3203. return -1;
  3204. *trigger = irq_trigger(idx);
  3205. *polarity = irq_polarity(idx);
  3206. return 0;
  3207. }
  3208. /*
  3209. * This function currently is only a helper for the i386 smp boot process where
  3210. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  3211. * so mask in all cases should simply be apic->target_cpus()
  3212. */
  3213. #ifdef CONFIG_SMP
  3214. void __init setup_ioapic_dest(void)
  3215. {
  3216. int pin, ioapic, irq, irq_entry;
  3217. const struct cpumask *mask;
  3218. struct irq_data *idata;
  3219. if (skip_ioapic_setup == 1)
  3220. return;
  3221. for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
  3222. for (pin = 0; pin < ioapics[ioapic].nr_registers; pin++) {
  3223. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  3224. if (irq_entry == -1)
  3225. continue;
  3226. irq = pin_2_irq(irq_entry, ioapic, pin);
  3227. if ((ioapic > 0) && (irq > 16))
  3228. continue;
  3229. idata = irq_get_irq_data(irq);
  3230. /*
  3231. * Honour affinities which have been set in early boot
  3232. */
  3233. if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
  3234. mask = idata->affinity;
  3235. else
  3236. mask = apic->target_cpus();
  3237. if (intr_remapping_enabled)
  3238. ir_ioapic_set_affinity(idata, mask, false);
  3239. else
  3240. ioapic_set_affinity(idata, mask, false);
  3241. }
  3242. }
  3243. #endif
  3244. #define IOAPIC_RESOURCE_NAME_SIZE 11
  3245. static struct resource *ioapic_resources;
  3246. static struct resource * __init ioapic_setup_resources(int nr_ioapics)
  3247. {
  3248. unsigned long n;
  3249. struct resource *res;
  3250. char *mem;
  3251. int i;
  3252. if (nr_ioapics <= 0)
  3253. return NULL;
  3254. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  3255. n *= nr_ioapics;
  3256. mem = alloc_bootmem(n);
  3257. res = (void *)mem;
  3258. mem += sizeof(struct resource) * nr_ioapics;
  3259. for (i = 0; i < nr_ioapics; i++) {
  3260. res[i].name = mem;
  3261. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  3262. snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
  3263. mem += IOAPIC_RESOURCE_NAME_SIZE;
  3264. }
  3265. ioapic_resources = res;
  3266. return res;
  3267. }
  3268. void __init ioapic_and_gsi_init(void)
  3269. {
  3270. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  3271. struct resource *ioapic_res;
  3272. int i;
  3273. ioapic_res = ioapic_setup_resources(nr_ioapics);
  3274. for (i = 0; i < nr_ioapics; i++) {
  3275. if (smp_found_config) {
  3276. ioapic_phys = mpc_ioapic_addr(i);
  3277. #ifdef CONFIG_X86_32
  3278. if (!ioapic_phys) {
  3279. printk(KERN_ERR
  3280. "WARNING: bogus zero IO-APIC "
  3281. "address found in MPTABLE, "
  3282. "disabling IO/APIC support!\n");
  3283. smp_found_config = 0;
  3284. skip_ioapic_setup = 1;
  3285. goto fake_ioapic_page;
  3286. }
  3287. #endif
  3288. } else {
  3289. #ifdef CONFIG_X86_32
  3290. fake_ioapic_page:
  3291. #endif
  3292. ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
  3293. ioapic_phys = __pa(ioapic_phys);
  3294. }
  3295. set_fixmap_nocache(idx, ioapic_phys);
  3296. apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
  3297. __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
  3298. ioapic_phys);
  3299. idx++;
  3300. ioapic_res->start = ioapic_phys;
  3301. ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
  3302. ioapic_res++;
  3303. }
  3304. probe_nr_irqs_gsi();
  3305. }
  3306. void __init ioapic_insert_resources(void)
  3307. {
  3308. int i;
  3309. struct resource *r = ioapic_resources;
  3310. if (!r) {
  3311. if (nr_ioapics > 0)
  3312. printk(KERN_ERR
  3313. "IO APIC resources couldn't be allocated.\n");
  3314. return;
  3315. }
  3316. for (i = 0; i < nr_ioapics; i++) {
  3317. insert_resource(&iomem_resource, r);
  3318. r++;
  3319. }
  3320. }
  3321. int mp_find_ioapic(u32 gsi)
  3322. {
  3323. int i = 0;
  3324. if (nr_ioapics == 0)
  3325. return -1;
  3326. /* Find the IOAPIC that manages this GSI. */
  3327. for (i = 0; i < nr_ioapics; i++) {
  3328. struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
  3329. if ((gsi >= gsi_cfg->gsi_base)
  3330. && (gsi <= gsi_cfg->gsi_end))
  3331. return i;
  3332. }
  3333. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  3334. return -1;
  3335. }
  3336. int mp_find_ioapic_pin(int ioapic, u32 gsi)
  3337. {
  3338. struct mp_ioapic_gsi *gsi_cfg;
  3339. if (WARN_ON(ioapic == -1))
  3340. return -1;
  3341. gsi_cfg = mp_ioapic_gsi_routing(ioapic);
  3342. if (WARN_ON(gsi > gsi_cfg->gsi_end))
  3343. return -1;
  3344. return gsi - gsi_cfg->gsi_base;
  3345. }
  3346. static __init int bad_ioapic(unsigned long address)
  3347. {
  3348. if (nr_ioapics >= MAX_IO_APICS) {
  3349. printk(KERN_WARNING "WARNING: Max # of I/O APICs (%d) exceeded "
  3350. "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
  3351. return 1;
  3352. }
  3353. if (!address) {
  3354. printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
  3355. " found in table, skipping!\n");
  3356. return 1;
  3357. }
  3358. return 0;
  3359. }
  3360. void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
  3361. {
  3362. int idx = 0;
  3363. int entries;
  3364. struct mp_ioapic_gsi *gsi_cfg;
  3365. if (bad_ioapic(address))
  3366. return;
  3367. idx = nr_ioapics;
  3368. ioapics[idx].mp_config.type = MP_IOAPIC;
  3369. ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
  3370. ioapics[idx].mp_config.apicaddr = address;
  3371. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  3372. ioapics[idx].mp_config.apicid = io_apic_unique_id(id);
  3373. ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
  3374. /*
  3375. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  3376. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  3377. */
  3378. entries = io_apic_get_redir_entries(idx);
  3379. gsi_cfg = mp_ioapic_gsi_routing(idx);
  3380. gsi_cfg->gsi_base = gsi_base;
  3381. gsi_cfg->gsi_end = gsi_base + entries - 1;
  3382. /*
  3383. * The number of IO-APIC IRQ registers (== #pins):
  3384. */
  3385. ioapics[idx].nr_registers = entries;
  3386. if (gsi_cfg->gsi_end >= gsi_top)
  3387. gsi_top = gsi_cfg->gsi_end + 1;
  3388. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
  3389. "GSI %d-%d\n", idx, mpc_ioapic_id(idx),
  3390. mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
  3391. gsi_cfg->gsi_base, gsi_cfg->gsi_end);
  3392. nr_ioapics++;
  3393. }
  3394. /* Enable IOAPIC early just for system timer */
  3395. void __init pre_init_apic_IRQ0(void)
  3396. {
  3397. struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
  3398. printk(KERN_INFO "Early APIC setup for system timer0\n");
  3399. #ifndef CONFIG_SMP
  3400. physid_set_mask_of_physid(boot_cpu_physical_apicid,
  3401. &phys_cpu_present_map);
  3402. #endif
  3403. setup_local_APIC();
  3404. io_apic_setup_irq_pin(0, 0, &attr);
  3405. irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
  3406. "edge");
  3407. }