amd_nb.h 1.3 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364
  1. #ifndef _ASM_X86_AMD_NB_H
  2. #define _ASM_X86_AMD_NB_H
  3. #include <linux/pci.h>
  4. struct amd_nb_bus_dev_range {
  5. u8 bus;
  6. u8 dev_base;
  7. u8 dev_limit;
  8. };
  9. extern const struct pci_device_id amd_nb_misc_ids[];
  10. extern const struct amd_nb_bus_dev_range amd_nb_bus_dev_ranges[];
  11. extern bool early_is_amd_nb(u32 value);
  12. extern int amd_cache_northbridges(void);
  13. extern void amd_flush_garts(void);
  14. extern int amd_numa_init(void);
  15. extern int amd_get_subcaches(int);
  16. extern int amd_set_subcaches(int, int);
  17. struct amd_northbridge {
  18. struct pci_dev *misc;
  19. struct pci_dev *link;
  20. };
  21. struct amd_northbridge_info {
  22. u16 num;
  23. u64 flags;
  24. struct amd_northbridge *nb;
  25. };
  26. extern struct amd_northbridge_info amd_northbridges;
  27. #define AMD_NB_GART BIT(0)
  28. #define AMD_NB_L3_INDEX_DISABLE BIT(1)
  29. #define AMD_NB_L3_PARTITIONING BIT(2)
  30. #ifdef CONFIG_AMD_NB
  31. static inline u16 amd_nb_num(void)
  32. {
  33. return amd_northbridges.num;
  34. }
  35. static inline bool amd_nb_has_feature(unsigned feature)
  36. {
  37. return ((amd_northbridges.flags & feature) == feature);
  38. }
  39. static inline struct amd_northbridge *node_to_amd_nb(int node)
  40. {
  41. return (node < amd_northbridges.num) ? &amd_northbridges.nb[node] : NULL;
  42. }
  43. #else
  44. #define amd_nb_num(x) 0
  45. #define amd_nb_has_feature(x) false
  46. #define node_to_amd_nb(x) NULL
  47. #endif
  48. #endif /* _ASM_X86_AMD_NB_H */