megaraid_sas.h 24 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166
  1. /*
  2. *
  3. * Linux MegaRAID driver for SAS based RAID controllers
  4. *
  5. * Copyright (c) 2003-2005 LSI Logic Corporation.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. *
  12. * FILE : megaraid_sas.h
  13. */
  14. #ifndef LSI_MEGARAID_SAS_H
  15. #define LSI_MEGARAID_SAS_H
  16. /**
  17. * MegaRAID SAS Driver meta data
  18. */
  19. #define MEGASAS_VERSION "00.00.02.04"
  20. #define MEGASAS_RELDATE "Feb 03, 2006"
  21. #define MEGASAS_EXT_VERSION "Fri Feb 03 14:31:44 PST 2006"
  22. /*
  23. * =====================================
  24. * MegaRAID SAS MFI firmware definitions
  25. * =====================================
  26. */
  27. /*
  28. * MFI stands for MegaRAID SAS FW Interface. This is just a moniker for
  29. * protocol between the software and firmware. Commands are issued using
  30. * "message frames"
  31. */
  32. /**
  33. * FW posts its state in upper 4 bits of outbound_msg_0 register
  34. */
  35. #define MFI_STATE_MASK 0xF0000000
  36. #define MFI_STATE_UNDEFINED 0x00000000
  37. #define MFI_STATE_BB_INIT 0x10000000
  38. #define MFI_STATE_FW_INIT 0x40000000
  39. #define MFI_STATE_WAIT_HANDSHAKE 0x60000000
  40. #define MFI_STATE_FW_INIT_2 0x70000000
  41. #define MFI_STATE_DEVICE_SCAN 0x80000000
  42. #define MFI_STATE_FLUSH_CACHE 0xA0000000
  43. #define MFI_STATE_READY 0xB0000000
  44. #define MFI_STATE_OPERATIONAL 0xC0000000
  45. #define MFI_STATE_FAULT 0xF0000000
  46. #define MEGAMFI_FRAME_SIZE 64
  47. /**
  48. * During FW init, clear pending cmds & reset state using inbound_msg_0
  49. *
  50. * ABORT : Abort all pending cmds
  51. * READY : Move from OPERATIONAL to READY state; discard queue info
  52. * MFIMODE : Discard (possible) low MFA posted in 64-bit mode (??)
  53. * CLR_HANDSHAKE: FW is waiting for HANDSHAKE from BIOS or Driver
  54. */
  55. #define MFI_INIT_ABORT 0x00000000
  56. #define MFI_INIT_READY 0x00000002
  57. #define MFI_INIT_MFIMODE 0x00000004
  58. #define MFI_INIT_CLEAR_HANDSHAKE 0x00000008
  59. #define MFI_RESET_FLAGS MFI_INIT_READY|MFI_INIT_MFIMODE
  60. /**
  61. * MFI frame flags
  62. */
  63. #define MFI_FRAME_POST_IN_REPLY_QUEUE 0x0000
  64. #define MFI_FRAME_DONT_POST_IN_REPLY_QUEUE 0x0001
  65. #define MFI_FRAME_SGL32 0x0000
  66. #define MFI_FRAME_SGL64 0x0002
  67. #define MFI_FRAME_SENSE32 0x0000
  68. #define MFI_FRAME_SENSE64 0x0004
  69. #define MFI_FRAME_DIR_NONE 0x0000
  70. #define MFI_FRAME_DIR_WRITE 0x0008
  71. #define MFI_FRAME_DIR_READ 0x0010
  72. #define MFI_FRAME_DIR_BOTH 0x0018
  73. /**
  74. * Definition for cmd_status
  75. */
  76. #define MFI_CMD_STATUS_POLL_MODE 0xFF
  77. /**
  78. * MFI command opcodes
  79. */
  80. #define MFI_CMD_INIT 0x00
  81. #define MFI_CMD_LD_READ 0x01
  82. #define MFI_CMD_LD_WRITE 0x02
  83. #define MFI_CMD_LD_SCSI_IO 0x03
  84. #define MFI_CMD_PD_SCSI_IO 0x04
  85. #define MFI_CMD_DCMD 0x05
  86. #define MFI_CMD_ABORT 0x06
  87. #define MFI_CMD_SMP 0x07
  88. #define MFI_CMD_STP 0x08
  89. #define MR_DCMD_CTRL_GET_INFO 0x01010000
  90. #define MR_DCMD_CTRL_CACHE_FLUSH 0x01101000
  91. #define MR_FLUSH_CTRL_CACHE 0x01
  92. #define MR_FLUSH_DISK_CACHE 0x02
  93. #define MR_DCMD_CTRL_SHUTDOWN 0x01050000
  94. #define MR_ENABLE_DRIVE_SPINDOWN 0x01
  95. #define MR_DCMD_CTRL_EVENT_GET_INFO 0x01040100
  96. #define MR_DCMD_CTRL_EVENT_GET 0x01040300
  97. #define MR_DCMD_CTRL_EVENT_WAIT 0x01040500
  98. #define MR_DCMD_LD_GET_PROPERTIES 0x03030000
  99. #define MR_DCMD_CLUSTER 0x08000000
  100. #define MR_DCMD_CLUSTER_RESET_ALL 0x08010100
  101. #define MR_DCMD_CLUSTER_RESET_LD 0x08010200
  102. /**
  103. * MFI command completion codes
  104. */
  105. enum MFI_STAT {
  106. MFI_STAT_OK = 0x00,
  107. MFI_STAT_INVALID_CMD = 0x01,
  108. MFI_STAT_INVALID_DCMD = 0x02,
  109. MFI_STAT_INVALID_PARAMETER = 0x03,
  110. MFI_STAT_INVALID_SEQUENCE_NUMBER = 0x04,
  111. MFI_STAT_ABORT_NOT_POSSIBLE = 0x05,
  112. MFI_STAT_APP_HOST_CODE_NOT_FOUND = 0x06,
  113. MFI_STAT_APP_IN_USE = 0x07,
  114. MFI_STAT_APP_NOT_INITIALIZED = 0x08,
  115. MFI_STAT_ARRAY_INDEX_INVALID = 0x09,
  116. MFI_STAT_ARRAY_ROW_NOT_EMPTY = 0x0a,
  117. MFI_STAT_CONFIG_RESOURCE_CONFLICT = 0x0b,
  118. MFI_STAT_DEVICE_NOT_FOUND = 0x0c,
  119. MFI_STAT_DRIVE_TOO_SMALL = 0x0d,
  120. MFI_STAT_FLASH_ALLOC_FAIL = 0x0e,
  121. MFI_STAT_FLASH_BUSY = 0x0f,
  122. MFI_STAT_FLASH_ERROR = 0x10,
  123. MFI_STAT_FLASH_IMAGE_BAD = 0x11,
  124. MFI_STAT_FLASH_IMAGE_INCOMPLETE = 0x12,
  125. MFI_STAT_FLASH_NOT_OPEN = 0x13,
  126. MFI_STAT_FLASH_NOT_STARTED = 0x14,
  127. MFI_STAT_FLUSH_FAILED = 0x15,
  128. MFI_STAT_HOST_CODE_NOT_FOUNT = 0x16,
  129. MFI_STAT_LD_CC_IN_PROGRESS = 0x17,
  130. MFI_STAT_LD_INIT_IN_PROGRESS = 0x18,
  131. MFI_STAT_LD_LBA_OUT_OF_RANGE = 0x19,
  132. MFI_STAT_LD_MAX_CONFIGURED = 0x1a,
  133. MFI_STAT_LD_NOT_OPTIMAL = 0x1b,
  134. MFI_STAT_LD_RBLD_IN_PROGRESS = 0x1c,
  135. MFI_STAT_LD_RECON_IN_PROGRESS = 0x1d,
  136. MFI_STAT_LD_WRONG_RAID_LEVEL = 0x1e,
  137. MFI_STAT_MAX_SPARES_EXCEEDED = 0x1f,
  138. MFI_STAT_MEMORY_NOT_AVAILABLE = 0x20,
  139. MFI_STAT_MFC_HW_ERROR = 0x21,
  140. MFI_STAT_NO_HW_PRESENT = 0x22,
  141. MFI_STAT_NOT_FOUND = 0x23,
  142. MFI_STAT_NOT_IN_ENCL = 0x24,
  143. MFI_STAT_PD_CLEAR_IN_PROGRESS = 0x25,
  144. MFI_STAT_PD_TYPE_WRONG = 0x26,
  145. MFI_STAT_PR_DISABLED = 0x27,
  146. MFI_STAT_ROW_INDEX_INVALID = 0x28,
  147. MFI_STAT_SAS_CONFIG_INVALID_ACTION = 0x29,
  148. MFI_STAT_SAS_CONFIG_INVALID_DATA = 0x2a,
  149. MFI_STAT_SAS_CONFIG_INVALID_PAGE = 0x2b,
  150. MFI_STAT_SAS_CONFIG_INVALID_TYPE = 0x2c,
  151. MFI_STAT_SCSI_DONE_WITH_ERROR = 0x2d,
  152. MFI_STAT_SCSI_IO_FAILED = 0x2e,
  153. MFI_STAT_SCSI_RESERVATION_CONFLICT = 0x2f,
  154. MFI_STAT_SHUTDOWN_FAILED = 0x30,
  155. MFI_STAT_TIME_NOT_SET = 0x31,
  156. MFI_STAT_WRONG_STATE = 0x32,
  157. MFI_STAT_LD_OFFLINE = 0x33,
  158. MFI_STAT_PEER_NOTIFICATION_REJECTED = 0x34,
  159. MFI_STAT_PEER_NOTIFICATION_FAILED = 0x35,
  160. MFI_STAT_RESERVATION_IN_PROGRESS = 0x36,
  161. MFI_STAT_I2C_ERRORS_DETECTED = 0x37,
  162. MFI_STAT_PCI_ERRORS_DETECTED = 0x38,
  163. MFI_STAT_INVALID_STATUS = 0xFF
  164. };
  165. /*
  166. * Number of mailbox bytes in DCMD message frame
  167. */
  168. #define MFI_MBOX_SIZE 12
  169. enum MR_EVT_CLASS {
  170. MR_EVT_CLASS_DEBUG = -2,
  171. MR_EVT_CLASS_PROGRESS = -1,
  172. MR_EVT_CLASS_INFO = 0,
  173. MR_EVT_CLASS_WARNING = 1,
  174. MR_EVT_CLASS_CRITICAL = 2,
  175. MR_EVT_CLASS_FATAL = 3,
  176. MR_EVT_CLASS_DEAD = 4,
  177. };
  178. enum MR_EVT_LOCALE {
  179. MR_EVT_LOCALE_LD = 0x0001,
  180. MR_EVT_LOCALE_PD = 0x0002,
  181. MR_EVT_LOCALE_ENCL = 0x0004,
  182. MR_EVT_LOCALE_BBU = 0x0008,
  183. MR_EVT_LOCALE_SAS = 0x0010,
  184. MR_EVT_LOCALE_CTRL = 0x0020,
  185. MR_EVT_LOCALE_CONFIG = 0x0040,
  186. MR_EVT_LOCALE_CLUSTER = 0x0080,
  187. MR_EVT_LOCALE_ALL = 0xffff,
  188. };
  189. enum MR_EVT_ARGS {
  190. MR_EVT_ARGS_NONE,
  191. MR_EVT_ARGS_CDB_SENSE,
  192. MR_EVT_ARGS_LD,
  193. MR_EVT_ARGS_LD_COUNT,
  194. MR_EVT_ARGS_LD_LBA,
  195. MR_EVT_ARGS_LD_OWNER,
  196. MR_EVT_ARGS_LD_LBA_PD_LBA,
  197. MR_EVT_ARGS_LD_PROG,
  198. MR_EVT_ARGS_LD_STATE,
  199. MR_EVT_ARGS_LD_STRIP,
  200. MR_EVT_ARGS_PD,
  201. MR_EVT_ARGS_PD_ERR,
  202. MR_EVT_ARGS_PD_LBA,
  203. MR_EVT_ARGS_PD_LBA_LD,
  204. MR_EVT_ARGS_PD_PROG,
  205. MR_EVT_ARGS_PD_STATE,
  206. MR_EVT_ARGS_PCI,
  207. MR_EVT_ARGS_RATE,
  208. MR_EVT_ARGS_STR,
  209. MR_EVT_ARGS_TIME,
  210. MR_EVT_ARGS_ECC,
  211. };
  212. /*
  213. * SAS controller properties
  214. */
  215. struct megasas_ctrl_prop {
  216. u16 seq_num;
  217. u16 pred_fail_poll_interval;
  218. u16 intr_throttle_count;
  219. u16 intr_throttle_timeouts;
  220. u8 rebuild_rate;
  221. u8 patrol_read_rate;
  222. u8 bgi_rate;
  223. u8 cc_rate;
  224. u8 recon_rate;
  225. u8 cache_flush_interval;
  226. u8 spinup_drv_count;
  227. u8 spinup_delay;
  228. u8 cluster_enable;
  229. u8 coercion_mode;
  230. u8 alarm_enable;
  231. u8 disable_auto_rebuild;
  232. u8 disable_battery_warn;
  233. u8 ecc_bucket_size;
  234. u16 ecc_bucket_leak_rate;
  235. u8 restore_hotspare_on_insertion;
  236. u8 expose_encl_devices;
  237. u8 reserved[38];
  238. } __attribute__ ((packed));
  239. /*
  240. * SAS controller information
  241. */
  242. struct megasas_ctrl_info {
  243. /*
  244. * PCI device information
  245. */
  246. struct {
  247. u16 vendor_id;
  248. u16 device_id;
  249. u16 sub_vendor_id;
  250. u16 sub_device_id;
  251. u8 reserved[24];
  252. } __attribute__ ((packed)) pci;
  253. /*
  254. * Host interface information
  255. */
  256. struct {
  257. u8 PCIX:1;
  258. u8 PCIE:1;
  259. u8 iSCSI:1;
  260. u8 SAS_3G:1;
  261. u8 reserved_0:4;
  262. u8 reserved_1[6];
  263. u8 port_count;
  264. u64 port_addr[8];
  265. } __attribute__ ((packed)) host_interface;
  266. /*
  267. * Device (backend) interface information
  268. */
  269. struct {
  270. u8 SPI:1;
  271. u8 SAS_3G:1;
  272. u8 SATA_1_5G:1;
  273. u8 SATA_3G:1;
  274. u8 reserved_0:4;
  275. u8 reserved_1[6];
  276. u8 port_count;
  277. u64 port_addr[8];
  278. } __attribute__ ((packed)) device_interface;
  279. /*
  280. * List of components residing in flash. All str are null terminated
  281. */
  282. u32 image_check_word;
  283. u32 image_component_count;
  284. struct {
  285. char name[8];
  286. char version[32];
  287. char build_date[16];
  288. char built_time[16];
  289. } __attribute__ ((packed)) image_component[8];
  290. /*
  291. * List of flash components that have been flashed on the card, but
  292. * are not in use, pending reset of the adapter. This list will be
  293. * empty if a flash operation has not occurred. All stings are null
  294. * terminated
  295. */
  296. u32 pending_image_component_count;
  297. struct {
  298. char name[8];
  299. char version[32];
  300. char build_date[16];
  301. char build_time[16];
  302. } __attribute__ ((packed)) pending_image_component[8];
  303. u8 max_arms;
  304. u8 max_spans;
  305. u8 max_arrays;
  306. u8 max_lds;
  307. char product_name[80];
  308. char serial_no[32];
  309. /*
  310. * Other physical/controller/operation information. Indicates the
  311. * presence of the hardware
  312. */
  313. struct {
  314. u32 bbu:1;
  315. u32 alarm:1;
  316. u32 nvram:1;
  317. u32 uart:1;
  318. u32 reserved:28;
  319. } __attribute__ ((packed)) hw_present;
  320. u32 current_fw_time;
  321. /*
  322. * Maximum data transfer sizes
  323. */
  324. u16 max_concurrent_cmds;
  325. u16 max_sge_count;
  326. u32 max_request_size;
  327. /*
  328. * Logical and physical device counts
  329. */
  330. u16 ld_present_count;
  331. u16 ld_degraded_count;
  332. u16 ld_offline_count;
  333. u16 pd_present_count;
  334. u16 pd_disk_present_count;
  335. u16 pd_disk_pred_failure_count;
  336. u16 pd_disk_failed_count;
  337. /*
  338. * Memory size information
  339. */
  340. u16 nvram_size;
  341. u16 memory_size;
  342. u16 flash_size;
  343. /*
  344. * Error counters
  345. */
  346. u16 mem_correctable_error_count;
  347. u16 mem_uncorrectable_error_count;
  348. /*
  349. * Cluster information
  350. */
  351. u8 cluster_permitted;
  352. u8 cluster_active;
  353. /*
  354. * Additional max data transfer sizes
  355. */
  356. u16 max_strips_per_io;
  357. /*
  358. * Controller capabilities structures
  359. */
  360. struct {
  361. u32 raid_level_0:1;
  362. u32 raid_level_1:1;
  363. u32 raid_level_5:1;
  364. u32 raid_level_1E:1;
  365. u32 raid_level_6:1;
  366. u32 reserved:27;
  367. } __attribute__ ((packed)) raid_levels;
  368. struct {
  369. u32 rbld_rate:1;
  370. u32 cc_rate:1;
  371. u32 bgi_rate:1;
  372. u32 recon_rate:1;
  373. u32 patrol_rate:1;
  374. u32 alarm_control:1;
  375. u32 cluster_supported:1;
  376. u32 bbu:1;
  377. u32 spanning_allowed:1;
  378. u32 dedicated_hotspares:1;
  379. u32 revertible_hotspares:1;
  380. u32 foreign_config_import:1;
  381. u32 self_diagnostic:1;
  382. u32 mixed_redundancy_arr:1;
  383. u32 global_hot_spares:1;
  384. u32 reserved:17;
  385. } __attribute__ ((packed)) adapter_operations;
  386. struct {
  387. u32 read_policy:1;
  388. u32 write_policy:1;
  389. u32 io_policy:1;
  390. u32 access_policy:1;
  391. u32 disk_cache_policy:1;
  392. u32 reserved:27;
  393. } __attribute__ ((packed)) ld_operations;
  394. struct {
  395. u8 min;
  396. u8 max;
  397. u8 reserved[2];
  398. } __attribute__ ((packed)) stripe_sz_ops;
  399. struct {
  400. u32 force_online:1;
  401. u32 force_offline:1;
  402. u32 force_rebuild:1;
  403. u32 reserved:29;
  404. } __attribute__ ((packed)) pd_operations;
  405. struct {
  406. u32 ctrl_supports_sas:1;
  407. u32 ctrl_supports_sata:1;
  408. u32 allow_mix_in_encl:1;
  409. u32 allow_mix_in_ld:1;
  410. u32 allow_sata_in_cluster:1;
  411. u32 reserved:27;
  412. } __attribute__ ((packed)) pd_mix_support;
  413. /*
  414. * Define ECC single-bit-error bucket information
  415. */
  416. u8 ecc_bucket_count;
  417. u8 reserved_2[11];
  418. /*
  419. * Include the controller properties (changeable items)
  420. */
  421. struct megasas_ctrl_prop properties;
  422. /*
  423. * Define FW pkg version (set in envt v'bles on OEM basis)
  424. */
  425. char package_version[0x60];
  426. u8 pad[0x800 - 0x6a0];
  427. } __attribute__ ((packed));
  428. /*
  429. * ===============================
  430. * MegaRAID SAS driver definitions
  431. * ===============================
  432. */
  433. #define MEGASAS_MAX_PD_CHANNELS 2
  434. #define MEGASAS_MAX_LD_CHANNELS 2
  435. #define MEGASAS_MAX_CHANNELS (MEGASAS_MAX_PD_CHANNELS + \
  436. MEGASAS_MAX_LD_CHANNELS)
  437. #define MEGASAS_MAX_DEV_PER_CHANNEL 128
  438. #define MEGASAS_DEFAULT_INIT_ID -1
  439. #define MEGASAS_MAX_LUN 8
  440. #define MEGASAS_MAX_LD 64
  441. /*
  442. * When SCSI mid-layer calls driver's reset routine, driver waits for
  443. * MEGASAS_RESET_WAIT_TIME seconds for all outstanding IO to complete. Note
  444. * that the driver cannot _actually_ abort or reset pending commands. While
  445. * it is waiting for the commands to complete, it prints a diagnostic message
  446. * every MEGASAS_RESET_NOTICE_INTERVAL seconds
  447. */
  448. #define MEGASAS_RESET_WAIT_TIME 180
  449. #define MEGASAS_RESET_NOTICE_INTERVAL 5
  450. #define MEGASAS_IOCTL_CMD 0
  451. /*
  452. * FW reports the maximum of number of commands that it can accept (maximum
  453. * commands that can be outstanding) at any time. The driver must report a
  454. * lower number to the mid layer because it can issue a few internal commands
  455. * itself (E.g, AEN, abort cmd, IOCTLs etc). The number of commands it needs
  456. * is shown below
  457. */
  458. #define MEGASAS_INT_CMDS 32
  459. /*
  460. * FW can accept both 32 and 64 bit SGLs. We want to allocate 32/64 bit
  461. * SGLs based on the size of dma_addr_t
  462. */
  463. #define IS_DMA64 (sizeof(dma_addr_t) == 8)
  464. #define MFI_OB_INTR_STATUS_MASK 0x00000002
  465. #define MFI_POLL_TIMEOUT_SECS 10
  466. #define MFI_REPLY_1078_MESSAGE_INTERRUPT 0x80000000
  467. #define PCI_DEVICE_ID_LSI_SAS1078R 0x00000060
  468. struct megasas_register_set {
  469. u32 reserved_0[4]; /*0000h*/
  470. u32 inbound_msg_0; /*0010h*/
  471. u32 inbound_msg_1; /*0014h*/
  472. u32 outbound_msg_0; /*0018h*/
  473. u32 outbound_msg_1; /*001Ch*/
  474. u32 inbound_doorbell; /*0020h*/
  475. u32 inbound_intr_status; /*0024h*/
  476. u32 inbound_intr_mask; /*0028h*/
  477. u32 outbound_doorbell; /*002Ch*/
  478. u32 outbound_intr_status; /*0030h*/
  479. u32 outbound_intr_mask; /*0034h*/
  480. u32 reserved_1[2]; /*0038h*/
  481. u32 inbound_queue_port; /*0040h*/
  482. u32 outbound_queue_port; /*0044h*/
  483. u32 reserved_2[22]; /*0048h*/
  484. u32 outbound_doorbell_clear; /*00A0h*/
  485. u32 reserved_3[3]; /*00A4h*/
  486. u32 outbound_scratch_pad ; /*00B0h*/
  487. u32 reserved_4[3]; /*00B4h*/
  488. u32 inbound_low_queue_port ; /*00C0h*/
  489. u32 inbound_high_queue_port ; /*00C4h*/
  490. u32 reserved_5; /*00C8h*/
  491. u32 index_registers[820]; /*00CCh*/
  492. } __attribute__ ((packed));
  493. struct megasas_sge32 {
  494. u32 phys_addr;
  495. u32 length;
  496. } __attribute__ ((packed));
  497. struct megasas_sge64 {
  498. u64 phys_addr;
  499. u32 length;
  500. } __attribute__ ((packed));
  501. union megasas_sgl {
  502. struct megasas_sge32 sge32[1];
  503. struct megasas_sge64 sge64[1];
  504. } __attribute__ ((packed));
  505. struct megasas_header {
  506. u8 cmd; /*00h */
  507. u8 sense_len; /*01h */
  508. u8 cmd_status; /*02h */
  509. u8 scsi_status; /*03h */
  510. u8 target_id; /*04h */
  511. u8 lun; /*05h */
  512. u8 cdb_len; /*06h */
  513. u8 sge_count; /*07h */
  514. u32 context; /*08h */
  515. u32 pad_0; /*0Ch */
  516. u16 flags; /*10h */
  517. u16 timeout; /*12h */
  518. u32 data_xferlen; /*14h */
  519. } __attribute__ ((packed));
  520. union megasas_sgl_frame {
  521. struct megasas_sge32 sge32[8];
  522. struct megasas_sge64 sge64[5];
  523. } __attribute__ ((packed));
  524. struct megasas_init_frame {
  525. u8 cmd; /*00h */
  526. u8 reserved_0; /*01h */
  527. u8 cmd_status; /*02h */
  528. u8 reserved_1; /*03h */
  529. u32 reserved_2; /*04h */
  530. u32 context; /*08h */
  531. u32 pad_0; /*0Ch */
  532. u16 flags; /*10h */
  533. u16 reserved_3; /*12h */
  534. u32 data_xfer_len; /*14h */
  535. u32 queue_info_new_phys_addr_lo; /*18h */
  536. u32 queue_info_new_phys_addr_hi; /*1Ch */
  537. u32 queue_info_old_phys_addr_lo; /*20h */
  538. u32 queue_info_old_phys_addr_hi; /*24h */
  539. u32 reserved_4[6]; /*28h */
  540. } __attribute__ ((packed));
  541. struct megasas_init_queue_info {
  542. u32 init_flags; /*00h */
  543. u32 reply_queue_entries; /*04h */
  544. u32 reply_queue_start_phys_addr_lo; /*08h */
  545. u32 reply_queue_start_phys_addr_hi; /*0Ch */
  546. u32 producer_index_phys_addr_lo; /*10h */
  547. u32 producer_index_phys_addr_hi; /*14h */
  548. u32 consumer_index_phys_addr_lo; /*18h */
  549. u32 consumer_index_phys_addr_hi; /*1Ch */
  550. } __attribute__ ((packed));
  551. struct megasas_io_frame {
  552. u8 cmd; /*00h */
  553. u8 sense_len; /*01h */
  554. u8 cmd_status; /*02h */
  555. u8 scsi_status; /*03h */
  556. u8 target_id; /*04h */
  557. u8 access_byte; /*05h */
  558. u8 reserved_0; /*06h */
  559. u8 sge_count; /*07h */
  560. u32 context; /*08h */
  561. u32 pad_0; /*0Ch */
  562. u16 flags; /*10h */
  563. u16 timeout; /*12h */
  564. u32 lba_count; /*14h */
  565. u32 sense_buf_phys_addr_lo; /*18h */
  566. u32 sense_buf_phys_addr_hi; /*1Ch */
  567. u32 start_lba_lo; /*20h */
  568. u32 start_lba_hi; /*24h */
  569. union megasas_sgl sgl; /*28h */
  570. } __attribute__ ((packed));
  571. struct megasas_pthru_frame {
  572. u8 cmd; /*00h */
  573. u8 sense_len; /*01h */
  574. u8 cmd_status; /*02h */
  575. u8 scsi_status; /*03h */
  576. u8 target_id; /*04h */
  577. u8 lun; /*05h */
  578. u8 cdb_len; /*06h */
  579. u8 sge_count; /*07h */
  580. u32 context; /*08h */
  581. u32 pad_0; /*0Ch */
  582. u16 flags; /*10h */
  583. u16 timeout; /*12h */
  584. u32 data_xfer_len; /*14h */
  585. u32 sense_buf_phys_addr_lo; /*18h */
  586. u32 sense_buf_phys_addr_hi; /*1Ch */
  587. u8 cdb[16]; /*20h */
  588. union megasas_sgl sgl; /*30h */
  589. } __attribute__ ((packed));
  590. struct megasas_dcmd_frame {
  591. u8 cmd; /*00h */
  592. u8 reserved_0; /*01h */
  593. u8 cmd_status; /*02h */
  594. u8 reserved_1[4]; /*03h */
  595. u8 sge_count; /*07h */
  596. u32 context; /*08h */
  597. u32 pad_0; /*0Ch */
  598. u16 flags; /*10h */
  599. u16 timeout; /*12h */
  600. u32 data_xfer_len; /*14h */
  601. u32 opcode; /*18h */
  602. union { /*1Ch */
  603. u8 b[12];
  604. u16 s[6];
  605. u32 w[3];
  606. } mbox;
  607. union megasas_sgl sgl; /*28h */
  608. } __attribute__ ((packed));
  609. struct megasas_abort_frame {
  610. u8 cmd; /*00h */
  611. u8 reserved_0; /*01h */
  612. u8 cmd_status; /*02h */
  613. u8 reserved_1; /*03h */
  614. u32 reserved_2; /*04h */
  615. u32 context; /*08h */
  616. u32 pad_0; /*0Ch */
  617. u16 flags; /*10h */
  618. u16 reserved_3; /*12h */
  619. u32 reserved_4; /*14h */
  620. u32 abort_context; /*18h */
  621. u32 pad_1; /*1Ch */
  622. u32 abort_mfi_phys_addr_lo; /*20h */
  623. u32 abort_mfi_phys_addr_hi; /*24h */
  624. u32 reserved_5[6]; /*28h */
  625. } __attribute__ ((packed));
  626. struct megasas_smp_frame {
  627. u8 cmd; /*00h */
  628. u8 reserved_1; /*01h */
  629. u8 cmd_status; /*02h */
  630. u8 connection_status; /*03h */
  631. u8 reserved_2[3]; /*04h */
  632. u8 sge_count; /*07h */
  633. u32 context; /*08h */
  634. u32 pad_0; /*0Ch */
  635. u16 flags; /*10h */
  636. u16 timeout; /*12h */
  637. u32 data_xfer_len; /*14h */
  638. u64 sas_addr; /*18h */
  639. union {
  640. struct megasas_sge32 sge32[2]; /* [0]: resp [1]: req */
  641. struct megasas_sge64 sge64[2]; /* [0]: resp [1]: req */
  642. } sgl;
  643. } __attribute__ ((packed));
  644. struct megasas_stp_frame {
  645. u8 cmd; /*00h */
  646. u8 reserved_1; /*01h */
  647. u8 cmd_status; /*02h */
  648. u8 reserved_2; /*03h */
  649. u8 target_id; /*04h */
  650. u8 reserved_3[2]; /*05h */
  651. u8 sge_count; /*07h */
  652. u32 context; /*08h */
  653. u32 pad_0; /*0Ch */
  654. u16 flags; /*10h */
  655. u16 timeout; /*12h */
  656. u32 data_xfer_len; /*14h */
  657. u16 fis[10]; /*18h */
  658. u32 stp_flags;
  659. union {
  660. struct megasas_sge32 sge32[2]; /* [0]: resp [1]: data */
  661. struct megasas_sge64 sge64[2]; /* [0]: resp [1]: data */
  662. } sgl;
  663. } __attribute__ ((packed));
  664. union megasas_frame {
  665. struct megasas_header hdr;
  666. struct megasas_init_frame init;
  667. struct megasas_io_frame io;
  668. struct megasas_pthru_frame pthru;
  669. struct megasas_dcmd_frame dcmd;
  670. struct megasas_abort_frame abort;
  671. struct megasas_smp_frame smp;
  672. struct megasas_stp_frame stp;
  673. u8 raw_bytes[64];
  674. };
  675. struct megasas_cmd;
  676. union megasas_evt_class_locale {
  677. struct {
  678. u16 locale;
  679. u8 reserved;
  680. s8 class;
  681. } __attribute__ ((packed)) members;
  682. u32 word;
  683. } __attribute__ ((packed));
  684. struct megasas_evt_log_info {
  685. u32 newest_seq_num;
  686. u32 oldest_seq_num;
  687. u32 clear_seq_num;
  688. u32 shutdown_seq_num;
  689. u32 boot_seq_num;
  690. } __attribute__ ((packed));
  691. struct megasas_progress {
  692. u16 progress;
  693. u16 elapsed_seconds;
  694. } __attribute__ ((packed));
  695. struct megasas_evtarg_ld {
  696. u16 target_id;
  697. u8 ld_index;
  698. u8 reserved;
  699. } __attribute__ ((packed));
  700. struct megasas_evtarg_pd {
  701. u16 device_id;
  702. u8 encl_index;
  703. u8 slot_number;
  704. } __attribute__ ((packed));
  705. struct megasas_evt_detail {
  706. u32 seq_num;
  707. u32 time_stamp;
  708. u32 code;
  709. union megasas_evt_class_locale cl;
  710. u8 arg_type;
  711. u8 reserved1[15];
  712. union {
  713. struct {
  714. struct megasas_evtarg_pd pd;
  715. u8 cdb_length;
  716. u8 sense_length;
  717. u8 reserved[2];
  718. u8 cdb[16];
  719. u8 sense[64];
  720. } __attribute__ ((packed)) cdbSense;
  721. struct megasas_evtarg_ld ld;
  722. struct {
  723. struct megasas_evtarg_ld ld;
  724. u64 count;
  725. } __attribute__ ((packed)) ld_count;
  726. struct {
  727. u64 lba;
  728. struct megasas_evtarg_ld ld;
  729. } __attribute__ ((packed)) ld_lba;
  730. struct {
  731. struct megasas_evtarg_ld ld;
  732. u32 prevOwner;
  733. u32 newOwner;
  734. } __attribute__ ((packed)) ld_owner;
  735. struct {
  736. u64 ld_lba;
  737. u64 pd_lba;
  738. struct megasas_evtarg_ld ld;
  739. struct megasas_evtarg_pd pd;
  740. } __attribute__ ((packed)) ld_lba_pd_lba;
  741. struct {
  742. struct megasas_evtarg_ld ld;
  743. struct megasas_progress prog;
  744. } __attribute__ ((packed)) ld_prog;
  745. struct {
  746. struct megasas_evtarg_ld ld;
  747. u32 prev_state;
  748. u32 new_state;
  749. } __attribute__ ((packed)) ld_state;
  750. struct {
  751. u64 strip;
  752. struct megasas_evtarg_ld ld;
  753. } __attribute__ ((packed)) ld_strip;
  754. struct megasas_evtarg_pd pd;
  755. struct {
  756. struct megasas_evtarg_pd pd;
  757. u32 err;
  758. } __attribute__ ((packed)) pd_err;
  759. struct {
  760. u64 lba;
  761. struct megasas_evtarg_pd pd;
  762. } __attribute__ ((packed)) pd_lba;
  763. struct {
  764. u64 lba;
  765. struct megasas_evtarg_pd pd;
  766. struct megasas_evtarg_ld ld;
  767. } __attribute__ ((packed)) pd_lba_ld;
  768. struct {
  769. struct megasas_evtarg_pd pd;
  770. struct megasas_progress prog;
  771. } __attribute__ ((packed)) pd_prog;
  772. struct {
  773. struct megasas_evtarg_pd pd;
  774. u32 prevState;
  775. u32 newState;
  776. } __attribute__ ((packed)) pd_state;
  777. struct {
  778. u16 vendorId;
  779. u16 deviceId;
  780. u16 subVendorId;
  781. u16 subDeviceId;
  782. } __attribute__ ((packed)) pci;
  783. u32 rate;
  784. char str[96];
  785. struct {
  786. u32 rtc;
  787. u32 elapsedSeconds;
  788. } __attribute__ ((packed)) time;
  789. struct {
  790. u32 ecar;
  791. u32 elog;
  792. char str[64];
  793. } __attribute__ ((packed)) ecc;
  794. u8 b[96];
  795. u16 s[48];
  796. u32 w[24];
  797. u64 d[12];
  798. } args;
  799. char description[128];
  800. } __attribute__ ((packed));
  801. struct megasas_instance_template {
  802. void (*fire_cmd)(dma_addr_t ,u32 ,struct megasas_register_set __iomem *);
  803. void (*enable_intr)(struct megasas_register_set __iomem *) ;
  804. int (*clear_intr)(struct megasas_register_set __iomem *);
  805. u32 (*read_fw_status_reg)(struct megasas_register_set __iomem *);
  806. };
  807. struct megasas_instance {
  808. u32 *producer;
  809. dma_addr_t producer_h;
  810. u32 *consumer;
  811. dma_addr_t consumer_h;
  812. u32 *reply_queue;
  813. dma_addr_t reply_queue_h;
  814. unsigned long base_addr;
  815. struct megasas_register_set __iomem *reg_set;
  816. s8 init_id;
  817. u8 reserved[3];
  818. u16 max_num_sge;
  819. u16 max_fw_cmds;
  820. u32 max_sectors_per_req;
  821. struct megasas_cmd **cmd_list;
  822. struct list_head cmd_pool;
  823. spinlock_t cmd_pool_lock;
  824. struct dma_pool *frame_dma_pool;
  825. struct dma_pool *sense_dma_pool;
  826. struct megasas_evt_detail *evt_detail;
  827. dma_addr_t evt_detail_h;
  828. struct megasas_cmd *aen_cmd;
  829. struct semaphore aen_mutex;
  830. struct semaphore ioctl_sem;
  831. struct Scsi_Host *host;
  832. wait_queue_head_t int_cmd_wait_q;
  833. wait_queue_head_t abort_cmd_wait_q;
  834. struct pci_dev *pdev;
  835. u32 unique_id;
  836. atomic_t fw_outstanding;
  837. u32 hw_crit_error;
  838. struct megasas_instance_template *instancet;
  839. };
  840. #define MEGASAS_IS_LOGICAL(scp) \
  841. (scp->device->channel < MEGASAS_MAX_PD_CHANNELS) ? 0 : 1
  842. #define MEGASAS_DEV_INDEX(inst, scp) \
  843. ((scp->device->channel % 2) * MEGASAS_MAX_DEV_PER_CHANNEL) + \
  844. scp->device->id
  845. struct megasas_cmd {
  846. union megasas_frame *frame;
  847. dma_addr_t frame_phys_addr;
  848. u8 *sense;
  849. dma_addr_t sense_phys_addr;
  850. u32 index;
  851. u8 sync_cmd;
  852. u8 cmd_status;
  853. u16 abort_aen;
  854. struct list_head list;
  855. struct scsi_cmnd *scmd;
  856. struct megasas_instance *instance;
  857. u32 frame_count;
  858. };
  859. #define MAX_MGMT_ADAPTERS 1024
  860. #define MAX_IOCTL_SGE 16
  861. struct megasas_iocpacket {
  862. u16 host_no;
  863. u16 __pad1;
  864. u32 sgl_off;
  865. u32 sge_count;
  866. u32 sense_off;
  867. u32 sense_len;
  868. union {
  869. u8 raw[128];
  870. struct megasas_header hdr;
  871. } frame;
  872. struct iovec sgl[MAX_IOCTL_SGE];
  873. } __attribute__ ((packed));
  874. struct megasas_aen {
  875. u16 host_no;
  876. u16 __pad1;
  877. u32 seq_num;
  878. u32 class_locale_word;
  879. } __attribute__ ((packed));
  880. #ifdef CONFIG_COMPAT
  881. struct compat_megasas_iocpacket {
  882. u16 host_no;
  883. u16 __pad1;
  884. u32 sgl_off;
  885. u32 sge_count;
  886. u32 sense_off;
  887. u32 sense_len;
  888. union {
  889. u8 raw[128];
  890. struct megasas_header hdr;
  891. } frame;
  892. struct compat_iovec sgl[MAX_IOCTL_SGE];
  893. } __attribute__ ((packed));
  894. #endif
  895. #define MEGASAS_IOC_FIRMWARE _IOWR('M', 1, struct megasas_iocpacket)
  896. #define MEGASAS_IOC_FIRMWARE32 _IOWR('M', 1, struct compat_megasas_iocpacket)
  897. #define MEGASAS_IOC_GET_AEN _IOW('M', 3, struct megasas_aen)
  898. struct megasas_mgmt_info {
  899. u16 count;
  900. struct megasas_instance *instance[MAX_MGMT_ADAPTERS];
  901. int max_index;
  902. };
  903. #endif /*LSI_MEGARAID_SAS_H */