x86_emulate.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946
  1. /******************************************************************************
  2. * x86_emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #define DPRINTF(x...) do {} while (0)
  29. #endif
  30. #include <linux/module.h>
  31. #include <asm/kvm_x86_emulate.h>
  32. /*
  33. * Opcode effective-address decode tables.
  34. * Note that we only emulate instructions that have at least one memory
  35. * operand (excluding implicit stack references). We assume that stack
  36. * references and instruction fetches will never occur in special memory
  37. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  38. * not be handled.
  39. */
  40. /* Operand sizes: 8-bit operands or specified/overridden size. */
  41. #define ByteOp (1<<0) /* 8-bit operands. */
  42. /* Destination operand type. */
  43. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  44. #define DstReg (2<<1) /* Register operand. */
  45. #define DstMem (3<<1) /* Memory operand. */
  46. #define DstMask (3<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<3) /* No source operand. */
  49. #define SrcImplicit (0<<3) /* Source operand is implicit in the opcode. */
  50. #define SrcReg (1<<3) /* Register operand. */
  51. #define SrcMem (2<<3) /* Memory operand. */
  52. #define SrcMem16 (3<<3) /* Memory operand (16-bit). */
  53. #define SrcMem32 (4<<3) /* Memory operand (32-bit). */
  54. #define SrcImm (5<<3) /* Immediate operand. */
  55. #define SrcImmByte (6<<3) /* 8-bit sign-extended immediate operand. */
  56. #define SrcMask (7<<3)
  57. /* Generic ModRM decode. */
  58. #define ModRM (1<<6)
  59. /* Destination is only written; never read. */
  60. #define Mov (1<<7)
  61. #define BitOp (1<<8)
  62. #define MemAbs (1<<9) /* Memory operand is absolute displacement */
  63. #define String (1<<10) /* String instruction (rep capable) */
  64. #define Stack (1<<11) /* Stack instruction (push/pop) */
  65. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  66. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  67. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  68. enum {
  69. Group1_80, Group1_81, Group1_82, Group1_83,
  70. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  71. };
  72. static u16 opcode_table[256] = {
  73. /* 0x00 - 0x07 */
  74. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  75. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  76. 0, 0, 0, 0,
  77. /* 0x08 - 0x0F */
  78. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  79. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  80. 0, 0, 0, 0,
  81. /* 0x10 - 0x17 */
  82. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  83. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  84. 0, 0, 0, 0,
  85. /* 0x18 - 0x1F */
  86. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  87. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  88. 0, 0, 0, 0,
  89. /* 0x20 - 0x27 */
  90. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  91. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  92. SrcImmByte, SrcImm, 0, 0,
  93. /* 0x28 - 0x2F */
  94. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  95. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  96. 0, 0, 0, 0,
  97. /* 0x30 - 0x37 */
  98. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  99. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  100. 0, 0, 0, 0,
  101. /* 0x38 - 0x3F */
  102. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  103. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  104. 0, 0, 0, 0,
  105. /* 0x40 - 0x47 */
  106. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  107. /* 0x48 - 0x4F */
  108. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  109. /* 0x50 - 0x57 */
  110. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  111. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  112. /* 0x58 - 0x5F */
  113. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  114. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  115. /* 0x60 - 0x67 */
  116. 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  117. 0, 0, 0, 0,
  118. /* 0x68 - 0x6F */
  119. 0, 0, ImplicitOps | Mov | Stack, 0,
  120. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  121. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  122. /* 0x70 - 0x77 */
  123. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  124. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  125. /* 0x78 - 0x7F */
  126. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  127. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  128. /* 0x80 - 0x87 */
  129. Group | Group1_80, Group | Group1_81,
  130. Group | Group1_82, Group | Group1_83,
  131. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  132. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  133. /* 0x88 - 0x8F */
  134. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  135. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  136. 0, ModRM | DstReg, 0, Group | Group1A,
  137. /* 0x90 - 0x9F */
  138. 0, 0, 0, 0, 0, 0, 0, 0,
  139. 0, 0, 0, 0, ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  140. /* 0xA0 - 0xA7 */
  141. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  142. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  143. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  144. ByteOp | ImplicitOps | String, ImplicitOps | String,
  145. /* 0xA8 - 0xAF */
  146. 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  147. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  148. ByteOp | ImplicitOps | String, ImplicitOps | String,
  149. /* 0xB0 - 0xBF */
  150. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  151. /* 0xC0 - 0xC7 */
  152. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  153. 0, ImplicitOps | Stack, 0, 0,
  154. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  155. /* 0xC8 - 0xCF */
  156. 0, 0, 0, 0, 0, 0, 0, 0,
  157. /* 0xD0 - 0xD7 */
  158. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  159. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  160. 0, 0, 0, 0,
  161. /* 0xD8 - 0xDF */
  162. 0, 0, 0, 0, 0, 0, 0, 0,
  163. /* 0xE0 - 0xE7 */
  164. 0, 0, 0, 0, 0, 0, 0, 0,
  165. /* 0xE8 - 0xEF */
  166. ImplicitOps | Stack, SrcImm|ImplicitOps, 0, SrcImmByte|ImplicitOps,
  167. 0, 0, 0, 0,
  168. /* 0xF0 - 0xF7 */
  169. 0, 0, 0, 0,
  170. ImplicitOps, ImplicitOps, Group | Group3_Byte, Group | Group3,
  171. /* 0xF8 - 0xFF */
  172. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  173. 0, 0, Group | Group4, Group | Group5,
  174. };
  175. static u16 twobyte_table[256] = {
  176. /* 0x00 - 0x0F */
  177. 0, Group | GroupDual | Group7, 0, 0, 0, 0, ImplicitOps, 0,
  178. ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  179. /* 0x10 - 0x1F */
  180. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  181. /* 0x20 - 0x2F */
  182. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  183. 0, 0, 0, 0, 0, 0, 0, 0,
  184. /* 0x30 - 0x3F */
  185. ImplicitOps, 0, ImplicitOps, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  186. /* 0x40 - 0x47 */
  187. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  188. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  189. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  190. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  191. /* 0x48 - 0x4F */
  192. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  193. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  194. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  195. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  196. /* 0x50 - 0x5F */
  197. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  198. /* 0x60 - 0x6F */
  199. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  200. /* 0x70 - 0x7F */
  201. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  202. /* 0x80 - 0x8F */
  203. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  204. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  205. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  206. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  207. /* 0x90 - 0x9F */
  208. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  209. /* 0xA0 - 0xA7 */
  210. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
  211. /* 0xA8 - 0xAF */
  212. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
  213. /* 0xB0 - 0xB7 */
  214. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  215. DstMem | SrcReg | ModRM | BitOp,
  216. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  217. DstReg | SrcMem16 | ModRM | Mov,
  218. /* 0xB8 - 0xBF */
  219. 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
  220. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  221. DstReg | SrcMem16 | ModRM | Mov,
  222. /* 0xC0 - 0xCF */
  223. 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
  224. 0, 0, 0, 0, 0, 0, 0, 0,
  225. /* 0xD0 - 0xDF */
  226. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  227. /* 0xE0 - 0xEF */
  228. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  229. /* 0xF0 - 0xFF */
  230. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  231. };
  232. static u16 group_table[] = {
  233. [Group1_80*8] =
  234. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  235. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  236. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  237. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  238. [Group1_81*8] =
  239. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  240. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  241. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  242. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  243. [Group1_82*8] =
  244. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  245. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  246. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  247. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  248. [Group1_83*8] =
  249. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  250. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  251. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  252. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  253. [Group1A*8] =
  254. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  255. [Group3_Byte*8] =
  256. ByteOp | SrcImm | DstMem | ModRM, 0,
  257. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  258. 0, 0, 0, 0,
  259. [Group3*8] =
  260. DstMem | SrcImm | ModRM | SrcImm, 0,
  261. DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  262. 0, 0, 0, 0,
  263. [Group4*8] =
  264. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  265. 0, 0, 0, 0, 0, 0,
  266. [Group5*8] =
  267. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM, 0, 0,
  268. SrcMem | ModRM, 0, SrcMem | ModRM | Stack, 0,
  269. [Group7*8] =
  270. 0, 0, ModRM | SrcMem, ModRM | SrcMem,
  271. SrcNone | ModRM | DstMem, 0, SrcMem | ModRM, SrcMem | ModRM | ByteOp,
  272. };
  273. static u16 group2_table[] = {
  274. [Group7*8] =
  275. SrcNone | ModRM, 0, 0, 0, SrcNone | ModRM | DstMem, 0, SrcMem | ModRM, 0,
  276. };
  277. /* EFLAGS bit definitions. */
  278. #define EFLG_OF (1<<11)
  279. #define EFLG_DF (1<<10)
  280. #define EFLG_SF (1<<7)
  281. #define EFLG_ZF (1<<6)
  282. #define EFLG_AF (1<<4)
  283. #define EFLG_PF (1<<2)
  284. #define EFLG_CF (1<<0)
  285. /*
  286. * Instruction emulation:
  287. * Most instructions are emulated directly via a fragment of inline assembly
  288. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  289. * any modified flags.
  290. */
  291. #if defined(CONFIG_X86_64)
  292. #define _LO32 "k" /* force 32-bit operand */
  293. #define _STK "%%rsp" /* stack pointer */
  294. #elif defined(__i386__)
  295. #define _LO32 "" /* force 32-bit operand */
  296. #define _STK "%%esp" /* stack pointer */
  297. #endif
  298. /*
  299. * These EFLAGS bits are restored from saved value during emulation, and
  300. * any changes are written back to the saved value after emulation.
  301. */
  302. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  303. /* Before executing instruction: restore necessary bits in EFLAGS. */
  304. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  305. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  306. "movl %"_sav",%"_LO32 _tmp"; " \
  307. "push %"_tmp"; " \
  308. "push %"_tmp"; " \
  309. "movl %"_msk",%"_LO32 _tmp"; " \
  310. "andl %"_LO32 _tmp",("_STK"); " \
  311. "pushf; " \
  312. "notl %"_LO32 _tmp"; " \
  313. "andl %"_LO32 _tmp",("_STK"); " \
  314. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  315. "pop %"_tmp"; " \
  316. "orl %"_LO32 _tmp",("_STK"); " \
  317. "popf; " \
  318. "pop %"_sav"; "
  319. /* After executing instruction: write-back necessary bits in EFLAGS. */
  320. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  321. /* _sav |= EFLAGS & _msk; */ \
  322. "pushf; " \
  323. "pop %"_tmp"; " \
  324. "andl %"_msk",%"_LO32 _tmp"; " \
  325. "orl %"_LO32 _tmp",%"_sav"; "
  326. /* Raw emulation: instruction has two explicit operands. */
  327. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  328. do { \
  329. unsigned long _tmp; \
  330. \
  331. switch ((_dst).bytes) { \
  332. case 2: \
  333. __asm__ __volatile__ ( \
  334. _PRE_EFLAGS("0", "4", "2") \
  335. _op"w %"_wx"3,%1; " \
  336. _POST_EFLAGS("0", "4", "2") \
  337. : "=m" (_eflags), "=m" ((_dst).val), \
  338. "=&r" (_tmp) \
  339. : _wy ((_src).val), "i" (EFLAGS_MASK)); \
  340. break; \
  341. case 4: \
  342. __asm__ __volatile__ ( \
  343. _PRE_EFLAGS("0", "4", "2") \
  344. _op"l %"_lx"3,%1; " \
  345. _POST_EFLAGS("0", "4", "2") \
  346. : "=m" (_eflags), "=m" ((_dst).val), \
  347. "=&r" (_tmp) \
  348. : _ly ((_src).val), "i" (EFLAGS_MASK)); \
  349. break; \
  350. case 8: \
  351. __emulate_2op_8byte(_op, _src, _dst, \
  352. _eflags, _qx, _qy); \
  353. break; \
  354. } \
  355. } while (0)
  356. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  357. do { \
  358. unsigned long _tmp; \
  359. switch ((_dst).bytes) { \
  360. case 1: \
  361. __asm__ __volatile__ ( \
  362. _PRE_EFLAGS("0", "4", "2") \
  363. _op"b %"_bx"3,%1; " \
  364. _POST_EFLAGS("0", "4", "2") \
  365. : "=m" (_eflags), "=m" ((_dst).val), \
  366. "=&r" (_tmp) \
  367. : _by ((_src).val), "i" (EFLAGS_MASK)); \
  368. break; \
  369. default: \
  370. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  371. _wx, _wy, _lx, _ly, _qx, _qy); \
  372. break; \
  373. } \
  374. } while (0)
  375. /* Source operand is byte-sized and may be restricted to just %cl. */
  376. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  377. __emulate_2op(_op, _src, _dst, _eflags, \
  378. "b", "c", "b", "c", "b", "c", "b", "c")
  379. /* Source operand is byte, word, long or quad sized. */
  380. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  381. __emulate_2op(_op, _src, _dst, _eflags, \
  382. "b", "q", "w", "r", _LO32, "r", "", "r")
  383. /* Source operand is word, long or quad sized. */
  384. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  385. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  386. "w", "r", _LO32, "r", "", "r")
  387. /* Instruction has only one explicit operand (no source operand). */
  388. #define emulate_1op(_op, _dst, _eflags) \
  389. do { \
  390. unsigned long _tmp; \
  391. \
  392. switch ((_dst).bytes) { \
  393. case 1: \
  394. __asm__ __volatile__ ( \
  395. _PRE_EFLAGS("0", "3", "2") \
  396. _op"b %1; " \
  397. _POST_EFLAGS("0", "3", "2") \
  398. : "=m" (_eflags), "=m" ((_dst).val), \
  399. "=&r" (_tmp) \
  400. : "i" (EFLAGS_MASK)); \
  401. break; \
  402. case 2: \
  403. __asm__ __volatile__ ( \
  404. _PRE_EFLAGS("0", "3", "2") \
  405. _op"w %1; " \
  406. _POST_EFLAGS("0", "3", "2") \
  407. : "=m" (_eflags), "=m" ((_dst).val), \
  408. "=&r" (_tmp) \
  409. : "i" (EFLAGS_MASK)); \
  410. break; \
  411. case 4: \
  412. __asm__ __volatile__ ( \
  413. _PRE_EFLAGS("0", "3", "2") \
  414. _op"l %1; " \
  415. _POST_EFLAGS("0", "3", "2") \
  416. : "=m" (_eflags), "=m" ((_dst).val), \
  417. "=&r" (_tmp) \
  418. : "i" (EFLAGS_MASK)); \
  419. break; \
  420. case 8: \
  421. __emulate_1op_8byte(_op, _dst, _eflags); \
  422. break; \
  423. } \
  424. } while (0)
  425. /* Emulate an instruction with quadword operands (x86/64 only). */
  426. #if defined(CONFIG_X86_64)
  427. #define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy) \
  428. do { \
  429. __asm__ __volatile__ ( \
  430. _PRE_EFLAGS("0", "4", "2") \
  431. _op"q %"_qx"3,%1; " \
  432. _POST_EFLAGS("0", "4", "2") \
  433. : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
  434. : _qy ((_src).val), "i" (EFLAGS_MASK)); \
  435. } while (0)
  436. #define __emulate_1op_8byte(_op, _dst, _eflags) \
  437. do { \
  438. __asm__ __volatile__ ( \
  439. _PRE_EFLAGS("0", "3", "2") \
  440. _op"q %1; " \
  441. _POST_EFLAGS("0", "3", "2") \
  442. : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
  443. : "i" (EFLAGS_MASK)); \
  444. } while (0)
  445. #elif defined(__i386__)
  446. #define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy)
  447. #define __emulate_1op_8byte(_op, _dst, _eflags)
  448. #endif /* __i386__ */
  449. /* Fetch next part of the instruction being emulated. */
  450. #define insn_fetch(_type, _size, _eip) \
  451. ({ unsigned long _x; \
  452. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  453. if (rc != 0) \
  454. goto done; \
  455. (_eip) += (_size); \
  456. (_type)_x; \
  457. })
  458. static inline unsigned long ad_mask(struct decode_cache *c)
  459. {
  460. return (1UL << (c->ad_bytes << 3)) - 1;
  461. }
  462. /* Access/update address held in a register, based on addressing mode. */
  463. static inline unsigned long
  464. address_mask(struct decode_cache *c, unsigned long reg)
  465. {
  466. if (c->ad_bytes == sizeof(unsigned long))
  467. return reg;
  468. else
  469. return reg & ad_mask(c);
  470. }
  471. static inline unsigned long
  472. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  473. {
  474. return base + address_mask(c, reg);
  475. }
  476. #define register_address_increment(reg, inc) \
  477. do { \
  478. /* signed type ensures sign extension to long */ \
  479. int _inc = (inc); \
  480. if (c->ad_bytes == sizeof(unsigned long)) \
  481. (reg) += _inc; \
  482. else \
  483. (reg) = ((reg) & \
  484. ~ad_mask(c)) | \
  485. (((reg) + _inc) & \
  486. ad_mask(c)); \
  487. } while (0)
  488. #define JMP_REL(rel) \
  489. do { \
  490. register_address_increment(c->eip, rel); \
  491. } while (0)
  492. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  493. struct x86_emulate_ops *ops,
  494. unsigned long linear, u8 *dest)
  495. {
  496. struct fetch_cache *fc = &ctxt->decode.fetch;
  497. int rc;
  498. int size;
  499. if (linear < fc->start || linear >= fc->end) {
  500. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  501. rc = ops->read_std(linear, fc->data, size, ctxt->vcpu);
  502. if (rc)
  503. return rc;
  504. fc->start = linear;
  505. fc->end = linear + size;
  506. }
  507. *dest = fc->data[linear - fc->start];
  508. return 0;
  509. }
  510. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  511. struct x86_emulate_ops *ops,
  512. unsigned long eip, void *dest, unsigned size)
  513. {
  514. int rc = 0;
  515. eip += ctxt->cs_base;
  516. while (size--) {
  517. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  518. if (rc)
  519. return rc;
  520. }
  521. return 0;
  522. }
  523. /*
  524. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  525. * pointer into the block that addresses the relevant register.
  526. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  527. */
  528. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  529. int highbyte_regs)
  530. {
  531. void *p;
  532. p = &regs[modrm_reg];
  533. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  534. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  535. return p;
  536. }
  537. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  538. struct x86_emulate_ops *ops,
  539. void *ptr,
  540. u16 *size, unsigned long *address, int op_bytes)
  541. {
  542. int rc;
  543. if (op_bytes == 2)
  544. op_bytes = 3;
  545. *address = 0;
  546. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  547. ctxt->vcpu);
  548. if (rc)
  549. return rc;
  550. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  551. ctxt->vcpu);
  552. return rc;
  553. }
  554. static int test_cc(unsigned int condition, unsigned int flags)
  555. {
  556. int rc = 0;
  557. switch ((condition & 15) >> 1) {
  558. case 0: /* o */
  559. rc |= (flags & EFLG_OF);
  560. break;
  561. case 1: /* b/c/nae */
  562. rc |= (flags & EFLG_CF);
  563. break;
  564. case 2: /* z/e */
  565. rc |= (flags & EFLG_ZF);
  566. break;
  567. case 3: /* be/na */
  568. rc |= (flags & (EFLG_CF|EFLG_ZF));
  569. break;
  570. case 4: /* s */
  571. rc |= (flags & EFLG_SF);
  572. break;
  573. case 5: /* p/pe */
  574. rc |= (flags & EFLG_PF);
  575. break;
  576. case 7: /* le/ng */
  577. rc |= (flags & EFLG_ZF);
  578. /* fall through */
  579. case 6: /* l/nge */
  580. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  581. break;
  582. }
  583. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  584. return (!!rc ^ (condition & 1));
  585. }
  586. static void decode_register_operand(struct operand *op,
  587. struct decode_cache *c,
  588. int inhibit_bytereg)
  589. {
  590. unsigned reg = c->modrm_reg;
  591. int highbyte_regs = c->rex_prefix == 0;
  592. if (!(c->d & ModRM))
  593. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  594. op->type = OP_REG;
  595. if ((c->d & ByteOp) && !inhibit_bytereg) {
  596. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  597. op->val = *(u8 *)op->ptr;
  598. op->bytes = 1;
  599. } else {
  600. op->ptr = decode_register(reg, c->regs, 0);
  601. op->bytes = c->op_bytes;
  602. switch (op->bytes) {
  603. case 2:
  604. op->val = *(u16 *)op->ptr;
  605. break;
  606. case 4:
  607. op->val = *(u32 *)op->ptr;
  608. break;
  609. case 8:
  610. op->val = *(u64 *) op->ptr;
  611. break;
  612. }
  613. }
  614. op->orig_val = op->val;
  615. }
  616. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  617. struct x86_emulate_ops *ops)
  618. {
  619. struct decode_cache *c = &ctxt->decode;
  620. u8 sib;
  621. int index_reg = 0, base_reg = 0, scale, rip_relative = 0;
  622. int rc = 0;
  623. if (c->rex_prefix) {
  624. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  625. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  626. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  627. }
  628. c->modrm = insn_fetch(u8, 1, c->eip);
  629. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  630. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  631. c->modrm_rm |= (c->modrm & 0x07);
  632. c->modrm_ea = 0;
  633. c->use_modrm_ea = 1;
  634. if (c->modrm_mod == 3) {
  635. c->modrm_val = *(unsigned long *)
  636. decode_register(c->modrm_rm, c->regs, c->d & ByteOp);
  637. return rc;
  638. }
  639. if (c->ad_bytes == 2) {
  640. unsigned bx = c->regs[VCPU_REGS_RBX];
  641. unsigned bp = c->regs[VCPU_REGS_RBP];
  642. unsigned si = c->regs[VCPU_REGS_RSI];
  643. unsigned di = c->regs[VCPU_REGS_RDI];
  644. /* 16-bit ModR/M decode. */
  645. switch (c->modrm_mod) {
  646. case 0:
  647. if (c->modrm_rm == 6)
  648. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  649. break;
  650. case 1:
  651. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  652. break;
  653. case 2:
  654. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  655. break;
  656. }
  657. switch (c->modrm_rm) {
  658. case 0:
  659. c->modrm_ea += bx + si;
  660. break;
  661. case 1:
  662. c->modrm_ea += bx + di;
  663. break;
  664. case 2:
  665. c->modrm_ea += bp + si;
  666. break;
  667. case 3:
  668. c->modrm_ea += bp + di;
  669. break;
  670. case 4:
  671. c->modrm_ea += si;
  672. break;
  673. case 5:
  674. c->modrm_ea += di;
  675. break;
  676. case 6:
  677. if (c->modrm_mod != 0)
  678. c->modrm_ea += bp;
  679. break;
  680. case 7:
  681. c->modrm_ea += bx;
  682. break;
  683. }
  684. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  685. (c->modrm_rm == 6 && c->modrm_mod != 0))
  686. if (!c->override_base)
  687. c->override_base = &ctxt->ss_base;
  688. c->modrm_ea = (u16)c->modrm_ea;
  689. } else {
  690. /* 32/64-bit ModR/M decode. */
  691. switch (c->modrm_rm) {
  692. case 4:
  693. case 12:
  694. sib = insn_fetch(u8, 1, c->eip);
  695. index_reg |= (sib >> 3) & 7;
  696. base_reg |= sib & 7;
  697. scale = sib >> 6;
  698. switch (base_reg) {
  699. case 5:
  700. if (c->modrm_mod != 0)
  701. c->modrm_ea += c->regs[base_reg];
  702. else
  703. c->modrm_ea +=
  704. insn_fetch(s32, 4, c->eip);
  705. break;
  706. default:
  707. c->modrm_ea += c->regs[base_reg];
  708. }
  709. switch (index_reg) {
  710. case 4:
  711. break;
  712. default:
  713. c->modrm_ea += c->regs[index_reg] << scale;
  714. }
  715. break;
  716. case 5:
  717. if (c->modrm_mod != 0)
  718. c->modrm_ea += c->regs[c->modrm_rm];
  719. else if (ctxt->mode == X86EMUL_MODE_PROT64)
  720. rip_relative = 1;
  721. break;
  722. default:
  723. c->modrm_ea += c->regs[c->modrm_rm];
  724. break;
  725. }
  726. switch (c->modrm_mod) {
  727. case 0:
  728. if (c->modrm_rm == 5)
  729. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  730. break;
  731. case 1:
  732. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  733. break;
  734. case 2:
  735. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  736. break;
  737. }
  738. }
  739. if (rip_relative) {
  740. c->modrm_ea += c->eip;
  741. switch (c->d & SrcMask) {
  742. case SrcImmByte:
  743. c->modrm_ea += 1;
  744. break;
  745. case SrcImm:
  746. if (c->d & ByteOp)
  747. c->modrm_ea += 1;
  748. else
  749. if (c->op_bytes == 8)
  750. c->modrm_ea += 4;
  751. else
  752. c->modrm_ea += c->op_bytes;
  753. }
  754. }
  755. done:
  756. return rc;
  757. }
  758. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  759. struct x86_emulate_ops *ops)
  760. {
  761. struct decode_cache *c = &ctxt->decode;
  762. int rc = 0;
  763. switch (c->ad_bytes) {
  764. case 2:
  765. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  766. break;
  767. case 4:
  768. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  769. break;
  770. case 8:
  771. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  772. break;
  773. }
  774. done:
  775. return rc;
  776. }
  777. int
  778. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  779. {
  780. struct decode_cache *c = &ctxt->decode;
  781. int rc = 0;
  782. int mode = ctxt->mode;
  783. int def_op_bytes, def_ad_bytes, group;
  784. /* Shadow copy of register state. Committed on successful emulation. */
  785. memset(c, 0, sizeof(struct decode_cache));
  786. c->eip = ctxt->vcpu->arch.rip;
  787. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  788. switch (mode) {
  789. case X86EMUL_MODE_REAL:
  790. case X86EMUL_MODE_PROT16:
  791. def_op_bytes = def_ad_bytes = 2;
  792. break;
  793. case X86EMUL_MODE_PROT32:
  794. def_op_bytes = def_ad_bytes = 4;
  795. break;
  796. #ifdef CONFIG_X86_64
  797. case X86EMUL_MODE_PROT64:
  798. def_op_bytes = 4;
  799. def_ad_bytes = 8;
  800. break;
  801. #endif
  802. default:
  803. return -1;
  804. }
  805. c->op_bytes = def_op_bytes;
  806. c->ad_bytes = def_ad_bytes;
  807. /* Legacy prefixes. */
  808. for (;;) {
  809. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  810. case 0x66: /* operand-size override */
  811. /* switch between 2/4 bytes */
  812. c->op_bytes = def_op_bytes ^ 6;
  813. break;
  814. case 0x67: /* address-size override */
  815. if (mode == X86EMUL_MODE_PROT64)
  816. /* switch between 4/8 bytes */
  817. c->ad_bytes = def_ad_bytes ^ 12;
  818. else
  819. /* switch between 2/4 bytes */
  820. c->ad_bytes = def_ad_bytes ^ 6;
  821. break;
  822. case 0x2e: /* CS override */
  823. c->override_base = &ctxt->cs_base;
  824. break;
  825. case 0x3e: /* DS override */
  826. c->override_base = &ctxt->ds_base;
  827. break;
  828. case 0x26: /* ES override */
  829. c->override_base = &ctxt->es_base;
  830. break;
  831. case 0x64: /* FS override */
  832. c->override_base = &ctxt->fs_base;
  833. break;
  834. case 0x65: /* GS override */
  835. c->override_base = &ctxt->gs_base;
  836. break;
  837. case 0x36: /* SS override */
  838. c->override_base = &ctxt->ss_base;
  839. break;
  840. case 0x40 ... 0x4f: /* REX */
  841. if (mode != X86EMUL_MODE_PROT64)
  842. goto done_prefixes;
  843. c->rex_prefix = c->b;
  844. continue;
  845. case 0xf0: /* LOCK */
  846. c->lock_prefix = 1;
  847. break;
  848. case 0xf2: /* REPNE/REPNZ */
  849. c->rep_prefix = REPNE_PREFIX;
  850. break;
  851. case 0xf3: /* REP/REPE/REPZ */
  852. c->rep_prefix = REPE_PREFIX;
  853. break;
  854. default:
  855. goto done_prefixes;
  856. }
  857. /* Any legacy prefix after a REX prefix nullifies its effect. */
  858. c->rex_prefix = 0;
  859. }
  860. done_prefixes:
  861. /* REX prefix. */
  862. if (c->rex_prefix)
  863. if (c->rex_prefix & 8)
  864. c->op_bytes = 8; /* REX.W */
  865. /* Opcode byte(s). */
  866. c->d = opcode_table[c->b];
  867. if (c->d == 0) {
  868. /* Two-byte opcode? */
  869. if (c->b == 0x0f) {
  870. c->twobyte = 1;
  871. c->b = insn_fetch(u8, 1, c->eip);
  872. c->d = twobyte_table[c->b];
  873. }
  874. }
  875. if (c->d & Group) {
  876. group = c->d & GroupMask;
  877. c->modrm = insn_fetch(u8, 1, c->eip);
  878. --c->eip;
  879. group = (group << 3) + ((c->modrm >> 3) & 7);
  880. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  881. c->d = group2_table[group];
  882. else
  883. c->d = group_table[group];
  884. }
  885. /* Unrecognised? */
  886. if (c->d == 0) {
  887. DPRINTF("Cannot emulate %02x\n", c->b);
  888. return -1;
  889. }
  890. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  891. c->op_bytes = 8;
  892. /* ModRM and SIB bytes. */
  893. if (c->d & ModRM)
  894. rc = decode_modrm(ctxt, ops);
  895. else if (c->d & MemAbs)
  896. rc = decode_abs(ctxt, ops);
  897. if (rc)
  898. goto done;
  899. if (!c->override_base)
  900. c->override_base = &ctxt->ds_base;
  901. if (mode == X86EMUL_MODE_PROT64 &&
  902. c->override_base != &ctxt->fs_base &&
  903. c->override_base != &ctxt->gs_base)
  904. c->override_base = NULL;
  905. if (c->override_base)
  906. c->modrm_ea += *c->override_base;
  907. if (c->ad_bytes != 8)
  908. c->modrm_ea = (u32)c->modrm_ea;
  909. /*
  910. * Decode and fetch the source operand: register, memory
  911. * or immediate.
  912. */
  913. switch (c->d & SrcMask) {
  914. case SrcNone:
  915. break;
  916. case SrcReg:
  917. decode_register_operand(&c->src, c, 0);
  918. break;
  919. case SrcMem16:
  920. c->src.bytes = 2;
  921. goto srcmem_common;
  922. case SrcMem32:
  923. c->src.bytes = 4;
  924. goto srcmem_common;
  925. case SrcMem:
  926. c->src.bytes = (c->d & ByteOp) ? 1 :
  927. c->op_bytes;
  928. /* Don't fetch the address for invlpg: it could be unmapped. */
  929. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  930. break;
  931. srcmem_common:
  932. /*
  933. * For instructions with a ModR/M byte, switch to register
  934. * access if Mod = 3.
  935. */
  936. if ((c->d & ModRM) && c->modrm_mod == 3) {
  937. c->src.type = OP_REG;
  938. break;
  939. }
  940. c->src.type = OP_MEM;
  941. break;
  942. case SrcImm:
  943. c->src.type = OP_IMM;
  944. c->src.ptr = (unsigned long *)c->eip;
  945. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  946. if (c->src.bytes == 8)
  947. c->src.bytes = 4;
  948. /* NB. Immediates are sign-extended as necessary. */
  949. switch (c->src.bytes) {
  950. case 1:
  951. c->src.val = insn_fetch(s8, 1, c->eip);
  952. break;
  953. case 2:
  954. c->src.val = insn_fetch(s16, 2, c->eip);
  955. break;
  956. case 4:
  957. c->src.val = insn_fetch(s32, 4, c->eip);
  958. break;
  959. }
  960. break;
  961. case SrcImmByte:
  962. c->src.type = OP_IMM;
  963. c->src.ptr = (unsigned long *)c->eip;
  964. c->src.bytes = 1;
  965. c->src.val = insn_fetch(s8, 1, c->eip);
  966. break;
  967. }
  968. /* Decode and fetch the destination operand: register or memory. */
  969. switch (c->d & DstMask) {
  970. case ImplicitOps:
  971. /* Special instructions do their own operand decoding. */
  972. return 0;
  973. case DstReg:
  974. decode_register_operand(&c->dst, c,
  975. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  976. break;
  977. case DstMem:
  978. if ((c->d & ModRM) && c->modrm_mod == 3) {
  979. c->dst.type = OP_REG;
  980. break;
  981. }
  982. c->dst.type = OP_MEM;
  983. break;
  984. }
  985. done:
  986. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  987. }
  988. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  989. {
  990. struct decode_cache *c = &ctxt->decode;
  991. c->dst.type = OP_MEM;
  992. c->dst.bytes = c->op_bytes;
  993. c->dst.val = c->src.val;
  994. register_address_increment(c->regs[VCPU_REGS_RSP], -c->op_bytes);
  995. c->dst.ptr = (void *) register_address(c, ctxt->ss_base,
  996. c->regs[VCPU_REGS_RSP]);
  997. }
  998. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  999. struct x86_emulate_ops *ops)
  1000. {
  1001. struct decode_cache *c = &ctxt->decode;
  1002. int rc;
  1003. rc = ops->read_std(register_address(c, ctxt->ss_base,
  1004. c->regs[VCPU_REGS_RSP]),
  1005. &c->dst.val, c->dst.bytes, ctxt->vcpu);
  1006. if (rc != 0)
  1007. return rc;
  1008. register_address_increment(c->regs[VCPU_REGS_RSP], c->dst.bytes);
  1009. return 0;
  1010. }
  1011. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1012. {
  1013. struct decode_cache *c = &ctxt->decode;
  1014. switch (c->modrm_reg) {
  1015. case 0: /* rol */
  1016. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1017. break;
  1018. case 1: /* ror */
  1019. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1020. break;
  1021. case 2: /* rcl */
  1022. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1023. break;
  1024. case 3: /* rcr */
  1025. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1026. break;
  1027. case 4: /* sal/shl */
  1028. case 6: /* sal/shl */
  1029. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1030. break;
  1031. case 5: /* shr */
  1032. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1033. break;
  1034. case 7: /* sar */
  1035. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1036. break;
  1037. }
  1038. }
  1039. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1040. struct x86_emulate_ops *ops)
  1041. {
  1042. struct decode_cache *c = &ctxt->decode;
  1043. int rc = 0;
  1044. switch (c->modrm_reg) {
  1045. case 0 ... 1: /* test */
  1046. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1047. break;
  1048. case 2: /* not */
  1049. c->dst.val = ~c->dst.val;
  1050. break;
  1051. case 3: /* neg */
  1052. emulate_1op("neg", c->dst, ctxt->eflags);
  1053. break;
  1054. default:
  1055. DPRINTF("Cannot emulate %02x\n", c->b);
  1056. rc = X86EMUL_UNHANDLEABLE;
  1057. break;
  1058. }
  1059. return rc;
  1060. }
  1061. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1062. struct x86_emulate_ops *ops)
  1063. {
  1064. struct decode_cache *c = &ctxt->decode;
  1065. switch (c->modrm_reg) {
  1066. case 0: /* inc */
  1067. emulate_1op("inc", c->dst, ctxt->eflags);
  1068. break;
  1069. case 1: /* dec */
  1070. emulate_1op("dec", c->dst, ctxt->eflags);
  1071. break;
  1072. case 4: /* jmp abs */
  1073. c->eip = c->src.val;
  1074. break;
  1075. case 6: /* push */
  1076. emulate_push(ctxt);
  1077. break;
  1078. }
  1079. return 0;
  1080. }
  1081. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1082. struct x86_emulate_ops *ops,
  1083. unsigned long memop)
  1084. {
  1085. struct decode_cache *c = &ctxt->decode;
  1086. u64 old, new;
  1087. int rc;
  1088. rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
  1089. if (rc != 0)
  1090. return rc;
  1091. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1092. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1093. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1094. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1095. ctxt->eflags &= ~EFLG_ZF;
  1096. } else {
  1097. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1098. (u32) c->regs[VCPU_REGS_RBX];
  1099. rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
  1100. if (rc != 0)
  1101. return rc;
  1102. ctxt->eflags |= EFLG_ZF;
  1103. }
  1104. return 0;
  1105. }
  1106. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1107. struct x86_emulate_ops *ops)
  1108. {
  1109. int rc;
  1110. struct decode_cache *c = &ctxt->decode;
  1111. switch (c->dst.type) {
  1112. case OP_REG:
  1113. /* The 4-byte case *is* correct:
  1114. * in 64-bit mode we zero-extend.
  1115. */
  1116. switch (c->dst.bytes) {
  1117. case 1:
  1118. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1119. break;
  1120. case 2:
  1121. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1122. break;
  1123. case 4:
  1124. *c->dst.ptr = (u32)c->dst.val;
  1125. break; /* 64b: zero-ext */
  1126. case 8:
  1127. *c->dst.ptr = c->dst.val;
  1128. break;
  1129. }
  1130. break;
  1131. case OP_MEM:
  1132. if (c->lock_prefix)
  1133. rc = ops->cmpxchg_emulated(
  1134. (unsigned long)c->dst.ptr,
  1135. &c->dst.orig_val,
  1136. &c->dst.val,
  1137. c->dst.bytes,
  1138. ctxt->vcpu);
  1139. else
  1140. rc = ops->write_emulated(
  1141. (unsigned long)c->dst.ptr,
  1142. &c->dst.val,
  1143. c->dst.bytes,
  1144. ctxt->vcpu);
  1145. if (rc != 0)
  1146. return rc;
  1147. break;
  1148. case OP_NONE:
  1149. /* no writeback */
  1150. break;
  1151. default:
  1152. break;
  1153. }
  1154. return 0;
  1155. }
  1156. int
  1157. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1158. {
  1159. unsigned long memop = 0;
  1160. u64 msr_data;
  1161. unsigned long saved_eip = 0;
  1162. struct decode_cache *c = &ctxt->decode;
  1163. int rc = 0;
  1164. /* Shadow copy of register state. Committed on successful emulation.
  1165. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1166. * modify them.
  1167. */
  1168. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  1169. saved_eip = c->eip;
  1170. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  1171. memop = c->modrm_ea;
  1172. if (c->rep_prefix && (c->d & String)) {
  1173. /* All REP prefixes have the same first termination condition */
  1174. if (c->regs[VCPU_REGS_RCX] == 0) {
  1175. ctxt->vcpu->arch.rip = c->eip;
  1176. goto done;
  1177. }
  1178. /* The second termination condition only applies for REPE
  1179. * and REPNE. Test if the repeat string operation prefix is
  1180. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  1181. * corresponding termination condition according to:
  1182. * - if REPE/REPZ and ZF = 0 then done
  1183. * - if REPNE/REPNZ and ZF = 1 then done
  1184. */
  1185. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  1186. (c->b == 0xae) || (c->b == 0xaf)) {
  1187. if ((c->rep_prefix == REPE_PREFIX) &&
  1188. ((ctxt->eflags & EFLG_ZF) == 0)) {
  1189. ctxt->vcpu->arch.rip = c->eip;
  1190. goto done;
  1191. }
  1192. if ((c->rep_prefix == REPNE_PREFIX) &&
  1193. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  1194. ctxt->vcpu->arch.rip = c->eip;
  1195. goto done;
  1196. }
  1197. }
  1198. c->regs[VCPU_REGS_RCX]--;
  1199. c->eip = ctxt->vcpu->arch.rip;
  1200. }
  1201. if (c->src.type == OP_MEM) {
  1202. c->src.ptr = (unsigned long *)memop;
  1203. c->src.val = 0;
  1204. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1205. &c->src.val,
  1206. c->src.bytes,
  1207. ctxt->vcpu);
  1208. if (rc != 0)
  1209. goto done;
  1210. c->src.orig_val = c->src.val;
  1211. }
  1212. if ((c->d & DstMask) == ImplicitOps)
  1213. goto special_insn;
  1214. if (c->dst.type == OP_MEM) {
  1215. c->dst.ptr = (unsigned long *)memop;
  1216. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1217. c->dst.val = 0;
  1218. if (c->d & BitOp) {
  1219. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1220. c->dst.ptr = (void *)c->dst.ptr +
  1221. (c->src.val & mask) / 8;
  1222. }
  1223. if (!(c->d & Mov) &&
  1224. /* optimisation - avoid slow emulated read */
  1225. ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1226. &c->dst.val,
  1227. c->dst.bytes, ctxt->vcpu)) != 0))
  1228. goto done;
  1229. }
  1230. c->dst.orig_val = c->dst.val;
  1231. special_insn:
  1232. if (c->twobyte)
  1233. goto twobyte_insn;
  1234. switch (c->b) {
  1235. case 0x00 ... 0x05:
  1236. add: /* add */
  1237. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1238. break;
  1239. case 0x08 ... 0x0d:
  1240. or: /* or */
  1241. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1242. break;
  1243. case 0x10 ... 0x15:
  1244. adc: /* adc */
  1245. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1246. break;
  1247. case 0x18 ... 0x1d:
  1248. sbb: /* sbb */
  1249. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1250. break;
  1251. case 0x20 ... 0x23:
  1252. and: /* and */
  1253. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1254. break;
  1255. case 0x24: /* and al imm8 */
  1256. c->dst.type = OP_REG;
  1257. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1258. c->dst.val = *(u8 *)c->dst.ptr;
  1259. c->dst.bytes = 1;
  1260. c->dst.orig_val = c->dst.val;
  1261. goto and;
  1262. case 0x25: /* and ax imm16, or eax imm32 */
  1263. c->dst.type = OP_REG;
  1264. c->dst.bytes = c->op_bytes;
  1265. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1266. if (c->op_bytes == 2)
  1267. c->dst.val = *(u16 *)c->dst.ptr;
  1268. else
  1269. c->dst.val = *(u32 *)c->dst.ptr;
  1270. c->dst.orig_val = c->dst.val;
  1271. goto and;
  1272. case 0x28 ... 0x2d:
  1273. sub: /* sub */
  1274. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1275. break;
  1276. case 0x30 ... 0x35:
  1277. xor: /* xor */
  1278. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1279. break;
  1280. case 0x38 ... 0x3d:
  1281. cmp: /* cmp */
  1282. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1283. break;
  1284. case 0x40 ... 0x47: /* inc r16/r32 */
  1285. emulate_1op("inc", c->dst, ctxt->eflags);
  1286. break;
  1287. case 0x48 ... 0x4f: /* dec r16/r32 */
  1288. emulate_1op("dec", c->dst, ctxt->eflags);
  1289. break;
  1290. case 0x50 ... 0x57: /* push reg */
  1291. c->dst.type = OP_MEM;
  1292. c->dst.bytes = c->op_bytes;
  1293. c->dst.val = c->src.val;
  1294. register_address_increment(c->regs[VCPU_REGS_RSP],
  1295. -c->op_bytes);
  1296. c->dst.ptr = (void *) register_address(
  1297. c, ctxt->ss_base, c->regs[VCPU_REGS_RSP]);
  1298. break;
  1299. case 0x58 ... 0x5f: /* pop reg */
  1300. pop_instruction:
  1301. if ((rc = ops->read_std(register_address(c, ctxt->ss_base,
  1302. c->regs[VCPU_REGS_RSP]), c->dst.ptr,
  1303. c->op_bytes, ctxt->vcpu)) != 0)
  1304. goto done;
  1305. register_address_increment(c->regs[VCPU_REGS_RSP],
  1306. c->op_bytes);
  1307. c->dst.type = OP_NONE; /* Disable writeback. */
  1308. break;
  1309. case 0x63: /* movsxd */
  1310. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1311. goto cannot_emulate;
  1312. c->dst.val = (s32) c->src.val;
  1313. break;
  1314. case 0x6a: /* push imm8 */
  1315. c->src.val = 0L;
  1316. c->src.val = insn_fetch(s8, 1, c->eip);
  1317. emulate_push(ctxt);
  1318. break;
  1319. case 0x6c: /* insb */
  1320. case 0x6d: /* insw/insd */
  1321. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1322. 1,
  1323. (c->d & ByteOp) ? 1 : c->op_bytes,
  1324. c->rep_prefix ?
  1325. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1326. (ctxt->eflags & EFLG_DF),
  1327. register_address(c, ctxt->es_base,
  1328. c->regs[VCPU_REGS_RDI]),
  1329. c->rep_prefix,
  1330. c->regs[VCPU_REGS_RDX]) == 0) {
  1331. c->eip = saved_eip;
  1332. return -1;
  1333. }
  1334. return 0;
  1335. case 0x6e: /* outsb */
  1336. case 0x6f: /* outsw/outsd */
  1337. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1338. 0,
  1339. (c->d & ByteOp) ? 1 : c->op_bytes,
  1340. c->rep_prefix ?
  1341. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1342. (ctxt->eflags & EFLG_DF),
  1343. register_address(c, c->override_base ?
  1344. *c->override_base :
  1345. ctxt->ds_base,
  1346. c->regs[VCPU_REGS_RSI]),
  1347. c->rep_prefix,
  1348. c->regs[VCPU_REGS_RDX]) == 0) {
  1349. c->eip = saved_eip;
  1350. return -1;
  1351. }
  1352. return 0;
  1353. case 0x70 ... 0x7f: /* jcc (short) */ {
  1354. int rel = insn_fetch(s8, 1, c->eip);
  1355. if (test_cc(c->b, ctxt->eflags))
  1356. JMP_REL(rel);
  1357. break;
  1358. }
  1359. case 0x80 ... 0x83: /* Grp1 */
  1360. switch (c->modrm_reg) {
  1361. case 0:
  1362. goto add;
  1363. case 1:
  1364. goto or;
  1365. case 2:
  1366. goto adc;
  1367. case 3:
  1368. goto sbb;
  1369. case 4:
  1370. goto and;
  1371. case 5:
  1372. goto sub;
  1373. case 6:
  1374. goto xor;
  1375. case 7:
  1376. goto cmp;
  1377. }
  1378. break;
  1379. case 0x84 ... 0x85:
  1380. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1381. break;
  1382. case 0x86 ... 0x87: /* xchg */
  1383. /* Write back the register source. */
  1384. switch (c->dst.bytes) {
  1385. case 1:
  1386. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1387. break;
  1388. case 2:
  1389. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1390. break;
  1391. case 4:
  1392. *c->src.ptr = (u32) c->dst.val;
  1393. break; /* 64b reg: zero-extend */
  1394. case 8:
  1395. *c->src.ptr = c->dst.val;
  1396. break;
  1397. }
  1398. /*
  1399. * Write back the memory destination with implicit LOCK
  1400. * prefix.
  1401. */
  1402. c->dst.val = c->src.val;
  1403. c->lock_prefix = 1;
  1404. break;
  1405. case 0x88 ... 0x8b: /* mov */
  1406. goto mov;
  1407. case 0x8d: /* lea r16/r32, m */
  1408. c->dst.val = c->modrm_val;
  1409. break;
  1410. case 0x8f: /* pop (sole member of Grp1a) */
  1411. rc = emulate_grp1a(ctxt, ops);
  1412. if (rc != 0)
  1413. goto done;
  1414. break;
  1415. case 0x9c: /* pushf */
  1416. c->src.val = (unsigned long) ctxt->eflags;
  1417. emulate_push(ctxt);
  1418. break;
  1419. case 0x9d: /* popf */
  1420. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  1421. goto pop_instruction;
  1422. case 0xa0 ... 0xa1: /* mov */
  1423. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1424. c->dst.val = c->src.val;
  1425. break;
  1426. case 0xa2 ... 0xa3: /* mov */
  1427. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  1428. break;
  1429. case 0xa4 ... 0xa5: /* movs */
  1430. c->dst.type = OP_MEM;
  1431. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1432. c->dst.ptr = (unsigned long *)register_address(c,
  1433. ctxt->es_base,
  1434. c->regs[VCPU_REGS_RDI]);
  1435. if ((rc = ops->read_emulated(register_address(c,
  1436. c->override_base ? *c->override_base :
  1437. ctxt->ds_base,
  1438. c->regs[VCPU_REGS_RSI]),
  1439. &c->dst.val,
  1440. c->dst.bytes, ctxt->vcpu)) != 0)
  1441. goto done;
  1442. register_address_increment(c->regs[VCPU_REGS_RSI],
  1443. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1444. : c->dst.bytes);
  1445. register_address_increment(c->regs[VCPU_REGS_RDI],
  1446. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1447. : c->dst.bytes);
  1448. break;
  1449. case 0xa6 ... 0xa7: /* cmps */
  1450. c->src.type = OP_NONE; /* Disable writeback. */
  1451. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1452. c->src.ptr = (unsigned long *)register_address(c,
  1453. c->override_base ? *c->override_base :
  1454. ctxt->ds_base,
  1455. c->regs[VCPU_REGS_RSI]);
  1456. if ((rc = ops->read_emulated((unsigned long)c->src.ptr,
  1457. &c->src.val,
  1458. c->src.bytes,
  1459. ctxt->vcpu)) != 0)
  1460. goto done;
  1461. c->dst.type = OP_NONE; /* Disable writeback. */
  1462. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1463. c->dst.ptr = (unsigned long *)register_address(c,
  1464. ctxt->es_base,
  1465. c->regs[VCPU_REGS_RDI]);
  1466. if ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1467. &c->dst.val,
  1468. c->dst.bytes,
  1469. ctxt->vcpu)) != 0)
  1470. goto done;
  1471. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  1472. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1473. register_address_increment(c->regs[VCPU_REGS_RSI],
  1474. (ctxt->eflags & EFLG_DF) ? -c->src.bytes
  1475. : c->src.bytes);
  1476. register_address_increment(c->regs[VCPU_REGS_RDI],
  1477. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1478. : c->dst.bytes);
  1479. break;
  1480. case 0xaa ... 0xab: /* stos */
  1481. c->dst.type = OP_MEM;
  1482. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1483. c->dst.ptr = (unsigned long *)register_address(c,
  1484. ctxt->es_base,
  1485. c->regs[VCPU_REGS_RDI]);
  1486. c->dst.val = c->regs[VCPU_REGS_RAX];
  1487. register_address_increment(c->regs[VCPU_REGS_RDI],
  1488. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1489. : c->dst.bytes);
  1490. break;
  1491. case 0xac ... 0xad: /* lods */
  1492. c->dst.type = OP_REG;
  1493. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1494. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1495. if ((rc = ops->read_emulated(register_address(c,
  1496. c->override_base ? *c->override_base :
  1497. ctxt->ds_base,
  1498. c->regs[VCPU_REGS_RSI]),
  1499. &c->dst.val,
  1500. c->dst.bytes,
  1501. ctxt->vcpu)) != 0)
  1502. goto done;
  1503. register_address_increment(c->regs[VCPU_REGS_RSI],
  1504. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1505. : c->dst.bytes);
  1506. break;
  1507. case 0xae ... 0xaf: /* scas */
  1508. DPRINTF("Urk! I don't handle SCAS.\n");
  1509. goto cannot_emulate;
  1510. case 0xc0 ... 0xc1:
  1511. emulate_grp2(ctxt);
  1512. break;
  1513. case 0xc3: /* ret */
  1514. c->dst.ptr = &c->eip;
  1515. goto pop_instruction;
  1516. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  1517. mov:
  1518. c->dst.val = c->src.val;
  1519. break;
  1520. case 0xd0 ... 0xd1: /* Grp2 */
  1521. c->src.val = 1;
  1522. emulate_grp2(ctxt);
  1523. break;
  1524. case 0xd2 ... 0xd3: /* Grp2 */
  1525. c->src.val = c->regs[VCPU_REGS_RCX];
  1526. emulate_grp2(ctxt);
  1527. break;
  1528. case 0xe8: /* call (near) */ {
  1529. long int rel;
  1530. switch (c->op_bytes) {
  1531. case 2:
  1532. rel = insn_fetch(s16, 2, c->eip);
  1533. break;
  1534. case 4:
  1535. rel = insn_fetch(s32, 4, c->eip);
  1536. break;
  1537. default:
  1538. DPRINTF("Call: Invalid op_bytes\n");
  1539. goto cannot_emulate;
  1540. }
  1541. c->src.val = (unsigned long) c->eip;
  1542. JMP_REL(rel);
  1543. c->op_bytes = c->ad_bytes;
  1544. emulate_push(ctxt);
  1545. break;
  1546. }
  1547. case 0xe9: /* jmp rel */
  1548. case 0xeb: /* jmp rel short */
  1549. JMP_REL(c->src.val);
  1550. c->dst.type = OP_NONE; /* Disable writeback. */
  1551. break;
  1552. case 0xf4: /* hlt */
  1553. ctxt->vcpu->arch.halt_request = 1;
  1554. goto done;
  1555. case 0xf5: /* cmc */
  1556. /* complement carry flag from eflags reg */
  1557. ctxt->eflags ^= EFLG_CF;
  1558. c->dst.type = OP_NONE; /* Disable writeback. */
  1559. break;
  1560. case 0xf6 ... 0xf7: /* Grp3 */
  1561. rc = emulate_grp3(ctxt, ops);
  1562. if (rc != 0)
  1563. goto done;
  1564. break;
  1565. case 0xf8: /* clc */
  1566. ctxt->eflags &= ~EFLG_CF;
  1567. c->dst.type = OP_NONE; /* Disable writeback. */
  1568. break;
  1569. case 0xfa: /* cli */
  1570. ctxt->eflags &= ~X86_EFLAGS_IF;
  1571. c->dst.type = OP_NONE; /* Disable writeback. */
  1572. break;
  1573. case 0xfb: /* sti */
  1574. ctxt->eflags |= X86_EFLAGS_IF;
  1575. c->dst.type = OP_NONE; /* Disable writeback. */
  1576. break;
  1577. case 0xfe ... 0xff: /* Grp4/Grp5 */
  1578. rc = emulate_grp45(ctxt, ops);
  1579. if (rc != 0)
  1580. goto done;
  1581. break;
  1582. }
  1583. writeback:
  1584. rc = writeback(ctxt, ops);
  1585. if (rc != 0)
  1586. goto done;
  1587. /* Commit shadow register state. */
  1588. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  1589. ctxt->vcpu->arch.rip = c->eip;
  1590. done:
  1591. if (rc == X86EMUL_UNHANDLEABLE) {
  1592. c->eip = saved_eip;
  1593. return -1;
  1594. }
  1595. return 0;
  1596. twobyte_insn:
  1597. switch (c->b) {
  1598. case 0x01: /* lgdt, lidt, lmsw */
  1599. switch (c->modrm_reg) {
  1600. u16 size;
  1601. unsigned long address;
  1602. case 0: /* vmcall */
  1603. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  1604. goto cannot_emulate;
  1605. rc = kvm_fix_hypercall(ctxt->vcpu);
  1606. if (rc)
  1607. goto done;
  1608. kvm_emulate_hypercall(ctxt->vcpu);
  1609. break;
  1610. case 2: /* lgdt */
  1611. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1612. &size, &address, c->op_bytes);
  1613. if (rc)
  1614. goto done;
  1615. realmode_lgdt(ctxt->vcpu, size, address);
  1616. break;
  1617. case 3: /* lidt/vmmcall */
  1618. if (c->modrm_mod == 3 && c->modrm_rm == 1) {
  1619. rc = kvm_fix_hypercall(ctxt->vcpu);
  1620. if (rc)
  1621. goto done;
  1622. kvm_emulate_hypercall(ctxt->vcpu);
  1623. } else {
  1624. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1625. &size, &address,
  1626. c->op_bytes);
  1627. if (rc)
  1628. goto done;
  1629. realmode_lidt(ctxt->vcpu, size, address);
  1630. }
  1631. break;
  1632. case 4: /* smsw */
  1633. if (c->modrm_mod != 3)
  1634. goto cannot_emulate;
  1635. *(u16 *)&c->regs[c->modrm_rm]
  1636. = realmode_get_cr(ctxt->vcpu, 0);
  1637. break;
  1638. case 6: /* lmsw */
  1639. if (c->modrm_mod != 3)
  1640. goto cannot_emulate;
  1641. realmode_lmsw(ctxt->vcpu, (u16)c->modrm_val,
  1642. &ctxt->eflags);
  1643. break;
  1644. case 7: /* invlpg*/
  1645. emulate_invlpg(ctxt->vcpu, memop);
  1646. break;
  1647. default:
  1648. goto cannot_emulate;
  1649. }
  1650. /* Disable writeback. */
  1651. c->dst.type = OP_NONE;
  1652. break;
  1653. case 0x06:
  1654. emulate_clts(ctxt->vcpu);
  1655. c->dst.type = OP_NONE;
  1656. break;
  1657. case 0x08: /* invd */
  1658. case 0x09: /* wbinvd */
  1659. case 0x0d: /* GrpP (prefetch) */
  1660. case 0x18: /* Grp16 (prefetch/nop) */
  1661. c->dst.type = OP_NONE;
  1662. break;
  1663. case 0x20: /* mov cr, reg */
  1664. if (c->modrm_mod != 3)
  1665. goto cannot_emulate;
  1666. c->regs[c->modrm_rm] =
  1667. realmode_get_cr(ctxt->vcpu, c->modrm_reg);
  1668. c->dst.type = OP_NONE; /* no writeback */
  1669. break;
  1670. case 0x21: /* mov from dr to reg */
  1671. if (c->modrm_mod != 3)
  1672. goto cannot_emulate;
  1673. rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  1674. if (rc)
  1675. goto cannot_emulate;
  1676. c->dst.type = OP_NONE; /* no writeback */
  1677. break;
  1678. case 0x22: /* mov reg, cr */
  1679. if (c->modrm_mod != 3)
  1680. goto cannot_emulate;
  1681. realmode_set_cr(ctxt->vcpu,
  1682. c->modrm_reg, c->modrm_val, &ctxt->eflags);
  1683. c->dst.type = OP_NONE;
  1684. break;
  1685. case 0x23: /* mov from reg to dr */
  1686. if (c->modrm_mod != 3)
  1687. goto cannot_emulate;
  1688. rc = emulator_set_dr(ctxt, c->modrm_reg,
  1689. c->regs[c->modrm_rm]);
  1690. if (rc)
  1691. goto cannot_emulate;
  1692. c->dst.type = OP_NONE; /* no writeback */
  1693. break;
  1694. case 0x30:
  1695. /* wrmsr */
  1696. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  1697. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  1698. rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
  1699. if (rc) {
  1700. kvm_inject_gp(ctxt->vcpu, 0);
  1701. c->eip = ctxt->vcpu->arch.rip;
  1702. }
  1703. rc = X86EMUL_CONTINUE;
  1704. c->dst.type = OP_NONE;
  1705. break;
  1706. case 0x32:
  1707. /* rdmsr */
  1708. rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
  1709. if (rc) {
  1710. kvm_inject_gp(ctxt->vcpu, 0);
  1711. c->eip = ctxt->vcpu->arch.rip;
  1712. } else {
  1713. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  1714. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  1715. }
  1716. rc = X86EMUL_CONTINUE;
  1717. c->dst.type = OP_NONE;
  1718. break;
  1719. case 0x40 ... 0x4f: /* cmov */
  1720. c->dst.val = c->dst.orig_val = c->src.val;
  1721. if (!test_cc(c->b, ctxt->eflags))
  1722. c->dst.type = OP_NONE; /* no writeback */
  1723. break;
  1724. case 0x80 ... 0x8f: /* jnz rel, etc*/ {
  1725. long int rel;
  1726. switch (c->op_bytes) {
  1727. case 2:
  1728. rel = insn_fetch(s16, 2, c->eip);
  1729. break;
  1730. case 4:
  1731. rel = insn_fetch(s32, 4, c->eip);
  1732. break;
  1733. case 8:
  1734. rel = insn_fetch(s64, 8, c->eip);
  1735. break;
  1736. default:
  1737. DPRINTF("jnz: Invalid op_bytes\n");
  1738. goto cannot_emulate;
  1739. }
  1740. if (test_cc(c->b, ctxt->eflags))
  1741. JMP_REL(rel);
  1742. c->dst.type = OP_NONE;
  1743. break;
  1744. }
  1745. case 0xa3:
  1746. bt: /* bt */
  1747. c->dst.type = OP_NONE;
  1748. /* only subword offset */
  1749. c->src.val &= (c->dst.bytes << 3) - 1;
  1750. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  1751. break;
  1752. case 0xab:
  1753. bts: /* bts */
  1754. /* only subword offset */
  1755. c->src.val &= (c->dst.bytes << 3) - 1;
  1756. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  1757. break;
  1758. case 0xb0 ... 0xb1: /* cmpxchg */
  1759. /*
  1760. * Save real source value, then compare EAX against
  1761. * destination.
  1762. */
  1763. c->src.orig_val = c->src.val;
  1764. c->src.val = c->regs[VCPU_REGS_RAX];
  1765. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1766. if (ctxt->eflags & EFLG_ZF) {
  1767. /* Success: write back to memory. */
  1768. c->dst.val = c->src.orig_val;
  1769. } else {
  1770. /* Failure: write the value we saw to EAX. */
  1771. c->dst.type = OP_REG;
  1772. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1773. }
  1774. break;
  1775. case 0xb3:
  1776. btr: /* btr */
  1777. /* only subword offset */
  1778. c->src.val &= (c->dst.bytes << 3) - 1;
  1779. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  1780. break;
  1781. case 0xb6 ... 0xb7: /* movzx */
  1782. c->dst.bytes = c->op_bytes;
  1783. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  1784. : (u16) c->src.val;
  1785. break;
  1786. case 0xba: /* Grp8 */
  1787. switch (c->modrm_reg & 3) {
  1788. case 0:
  1789. goto bt;
  1790. case 1:
  1791. goto bts;
  1792. case 2:
  1793. goto btr;
  1794. case 3:
  1795. goto btc;
  1796. }
  1797. break;
  1798. case 0xbb:
  1799. btc: /* btc */
  1800. /* only subword offset */
  1801. c->src.val &= (c->dst.bytes << 3) - 1;
  1802. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  1803. break;
  1804. case 0xbe ... 0xbf: /* movsx */
  1805. c->dst.bytes = c->op_bytes;
  1806. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  1807. (s16) c->src.val;
  1808. break;
  1809. case 0xc3: /* movnti */
  1810. c->dst.bytes = c->op_bytes;
  1811. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  1812. (u64) c->src.val;
  1813. break;
  1814. case 0xc7: /* Grp9 (cmpxchg8b) */
  1815. rc = emulate_grp9(ctxt, ops, memop);
  1816. if (rc != 0)
  1817. goto done;
  1818. c->dst.type = OP_NONE;
  1819. break;
  1820. }
  1821. goto writeback;
  1822. cannot_emulate:
  1823. DPRINTF("Cannot emulate %02x\n", c->b);
  1824. c->eip = saved_eip;
  1825. return -1;
  1826. }