setup.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996
  1. /*
  2. * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
  3. * Copyright (c) 1999-2000 Grant Erickson <grant@lcse.umn.edu>
  4. *
  5. * Description:
  6. * Architecture- / platform-specific boot-time initialization code for
  7. * the IBM iSeries LPAR. Adapted from original code by Grant Erickson and
  8. * code by Gary Thomas, Cort Dougan <cort@fsmlabs.com>, and Dan Malek
  9. * <dan@net4x.com>.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. */
  16. #undef DEBUG
  17. #include <linux/config.h>
  18. #include <linux/init.h>
  19. #include <linux/threads.h>
  20. #include <linux/smp.h>
  21. #include <linux/param.h>
  22. #include <linux/string.h>
  23. #include <linux/initrd.h>
  24. #include <linux/seq_file.h>
  25. #include <linux/kdev_t.h>
  26. #include <linux/major.h>
  27. #include <linux/root_dev.h>
  28. #include <asm/processor.h>
  29. #include <asm/machdep.h>
  30. #include <asm/page.h>
  31. #include <asm/mmu.h>
  32. #include <asm/pgtable.h>
  33. #include <asm/mmu_context.h>
  34. #include <asm/cputable.h>
  35. #include <asm/sections.h>
  36. #include <asm/iommu.h>
  37. #include <asm/firmware.h>
  38. #include <asm/time.h>
  39. #include <asm/naca.h>
  40. #include <asm/paca.h>
  41. #include <asm/cache.h>
  42. #include <asm/sections.h>
  43. #include <asm/abs_addr.h>
  44. #include <asm/iseries/hv_lp_config.h>
  45. #include <asm/iseries/hv_call_event.h>
  46. #include <asm/iseries/hv_call_xm.h>
  47. #include <asm/iSeries/ItLpQueue.h>
  48. #include <asm/iSeries/mf.h>
  49. #include <asm/iseries/hv_lp_event.h>
  50. #include <asm/iSeries/LparMap.h>
  51. #include "setup.h"
  52. #include "irq.h"
  53. #include "vpd_areas.h"
  54. #include "processor_vpd.h"
  55. #include "main_store.h"
  56. #include "call_sm.h"
  57. #include "call_hpt.h"
  58. extern void hvlog(char *fmt, ...);
  59. #ifdef DEBUG
  60. #define DBG(fmt...) hvlog(fmt)
  61. #else
  62. #define DBG(fmt...)
  63. #endif
  64. /* Function Prototypes */
  65. extern void ppcdbg_initialize(void);
  66. static void build_iSeries_Memory_Map(void);
  67. static void iseries_shared_idle(void);
  68. static void iseries_dedicated_idle(void);
  69. #ifdef CONFIG_PCI
  70. extern void iSeries_pci_final_fixup(void);
  71. #else
  72. static void iSeries_pci_final_fixup(void) { }
  73. #endif
  74. /* Global Variables */
  75. int piranha_simulator;
  76. extern int rd_size; /* Defined in drivers/block/rd.c */
  77. extern unsigned long klimit;
  78. extern unsigned long embedded_sysmap_start;
  79. extern unsigned long embedded_sysmap_end;
  80. extern unsigned long iSeries_recal_tb;
  81. extern unsigned long iSeries_recal_titan;
  82. static int mf_initialized;
  83. struct MemoryBlock {
  84. unsigned long absStart;
  85. unsigned long absEnd;
  86. unsigned long logicalStart;
  87. unsigned long logicalEnd;
  88. };
  89. /*
  90. * Process the main store vpd to determine where the holes in memory are
  91. * and return the number of physical blocks and fill in the array of
  92. * block data.
  93. */
  94. static unsigned long iSeries_process_Condor_mainstore_vpd(
  95. struct MemoryBlock *mb_array, unsigned long max_entries)
  96. {
  97. unsigned long holeFirstChunk, holeSizeChunks;
  98. unsigned long numMemoryBlocks = 1;
  99. struct IoHriMainStoreSegment4 *msVpd =
  100. (struct IoHriMainStoreSegment4 *)xMsVpd;
  101. unsigned long holeStart = msVpd->nonInterleavedBlocksStartAdr;
  102. unsigned long holeEnd = msVpd->nonInterleavedBlocksEndAdr;
  103. unsigned long holeSize = holeEnd - holeStart;
  104. printk("Mainstore_VPD: Condor\n");
  105. /*
  106. * Determine if absolute memory has any
  107. * holes so that we can interpret the
  108. * access map we get back from the hypervisor
  109. * correctly.
  110. */
  111. mb_array[0].logicalStart = 0;
  112. mb_array[0].logicalEnd = 0x100000000;
  113. mb_array[0].absStart = 0;
  114. mb_array[0].absEnd = 0x100000000;
  115. if (holeSize) {
  116. numMemoryBlocks = 2;
  117. holeStart = holeStart & 0x000fffffffffffff;
  118. holeStart = addr_to_chunk(holeStart);
  119. holeFirstChunk = holeStart;
  120. holeSize = addr_to_chunk(holeSize);
  121. holeSizeChunks = holeSize;
  122. printk( "Main store hole: start chunk = %0lx, size = %0lx chunks\n",
  123. holeFirstChunk, holeSizeChunks );
  124. mb_array[0].logicalEnd = holeFirstChunk;
  125. mb_array[0].absEnd = holeFirstChunk;
  126. mb_array[1].logicalStart = holeFirstChunk;
  127. mb_array[1].logicalEnd = 0x100000000 - holeSizeChunks;
  128. mb_array[1].absStart = holeFirstChunk + holeSizeChunks;
  129. mb_array[1].absEnd = 0x100000000;
  130. }
  131. return numMemoryBlocks;
  132. }
  133. #define MaxSegmentAreas 32
  134. #define MaxSegmentAdrRangeBlocks 128
  135. #define MaxAreaRangeBlocks 4
  136. static unsigned long iSeries_process_Regatta_mainstore_vpd(
  137. struct MemoryBlock *mb_array, unsigned long max_entries)
  138. {
  139. struct IoHriMainStoreSegment5 *msVpdP =
  140. (struct IoHriMainStoreSegment5 *)xMsVpd;
  141. unsigned long numSegmentBlocks = 0;
  142. u32 existsBits = msVpdP->msAreaExists;
  143. unsigned long area_num;
  144. printk("Mainstore_VPD: Regatta\n");
  145. for (area_num = 0; area_num < MaxSegmentAreas; ++area_num ) {
  146. unsigned long numAreaBlocks;
  147. struct IoHriMainStoreArea4 *currentArea;
  148. if (existsBits & 0x80000000) {
  149. unsigned long block_num;
  150. currentArea = &msVpdP->msAreaArray[area_num];
  151. numAreaBlocks = currentArea->numAdrRangeBlocks;
  152. printk("ms_vpd: processing area %2ld blocks=%ld",
  153. area_num, numAreaBlocks);
  154. for (block_num = 0; block_num < numAreaBlocks;
  155. ++block_num ) {
  156. /* Process an address range block */
  157. struct MemoryBlock tempBlock;
  158. unsigned long i;
  159. tempBlock.absStart =
  160. (unsigned long)currentArea->xAdrRangeBlock[block_num].blockStart;
  161. tempBlock.absEnd =
  162. (unsigned long)currentArea->xAdrRangeBlock[block_num].blockEnd;
  163. tempBlock.logicalStart = 0;
  164. tempBlock.logicalEnd = 0;
  165. printk("\n block %ld absStart=%016lx absEnd=%016lx",
  166. block_num, tempBlock.absStart,
  167. tempBlock.absEnd);
  168. for (i = 0; i < numSegmentBlocks; ++i) {
  169. if (mb_array[i].absStart ==
  170. tempBlock.absStart)
  171. break;
  172. }
  173. if (i == numSegmentBlocks) {
  174. if (numSegmentBlocks == max_entries)
  175. panic("iSeries_process_mainstore_vpd: too many memory blocks");
  176. mb_array[numSegmentBlocks] = tempBlock;
  177. ++numSegmentBlocks;
  178. } else
  179. printk(" (duplicate)");
  180. }
  181. printk("\n");
  182. }
  183. existsBits <<= 1;
  184. }
  185. /* Now sort the blocks found into ascending sequence */
  186. if (numSegmentBlocks > 1) {
  187. unsigned long m, n;
  188. for (m = 0; m < numSegmentBlocks - 1; ++m) {
  189. for (n = numSegmentBlocks - 1; m < n; --n) {
  190. if (mb_array[n].absStart <
  191. mb_array[n-1].absStart) {
  192. struct MemoryBlock tempBlock;
  193. tempBlock = mb_array[n];
  194. mb_array[n] = mb_array[n-1];
  195. mb_array[n-1] = tempBlock;
  196. }
  197. }
  198. }
  199. }
  200. /*
  201. * Assign "logical" addresses to each block. These
  202. * addresses correspond to the hypervisor "bitmap" space.
  203. * Convert all addresses into units of 256K chunks.
  204. */
  205. {
  206. unsigned long i, nextBitmapAddress;
  207. printk("ms_vpd: %ld sorted memory blocks\n", numSegmentBlocks);
  208. nextBitmapAddress = 0;
  209. for (i = 0; i < numSegmentBlocks; ++i) {
  210. unsigned long length = mb_array[i].absEnd -
  211. mb_array[i].absStart;
  212. mb_array[i].logicalStart = nextBitmapAddress;
  213. mb_array[i].logicalEnd = nextBitmapAddress + length;
  214. nextBitmapAddress += length;
  215. printk(" Bitmap range: %016lx - %016lx\n"
  216. " Absolute range: %016lx - %016lx\n",
  217. mb_array[i].logicalStart,
  218. mb_array[i].logicalEnd,
  219. mb_array[i].absStart, mb_array[i].absEnd);
  220. mb_array[i].absStart = addr_to_chunk(mb_array[i].absStart &
  221. 0x000fffffffffffff);
  222. mb_array[i].absEnd = addr_to_chunk(mb_array[i].absEnd &
  223. 0x000fffffffffffff);
  224. mb_array[i].logicalStart =
  225. addr_to_chunk(mb_array[i].logicalStart);
  226. mb_array[i].logicalEnd = addr_to_chunk(mb_array[i].logicalEnd);
  227. }
  228. }
  229. return numSegmentBlocks;
  230. }
  231. static unsigned long iSeries_process_mainstore_vpd(struct MemoryBlock *mb_array,
  232. unsigned long max_entries)
  233. {
  234. unsigned long i;
  235. unsigned long mem_blocks = 0;
  236. if (cpu_has_feature(CPU_FTR_SLB))
  237. mem_blocks = iSeries_process_Regatta_mainstore_vpd(mb_array,
  238. max_entries);
  239. else
  240. mem_blocks = iSeries_process_Condor_mainstore_vpd(mb_array,
  241. max_entries);
  242. printk("Mainstore_VPD: numMemoryBlocks = %ld \n", mem_blocks);
  243. for (i = 0; i < mem_blocks; ++i) {
  244. printk("Mainstore_VPD: block %3ld logical chunks %016lx - %016lx\n"
  245. " abs chunks %016lx - %016lx\n",
  246. i, mb_array[i].logicalStart, mb_array[i].logicalEnd,
  247. mb_array[i].absStart, mb_array[i].absEnd);
  248. }
  249. return mem_blocks;
  250. }
  251. static void __init iSeries_get_cmdline(void)
  252. {
  253. char *p, *q;
  254. /* copy the command line parameter from the primary VSP */
  255. HvCallEvent_dmaToSp(cmd_line, 2 * 64* 1024, 256,
  256. HvLpDma_Direction_RemoteToLocal);
  257. p = cmd_line;
  258. q = cmd_line + 255;
  259. while(p < q) {
  260. if (!*p || *p == '\n')
  261. break;
  262. ++p;
  263. }
  264. *p = 0;
  265. }
  266. static void __init iSeries_init_early(void)
  267. {
  268. DBG(" -> iSeries_init_early()\n");
  269. ppc64_firmware_features = FW_FEATURE_ISERIES;
  270. ppcdbg_initialize();
  271. ppc64_interrupt_controller = IC_ISERIES;
  272. #if defined(CONFIG_BLK_DEV_INITRD)
  273. /*
  274. * If the init RAM disk has been configured and there is
  275. * a non-zero starting address for it, set it up
  276. */
  277. if (naca.xRamDisk) {
  278. initrd_start = (unsigned long)__va(naca.xRamDisk);
  279. initrd_end = initrd_start + naca.xRamDiskSize * PAGE_SIZE;
  280. initrd_below_start_ok = 1; // ramdisk in kernel space
  281. ROOT_DEV = Root_RAM0;
  282. if (((rd_size * 1024) / PAGE_SIZE) < naca.xRamDiskSize)
  283. rd_size = (naca.xRamDiskSize * PAGE_SIZE) / 1024;
  284. } else
  285. #endif /* CONFIG_BLK_DEV_INITRD */
  286. {
  287. /* ROOT_DEV = MKDEV(VIODASD_MAJOR, 1); */
  288. }
  289. iSeries_recal_tb = get_tb();
  290. iSeries_recal_titan = HvCallXm_loadTod();
  291. /*
  292. * Initialize the hash table management pointers
  293. */
  294. hpte_init_iSeries();
  295. /*
  296. * Initialize the DMA/TCE management
  297. */
  298. iommu_init_early_iSeries();
  299. iSeries_get_cmdline();
  300. /* Save unparsed command line copy for /proc/cmdline */
  301. strlcpy(saved_command_line, cmd_line, COMMAND_LINE_SIZE);
  302. /* Parse early parameters, in particular mem=x */
  303. parse_early_param();
  304. if (memory_limit) {
  305. if (memory_limit < systemcfg->physicalMemorySize)
  306. systemcfg->physicalMemorySize = memory_limit;
  307. else {
  308. printk("Ignoring mem=%lu >= ram_top.\n", memory_limit);
  309. memory_limit = 0;
  310. }
  311. }
  312. /* Initialize machine-dependency vectors */
  313. #ifdef CONFIG_SMP
  314. smp_init_iSeries();
  315. #endif
  316. if (itLpNaca.xPirEnvironMode == 0)
  317. piranha_simulator = 1;
  318. /* Associate Lp Event Queue 0 with processor 0 */
  319. HvCallEvent_setLpEventQueueInterruptProc(0, 0);
  320. mf_init();
  321. mf_initialized = 1;
  322. mb();
  323. /* If we were passed an initrd, set the ROOT_DEV properly if the values
  324. * look sensible. If not, clear initrd reference.
  325. */
  326. #ifdef CONFIG_BLK_DEV_INITRD
  327. if (initrd_start >= KERNELBASE && initrd_end >= KERNELBASE &&
  328. initrd_end > initrd_start)
  329. ROOT_DEV = Root_RAM0;
  330. else
  331. initrd_start = initrd_end = 0;
  332. #endif /* CONFIG_BLK_DEV_INITRD */
  333. DBG(" <- iSeries_init_early()\n");
  334. }
  335. struct mschunks_map mschunks_map = {
  336. /* XXX We don't use these, but Piranha might need them. */
  337. .chunk_size = MSCHUNKS_CHUNK_SIZE,
  338. .chunk_shift = MSCHUNKS_CHUNK_SHIFT,
  339. .chunk_mask = MSCHUNKS_OFFSET_MASK,
  340. };
  341. EXPORT_SYMBOL(mschunks_map);
  342. void mschunks_alloc(unsigned long num_chunks)
  343. {
  344. klimit = _ALIGN(klimit, sizeof(u32));
  345. mschunks_map.mapping = (u32 *)klimit;
  346. klimit += num_chunks * sizeof(u32);
  347. mschunks_map.num_chunks = num_chunks;
  348. }
  349. /*
  350. * The iSeries may have very large memories ( > 128 GB ) and a partition
  351. * may get memory in "chunks" that may be anywhere in the 2**52 real
  352. * address space. The chunks are 256K in size. To map this to the
  353. * memory model Linux expects, the AS/400 specific code builds a
  354. * translation table to translate what Linux thinks are "physical"
  355. * addresses to the actual real addresses. This allows us to make
  356. * it appear to Linux that we have contiguous memory starting at
  357. * physical address zero while in fact this could be far from the truth.
  358. * To avoid confusion, I'll let the words physical and/or real address
  359. * apply to the Linux addresses while I'll use "absolute address" to
  360. * refer to the actual hardware real address.
  361. *
  362. * build_iSeries_Memory_Map gets information from the Hypervisor and
  363. * looks at the Main Store VPD to determine the absolute addresses
  364. * of the memory that has been assigned to our partition and builds
  365. * a table used to translate Linux's physical addresses to these
  366. * absolute addresses. Absolute addresses are needed when
  367. * communicating with the hypervisor (e.g. to build HPT entries)
  368. */
  369. static void __init build_iSeries_Memory_Map(void)
  370. {
  371. u32 loadAreaFirstChunk, loadAreaLastChunk, loadAreaSize;
  372. u32 nextPhysChunk;
  373. u32 hptFirstChunk, hptLastChunk, hptSizeChunks, hptSizePages;
  374. u32 totalChunks,moreChunks;
  375. u32 currChunk, thisChunk, absChunk;
  376. u32 currDword;
  377. u32 chunkBit;
  378. u64 map;
  379. struct MemoryBlock mb[32];
  380. unsigned long numMemoryBlocks, curBlock;
  381. /* Chunk size on iSeries is 256K bytes */
  382. totalChunks = (u32)HvLpConfig_getMsChunks();
  383. mschunks_alloc(totalChunks);
  384. /*
  385. * Get absolute address of our load area
  386. * and map it to physical address 0
  387. * This guarantees that the loadarea ends up at physical 0
  388. * otherwise, it might not be returned by PLIC as the first
  389. * chunks
  390. */
  391. loadAreaFirstChunk = (u32)addr_to_chunk(itLpNaca.xLoadAreaAddr);
  392. loadAreaSize = itLpNaca.xLoadAreaChunks;
  393. /*
  394. * Only add the pages already mapped here.
  395. * Otherwise we might add the hpt pages
  396. * The rest of the pages of the load area
  397. * aren't in the HPT yet and can still
  398. * be assigned an arbitrary physical address
  399. */
  400. if ((loadAreaSize * 64) > HvPagesToMap)
  401. loadAreaSize = HvPagesToMap / 64;
  402. loadAreaLastChunk = loadAreaFirstChunk + loadAreaSize - 1;
  403. /*
  404. * TODO Do we need to do something if the HPT is in the 64MB load area?
  405. * This would be required if the itLpNaca.xLoadAreaChunks includes
  406. * the HPT size
  407. */
  408. printk("Mapping load area - physical addr = 0000000000000000\n"
  409. " absolute addr = %016lx\n",
  410. chunk_to_addr(loadAreaFirstChunk));
  411. printk("Load area size %dK\n", loadAreaSize * 256);
  412. for (nextPhysChunk = 0; nextPhysChunk < loadAreaSize; ++nextPhysChunk)
  413. mschunks_map.mapping[nextPhysChunk] =
  414. loadAreaFirstChunk + nextPhysChunk;
  415. /*
  416. * Get absolute address of our HPT and remember it so
  417. * we won't map it to any physical address
  418. */
  419. hptFirstChunk = (u32)addr_to_chunk(HvCallHpt_getHptAddress());
  420. hptSizePages = (u32)HvCallHpt_getHptPages();
  421. hptSizeChunks = hptSizePages >> (MSCHUNKS_CHUNK_SHIFT - PAGE_SHIFT);
  422. hptLastChunk = hptFirstChunk + hptSizeChunks - 1;
  423. printk("HPT absolute addr = %016lx, size = %dK\n",
  424. chunk_to_addr(hptFirstChunk), hptSizeChunks * 256);
  425. ppc64_pft_size = __ilog2(hptSizePages * PAGE_SIZE);
  426. /*
  427. * The actual hashed page table is in the hypervisor,
  428. * we have no direct access
  429. */
  430. htab_address = NULL;
  431. /*
  432. * Determine if absolute memory has any
  433. * holes so that we can interpret the
  434. * access map we get back from the hypervisor
  435. * correctly.
  436. */
  437. numMemoryBlocks = iSeries_process_mainstore_vpd(mb, 32);
  438. /*
  439. * Process the main store access map from the hypervisor
  440. * to build up our physical -> absolute translation table
  441. */
  442. curBlock = 0;
  443. currChunk = 0;
  444. currDword = 0;
  445. moreChunks = totalChunks;
  446. while (moreChunks) {
  447. map = HvCallSm_get64BitsOfAccessMap(itLpNaca.xLpIndex,
  448. currDword);
  449. thisChunk = currChunk;
  450. while (map) {
  451. chunkBit = map >> 63;
  452. map <<= 1;
  453. if (chunkBit) {
  454. --moreChunks;
  455. while (thisChunk >= mb[curBlock].logicalEnd) {
  456. ++curBlock;
  457. if (curBlock >= numMemoryBlocks)
  458. panic("out of memory blocks");
  459. }
  460. if (thisChunk < mb[curBlock].logicalStart)
  461. panic("memory block error");
  462. absChunk = mb[curBlock].absStart +
  463. (thisChunk - mb[curBlock].logicalStart);
  464. if (((absChunk < hptFirstChunk) ||
  465. (absChunk > hptLastChunk)) &&
  466. ((absChunk < loadAreaFirstChunk) ||
  467. (absChunk > loadAreaLastChunk))) {
  468. mschunks_map.mapping[nextPhysChunk] =
  469. absChunk;
  470. ++nextPhysChunk;
  471. }
  472. }
  473. ++thisChunk;
  474. }
  475. ++currDword;
  476. currChunk += 64;
  477. }
  478. /*
  479. * main store size (in chunks) is
  480. * totalChunks - hptSizeChunks
  481. * which should be equal to
  482. * nextPhysChunk
  483. */
  484. systemcfg->physicalMemorySize = chunk_to_addr(nextPhysChunk);
  485. }
  486. /*
  487. * Document me.
  488. */
  489. static void __init iSeries_setup_arch(void)
  490. {
  491. unsigned procIx = get_paca()->lppaca.dyn_hv_phys_proc_index;
  492. if (get_paca()->lppaca.shared_proc) {
  493. ppc_md.idle_loop = iseries_shared_idle;
  494. printk(KERN_INFO "Using shared processor idle loop\n");
  495. } else {
  496. ppc_md.idle_loop = iseries_dedicated_idle;
  497. printk(KERN_INFO "Using dedicated idle loop\n");
  498. }
  499. /* Setup the Lp Event Queue */
  500. setup_hvlpevent_queue();
  501. printk("Max logical processors = %d\n",
  502. itVpdAreas.xSlicMaxLogicalProcs);
  503. printk("Max physical processors = %d\n",
  504. itVpdAreas.xSlicMaxPhysicalProcs);
  505. systemcfg->processor = xIoHriProcessorVpd[procIx].xPVR;
  506. printk("Processor version = %x\n", systemcfg->processor);
  507. }
  508. static void iSeries_show_cpuinfo(struct seq_file *m)
  509. {
  510. seq_printf(m, "machine\t\t: 64-bit iSeries Logical Partition\n");
  511. }
  512. /*
  513. * Document me.
  514. * and Implement me.
  515. */
  516. static int iSeries_get_irq(struct pt_regs *regs)
  517. {
  518. /* -2 means ignore this interrupt */
  519. return -2;
  520. }
  521. /*
  522. * Document me.
  523. */
  524. static void iSeries_restart(char *cmd)
  525. {
  526. mf_reboot();
  527. }
  528. /*
  529. * Document me.
  530. */
  531. static void iSeries_power_off(void)
  532. {
  533. mf_power_off();
  534. }
  535. /*
  536. * Document me.
  537. */
  538. static void iSeries_halt(void)
  539. {
  540. mf_power_off();
  541. }
  542. static void __init iSeries_progress(char * st, unsigned short code)
  543. {
  544. printk("Progress: [%04x] - %s\n", (unsigned)code, st);
  545. if (!piranha_simulator && mf_initialized) {
  546. if (code != 0xffff)
  547. mf_display_progress(code);
  548. else
  549. mf_clear_src();
  550. }
  551. }
  552. static void __init iSeries_fixup_klimit(void)
  553. {
  554. /*
  555. * Change klimit to take into account any ram disk
  556. * that may be included
  557. */
  558. if (naca.xRamDisk)
  559. klimit = KERNELBASE + (u64)naca.xRamDisk +
  560. (naca.xRamDiskSize * PAGE_SIZE);
  561. else {
  562. /*
  563. * No ram disk was included - check and see if there
  564. * was an embedded system map. Change klimit to take
  565. * into account any embedded system map
  566. */
  567. if (embedded_sysmap_end)
  568. klimit = KERNELBASE + ((embedded_sysmap_end + 4095) &
  569. 0xfffffffffffff000);
  570. }
  571. }
  572. static int __init iSeries_src_init(void)
  573. {
  574. /* clear the progress line */
  575. ppc_md.progress(" ", 0xffff);
  576. return 0;
  577. }
  578. late_initcall(iSeries_src_init);
  579. static inline void process_iSeries_events(void)
  580. {
  581. asm volatile ("li 0,0x5555; sc" : : : "r0", "r3");
  582. }
  583. static void yield_shared_processor(void)
  584. {
  585. unsigned long tb;
  586. HvCall_setEnabledInterrupts(HvCall_MaskIPI |
  587. HvCall_MaskLpEvent |
  588. HvCall_MaskLpProd |
  589. HvCall_MaskTimeout);
  590. tb = get_tb();
  591. /* Compute future tb value when yield should expire */
  592. HvCall_yieldProcessor(HvCall_YieldTimed, tb+tb_ticks_per_jiffy);
  593. /*
  594. * The decrementer stops during the yield. Force a fake decrementer
  595. * here and let the timer_interrupt code sort out the actual time.
  596. */
  597. get_paca()->lppaca.int_dword.fields.decr_int = 1;
  598. process_iSeries_events();
  599. }
  600. static void iseries_shared_idle(void)
  601. {
  602. while (1) {
  603. while (!need_resched() && !hvlpevent_is_pending()) {
  604. local_irq_disable();
  605. ppc64_runlatch_off();
  606. /* Recheck with irqs off */
  607. if (!need_resched() && !hvlpevent_is_pending())
  608. yield_shared_processor();
  609. HMT_medium();
  610. local_irq_enable();
  611. }
  612. ppc64_runlatch_on();
  613. if (hvlpevent_is_pending())
  614. process_iSeries_events();
  615. schedule();
  616. }
  617. }
  618. static void iseries_dedicated_idle(void)
  619. {
  620. long oldval;
  621. while (1) {
  622. oldval = test_and_clear_thread_flag(TIF_NEED_RESCHED);
  623. if (!oldval) {
  624. set_thread_flag(TIF_POLLING_NRFLAG);
  625. while (!need_resched()) {
  626. ppc64_runlatch_off();
  627. HMT_low();
  628. if (hvlpevent_is_pending()) {
  629. HMT_medium();
  630. ppc64_runlatch_on();
  631. process_iSeries_events();
  632. }
  633. }
  634. HMT_medium();
  635. clear_thread_flag(TIF_POLLING_NRFLAG);
  636. } else {
  637. set_need_resched();
  638. }
  639. ppc64_runlatch_on();
  640. schedule();
  641. }
  642. }
  643. #ifndef CONFIG_PCI
  644. void __init iSeries_init_IRQ(void) { }
  645. #endif
  646. static int __init iseries_probe(int platform)
  647. {
  648. return PLATFORM_ISERIES_LPAR == platform;
  649. }
  650. struct machdep_calls __initdata iseries_md = {
  651. .setup_arch = iSeries_setup_arch,
  652. .show_cpuinfo = iSeries_show_cpuinfo,
  653. .init_IRQ = iSeries_init_IRQ,
  654. .get_irq = iSeries_get_irq,
  655. .init_early = iSeries_init_early,
  656. .pcibios_fixup = iSeries_pci_final_fixup,
  657. .restart = iSeries_restart,
  658. .power_off = iSeries_power_off,
  659. .halt = iSeries_halt,
  660. .get_boot_time = iSeries_get_boot_time,
  661. .set_rtc_time = iSeries_set_rtc_time,
  662. .get_rtc_time = iSeries_get_rtc_time,
  663. .calibrate_decr = generic_calibrate_decr,
  664. .progress = iSeries_progress,
  665. .probe = iseries_probe,
  666. /* XXX Implement enable_pmcs for iSeries */
  667. };
  668. struct blob {
  669. unsigned char data[PAGE_SIZE];
  670. unsigned long next;
  671. };
  672. struct iseries_flat_dt {
  673. struct boot_param_header header;
  674. u64 reserve_map[2];
  675. struct blob dt;
  676. struct blob strings;
  677. };
  678. struct iseries_flat_dt iseries_dt;
  679. void dt_init(struct iseries_flat_dt *dt)
  680. {
  681. dt->header.off_mem_rsvmap =
  682. offsetof(struct iseries_flat_dt, reserve_map);
  683. dt->header.off_dt_struct = offsetof(struct iseries_flat_dt, dt);
  684. dt->header.off_dt_strings = offsetof(struct iseries_flat_dt, strings);
  685. dt->header.totalsize = sizeof(struct iseries_flat_dt);
  686. dt->header.dt_strings_size = sizeof(struct blob);
  687. /* There is no notion of hardware cpu id on iSeries */
  688. dt->header.boot_cpuid_phys = smp_processor_id();
  689. dt->dt.next = (unsigned long)&dt->dt.data;
  690. dt->strings.next = (unsigned long)&dt->strings.data;
  691. dt->header.magic = OF_DT_HEADER;
  692. dt->header.version = 0x10;
  693. dt->header.last_comp_version = 0x10;
  694. dt->reserve_map[0] = 0;
  695. dt->reserve_map[1] = 0;
  696. }
  697. void dt_check_blob(struct blob *b)
  698. {
  699. if (b->next >= (unsigned long)&b->next) {
  700. DBG("Ran out of space in flat device tree blob!\n");
  701. BUG();
  702. }
  703. }
  704. void dt_push_u32(struct iseries_flat_dt *dt, u32 value)
  705. {
  706. *((u32*)dt->dt.next) = value;
  707. dt->dt.next += sizeof(u32);
  708. dt_check_blob(&dt->dt);
  709. }
  710. void dt_push_u64(struct iseries_flat_dt *dt, u64 value)
  711. {
  712. *((u64*)dt->dt.next) = value;
  713. dt->dt.next += sizeof(u64);
  714. dt_check_blob(&dt->dt);
  715. }
  716. unsigned long dt_push_bytes(struct blob *blob, char *data, int len)
  717. {
  718. unsigned long start = blob->next - (unsigned long)blob->data;
  719. memcpy((char *)blob->next, data, len);
  720. blob->next = _ALIGN(blob->next + len, 4);
  721. dt_check_blob(blob);
  722. return start;
  723. }
  724. void dt_start_node(struct iseries_flat_dt *dt, char *name)
  725. {
  726. dt_push_u32(dt, OF_DT_BEGIN_NODE);
  727. dt_push_bytes(&dt->dt, name, strlen(name) + 1);
  728. }
  729. #define dt_end_node(dt) dt_push_u32(dt, OF_DT_END_NODE)
  730. void dt_prop(struct iseries_flat_dt *dt, char *name, char *data, int len)
  731. {
  732. unsigned long offset;
  733. dt_push_u32(dt, OF_DT_PROP);
  734. /* Length of the data */
  735. dt_push_u32(dt, len);
  736. /* Put the property name in the string blob. */
  737. offset = dt_push_bytes(&dt->strings, name, strlen(name) + 1);
  738. /* The offset of the properties name in the string blob. */
  739. dt_push_u32(dt, (u32)offset);
  740. /* The actual data. */
  741. dt_push_bytes(&dt->dt, data, len);
  742. }
  743. void dt_prop_str(struct iseries_flat_dt *dt, char *name, char *data)
  744. {
  745. dt_prop(dt, name, data, strlen(data) + 1); /* + 1 for NULL */
  746. }
  747. void dt_prop_u32(struct iseries_flat_dt *dt, char *name, u32 data)
  748. {
  749. dt_prop(dt, name, (char *)&data, sizeof(u32));
  750. }
  751. void dt_prop_u64(struct iseries_flat_dt *dt, char *name, u64 data)
  752. {
  753. dt_prop(dt, name, (char *)&data, sizeof(u64));
  754. }
  755. void dt_prop_u64_list(struct iseries_flat_dt *dt, char *name, u64 *data, int n)
  756. {
  757. dt_prop(dt, name, (char *)data, sizeof(u64) * n);
  758. }
  759. void dt_prop_empty(struct iseries_flat_dt *dt, char *name)
  760. {
  761. dt_prop(dt, name, NULL, 0);
  762. }
  763. void dt_cpus(struct iseries_flat_dt *dt)
  764. {
  765. unsigned char buf[32];
  766. unsigned char *p;
  767. unsigned int i, index;
  768. struct IoHriProcessorVpd *d;
  769. /* yuck */
  770. snprintf(buf, 32, "PowerPC,%s", cur_cpu_spec->cpu_name);
  771. p = strchr(buf, ' ');
  772. if (!p) p = buf + strlen(buf);
  773. dt_start_node(dt, "cpus");
  774. dt_prop_u32(dt, "#address-cells", 1);
  775. dt_prop_u32(dt, "#size-cells", 0);
  776. for (i = 0; i < NR_CPUS; i++) {
  777. if (paca[i].lppaca.dyn_proc_status >= 2)
  778. continue;
  779. snprintf(p, 32 - (p - buf), "@%d", i);
  780. dt_start_node(dt, buf);
  781. dt_prop_str(dt, "device_type", "cpu");
  782. index = paca[i].lppaca.dyn_hv_phys_proc_index;
  783. d = &xIoHriProcessorVpd[index];
  784. dt_prop_u32(dt, "i-cache-size", d->xInstCacheSize * 1024);
  785. dt_prop_u32(dt, "i-cache-line-size", d->xInstCacheOperandSize);
  786. dt_prop_u32(dt, "d-cache-size", d->xDataL1CacheSizeKB * 1024);
  787. dt_prop_u32(dt, "d-cache-line-size", d->xDataCacheOperandSize);
  788. /* magic conversions to Hz copied from old code */
  789. dt_prop_u32(dt, "clock-frequency",
  790. ((1UL << 34) * 1000000) / d->xProcFreq);
  791. dt_prop_u32(dt, "timebase-frequency",
  792. ((1UL << 32) * 1000000) / d->xTimeBaseFreq);
  793. dt_prop_u32(dt, "reg", i);
  794. dt_end_node(dt);
  795. }
  796. dt_end_node(dt);
  797. }
  798. void build_flat_dt(struct iseries_flat_dt *dt)
  799. {
  800. u64 tmp[2];
  801. dt_init(dt);
  802. dt_start_node(dt, "");
  803. dt_prop_u32(dt, "#address-cells", 2);
  804. dt_prop_u32(dt, "#size-cells", 2);
  805. /* /memory */
  806. dt_start_node(dt, "memory@0");
  807. dt_prop_str(dt, "name", "memory");
  808. dt_prop_str(dt, "device_type", "memory");
  809. tmp[0] = 0;
  810. tmp[1] = systemcfg->physicalMemorySize;
  811. dt_prop_u64_list(dt, "reg", tmp, 2);
  812. dt_end_node(dt);
  813. /* /chosen */
  814. dt_start_node(dt, "chosen");
  815. dt_prop_u32(dt, "linux,platform", PLATFORM_ISERIES_LPAR);
  816. dt_end_node(dt);
  817. dt_cpus(dt);
  818. dt_end_node(dt);
  819. dt_push_u32(dt, OF_DT_END);
  820. }
  821. void * __init iSeries_early_setup(void)
  822. {
  823. iSeries_fixup_klimit();
  824. /*
  825. * Initialize the table which translate Linux physical addresses to
  826. * AS/400 absolute addresses
  827. */
  828. build_iSeries_Memory_Map();
  829. build_flat_dt(&iseries_dt);
  830. return (void *) __pa(&iseries_dt);
  831. }