omap-serial.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/gpio.h>
  41. #include <linux/of_gpio.h>
  42. #include <linux/platform_data/serial-omap.h>
  43. #include <dt-bindings/gpio/gpio.h>
  44. #define OMAP_MAX_HSUART_PORTS 6
  45. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  46. #define OMAP_UART_REV_42 0x0402
  47. #define OMAP_UART_REV_46 0x0406
  48. #define OMAP_UART_REV_52 0x0502
  49. #define OMAP_UART_REV_63 0x0603
  50. #define OMAP_UART_TX_WAKEUP_EN BIT(7)
  51. /* Feature flags */
  52. #define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
  53. #define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
  54. #define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
  55. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  56. /* SCR register bitmasks */
  57. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  58. #define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
  59. #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
  60. /* FCR register bitmasks */
  61. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  62. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  63. /* MVR register bitmasks */
  64. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  65. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  66. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  67. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  68. #define OMAP_UART_MVR_MAJ_MASK 0x700
  69. #define OMAP_UART_MVR_MAJ_SHIFT 8
  70. #define OMAP_UART_MVR_MIN_MASK 0x3f
  71. #define OMAP_UART_DMA_CH_FREE -1
  72. #define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
  73. #define OMAP_MODE13X_SPEED 230400
  74. /* WER = 0x7F
  75. * Enable module level wakeup in WER reg
  76. */
  77. #define OMAP_UART_WER_MOD_WKUP 0X7F
  78. /* Enable XON/XOFF flow control on output */
  79. #define OMAP_UART_SW_TX 0x08
  80. /* Enable XON/XOFF flow control on input */
  81. #define OMAP_UART_SW_RX 0x02
  82. #define OMAP_UART_SW_CLR 0xF0
  83. #define OMAP_UART_TCR_TRIG 0x0F
  84. struct uart_omap_dma {
  85. u8 uart_dma_tx;
  86. u8 uart_dma_rx;
  87. int rx_dma_channel;
  88. int tx_dma_channel;
  89. dma_addr_t rx_buf_dma_phys;
  90. dma_addr_t tx_buf_dma_phys;
  91. unsigned int uart_base;
  92. /*
  93. * Buffer for rx dma.It is not required for tx because the buffer
  94. * comes from port structure.
  95. */
  96. unsigned char *rx_buf;
  97. unsigned int prev_rx_dma_pos;
  98. int tx_buf_size;
  99. int tx_dma_used;
  100. int rx_dma_used;
  101. spinlock_t tx_lock;
  102. spinlock_t rx_lock;
  103. /* timer to poll activity on rx dma */
  104. struct timer_list rx_timer;
  105. unsigned int rx_buf_size;
  106. unsigned int rx_poll_rate;
  107. unsigned int rx_timeout;
  108. };
  109. struct uart_omap_port {
  110. struct uart_port port;
  111. struct uart_omap_dma uart_dma;
  112. struct device *dev;
  113. unsigned char ier;
  114. unsigned char lcr;
  115. unsigned char mcr;
  116. unsigned char fcr;
  117. unsigned char efr;
  118. unsigned char dll;
  119. unsigned char dlh;
  120. unsigned char mdr1;
  121. unsigned char scr;
  122. unsigned char wer;
  123. int use_dma;
  124. /*
  125. * Some bits in registers are cleared on a read, so they must
  126. * be saved whenever the register is read but the bits will not
  127. * be immediately processed.
  128. */
  129. unsigned int lsr_break_flag;
  130. unsigned char msr_saved_flags;
  131. char name[20];
  132. unsigned long port_activity;
  133. int context_loss_cnt;
  134. u32 errata;
  135. u8 wakeups_enabled;
  136. u32 features;
  137. int DTR_gpio;
  138. int DTR_inverted;
  139. int DTR_active;
  140. struct serial_rs485 rs485;
  141. int rts_gpio;
  142. struct pm_qos_request pm_qos_request;
  143. u32 latency;
  144. u32 calc_latency;
  145. struct work_struct qos_work;
  146. bool is_suspending;
  147. };
  148. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  149. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  150. /* Forward declaration of functions */
  151. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  152. static struct workqueue_struct *serial_omap_uart_wq;
  153. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  154. {
  155. offset <<= up->port.regshift;
  156. return readw(up->port.membase + offset);
  157. }
  158. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  159. {
  160. offset <<= up->port.regshift;
  161. writew(value, up->port.membase + offset);
  162. }
  163. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  164. {
  165. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  166. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  167. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  168. serial_out(up, UART_FCR, 0);
  169. }
  170. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  171. {
  172. struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
  173. if (!pdata || !pdata->get_context_loss_count)
  174. return -EINVAL;
  175. return pdata->get_context_loss_count(up->dev);
  176. }
  177. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  178. {
  179. struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
  180. if (!pdata || !pdata->enable_wakeup)
  181. return;
  182. pdata->enable_wakeup(up->dev, enable);
  183. }
  184. /*
  185. * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
  186. * @port: uart port info
  187. * @baud: baudrate for which mode needs to be determined
  188. *
  189. * Returns true if baud rate is MODE16X and false if MODE13X
  190. * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
  191. * and Error Rates" determines modes not for all common baud rates.
  192. * E.g. for 1000000 baud rate mode must be 16x, but according to that
  193. * table it's determined as 13x.
  194. */
  195. static bool
  196. serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
  197. {
  198. unsigned int n13 = port->uartclk / (13 * baud);
  199. unsigned int n16 = port->uartclk / (16 * baud);
  200. int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
  201. int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
  202. if(baudAbsDiff13 < 0)
  203. baudAbsDiff13 = -baudAbsDiff13;
  204. if(baudAbsDiff16 < 0)
  205. baudAbsDiff16 = -baudAbsDiff16;
  206. return (baudAbsDiff13 > baudAbsDiff16);
  207. }
  208. /*
  209. * serial_omap_get_divisor - calculate divisor value
  210. * @port: uart port info
  211. * @baud: baudrate for which divisor needs to be calculated.
  212. */
  213. static unsigned int
  214. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  215. {
  216. unsigned int divisor;
  217. if (!serial_omap_baud_is_mode16(port, baud))
  218. divisor = 13;
  219. else
  220. divisor = 16;
  221. return port->uartclk/(baud * divisor);
  222. }
  223. static void serial_omap_enable_ms(struct uart_port *port)
  224. {
  225. struct uart_omap_port *up = to_uart_omap_port(port);
  226. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  227. pm_runtime_get_sync(up->dev);
  228. up->ier |= UART_IER_MSI;
  229. serial_out(up, UART_IER, up->ier);
  230. pm_runtime_mark_last_busy(up->dev);
  231. pm_runtime_put_autosuspend(up->dev);
  232. }
  233. static void serial_omap_stop_tx(struct uart_port *port)
  234. {
  235. struct uart_omap_port *up = to_uart_omap_port(port);
  236. struct circ_buf *xmit = &up->port.state->xmit;
  237. int res;
  238. pm_runtime_get_sync(up->dev);
  239. /* handle rs485 */
  240. if (up->rs485.flags & SER_RS485_ENABLED) {
  241. /* do nothing if current tx not yet completed */
  242. res = serial_in(up, UART_LSR) & UART_LSR_TEMT;
  243. if (!res)
  244. return;
  245. /* if there's no more data to send, turn off rts */
  246. if (uart_circ_empty(xmit)) {
  247. /* if rts not already disabled */
  248. res = (up->rs485.flags & SER_RS485_RTS_AFTER_SEND) ? 1 : 0;
  249. if (gpio_get_value(up->rts_gpio) != res) {
  250. if (up->rs485.delay_rts_after_send > 0) {
  251. mdelay(up->rs485.delay_rts_after_send);
  252. }
  253. gpio_set_value(up->rts_gpio, res);
  254. }
  255. }
  256. }
  257. if (up->ier & UART_IER_THRI) {
  258. up->ier &= ~UART_IER_THRI;
  259. serial_out(up, UART_IER, up->ier);
  260. }
  261. if ((up->rs485.flags & SER_RS485_ENABLED) &&
  262. !(up->rs485.flags & SER_RS485_RX_DURING_TX)) {
  263. up->ier = UART_IER_RLSI | UART_IER_RDI;
  264. serial_out(up, UART_IER, up->ier);
  265. }
  266. pm_runtime_mark_last_busy(up->dev);
  267. pm_runtime_put_autosuspend(up->dev);
  268. }
  269. static void serial_omap_stop_rx(struct uart_port *port)
  270. {
  271. struct uart_omap_port *up = to_uart_omap_port(port);
  272. pm_runtime_get_sync(up->dev);
  273. up->ier &= ~UART_IER_RLSI;
  274. up->port.read_status_mask &= ~UART_LSR_DR;
  275. serial_out(up, UART_IER, up->ier);
  276. pm_runtime_mark_last_busy(up->dev);
  277. pm_runtime_put_autosuspend(up->dev);
  278. }
  279. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  280. {
  281. struct circ_buf *xmit = &up->port.state->xmit;
  282. int count;
  283. if (up->port.x_char) {
  284. serial_out(up, UART_TX, up->port.x_char);
  285. up->port.icount.tx++;
  286. up->port.x_char = 0;
  287. return;
  288. }
  289. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  290. serial_omap_stop_tx(&up->port);
  291. return;
  292. }
  293. count = up->port.fifosize -
  294. (serial_in(up, UART_OMAP_TXFIFO_LVL) & 0xFF);
  295. do {
  296. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  297. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  298. up->port.icount.tx++;
  299. if (uart_circ_empty(xmit))
  300. break;
  301. } while (--count > 0);
  302. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
  303. spin_unlock(&up->port.lock);
  304. uart_write_wakeup(&up->port);
  305. spin_lock(&up->port.lock);
  306. }
  307. if (uart_circ_empty(xmit))
  308. serial_omap_stop_tx(&up->port);
  309. }
  310. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  311. {
  312. if (!(up->ier & UART_IER_THRI)) {
  313. up->ier |= UART_IER_THRI;
  314. serial_out(up, UART_IER, up->ier);
  315. }
  316. }
  317. static void serial_omap_start_tx(struct uart_port *port)
  318. {
  319. struct uart_omap_port *up = to_uart_omap_port(port);
  320. int res;
  321. pm_runtime_get_sync(up->dev);
  322. /* handle rs485 */
  323. if (up->rs485.flags & SER_RS485_ENABLED) {
  324. /* if rts not already enabled */
  325. res = (up->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
  326. if (gpio_get_value(up->rts_gpio) != res) {
  327. gpio_set_value(up->rts_gpio, res);
  328. if (up->rs485.delay_rts_before_send > 0) {
  329. mdelay(up->rs485.delay_rts_before_send);
  330. }
  331. }
  332. }
  333. if ((up->rs485.flags & SER_RS485_ENABLED) &&
  334. !(up->rs485.flags & SER_RS485_RX_DURING_TX))
  335. serial_omap_stop_rx(port);
  336. serial_omap_enable_ier_thri(up);
  337. pm_runtime_mark_last_busy(up->dev);
  338. pm_runtime_put_autosuspend(up->dev);
  339. }
  340. static void serial_omap_throttle(struct uart_port *port)
  341. {
  342. struct uart_omap_port *up = to_uart_omap_port(port);
  343. unsigned long flags;
  344. pm_runtime_get_sync(up->dev);
  345. spin_lock_irqsave(&up->port.lock, flags);
  346. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  347. serial_out(up, UART_IER, up->ier);
  348. spin_unlock_irqrestore(&up->port.lock, flags);
  349. pm_runtime_mark_last_busy(up->dev);
  350. pm_runtime_put_autosuspend(up->dev);
  351. }
  352. static void serial_omap_unthrottle(struct uart_port *port)
  353. {
  354. struct uart_omap_port *up = to_uart_omap_port(port);
  355. unsigned long flags;
  356. pm_runtime_get_sync(up->dev);
  357. spin_lock_irqsave(&up->port.lock, flags);
  358. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  359. serial_out(up, UART_IER, up->ier);
  360. spin_unlock_irqrestore(&up->port.lock, flags);
  361. pm_runtime_mark_last_busy(up->dev);
  362. pm_runtime_put_autosuspend(up->dev);
  363. }
  364. static unsigned int check_modem_status(struct uart_omap_port *up)
  365. {
  366. unsigned int status;
  367. status = serial_in(up, UART_MSR);
  368. status |= up->msr_saved_flags;
  369. up->msr_saved_flags = 0;
  370. if ((status & UART_MSR_ANY_DELTA) == 0)
  371. return status;
  372. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  373. up->port.state != NULL) {
  374. if (status & UART_MSR_TERI)
  375. up->port.icount.rng++;
  376. if (status & UART_MSR_DDSR)
  377. up->port.icount.dsr++;
  378. if (status & UART_MSR_DDCD)
  379. uart_handle_dcd_change
  380. (&up->port, status & UART_MSR_DCD);
  381. if (status & UART_MSR_DCTS)
  382. uart_handle_cts_change
  383. (&up->port, status & UART_MSR_CTS);
  384. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  385. }
  386. return status;
  387. }
  388. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  389. {
  390. unsigned int flag;
  391. unsigned char ch = 0;
  392. if (likely(lsr & UART_LSR_DR))
  393. ch = serial_in(up, UART_RX);
  394. up->port.icount.rx++;
  395. flag = TTY_NORMAL;
  396. if (lsr & UART_LSR_BI) {
  397. flag = TTY_BREAK;
  398. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  399. up->port.icount.brk++;
  400. /*
  401. * We do the SysRQ and SAK checking
  402. * here because otherwise the break
  403. * may get masked by ignore_status_mask
  404. * or read_status_mask.
  405. */
  406. if (uart_handle_break(&up->port))
  407. return;
  408. }
  409. if (lsr & UART_LSR_PE) {
  410. flag = TTY_PARITY;
  411. up->port.icount.parity++;
  412. }
  413. if (lsr & UART_LSR_FE) {
  414. flag = TTY_FRAME;
  415. up->port.icount.frame++;
  416. }
  417. if (lsr & UART_LSR_OE)
  418. up->port.icount.overrun++;
  419. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  420. if (up->port.line == up->port.cons->index) {
  421. /* Recover the break flag from console xmit */
  422. lsr |= up->lsr_break_flag;
  423. }
  424. #endif
  425. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  426. }
  427. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  428. {
  429. unsigned char ch = 0;
  430. unsigned int flag;
  431. if (!(lsr & UART_LSR_DR))
  432. return;
  433. ch = serial_in(up, UART_RX);
  434. flag = TTY_NORMAL;
  435. up->port.icount.rx++;
  436. if (uart_handle_sysrq_char(&up->port, ch))
  437. return;
  438. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  439. }
  440. /**
  441. * serial_omap_irq() - This handles the interrupt from one port
  442. * @irq: uart port irq number
  443. * @dev_id: uart port info
  444. */
  445. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  446. {
  447. struct uart_omap_port *up = dev_id;
  448. unsigned int iir, lsr;
  449. unsigned int type;
  450. int max_count = 256;
  451. spin_lock(&up->port.lock);
  452. pm_runtime_get_sync(up->dev);
  453. do {
  454. iir = serial_in(up, UART_IIR);
  455. if (iir & UART_IIR_NO_INT)
  456. break;
  457. lsr = serial_in(up, UART_LSR);
  458. /* extract IRQ type from IIR register */
  459. type = iir & 0x3e;
  460. switch (type) {
  461. case UART_IIR_MSI:
  462. check_modem_status(up);
  463. break;
  464. case UART_IIR_THRI:
  465. transmit_chars(up, lsr);
  466. break;
  467. case UART_IIR_RX_TIMEOUT:
  468. /* FALLTHROUGH */
  469. case UART_IIR_RDI:
  470. serial_omap_rdi(up, lsr);
  471. break;
  472. case UART_IIR_RLSI:
  473. serial_omap_rlsi(up, lsr);
  474. break;
  475. case UART_IIR_CTS_RTS_DSR:
  476. /* simply try again */
  477. break;
  478. case UART_IIR_XOFF:
  479. /* FALLTHROUGH */
  480. default:
  481. break;
  482. }
  483. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  484. spin_unlock(&up->port.lock);
  485. tty_flip_buffer_push(&up->port.state->port);
  486. pm_runtime_mark_last_busy(up->dev);
  487. pm_runtime_put_autosuspend(up->dev);
  488. up->port_activity = jiffies;
  489. return IRQ_HANDLED;
  490. }
  491. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  492. {
  493. struct uart_omap_port *up = to_uart_omap_port(port);
  494. unsigned long flags = 0;
  495. unsigned int ret = 0;
  496. pm_runtime_get_sync(up->dev);
  497. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  498. spin_lock_irqsave(&up->port.lock, flags);
  499. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  500. spin_unlock_irqrestore(&up->port.lock, flags);
  501. pm_runtime_mark_last_busy(up->dev);
  502. pm_runtime_put_autosuspend(up->dev);
  503. return ret;
  504. }
  505. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  506. {
  507. struct uart_omap_port *up = to_uart_omap_port(port);
  508. unsigned int status;
  509. unsigned int ret = 0;
  510. pm_runtime_get_sync(up->dev);
  511. status = check_modem_status(up);
  512. pm_runtime_mark_last_busy(up->dev);
  513. pm_runtime_put_autosuspend(up->dev);
  514. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  515. if (status & UART_MSR_DCD)
  516. ret |= TIOCM_CAR;
  517. if (status & UART_MSR_RI)
  518. ret |= TIOCM_RNG;
  519. if (status & UART_MSR_DSR)
  520. ret |= TIOCM_DSR;
  521. if (status & UART_MSR_CTS)
  522. ret |= TIOCM_CTS;
  523. return ret;
  524. }
  525. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  526. {
  527. struct uart_omap_port *up = to_uart_omap_port(port);
  528. unsigned char mcr = 0, old_mcr;
  529. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  530. if (mctrl & TIOCM_RTS)
  531. mcr |= UART_MCR_RTS;
  532. if (mctrl & TIOCM_DTR)
  533. mcr |= UART_MCR_DTR;
  534. if (mctrl & TIOCM_OUT1)
  535. mcr |= UART_MCR_OUT1;
  536. if (mctrl & TIOCM_OUT2)
  537. mcr |= UART_MCR_OUT2;
  538. if (mctrl & TIOCM_LOOP)
  539. mcr |= UART_MCR_LOOP;
  540. pm_runtime_get_sync(up->dev);
  541. old_mcr = serial_in(up, UART_MCR);
  542. old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
  543. UART_MCR_DTR | UART_MCR_RTS);
  544. up->mcr = old_mcr | mcr;
  545. serial_out(up, UART_MCR, up->mcr);
  546. pm_runtime_mark_last_busy(up->dev);
  547. pm_runtime_put_autosuspend(up->dev);
  548. if (gpio_is_valid(up->DTR_gpio) &&
  549. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  550. up->DTR_active = !up->DTR_active;
  551. if (gpio_cansleep(up->DTR_gpio))
  552. schedule_work(&up->qos_work);
  553. else
  554. gpio_set_value(up->DTR_gpio,
  555. up->DTR_active != up->DTR_inverted);
  556. }
  557. }
  558. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  559. {
  560. struct uart_omap_port *up = to_uart_omap_port(port);
  561. unsigned long flags = 0;
  562. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  563. pm_runtime_get_sync(up->dev);
  564. spin_lock_irqsave(&up->port.lock, flags);
  565. if (break_state == -1)
  566. up->lcr |= UART_LCR_SBC;
  567. else
  568. up->lcr &= ~UART_LCR_SBC;
  569. serial_out(up, UART_LCR, up->lcr);
  570. spin_unlock_irqrestore(&up->port.lock, flags);
  571. pm_runtime_mark_last_busy(up->dev);
  572. pm_runtime_put_autosuspend(up->dev);
  573. }
  574. static int serial_omap_startup(struct uart_port *port)
  575. {
  576. struct uart_omap_port *up = to_uart_omap_port(port);
  577. unsigned long flags = 0;
  578. int retval;
  579. /*
  580. * Allocate the IRQ
  581. */
  582. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  583. up->name, up);
  584. if (retval)
  585. return retval;
  586. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  587. pm_runtime_get_sync(up->dev);
  588. /*
  589. * Clear the FIFO buffers and disable them.
  590. * (they will be reenabled in set_termios())
  591. */
  592. serial_omap_clear_fifos(up);
  593. /* For Hardware flow control */
  594. serial_out(up, UART_MCR, UART_MCR_RTS);
  595. /*
  596. * Clear the interrupt registers.
  597. */
  598. (void) serial_in(up, UART_LSR);
  599. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  600. (void) serial_in(up, UART_RX);
  601. (void) serial_in(up, UART_IIR);
  602. (void) serial_in(up, UART_MSR);
  603. /*
  604. * Now, initialize the UART
  605. */
  606. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  607. spin_lock_irqsave(&up->port.lock, flags);
  608. /*
  609. * Most PC uarts need OUT2 raised to enable interrupts.
  610. */
  611. up->port.mctrl |= TIOCM_OUT2;
  612. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  613. spin_unlock_irqrestore(&up->port.lock, flags);
  614. up->msr_saved_flags = 0;
  615. /*
  616. * Finally, enable interrupts. Note: Modem status interrupts
  617. * are set via set_termios(), which will be occurring imminently
  618. * anyway, so we don't enable them here.
  619. */
  620. up->ier = UART_IER_RLSI | UART_IER_RDI;
  621. serial_out(up, UART_IER, up->ier);
  622. /* Enable module level wake up */
  623. up->wer = OMAP_UART_WER_MOD_WKUP;
  624. if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
  625. up->wer |= OMAP_UART_TX_WAKEUP_EN;
  626. serial_out(up, UART_OMAP_WER, up->wer);
  627. pm_runtime_mark_last_busy(up->dev);
  628. pm_runtime_put_autosuspend(up->dev);
  629. up->port_activity = jiffies;
  630. return 0;
  631. }
  632. static void serial_omap_shutdown(struct uart_port *port)
  633. {
  634. struct uart_omap_port *up = to_uart_omap_port(port);
  635. unsigned long flags = 0;
  636. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  637. pm_runtime_get_sync(up->dev);
  638. /*
  639. * Disable interrupts from this port
  640. */
  641. up->ier = 0;
  642. serial_out(up, UART_IER, 0);
  643. spin_lock_irqsave(&up->port.lock, flags);
  644. up->port.mctrl &= ~TIOCM_OUT2;
  645. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  646. spin_unlock_irqrestore(&up->port.lock, flags);
  647. /*
  648. * Disable break condition and FIFOs
  649. */
  650. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  651. serial_omap_clear_fifos(up);
  652. /*
  653. * Read data port to reset things, and then free the irq
  654. */
  655. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  656. (void) serial_in(up, UART_RX);
  657. pm_runtime_mark_last_busy(up->dev);
  658. pm_runtime_put_autosuspend(up->dev);
  659. free_irq(up->port.irq, up);
  660. }
  661. static void serial_omap_uart_qos_work(struct work_struct *work)
  662. {
  663. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  664. qos_work);
  665. pm_qos_update_request(&up->pm_qos_request, up->latency);
  666. if (gpio_is_valid(up->DTR_gpio))
  667. gpio_set_value_cansleep(up->DTR_gpio,
  668. up->DTR_active != up->DTR_inverted);
  669. }
  670. static void
  671. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  672. struct ktermios *old)
  673. {
  674. struct uart_omap_port *up = to_uart_omap_port(port);
  675. unsigned char cval = 0;
  676. unsigned long flags = 0;
  677. unsigned int baud, quot;
  678. switch (termios->c_cflag & CSIZE) {
  679. case CS5:
  680. cval = UART_LCR_WLEN5;
  681. break;
  682. case CS6:
  683. cval = UART_LCR_WLEN6;
  684. break;
  685. case CS7:
  686. cval = UART_LCR_WLEN7;
  687. break;
  688. default:
  689. case CS8:
  690. cval = UART_LCR_WLEN8;
  691. break;
  692. }
  693. if (termios->c_cflag & CSTOPB)
  694. cval |= UART_LCR_STOP;
  695. if (termios->c_cflag & PARENB)
  696. cval |= UART_LCR_PARITY;
  697. if (!(termios->c_cflag & PARODD))
  698. cval |= UART_LCR_EPAR;
  699. if (termios->c_cflag & CMSPAR)
  700. cval |= UART_LCR_SPAR;
  701. /*
  702. * Ask the core to calculate the divisor for us.
  703. */
  704. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  705. quot = serial_omap_get_divisor(port, baud);
  706. /* calculate wakeup latency constraint */
  707. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  708. up->latency = up->calc_latency;
  709. schedule_work(&up->qos_work);
  710. up->dll = quot & 0xff;
  711. up->dlh = quot >> 8;
  712. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  713. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  714. UART_FCR_ENABLE_FIFO;
  715. /*
  716. * Ok, we're now changing the port state. Do it with
  717. * interrupts disabled.
  718. */
  719. pm_runtime_get_sync(up->dev);
  720. spin_lock_irqsave(&up->port.lock, flags);
  721. /*
  722. * Update the per-port timeout.
  723. */
  724. uart_update_timeout(port, termios->c_cflag, baud);
  725. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  726. if (termios->c_iflag & INPCK)
  727. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  728. if (termios->c_iflag & (BRKINT | PARMRK))
  729. up->port.read_status_mask |= UART_LSR_BI;
  730. /*
  731. * Characters to ignore
  732. */
  733. up->port.ignore_status_mask = 0;
  734. if (termios->c_iflag & IGNPAR)
  735. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  736. if (termios->c_iflag & IGNBRK) {
  737. up->port.ignore_status_mask |= UART_LSR_BI;
  738. /*
  739. * If we're ignoring parity and break indicators,
  740. * ignore overruns too (for real raw support).
  741. */
  742. if (termios->c_iflag & IGNPAR)
  743. up->port.ignore_status_mask |= UART_LSR_OE;
  744. }
  745. /*
  746. * ignore all characters if CREAD is not set
  747. */
  748. if ((termios->c_cflag & CREAD) == 0)
  749. up->port.ignore_status_mask |= UART_LSR_DR;
  750. /*
  751. * Modem status interrupts
  752. */
  753. up->ier &= ~UART_IER_MSI;
  754. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  755. up->ier |= UART_IER_MSI;
  756. serial_out(up, UART_IER, up->ier);
  757. serial_out(up, UART_LCR, cval); /* reset DLAB */
  758. up->lcr = cval;
  759. up->scr = 0;
  760. /* FIFOs and DMA Settings */
  761. /* FCR can be changed only when the
  762. * baud clock is not running
  763. * DLL_REG and DLH_REG set to 0.
  764. */
  765. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  766. serial_out(up, UART_DLL, 0);
  767. serial_out(up, UART_DLM, 0);
  768. serial_out(up, UART_LCR, 0);
  769. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  770. up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
  771. up->efr &= ~UART_EFR_SCD;
  772. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  773. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  774. up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
  775. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  776. /* FIFO ENABLE, DMA MODE */
  777. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  778. /*
  779. * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
  780. * sets Enables the granularity of 1 for TRIGGER RX
  781. * level. Along with setting RX FIFO trigger level
  782. * to 1 (as noted below, 16 characters) and TLR[3:0]
  783. * to zero this will result RX FIFO threshold level
  784. * to 1 character, instead of 16 as noted in comment
  785. * below.
  786. */
  787. /* Set receive FIFO threshold to 16 characters and
  788. * transmit FIFO threshold to 16 spaces
  789. */
  790. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  791. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  792. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  793. UART_FCR_ENABLE_FIFO;
  794. serial_out(up, UART_FCR, up->fcr);
  795. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  796. serial_out(up, UART_OMAP_SCR, up->scr);
  797. /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
  798. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  799. serial_out(up, UART_MCR, up->mcr);
  800. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  801. serial_out(up, UART_EFR, up->efr);
  802. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  803. /* Protocol, Baud Rate, and Interrupt Settings */
  804. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  805. serial_omap_mdr1_errataset(up, up->mdr1);
  806. else
  807. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  808. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  809. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  810. serial_out(up, UART_LCR, 0);
  811. serial_out(up, UART_IER, 0);
  812. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  813. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  814. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  815. serial_out(up, UART_LCR, 0);
  816. serial_out(up, UART_IER, up->ier);
  817. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  818. serial_out(up, UART_EFR, up->efr);
  819. serial_out(up, UART_LCR, cval);
  820. if (!serial_omap_baud_is_mode16(port, baud))
  821. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  822. else
  823. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  824. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  825. serial_omap_mdr1_errataset(up, up->mdr1);
  826. else
  827. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  828. /* Configure flow control */
  829. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  830. /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
  831. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  832. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  833. /* Enable access to TCR/TLR */
  834. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  835. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  836. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  837. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  838. if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
  839. /* Enable AUTORTS and AUTOCTS */
  840. up->efr |= UART_EFR_CTS | UART_EFR_RTS;
  841. /* Ensure MCR RTS is asserted */
  842. up->mcr |= UART_MCR_RTS;
  843. } else {
  844. /* Disable AUTORTS and AUTOCTS */
  845. up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
  846. }
  847. if (up->port.flags & UPF_SOFT_FLOW) {
  848. /* clear SW control mode bits */
  849. up->efr &= OMAP_UART_SW_CLR;
  850. /*
  851. * IXON Flag:
  852. * Enable XON/XOFF flow control on input.
  853. * Receiver compares XON1, XOFF1.
  854. */
  855. if (termios->c_iflag & IXON)
  856. up->efr |= OMAP_UART_SW_RX;
  857. /*
  858. * IXOFF Flag:
  859. * Enable XON/XOFF flow control on output.
  860. * Transmit XON1, XOFF1
  861. */
  862. if (termios->c_iflag & IXOFF)
  863. up->efr |= OMAP_UART_SW_TX;
  864. /*
  865. * IXANY Flag:
  866. * Enable any character to restart output.
  867. * Operation resumes after receiving any
  868. * character after recognition of the XOFF character
  869. */
  870. if (termios->c_iflag & IXANY)
  871. up->mcr |= UART_MCR_XONANY;
  872. else
  873. up->mcr &= ~UART_MCR_XONANY;
  874. }
  875. serial_out(up, UART_MCR, up->mcr);
  876. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  877. serial_out(up, UART_EFR, up->efr);
  878. serial_out(up, UART_LCR, up->lcr);
  879. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  880. spin_unlock_irqrestore(&up->port.lock, flags);
  881. pm_runtime_mark_last_busy(up->dev);
  882. pm_runtime_put_autosuspend(up->dev);
  883. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  884. }
  885. static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
  886. {
  887. struct uart_omap_port *up = to_uart_omap_port(port);
  888. serial_omap_enable_wakeup(up, state);
  889. return 0;
  890. }
  891. static void
  892. serial_omap_pm(struct uart_port *port, unsigned int state,
  893. unsigned int oldstate)
  894. {
  895. struct uart_omap_port *up = to_uart_omap_port(port);
  896. unsigned char efr;
  897. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  898. pm_runtime_get_sync(up->dev);
  899. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  900. efr = serial_in(up, UART_EFR);
  901. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  902. serial_out(up, UART_LCR, 0);
  903. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  904. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  905. serial_out(up, UART_EFR, efr);
  906. serial_out(up, UART_LCR, 0);
  907. if (!device_may_wakeup(up->dev)) {
  908. if (!state)
  909. pm_runtime_forbid(up->dev);
  910. else
  911. pm_runtime_allow(up->dev);
  912. }
  913. pm_runtime_mark_last_busy(up->dev);
  914. pm_runtime_put_autosuspend(up->dev);
  915. }
  916. static void serial_omap_release_port(struct uart_port *port)
  917. {
  918. dev_dbg(port->dev, "serial_omap_release_port+\n");
  919. }
  920. static int serial_omap_request_port(struct uart_port *port)
  921. {
  922. dev_dbg(port->dev, "serial_omap_request_port+\n");
  923. return 0;
  924. }
  925. static void serial_omap_config_port(struct uart_port *port, int flags)
  926. {
  927. struct uart_omap_port *up = to_uart_omap_port(port);
  928. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  929. up->port.line);
  930. up->port.type = PORT_OMAP;
  931. up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
  932. }
  933. static int
  934. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  935. {
  936. /* we don't want the core code to modify any port params */
  937. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  938. return -EINVAL;
  939. }
  940. static const char *
  941. serial_omap_type(struct uart_port *port)
  942. {
  943. struct uart_omap_port *up = to_uart_omap_port(port);
  944. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  945. return up->name;
  946. }
  947. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  948. static inline void wait_for_xmitr(struct uart_omap_port *up)
  949. {
  950. unsigned int status, tmout = 10000;
  951. /* Wait up to 10ms for the character(s) to be sent. */
  952. do {
  953. status = serial_in(up, UART_LSR);
  954. if (status & UART_LSR_BI)
  955. up->lsr_break_flag = UART_LSR_BI;
  956. if (--tmout == 0)
  957. break;
  958. udelay(1);
  959. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  960. /* Wait up to 1s for flow control if necessary */
  961. if (up->port.flags & UPF_CONS_FLOW) {
  962. tmout = 1000000;
  963. for (tmout = 1000000; tmout; tmout--) {
  964. unsigned int msr = serial_in(up, UART_MSR);
  965. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  966. if (msr & UART_MSR_CTS)
  967. break;
  968. udelay(1);
  969. }
  970. }
  971. }
  972. #ifdef CONFIG_CONSOLE_POLL
  973. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  974. {
  975. struct uart_omap_port *up = to_uart_omap_port(port);
  976. pm_runtime_get_sync(up->dev);
  977. wait_for_xmitr(up);
  978. serial_out(up, UART_TX, ch);
  979. pm_runtime_mark_last_busy(up->dev);
  980. pm_runtime_put_autosuspend(up->dev);
  981. }
  982. static int serial_omap_poll_get_char(struct uart_port *port)
  983. {
  984. struct uart_omap_port *up = to_uart_omap_port(port);
  985. unsigned int status;
  986. pm_runtime_get_sync(up->dev);
  987. status = serial_in(up, UART_LSR);
  988. if (!(status & UART_LSR_DR)) {
  989. status = NO_POLL_CHAR;
  990. goto out;
  991. }
  992. status = serial_in(up, UART_RX);
  993. out:
  994. pm_runtime_mark_last_busy(up->dev);
  995. pm_runtime_put_autosuspend(up->dev);
  996. return status;
  997. }
  998. #endif /* CONFIG_CONSOLE_POLL */
  999. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  1000. static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
  1001. static struct uart_driver serial_omap_reg;
  1002. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  1003. {
  1004. struct uart_omap_port *up = to_uart_omap_port(port);
  1005. wait_for_xmitr(up);
  1006. serial_out(up, UART_TX, ch);
  1007. }
  1008. static void
  1009. serial_omap_console_write(struct console *co, const char *s,
  1010. unsigned int count)
  1011. {
  1012. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  1013. unsigned long flags;
  1014. unsigned int ier;
  1015. int locked = 1;
  1016. pm_runtime_get_sync(up->dev);
  1017. local_irq_save(flags);
  1018. if (up->port.sysrq)
  1019. locked = 0;
  1020. else if (oops_in_progress)
  1021. locked = spin_trylock(&up->port.lock);
  1022. else
  1023. spin_lock(&up->port.lock);
  1024. /*
  1025. * First save the IER then disable the interrupts
  1026. */
  1027. ier = serial_in(up, UART_IER);
  1028. serial_out(up, UART_IER, 0);
  1029. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  1030. /*
  1031. * Finally, wait for transmitter to become empty
  1032. * and restore the IER
  1033. */
  1034. wait_for_xmitr(up);
  1035. serial_out(up, UART_IER, ier);
  1036. /*
  1037. * The receive handling will happen properly because the
  1038. * receive ready bit will still be set; it is not cleared
  1039. * on read. However, modem control will not, we must
  1040. * call it if we have saved something in the saved flags
  1041. * while processing with interrupts off.
  1042. */
  1043. if (up->msr_saved_flags)
  1044. check_modem_status(up);
  1045. pm_runtime_mark_last_busy(up->dev);
  1046. pm_runtime_put_autosuspend(up->dev);
  1047. if (locked)
  1048. spin_unlock(&up->port.lock);
  1049. local_irq_restore(flags);
  1050. }
  1051. static int __init
  1052. serial_omap_console_setup(struct console *co, char *options)
  1053. {
  1054. struct uart_omap_port *up;
  1055. int baud = 115200;
  1056. int bits = 8;
  1057. int parity = 'n';
  1058. int flow = 'n';
  1059. if (serial_omap_console_ports[co->index] == NULL)
  1060. return -ENODEV;
  1061. up = serial_omap_console_ports[co->index];
  1062. if (options)
  1063. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1064. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  1065. }
  1066. static struct console serial_omap_console = {
  1067. .name = OMAP_SERIAL_NAME,
  1068. .write = serial_omap_console_write,
  1069. .device = uart_console_device,
  1070. .setup = serial_omap_console_setup,
  1071. .flags = CON_PRINTBUFFER,
  1072. .index = -1,
  1073. .data = &serial_omap_reg,
  1074. };
  1075. static void serial_omap_add_console_port(struct uart_omap_port *up)
  1076. {
  1077. serial_omap_console_ports[up->port.line] = up;
  1078. }
  1079. #define OMAP_CONSOLE (&serial_omap_console)
  1080. #else
  1081. #define OMAP_CONSOLE NULL
  1082. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  1083. {}
  1084. #endif
  1085. /* Enable or disable the rs485 support */
  1086. static void
  1087. serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485conf)
  1088. {
  1089. struct uart_omap_port *up = to_uart_omap_port(port);
  1090. unsigned long flags;
  1091. unsigned int mode;
  1092. int val;
  1093. pm_runtime_get_sync(up->dev);
  1094. spin_lock_irqsave(&up->port.lock, flags);
  1095. /* Disable interrupts from this port */
  1096. mode = up->ier;
  1097. up->ier = 0;
  1098. serial_out(up, UART_IER, 0);
  1099. /* store new config */
  1100. up->rs485 = *rs485conf;
  1101. /*
  1102. * Just as a precaution, only allow rs485
  1103. * to be enabled if the gpio pin is valid
  1104. */
  1105. if (gpio_is_valid(up->rts_gpio)) {
  1106. /* enable / disable rts */
  1107. val = (up->rs485.flags & SER_RS485_ENABLED) ?
  1108. SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
  1109. val = (up->rs485.flags & val) ? 1 : 0;
  1110. gpio_set_value(up->rts_gpio, val);
  1111. } else
  1112. up->rs485.flags &= ~SER_RS485_ENABLED;
  1113. /* Enable interrupts */
  1114. up->ier = mode;
  1115. serial_out(up, UART_IER, up->ier);
  1116. spin_unlock_irqrestore(&up->port.lock, flags);
  1117. pm_runtime_mark_last_busy(up->dev);
  1118. pm_runtime_put_autosuspend(up->dev);
  1119. }
  1120. static int
  1121. serial_omap_ioctl(struct uart_port *port, unsigned int cmd, unsigned long arg)
  1122. {
  1123. struct serial_rs485 rs485conf;
  1124. switch (cmd) {
  1125. case TIOCSRS485:
  1126. if (copy_from_user(&rs485conf, (struct serial_rs485 *) arg,
  1127. sizeof(rs485conf)))
  1128. return -EFAULT;
  1129. serial_omap_config_rs485(port, &rs485conf);
  1130. break;
  1131. case TIOCGRS485:
  1132. if (copy_to_user((struct serial_rs485 *) arg,
  1133. &(to_uart_omap_port(port)->rs485),
  1134. sizeof(rs485conf)))
  1135. return -EFAULT;
  1136. break;
  1137. default:
  1138. return -ENOIOCTLCMD;
  1139. }
  1140. return 0;
  1141. }
  1142. static struct uart_ops serial_omap_pops = {
  1143. .tx_empty = serial_omap_tx_empty,
  1144. .set_mctrl = serial_omap_set_mctrl,
  1145. .get_mctrl = serial_omap_get_mctrl,
  1146. .stop_tx = serial_omap_stop_tx,
  1147. .start_tx = serial_omap_start_tx,
  1148. .throttle = serial_omap_throttle,
  1149. .unthrottle = serial_omap_unthrottle,
  1150. .stop_rx = serial_omap_stop_rx,
  1151. .enable_ms = serial_omap_enable_ms,
  1152. .break_ctl = serial_omap_break_ctl,
  1153. .startup = serial_omap_startup,
  1154. .shutdown = serial_omap_shutdown,
  1155. .set_termios = serial_omap_set_termios,
  1156. .pm = serial_omap_pm,
  1157. .set_wake = serial_omap_set_wake,
  1158. .type = serial_omap_type,
  1159. .release_port = serial_omap_release_port,
  1160. .request_port = serial_omap_request_port,
  1161. .config_port = serial_omap_config_port,
  1162. .verify_port = serial_omap_verify_port,
  1163. .ioctl = serial_omap_ioctl,
  1164. #ifdef CONFIG_CONSOLE_POLL
  1165. .poll_put_char = serial_omap_poll_put_char,
  1166. .poll_get_char = serial_omap_poll_get_char,
  1167. #endif
  1168. };
  1169. static struct uart_driver serial_omap_reg = {
  1170. .owner = THIS_MODULE,
  1171. .driver_name = "OMAP-SERIAL",
  1172. .dev_name = OMAP_SERIAL_NAME,
  1173. .nr = OMAP_MAX_HSUART_PORTS,
  1174. .cons = OMAP_CONSOLE,
  1175. };
  1176. #ifdef CONFIG_PM_SLEEP
  1177. static int serial_omap_prepare(struct device *dev)
  1178. {
  1179. struct uart_omap_port *up = dev_get_drvdata(dev);
  1180. up->is_suspending = true;
  1181. return 0;
  1182. }
  1183. static void serial_omap_complete(struct device *dev)
  1184. {
  1185. struct uart_omap_port *up = dev_get_drvdata(dev);
  1186. up->is_suspending = false;
  1187. }
  1188. static int serial_omap_suspend(struct device *dev)
  1189. {
  1190. struct uart_omap_port *up = dev_get_drvdata(dev);
  1191. uart_suspend_port(&serial_omap_reg, &up->port);
  1192. flush_work(&up->qos_work);
  1193. return 0;
  1194. }
  1195. static int serial_omap_resume(struct device *dev)
  1196. {
  1197. struct uart_omap_port *up = dev_get_drvdata(dev);
  1198. uart_resume_port(&serial_omap_reg, &up->port);
  1199. return 0;
  1200. }
  1201. #else
  1202. #define serial_omap_prepare NULL
  1203. #define serial_omap_complete NULL
  1204. #endif /* CONFIG_PM_SLEEP */
  1205. static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1206. {
  1207. u32 mvr, scheme;
  1208. u16 revision, major, minor;
  1209. mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
  1210. /* Check revision register scheme */
  1211. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1212. switch (scheme) {
  1213. case 0: /* Legacy Scheme: OMAP2/3 */
  1214. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1215. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1216. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1217. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1218. break;
  1219. case 1:
  1220. /* New Scheme: OMAP4+ */
  1221. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1222. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1223. OMAP_UART_MVR_MAJ_SHIFT;
  1224. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1225. break;
  1226. default:
  1227. dev_warn(up->dev,
  1228. "Unknown %s revision, defaulting to highest\n",
  1229. up->name);
  1230. /* highest possible revision */
  1231. major = 0xff;
  1232. minor = 0xff;
  1233. }
  1234. /* normalize revision for the driver */
  1235. revision = UART_BUILD_REVISION(major, minor);
  1236. switch (revision) {
  1237. case OMAP_UART_REV_46:
  1238. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1239. UART_ERRATA_i291_DMA_FORCEIDLE);
  1240. break;
  1241. case OMAP_UART_REV_52:
  1242. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1243. UART_ERRATA_i291_DMA_FORCEIDLE);
  1244. up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
  1245. break;
  1246. case OMAP_UART_REV_63:
  1247. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1248. up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
  1249. break;
  1250. default:
  1251. break;
  1252. }
  1253. }
  1254. static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1255. {
  1256. struct omap_uart_port_info *omap_up_info;
  1257. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1258. if (!omap_up_info)
  1259. return NULL; /* out of memory */
  1260. of_property_read_u32(dev->of_node, "clock-frequency",
  1261. &omap_up_info->uartclk);
  1262. return omap_up_info;
  1263. }
  1264. static int serial_omap_probe_rs485(struct uart_omap_port *up,
  1265. struct device_node *np)
  1266. {
  1267. struct serial_rs485 *rs485conf = &up->rs485;
  1268. u32 rs485_delay[2];
  1269. enum of_gpio_flags flags;
  1270. int ret;
  1271. rs485conf->flags = 0;
  1272. up->rts_gpio = -EINVAL;
  1273. if (!np)
  1274. return 0;
  1275. if (of_property_read_bool(np, "rs485-rts-active-high"))
  1276. rs485conf->flags |= SER_RS485_RTS_ON_SEND;
  1277. else
  1278. rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
  1279. /* check for tx enable gpio */
  1280. up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
  1281. if (gpio_is_valid(up->rts_gpio)) {
  1282. ret = gpio_request(up->rts_gpio, "omap-serial");
  1283. if (ret < 0)
  1284. return ret;
  1285. ret = gpio_direction_output(up->rts_gpio,
  1286. flags & SER_RS485_RTS_AFTER_SEND);
  1287. if (ret < 0)
  1288. return ret;
  1289. } else
  1290. up->rts_gpio = -EINVAL;
  1291. if (of_property_read_u32_array(np, "rs485-rts-delay",
  1292. rs485_delay, 2) == 0) {
  1293. rs485conf->delay_rts_before_send = rs485_delay[0];
  1294. rs485conf->delay_rts_after_send = rs485_delay[1];
  1295. }
  1296. if (of_property_read_bool(np, "rs485-rx-during-tx"))
  1297. rs485conf->flags |= SER_RS485_RX_DURING_TX;
  1298. if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time"))
  1299. rs485conf->flags |= SER_RS485_ENABLED;
  1300. return 0;
  1301. }
  1302. static int serial_omap_probe(struct platform_device *pdev)
  1303. {
  1304. struct uart_omap_port *up;
  1305. struct resource *mem, *irq;
  1306. struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
  1307. int ret;
  1308. if (pdev->dev.of_node) {
  1309. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1310. pdev->dev.platform_data = omap_up_info;
  1311. }
  1312. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1313. if (!mem) {
  1314. dev_err(&pdev->dev, "no mem resource?\n");
  1315. return -ENODEV;
  1316. }
  1317. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1318. if (!irq) {
  1319. dev_err(&pdev->dev, "no irq resource?\n");
  1320. return -ENODEV;
  1321. }
  1322. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1323. pdev->dev.driver->name)) {
  1324. dev_err(&pdev->dev, "memory region already claimed\n");
  1325. return -EBUSY;
  1326. }
  1327. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1328. omap_up_info->DTR_present) {
  1329. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1330. if (ret < 0)
  1331. return ret;
  1332. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1333. omap_up_info->DTR_inverted);
  1334. if (ret < 0)
  1335. return ret;
  1336. }
  1337. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1338. if (!up)
  1339. return -ENOMEM;
  1340. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1341. omap_up_info->DTR_present) {
  1342. up->DTR_gpio = omap_up_info->DTR_gpio;
  1343. up->DTR_inverted = omap_up_info->DTR_inverted;
  1344. } else
  1345. up->DTR_gpio = -EINVAL;
  1346. up->DTR_active = 0;
  1347. up->dev = &pdev->dev;
  1348. up->port.dev = &pdev->dev;
  1349. up->port.type = PORT_OMAP;
  1350. up->port.iotype = UPIO_MEM;
  1351. up->port.irq = irq->start;
  1352. up->port.regshift = 2;
  1353. up->port.fifosize = 64;
  1354. up->port.ops = &serial_omap_pops;
  1355. if (pdev->dev.of_node)
  1356. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1357. else
  1358. up->port.line = pdev->id;
  1359. if (up->port.line < 0) {
  1360. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1361. up->port.line);
  1362. ret = -ENODEV;
  1363. goto err_port_line;
  1364. }
  1365. ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
  1366. if (ret < 0)
  1367. goto err_rs485;
  1368. sprintf(up->name, "OMAP UART%d", up->port.line);
  1369. up->port.mapbase = mem->start;
  1370. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1371. resource_size(mem));
  1372. if (!up->port.membase) {
  1373. dev_err(&pdev->dev, "can't ioremap UART\n");
  1374. ret = -ENOMEM;
  1375. goto err_ioremap;
  1376. }
  1377. up->port.flags = omap_up_info->flags;
  1378. up->port.uartclk = omap_up_info->uartclk;
  1379. if (!up->port.uartclk) {
  1380. up->port.uartclk = DEFAULT_CLK_SPEED;
  1381. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1382. "%d\n", DEFAULT_CLK_SPEED);
  1383. }
  1384. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1385. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1386. pm_qos_add_request(&up->pm_qos_request,
  1387. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1388. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1389. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1390. platform_set_drvdata(pdev, up);
  1391. if (omap_up_info->autosuspend_timeout == 0)
  1392. omap_up_info->autosuspend_timeout = -1;
  1393. device_init_wakeup(up->dev, true);
  1394. pm_runtime_use_autosuspend(&pdev->dev);
  1395. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1396. omap_up_info->autosuspend_timeout);
  1397. pm_runtime_irq_safe(&pdev->dev);
  1398. pm_runtime_enable(&pdev->dev);
  1399. pm_runtime_get_sync(&pdev->dev);
  1400. omap_serial_fill_features_erratas(up);
  1401. ui[up->port.line] = up;
  1402. serial_omap_add_console_port(up);
  1403. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1404. if (ret != 0)
  1405. goto err_add_port;
  1406. pm_runtime_mark_last_busy(up->dev);
  1407. pm_runtime_put_autosuspend(up->dev);
  1408. return 0;
  1409. err_add_port:
  1410. pm_runtime_put(&pdev->dev);
  1411. pm_runtime_disable(&pdev->dev);
  1412. err_ioremap:
  1413. err_rs485:
  1414. err_port_line:
  1415. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1416. pdev->id, __func__, ret);
  1417. return ret;
  1418. }
  1419. static int serial_omap_remove(struct platform_device *dev)
  1420. {
  1421. struct uart_omap_port *up = platform_get_drvdata(dev);
  1422. pm_runtime_put_sync(up->dev);
  1423. pm_runtime_disable(up->dev);
  1424. uart_remove_one_port(&serial_omap_reg, &up->port);
  1425. pm_qos_remove_request(&up->pm_qos_request);
  1426. return 0;
  1427. }
  1428. /*
  1429. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1430. * The access to uart register after MDR1 Access
  1431. * causes UART to corrupt data.
  1432. *
  1433. * Need a delay =
  1434. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1435. * give 10 times as much
  1436. */
  1437. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1438. {
  1439. u8 timeout = 255;
  1440. serial_out(up, UART_OMAP_MDR1, mdr1);
  1441. udelay(2);
  1442. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1443. UART_FCR_CLEAR_RCVR);
  1444. /*
  1445. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1446. * TX_FIFO_E bit is 1.
  1447. */
  1448. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1449. (UART_LSR_THRE | UART_LSR_DR))) {
  1450. timeout--;
  1451. if (!timeout) {
  1452. /* Should *never* happen. we warn and carry on */
  1453. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1454. serial_in(up, UART_LSR));
  1455. break;
  1456. }
  1457. udelay(1);
  1458. }
  1459. }
  1460. #ifdef CONFIG_PM_RUNTIME
  1461. static void serial_omap_restore_context(struct uart_omap_port *up)
  1462. {
  1463. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1464. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1465. else
  1466. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1467. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1468. serial_out(up, UART_EFR, UART_EFR_ECB);
  1469. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1470. serial_out(up, UART_IER, 0x0);
  1471. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1472. serial_out(up, UART_DLL, up->dll);
  1473. serial_out(up, UART_DLM, up->dlh);
  1474. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1475. serial_out(up, UART_IER, up->ier);
  1476. serial_out(up, UART_FCR, up->fcr);
  1477. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1478. serial_out(up, UART_MCR, up->mcr);
  1479. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1480. serial_out(up, UART_OMAP_SCR, up->scr);
  1481. serial_out(up, UART_EFR, up->efr);
  1482. serial_out(up, UART_LCR, up->lcr);
  1483. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1484. serial_omap_mdr1_errataset(up, up->mdr1);
  1485. else
  1486. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1487. serial_out(up, UART_OMAP_WER, up->wer);
  1488. }
  1489. static int serial_omap_runtime_suspend(struct device *dev)
  1490. {
  1491. struct uart_omap_port *up = dev_get_drvdata(dev);
  1492. if (!up)
  1493. return -EINVAL;
  1494. /*
  1495. * When using 'no_console_suspend', the console UART must not be
  1496. * suspended. Since driver suspend is managed by runtime suspend,
  1497. * preventing runtime suspend (by returning error) will keep device
  1498. * active during suspend.
  1499. */
  1500. if (up->is_suspending && !console_suspend_enabled &&
  1501. uart_console(&up->port))
  1502. return -EBUSY;
  1503. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1504. if (device_may_wakeup(dev)) {
  1505. if (!up->wakeups_enabled) {
  1506. serial_omap_enable_wakeup(up, true);
  1507. up->wakeups_enabled = true;
  1508. }
  1509. } else {
  1510. if (up->wakeups_enabled) {
  1511. serial_omap_enable_wakeup(up, false);
  1512. up->wakeups_enabled = false;
  1513. }
  1514. }
  1515. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1516. schedule_work(&up->qos_work);
  1517. return 0;
  1518. }
  1519. static int serial_omap_runtime_resume(struct device *dev)
  1520. {
  1521. struct uart_omap_port *up = dev_get_drvdata(dev);
  1522. int loss_cnt = serial_omap_get_context_loss_count(up);
  1523. if (loss_cnt < 0) {
  1524. dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
  1525. loss_cnt);
  1526. serial_omap_restore_context(up);
  1527. } else if (up->context_loss_cnt != loss_cnt) {
  1528. serial_omap_restore_context(up);
  1529. }
  1530. up->latency = up->calc_latency;
  1531. schedule_work(&up->qos_work);
  1532. return 0;
  1533. }
  1534. #endif
  1535. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1536. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1537. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1538. serial_omap_runtime_resume, NULL)
  1539. .prepare = serial_omap_prepare,
  1540. .complete = serial_omap_complete,
  1541. };
  1542. #if defined(CONFIG_OF)
  1543. static const struct of_device_id omap_serial_of_match[] = {
  1544. { .compatible = "ti,omap2-uart" },
  1545. { .compatible = "ti,omap3-uart" },
  1546. { .compatible = "ti,omap4-uart" },
  1547. {},
  1548. };
  1549. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1550. #endif
  1551. static struct platform_driver serial_omap_driver = {
  1552. .probe = serial_omap_probe,
  1553. .remove = serial_omap_remove,
  1554. .driver = {
  1555. .name = DRIVER_NAME,
  1556. .pm = &serial_omap_dev_pm_ops,
  1557. .of_match_table = of_match_ptr(omap_serial_of_match),
  1558. },
  1559. };
  1560. static int __init serial_omap_init(void)
  1561. {
  1562. int ret;
  1563. ret = uart_register_driver(&serial_omap_reg);
  1564. if (ret != 0)
  1565. return ret;
  1566. ret = platform_driver_register(&serial_omap_driver);
  1567. if (ret != 0)
  1568. uart_unregister_driver(&serial_omap_reg);
  1569. return ret;
  1570. }
  1571. static void __exit serial_omap_exit(void)
  1572. {
  1573. platform_driver_unregister(&serial_omap_driver);
  1574. uart_unregister_driver(&serial_omap_reg);
  1575. }
  1576. module_init(serial_omap_init);
  1577. module_exit(serial_omap_exit);
  1578. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1579. MODULE_LICENSE("GPL");
  1580. MODULE_AUTHOR("Texas Instruments Inc");