nouveau_drv.h 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. struct nouveau_grctx;
  49. #define MAX_NUM_DCB_ENTRIES 16
  50. #define NOUVEAU_MAX_CHANNEL_NR 128
  51. #define NOUVEAU_MAX_TILE_NR 15
  52. #define NV50_VM_MAX_VRAM (2*1024*1024*1024ULL)
  53. #define NV50_VM_BLOCK (512*1024*1024ULL)
  54. #define NV50_VM_VRAM_NR (NV50_VM_MAX_VRAM / NV50_VM_BLOCK)
  55. struct nouveau_tile_reg {
  56. struct nouveau_fence *fence;
  57. uint32_t addr;
  58. uint32_t size;
  59. bool used;
  60. };
  61. struct nouveau_bo {
  62. struct ttm_buffer_object bo;
  63. struct ttm_placement placement;
  64. u32 placements[3];
  65. u32 busy_placements[3];
  66. struct ttm_bo_kmap_obj kmap;
  67. struct list_head head;
  68. /* protected by ttm_bo_reserve() */
  69. struct drm_file *reserved_by;
  70. struct list_head entry;
  71. int pbbo_index;
  72. bool validate_mapped;
  73. struct nouveau_channel *channel;
  74. bool mappable;
  75. bool no_vm;
  76. uint32_t tile_mode;
  77. uint32_t tile_flags;
  78. struct nouveau_tile_reg *tile;
  79. struct drm_gem_object *gem;
  80. int pin_refcnt;
  81. };
  82. #define nouveau_bo_tile_layout(nvbo) \
  83. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  84. static inline struct nouveau_bo *
  85. nouveau_bo(struct ttm_buffer_object *bo)
  86. {
  87. return container_of(bo, struct nouveau_bo, bo);
  88. }
  89. static inline struct nouveau_bo *
  90. nouveau_gem_object(struct drm_gem_object *gem)
  91. {
  92. return gem ? gem->driver_private : NULL;
  93. }
  94. /* TODO: submit equivalent to TTM generic API upstream? */
  95. static inline void __iomem *
  96. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  97. {
  98. bool is_iomem;
  99. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  100. &nvbo->kmap, &is_iomem);
  101. WARN_ON_ONCE(ioptr && !is_iomem);
  102. return ioptr;
  103. }
  104. enum nouveau_flags {
  105. NV_NFORCE = 0x10000000,
  106. NV_NFORCE2 = 0x20000000
  107. };
  108. #define NVOBJ_ENGINE_SW 0
  109. #define NVOBJ_ENGINE_GR 1
  110. #define NVOBJ_ENGINE_PPP 2
  111. #define NVOBJ_ENGINE_COPY 3
  112. #define NVOBJ_ENGINE_VP 4
  113. #define NVOBJ_ENGINE_CRYPT 5
  114. #define NVOBJ_ENGINE_BSP 6
  115. #define NVOBJ_ENGINE_DISPLAY 0xcafe0001
  116. #define NVOBJ_ENGINE_INT 0xdeadbeef
  117. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  118. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  119. struct nouveau_gpuobj {
  120. struct drm_device *dev;
  121. struct kref refcount;
  122. struct list_head list;
  123. struct drm_mm_node *im_pramin;
  124. struct nouveau_bo *im_backing;
  125. uint32_t *im_backing_suspend;
  126. int im_bound;
  127. uint32_t flags;
  128. u32 size;
  129. u32 pinst;
  130. u32 cinst;
  131. u64 vinst;
  132. uint32_t engine;
  133. uint32_t class;
  134. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  135. void *priv;
  136. };
  137. struct nouveau_page_flip_state {
  138. struct list_head head;
  139. struct drm_pending_vblank_event *event;
  140. int crtc, bpp, pitch, x, y;
  141. uint64_t offset;
  142. };
  143. enum nouveau_channel_mutex_class {
  144. NOUVEAU_UCHANNEL_MUTEX,
  145. NOUVEAU_KCHANNEL_MUTEX
  146. };
  147. struct nouveau_channel {
  148. struct drm_device *dev;
  149. int id;
  150. /* references to the channel data structure */
  151. struct kref ref;
  152. /* users of the hardware channel resources, the hardware
  153. * context will be kicked off when it reaches zero. */
  154. atomic_t users;
  155. struct mutex mutex;
  156. /* owner of this fifo */
  157. struct drm_file *file_priv;
  158. /* mapping of the fifo itself */
  159. struct drm_local_map *map;
  160. /* mapping of the regs controling the fifo */
  161. void __iomem *user;
  162. uint32_t user_get;
  163. uint32_t user_put;
  164. /* Fencing */
  165. struct {
  166. /* lock protects the pending list only */
  167. spinlock_t lock;
  168. struct list_head pending;
  169. uint32_t sequence;
  170. uint32_t sequence_ack;
  171. atomic_t last_sequence_irq;
  172. } fence;
  173. /* DMA push buffer */
  174. struct nouveau_gpuobj *pushbuf;
  175. struct nouveau_bo *pushbuf_bo;
  176. uint32_t pushbuf_base;
  177. /* Notifier memory */
  178. struct nouveau_bo *notifier_bo;
  179. struct drm_mm notifier_heap;
  180. /* PFIFO context */
  181. struct nouveau_gpuobj *ramfc;
  182. struct nouveau_gpuobj *cache;
  183. /* PGRAPH context */
  184. /* XXX may be merge 2 pointers as private data ??? */
  185. struct nouveau_gpuobj *ramin_grctx;
  186. struct nouveau_gpuobj *crypt_ctx;
  187. void *pgraph_ctx;
  188. /* NV50 VM */
  189. struct nouveau_gpuobj *vm_pd;
  190. struct nouveau_gpuobj *vm_gart_pt;
  191. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  192. /* Objects */
  193. struct nouveau_gpuobj *ramin; /* Private instmem */
  194. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  195. struct nouveau_ramht *ramht; /* Hash table */
  196. /* GPU object info for stuff used in-kernel (mm_enabled) */
  197. uint32_t m2mf_ntfy;
  198. uint32_t vram_handle;
  199. uint32_t gart_handle;
  200. bool accel_done;
  201. /* Push buffer state (only for drm's channel on !mm_enabled) */
  202. struct {
  203. int max;
  204. int free;
  205. int cur;
  206. int put;
  207. /* access via pushbuf_bo */
  208. int ib_base;
  209. int ib_max;
  210. int ib_free;
  211. int ib_put;
  212. } dma;
  213. uint32_t sw_subchannel[8];
  214. struct {
  215. struct nouveau_gpuobj *vblsem;
  216. uint32_t vblsem_head;
  217. uint32_t vblsem_offset;
  218. uint32_t vblsem_rval;
  219. struct list_head vbl_wait;
  220. struct list_head flip;
  221. } nvsw;
  222. struct {
  223. bool active;
  224. char name[32];
  225. struct drm_info_list info;
  226. } debugfs;
  227. };
  228. struct nouveau_instmem_engine {
  229. void *priv;
  230. int (*init)(struct drm_device *dev);
  231. void (*takedown)(struct drm_device *dev);
  232. int (*suspend)(struct drm_device *dev);
  233. void (*resume)(struct drm_device *dev);
  234. int (*populate)(struct drm_device *, struct nouveau_gpuobj *,
  235. u32 *size, u32 align);
  236. void (*clear)(struct drm_device *, struct nouveau_gpuobj *);
  237. int (*bind)(struct drm_device *, struct nouveau_gpuobj *);
  238. int (*unbind)(struct drm_device *, struct nouveau_gpuobj *);
  239. void (*flush)(struct drm_device *);
  240. };
  241. struct nouveau_mc_engine {
  242. int (*init)(struct drm_device *dev);
  243. void (*takedown)(struct drm_device *dev);
  244. };
  245. struct nouveau_timer_engine {
  246. int (*init)(struct drm_device *dev);
  247. void (*takedown)(struct drm_device *dev);
  248. uint64_t (*read)(struct drm_device *dev);
  249. };
  250. struct nouveau_fb_engine {
  251. int num_tiles;
  252. int (*init)(struct drm_device *dev);
  253. void (*takedown)(struct drm_device *dev);
  254. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  255. uint32_t size, uint32_t pitch);
  256. };
  257. struct nouveau_fifo_engine {
  258. int channels;
  259. struct nouveau_gpuobj *playlist[2];
  260. int cur_playlist;
  261. int (*init)(struct drm_device *);
  262. void (*takedown)(struct drm_device *);
  263. void (*disable)(struct drm_device *);
  264. void (*enable)(struct drm_device *);
  265. bool (*reassign)(struct drm_device *, bool enable);
  266. bool (*cache_pull)(struct drm_device *dev, bool enable);
  267. int (*channel_id)(struct drm_device *);
  268. int (*create_context)(struct nouveau_channel *);
  269. void (*destroy_context)(struct nouveau_channel *);
  270. int (*load_context)(struct nouveau_channel *);
  271. int (*unload_context)(struct drm_device *);
  272. void (*tlb_flush)(struct drm_device *dev);
  273. };
  274. struct nouveau_pgraph_engine {
  275. bool accel_blocked;
  276. bool registered;
  277. int grctx_size;
  278. /* NV2x/NV3x context table (0x400780) */
  279. struct nouveau_gpuobj *ctx_table;
  280. int (*init)(struct drm_device *);
  281. void (*takedown)(struct drm_device *);
  282. void (*fifo_access)(struct drm_device *, bool);
  283. struct nouveau_channel *(*channel)(struct drm_device *);
  284. int (*create_context)(struct nouveau_channel *);
  285. void (*destroy_context)(struct nouveau_channel *);
  286. int (*load_context)(struct nouveau_channel *);
  287. int (*unload_context)(struct drm_device *);
  288. void (*tlb_flush)(struct drm_device *dev);
  289. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  290. uint32_t size, uint32_t pitch);
  291. };
  292. struct nouveau_display_engine {
  293. int (*early_init)(struct drm_device *);
  294. void (*late_takedown)(struct drm_device *);
  295. int (*create)(struct drm_device *);
  296. int (*init)(struct drm_device *);
  297. void (*destroy)(struct drm_device *);
  298. };
  299. struct nouveau_gpio_engine {
  300. int (*init)(struct drm_device *);
  301. void (*takedown)(struct drm_device *);
  302. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  303. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  304. void (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  305. };
  306. struct nouveau_pm_voltage_level {
  307. u8 voltage;
  308. u8 vid;
  309. };
  310. struct nouveau_pm_voltage {
  311. bool supported;
  312. u8 vid_mask;
  313. struct nouveau_pm_voltage_level *level;
  314. int nr_level;
  315. };
  316. #define NOUVEAU_PM_MAX_LEVEL 8
  317. struct nouveau_pm_level {
  318. struct device_attribute dev_attr;
  319. char name[32];
  320. int id;
  321. u32 core;
  322. u32 memory;
  323. u32 shader;
  324. u32 unk05;
  325. u8 voltage;
  326. u8 fanspeed;
  327. u16 memscript;
  328. };
  329. struct nouveau_pm_temp_sensor_constants {
  330. u16 offset_constant;
  331. s16 offset_mult;
  332. u16 offset_div;
  333. u16 slope_mult;
  334. u16 slope_div;
  335. };
  336. struct nouveau_pm_threshold_temp {
  337. s16 critical;
  338. s16 down_clock;
  339. s16 fan_boost;
  340. };
  341. struct nouveau_pm_memtiming {
  342. u32 reg_100220;
  343. u32 reg_100224;
  344. u32 reg_100228;
  345. u32 reg_10022c;
  346. u32 reg_100230;
  347. u32 reg_100234;
  348. u32 reg_100238;
  349. u32 reg_10023c;
  350. };
  351. struct nouveau_pm_memtimings {
  352. bool supported;
  353. struct nouveau_pm_memtiming *timing;
  354. int nr_timing;
  355. };
  356. struct nouveau_pm_engine {
  357. struct nouveau_pm_voltage voltage;
  358. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  359. int nr_perflvl;
  360. struct nouveau_pm_memtimings memtimings;
  361. struct nouveau_pm_temp_sensor_constants sensor_constants;
  362. struct nouveau_pm_threshold_temp threshold_temp;
  363. struct nouveau_pm_level boot;
  364. struct nouveau_pm_level *cur;
  365. struct device *hwmon;
  366. struct notifier_block acpi_nb;
  367. int (*clock_get)(struct drm_device *, u32 id);
  368. void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
  369. u32 id, int khz);
  370. void (*clock_set)(struct drm_device *, void *);
  371. int (*voltage_get)(struct drm_device *);
  372. int (*voltage_set)(struct drm_device *, int voltage);
  373. int (*fanspeed_get)(struct drm_device *);
  374. int (*fanspeed_set)(struct drm_device *, int fanspeed);
  375. int (*temp_get)(struct drm_device *);
  376. };
  377. struct nouveau_crypt_engine {
  378. bool registered;
  379. int (*init)(struct drm_device *);
  380. void (*takedown)(struct drm_device *);
  381. int (*create_context)(struct nouveau_channel *);
  382. void (*destroy_context)(struct nouveau_channel *);
  383. void (*tlb_flush)(struct drm_device *dev);
  384. };
  385. struct nouveau_engine {
  386. struct nouveau_instmem_engine instmem;
  387. struct nouveau_mc_engine mc;
  388. struct nouveau_timer_engine timer;
  389. struct nouveau_fb_engine fb;
  390. struct nouveau_pgraph_engine graph;
  391. struct nouveau_fifo_engine fifo;
  392. struct nouveau_display_engine display;
  393. struct nouveau_gpio_engine gpio;
  394. struct nouveau_pm_engine pm;
  395. struct nouveau_crypt_engine crypt;
  396. };
  397. struct nouveau_pll_vals {
  398. union {
  399. struct {
  400. #ifdef __BIG_ENDIAN
  401. uint8_t N1, M1, N2, M2;
  402. #else
  403. uint8_t M1, N1, M2, N2;
  404. #endif
  405. };
  406. struct {
  407. uint16_t NM1, NM2;
  408. } __attribute__((packed));
  409. };
  410. int log2P;
  411. int refclk;
  412. };
  413. enum nv04_fp_display_regs {
  414. FP_DISPLAY_END,
  415. FP_TOTAL,
  416. FP_CRTC,
  417. FP_SYNC_START,
  418. FP_SYNC_END,
  419. FP_VALID_START,
  420. FP_VALID_END
  421. };
  422. struct nv04_crtc_reg {
  423. unsigned char MiscOutReg;
  424. uint8_t CRTC[0xa0];
  425. uint8_t CR58[0x10];
  426. uint8_t Sequencer[5];
  427. uint8_t Graphics[9];
  428. uint8_t Attribute[21];
  429. unsigned char DAC[768];
  430. /* PCRTC regs */
  431. uint32_t fb_start;
  432. uint32_t crtc_cfg;
  433. uint32_t cursor_cfg;
  434. uint32_t gpio_ext;
  435. uint32_t crtc_830;
  436. uint32_t crtc_834;
  437. uint32_t crtc_850;
  438. uint32_t crtc_eng_ctrl;
  439. /* PRAMDAC regs */
  440. uint32_t nv10_cursync;
  441. struct nouveau_pll_vals pllvals;
  442. uint32_t ramdac_gen_ctrl;
  443. uint32_t ramdac_630;
  444. uint32_t ramdac_634;
  445. uint32_t tv_setup;
  446. uint32_t tv_vtotal;
  447. uint32_t tv_vskew;
  448. uint32_t tv_vsync_delay;
  449. uint32_t tv_htotal;
  450. uint32_t tv_hskew;
  451. uint32_t tv_hsync_delay;
  452. uint32_t tv_hsync_delay2;
  453. uint32_t fp_horiz_regs[7];
  454. uint32_t fp_vert_regs[7];
  455. uint32_t dither;
  456. uint32_t fp_control;
  457. uint32_t dither_regs[6];
  458. uint32_t fp_debug_0;
  459. uint32_t fp_debug_1;
  460. uint32_t fp_debug_2;
  461. uint32_t fp_margin_color;
  462. uint32_t ramdac_8c0;
  463. uint32_t ramdac_a20;
  464. uint32_t ramdac_a24;
  465. uint32_t ramdac_a34;
  466. uint32_t ctv_regs[38];
  467. };
  468. struct nv04_output_reg {
  469. uint32_t output;
  470. int head;
  471. };
  472. struct nv04_mode_state {
  473. struct nv04_crtc_reg crtc_reg[2];
  474. uint32_t pllsel;
  475. uint32_t sel_clk;
  476. };
  477. enum nouveau_card_type {
  478. NV_04 = 0x00,
  479. NV_10 = 0x10,
  480. NV_20 = 0x20,
  481. NV_30 = 0x30,
  482. NV_40 = 0x40,
  483. NV_50 = 0x50,
  484. NV_C0 = 0xc0,
  485. };
  486. struct drm_nouveau_private {
  487. struct drm_device *dev;
  488. /* the card type, takes NV_* as values */
  489. enum nouveau_card_type card_type;
  490. /* exact chipset, derived from NV_PMC_BOOT_0 */
  491. int chipset;
  492. int flags;
  493. void __iomem *mmio;
  494. spinlock_t ramin_lock;
  495. void __iomem *ramin;
  496. u32 ramin_size;
  497. u32 ramin_base;
  498. bool ramin_available;
  499. struct drm_mm ramin_heap;
  500. struct list_head gpuobj_list;
  501. struct list_head classes;
  502. struct nouveau_bo *vga_ram;
  503. /* interrupt handling */
  504. bool msi_enabled;
  505. struct workqueue_struct *wq;
  506. struct work_struct irq_work;
  507. struct work_struct hpd_work;
  508. struct {
  509. spinlock_t lock;
  510. uint32_t hpd0_bits;
  511. uint32_t hpd1_bits;
  512. } hpd_state;
  513. struct list_head vbl_waiting;
  514. struct {
  515. struct drm_global_reference mem_global_ref;
  516. struct ttm_bo_global_ref bo_global_ref;
  517. struct ttm_bo_device bdev;
  518. atomic_t validate_sequence;
  519. } ttm;
  520. struct {
  521. spinlock_t lock;
  522. struct drm_mm heap;
  523. struct nouveau_bo *bo;
  524. } fence;
  525. struct {
  526. spinlock_t lock;
  527. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  528. } channels;
  529. struct nouveau_engine engine;
  530. struct nouveau_channel *channel;
  531. /* For PFIFO and PGRAPH. */
  532. spinlock_t context_switch_lock;
  533. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  534. struct nouveau_ramht *ramht;
  535. struct nouveau_gpuobj *ramfc;
  536. struct nouveau_gpuobj *ramro;
  537. uint32_t ramin_rsvd_vram;
  538. struct {
  539. enum {
  540. NOUVEAU_GART_NONE = 0,
  541. NOUVEAU_GART_AGP,
  542. NOUVEAU_GART_SGDMA
  543. } type;
  544. uint64_t aper_base;
  545. uint64_t aper_size;
  546. uint64_t aper_free;
  547. struct nouveau_gpuobj *sg_ctxdma;
  548. struct page *sg_dummy_page;
  549. dma_addr_t sg_dummy_bus;
  550. } gart_info;
  551. /* nv10-nv40 tiling regions */
  552. struct nouveau_tile_reg tile[NOUVEAU_MAX_TILE_NR];
  553. /* VRAM/fb configuration */
  554. uint64_t vram_size;
  555. uint64_t vram_sys_base;
  556. u32 vram_rblock_size;
  557. uint64_t fb_phys;
  558. uint64_t fb_available_size;
  559. uint64_t fb_mappable_pages;
  560. uint64_t fb_aper_free;
  561. int fb_mtrr;
  562. /* G8x/G9x virtual address space */
  563. uint64_t vm_gart_base;
  564. uint64_t vm_gart_size;
  565. uint64_t vm_vram_base;
  566. uint64_t vm_vram_size;
  567. uint64_t vm_end;
  568. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  569. int vm_vram_pt_nr;
  570. struct nvbios vbios;
  571. struct nv04_mode_state mode_reg;
  572. struct nv04_mode_state saved_reg;
  573. uint32_t saved_vga_font[4][16384];
  574. uint32_t crtc_owner;
  575. uint32_t dac_users[4];
  576. struct nouveau_suspend_resume {
  577. uint32_t *ramin_copy;
  578. } susres;
  579. struct backlight_device *backlight;
  580. struct nouveau_channel *evo;
  581. u32 evo_alloc;
  582. struct {
  583. struct dcb_entry *dcb;
  584. u16 script;
  585. u32 pclk;
  586. } evo_irq;
  587. struct {
  588. struct dentry *channel_root;
  589. } debugfs;
  590. struct nouveau_fbdev *nfbdev;
  591. struct apertures_struct *apertures;
  592. };
  593. static inline struct drm_nouveau_private *
  594. nouveau_private(struct drm_device *dev)
  595. {
  596. return dev->dev_private;
  597. }
  598. static inline struct drm_nouveau_private *
  599. nouveau_bdev(struct ttm_bo_device *bd)
  600. {
  601. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  602. }
  603. static inline int
  604. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  605. {
  606. struct nouveau_bo *prev;
  607. if (!pnvbo)
  608. return -EINVAL;
  609. prev = *pnvbo;
  610. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  611. if (prev) {
  612. struct ttm_buffer_object *bo = &prev->bo;
  613. ttm_bo_unref(&bo);
  614. }
  615. return 0;
  616. }
  617. /* nouveau_drv.c */
  618. extern int nouveau_agpmode;
  619. extern int nouveau_duallink;
  620. extern int nouveau_uscript_lvds;
  621. extern int nouveau_uscript_tmds;
  622. extern int nouveau_vram_pushbuf;
  623. extern int nouveau_vram_notify;
  624. extern int nouveau_fbpercrtc;
  625. extern int nouveau_tv_disable;
  626. extern char *nouveau_tv_norm;
  627. extern int nouveau_reg_debug;
  628. extern char *nouveau_vbios;
  629. extern int nouveau_ignorelid;
  630. extern int nouveau_nofbaccel;
  631. extern int nouveau_noaccel;
  632. extern int nouveau_force_post;
  633. extern int nouveau_override_conntype;
  634. extern char *nouveau_perflvl;
  635. extern int nouveau_perflvl_wr;
  636. extern int nouveau_msi;
  637. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  638. extern int nouveau_pci_resume(struct pci_dev *pdev);
  639. /* nouveau_state.c */
  640. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  641. extern int nouveau_load(struct drm_device *, unsigned long flags);
  642. extern int nouveau_firstopen(struct drm_device *);
  643. extern void nouveau_lastclose(struct drm_device *);
  644. extern int nouveau_unload(struct drm_device *);
  645. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  646. struct drm_file *);
  647. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  648. struct drm_file *);
  649. extern bool nouveau_wait_until(struct drm_device *, uint64_t timeout,
  650. uint32_t reg, uint32_t mask, uint32_t val);
  651. extern bool nouveau_wait_for_idle(struct drm_device *);
  652. extern int nouveau_card_init(struct drm_device *);
  653. /* nouveau_mem.c */
  654. extern int nouveau_mem_vram_init(struct drm_device *);
  655. extern void nouveau_mem_vram_fini(struct drm_device *);
  656. extern int nouveau_mem_gart_init(struct drm_device *);
  657. extern void nouveau_mem_gart_fini(struct drm_device *);
  658. extern int nouveau_mem_init_agp(struct drm_device *);
  659. extern int nouveau_mem_reset_agp(struct drm_device *);
  660. extern void nouveau_mem_close(struct drm_device *);
  661. extern struct nouveau_tile_reg *nv10_mem_set_tiling(struct drm_device *dev,
  662. uint32_t addr,
  663. uint32_t size,
  664. uint32_t pitch);
  665. extern void nv10_mem_expire_tiling(struct drm_device *dev,
  666. struct nouveau_tile_reg *tile,
  667. struct nouveau_fence *fence);
  668. extern int nv50_mem_vm_bind_linear(struct drm_device *, uint64_t virt,
  669. uint32_t size, uint32_t flags,
  670. uint64_t phys);
  671. extern void nv50_mem_vm_unbind(struct drm_device *, uint64_t virt,
  672. uint32_t size);
  673. /* nouveau_notifier.c */
  674. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  675. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  676. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  677. int cout, uint32_t *offset);
  678. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  679. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  680. struct drm_file *);
  681. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  682. struct drm_file *);
  683. /* nouveau_channel.c */
  684. extern struct drm_ioctl_desc nouveau_ioctls[];
  685. extern int nouveau_max_ioctl;
  686. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  687. extern int nouveau_channel_alloc(struct drm_device *dev,
  688. struct nouveau_channel **chan,
  689. struct drm_file *file_priv,
  690. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  691. extern struct nouveau_channel *
  692. nouveau_channel_get_unlocked(struct nouveau_channel *);
  693. extern struct nouveau_channel *
  694. nouveau_channel_get(struct drm_device *, struct drm_file *, int id);
  695. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  696. extern void nouveau_channel_put(struct nouveau_channel **);
  697. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  698. struct nouveau_channel **pchan);
  699. /* nouveau_object.c */
  700. #define NVOBJ_CLASS(d,c,e) do { \
  701. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  702. if (ret) \
  703. return ret; \
  704. } while(0)
  705. #define NVOBJ_MTHD(d,c,m,e) do { \
  706. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  707. if (ret) \
  708. return ret; \
  709. } while(0)
  710. extern int nouveau_gpuobj_early_init(struct drm_device *);
  711. extern int nouveau_gpuobj_init(struct drm_device *);
  712. extern void nouveau_gpuobj_takedown(struct drm_device *);
  713. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  714. extern void nouveau_gpuobj_suspend_cleanup(struct drm_device *dev);
  715. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  716. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  717. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  718. int (*exec)(struct nouveau_channel *,
  719. u32 class, u32 mthd, u32 data));
  720. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  721. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  722. uint32_t vram_h, uint32_t tt_h);
  723. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  724. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  725. uint32_t size, int align, uint32_t flags,
  726. struct nouveau_gpuobj **);
  727. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  728. struct nouveau_gpuobj **);
  729. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  730. u32 size, u32 flags,
  731. struct nouveau_gpuobj **);
  732. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  733. uint64_t offset, uint64_t size, int access,
  734. int target, struct nouveau_gpuobj **);
  735. extern int nouveau_gpuobj_gart_dma_new(struct nouveau_channel *,
  736. uint64_t offset, uint64_t size,
  737. int access, struct nouveau_gpuobj **,
  738. uint32_t *o_ret);
  739. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, int class,
  740. struct nouveau_gpuobj **);
  741. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  742. struct drm_file *);
  743. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  744. struct drm_file *);
  745. /* nouveau_irq.c */
  746. extern int nouveau_irq_init(struct drm_device *);
  747. extern void nouveau_irq_fini(struct drm_device *);
  748. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  749. extern void nouveau_irq_preinstall(struct drm_device *);
  750. extern int nouveau_irq_postinstall(struct drm_device *);
  751. extern void nouveau_irq_uninstall(struct drm_device *);
  752. /* nouveau_sgdma.c */
  753. extern int nouveau_sgdma_init(struct drm_device *);
  754. extern void nouveau_sgdma_takedown(struct drm_device *);
  755. extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
  756. uint32_t *page);
  757. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  758. /* nouveau_debugfs.c */
  759. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  760. extern int nouveau_debugfs_init(struct drm_minor *);
  761. extern void nouveau_debugfs_takedown(struct drm_minor *);
  762. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  763. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  764. #else
  765. static inline int
  766. nouveau_debugfs_init(struct drm_minor *minor)
  767. {
  768. return 0;
  769. }
  770. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  771. {
  772. }
  773. static inline int
  774. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  775. {
  776. return 0;
  777. }
  778. static inline void
  779. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  780. {
  781. }
  782. #endif
  783. /* nouveau_dma.c */
  784. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  785. extern int nouveau_dma_init(struct nouveau_channel *);
  786. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  787. /* nouveau_acpi.c */
  788. #define ROM_BIOS_PAGE 4096
  789. #if defined(CONFIG_ACPI)
  790. void nouveau_register_dsm_handler(void);
  791. void nouveau_unregister_dsm_handler(void);
  792. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  793. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  794. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  795. #else
  796. static inline void nouveau_register_dsm_handler(void) {}
  797. static inline void nouveau_unregister_dsm_handler(void) {}
  798. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  799. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  800. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  801. #endif
  802. /* nouveau_backlight.c */
  803. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  804. extern int nouveau_backlight_init(struct drm_device *);
  805. extern void nouveau_backlight_exit(struct drm_device *);
  806. #else
  807. static inline int nouveau_backlight_init(struct drm_device *dev)
  808. {
  809. return 0;
  810. }
  811. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  812. #endif
  813. /* nouveau_bios.c */
  814. extern int nouveau_bios_init(struct drm_device *);
  815. extern void nouveau_bios_takedown(struct drm_device *dev);
  816. extern int nouveau_run_vbios_init(struct drm_device *);
  817. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  818. struct dcb_entry *);
  819. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  820. enum dcb_gpio_tag);
  821. extern struct dcb_connector_table_entry *
  822. nouveau_bios_connector_entry(struct drm_device *, int index);
  823. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  824. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  825. struct pll_lims *);
  826. extern int nouveau_bios_run_display_table(struct drm_device *,
  827. struct dcb_entry *,
  828. uint32_t script, int pxclk);
  829. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  830. int *length);
  831. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  832. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  833. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  834. bool *dl, bool *if_is_24bit);
  835. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  836. int head, int pxclk);
  837. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  838. enum LVDS_script, int pxclk);
  839. /* nouveau_ttm.c */
  840. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  841. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  842. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  843. /* nouveau_dp.c */
  844. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  845. uint8_t *data, int data_nr);
  846. bool nouveau_dp_detect(struct drm_encoder *);
  847. bool nouveau_dp_link_train(struct drm_encoder *);
  848. /* nv04_fb.c */
  849. extern int nv04_fb_init(struct drm_device *);
  850. extern void nv04_fb_takedown(struct drm_device *);
  851. /* nv10_fb.c */
  852. extern int nv10_fb_init(struct drm_device *);
  853. extern void nv10_fb_takedown(struct drm_device *);
  854. extern void nv10_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  855. uint32_t, uint32_t);
  856. /* nv30_fb.c */
  857. extern int nv30_fb_init(struct drm_device *);
  858. extern void nv30_fb_takedown(struct drm_device *);
  859. /* nv40_fb.c */
  860. extern int nv40_fb_init(struct drm_device *);
  861. extern void nv40_fb_takedown(struct drm_device *);
  862. extern void nv40_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  863. uint32_t, uint32_t);
  864. /* nv50_fb.c */
  865. extern int nv50_fb_init(struct drm_device *);
  866. extern void nv50_fb_takedown(struct drm_device *);
  867. extern void nv50_fb_vm_trap(struct drm_device *, int display, const char *);
  868. /* nvc0_fb.c */
  869. extern int nvc0_fb_init(struct drm_device *);
  870. extern void nvc0_fb_takedown(struct drm_device *);
  871. /* nv04_fifo.c */
  872. extern int nv04_fifo_init(struct drm_device *);
  873. extern void nv04_fifo_disable(struct drm_device *);
  874. extern void nv04_fifo_enable(struct drm_device *);
  875. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  876. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  877. extern int nv04_fifo_channel_id(struct drm_device *);
  878. extern int nv04_fifo_create_context(struct nouveau_channel *);
  879. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  880. extern int nv04_fifo_load_context(struct nouveau_channel *);
  881. extern int nv04_fifo_unload_context(struct drm_device *);
  882. /* nv10_fifo.c */
  883. extern int nv10_fifo_init(struct drm_device *);
  884. extern int nv10_fifo_channel_id(struct drm_device *);
  885. extern int nv10_fifo_create_context(struct nouveau_channel *);
  886. extern int nv10_fifo_load_context(struct nouveau_channel *);
  887. extern int nv10_fifo_unload_context(struct drm_device *);
  888. /* nv40_fifo.c */
  889. extern int nv40_fifo_init(struct drm_device *);
  890. extern int nv40_fifo_create_context(struct nouveau_channel *);
  891. extern int nv40_fifo_load_context(struct nouveau_channel *);
  892. extern int nv40_fifo_unload_context(struct drm_device *);
  893. /* nv50_fifo.c */
  894. extern int nv50_fifo_init(struct drm_device *);
  895. extern void nv50_fifo_takedown(struct drm_device *);
  896. extern int nv50_fifo_channel_id(struct drm_device *);
  897. extern int nv50_fifo_create_context(struct nouveau_channel *);
  898. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  899. extern int nv50_fifo_load_context(struct nouveau_channel *);
  900. extern int nv50_fifo_unload_context(struct drm_device *);
  901. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  902. /* nvc0_fifo.c */
  903. extern int nvc0_fifo_init(struct drm_device *);
  904. extern void nvc0_fifo_takedown(struct drm_device *);
  905. extern void nvc0_fifo_disable(struct drm_device *);
  906. extern void nvc0_fifo_enable(struct drm_device *);
  907. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  908. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  909. extern int nvc0_fifo_channel_id(struct drm_device *);
  910. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  911. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  912. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  913. extern int nvc0_fifo_unload_context(struct drm_device *);
  914. /* nv04_graph.c */
  915. extern int nv04_graph_init(struct drm_device *);
  916. extern void nv04_graph_takedown(struct drm_device *);
  917. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  918. extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
  919. extern int nv04_graph_create_context(struct nouveau_channel *);
  920. extern void nv04_graph_destroy_context(struct nouveau_channel *);
  921. extern int nv04_graph_load_context(struct nouveau_channel *);
  922. extern int nv04_graph_unload_context(struct drm_device *);
  923. extern void nv04_graph_context_switch(struct drm_device *);
  924. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  925. u32 class, u32 mthd, u32 data);
  926. /* nv10_graph.c */
  927. extern int nv10_graph_init(struct drm_device *);
  928. extern void nv10_graph_takedown(struct drm_device *);
  929. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  930. extern int nv10_graph_create_context(struct nouveau_channel *);
  931. extern void nv10_graph_destroy_context(struct nouveau_channel *);
  932. extern int nv10_graph_load_context(struct nouveau_channel *);
  933. extern int nv10_graph_unload_context(struct drm_device *);
  934. extern void nv10_graph_context_switch(struct drm_device *);
  935. extern void nv10_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  936. uint32_t, uint32_t);
  937. /* nv20_graph.c */
  938. extern int nv20_graph_create_context(struct nouveau_channel *);
  939. extern void nv20_graph_destroy_context(struct nouveau_channel *);
  940. extern int nv20_graph_load_context(struct nouveau_channel *);
  941. extern int nv20_graph_unload_context(struct drm_device *);
  942. extern int nv20_graph_init(struct drm_device *);
  943. extern void nv20_graph_takedown(struct drm_device *);
  944. extern int nv30_graph_init(struct drm_device *);
  945. extern void nv20_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  946. uint32_t, uint32_t);
  947. /* nv40_graph.c */
  948. extern int nv40_graph_init(struct drm_device *);
  949. extern void nv40_graph_takedown(struct drm_device *);
  950. extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
  951. extern int nv40_graph_create_context(struct nouveau_channel *);
  952. extern void nv40_graph_destroy_context(struct nouveau_channel *);
  953. extern int nv40_graph_load_context(struct nouveau_channel *);
  954. extern int nv40_graph_unload_context(struct drm_device *);
  955. extern void nv40_grctx_init(struct nouveau_grctx *);
  956. extern void nv40_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  957. uint32_t, uint32_t);
  958. /* nv50_graph.c */
  959. extern int nv50_graph_init(struct drm_device *);
  960. extern void nv50_graph_takedown(struct drm_device *);
  961. extern void nv50_graph_fifo_access(struct drm_device *, bool);
  962. extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
  963. extern int nv50_graph_create_context(struct nouveau_channel *);
  964. extern void nv50_graph_destroy_context(struct nouveau_channel *);
  965. extern int nv50_graph_load_context(struct nouveau_channel *);
  966. extern int nv50_graph_unload_context(struct drm_device *);
  967. extern void nv50_graph_context_switch(struct drm_device *);
  968. extern int nv50_grctx_init(struct nouveau_grctx *);
  969. extern void nv50_graph_tlb_flush(struct drm_device *dev);
  970. extern void nv86_graph_tlb_flush(struct drm_device *dev);
  971. /* nvc0_graph.c */
  972. extern int nvc0_graph_init(struct drm_device *);
  973. extern void nvc0_graph_takedown(struct drm_device *);
  974. extern void nvc0_graph_fifo_access(struct drm_device *, bool);
  975. extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *);
  976. extern int nvc0_graph_create_context(struct nouveau_channel *);
  977. extern void nvc0_graph_destroy_context(struct nouveau_channel *);
  978. extern int nvc0_graph_load_context(struct nouveau_channel *);
  979. extern int nvc0_graph_unload_context(struct drm_device *);
  980. /* nv84_crypt.c */
  981. extern int nv84_crypt_init(struct drm_device *dev);
  982. extern void nv84_crypt_fini(struct drm_device *dev);
  983. extern int nv84_crypt_create_context(struct nouveau_channel *);
  984. extern void nv84_crypt_destroy_context(struct nouveau_channel *);
  985. extern void nv84_crypt_tlb_flush(struct drm_device *dev);
  986. /* nv04_instmem.c */
  987. extern int nv04_instmem_init(struct drm_device *);
  988. extern void nv04_instmem_takedown(struct drm_device *);
  989. extern int nv04_instmem_suspend(struct drm_device *);
  990. extern void nv04_instmem_resume(struct drm_device *);
  991. extern int nv04_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  992. u32 *size, u32 align);
  993. extern void nv04_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  994. extern int nv04_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  995. extern int nv04_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  996. extern void nv04_instmem_flush(struct drm_device *);
  997. /* nv50_instmem.c */
  998. extern int nv50_instmem_init(struct drm_device *);
  999. extern void nv50_instmem_takedown(struct drm_device *);
  1000. extern int nv50_instmem_suspend(struct drm_device *);
  1001. extern void nv50_instmem_resume(struct drm_device *);
  1002. extern int nv50_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  1003. u32 *size, u32 align);
  1004. extern void nv50_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  1005. extern int nv50_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  1006. extern int nv50_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  1007. extern void nv50_instmem_flush(struct drm_device *);
  1008. extern void nv84_instmem_flush(struct drm_device *);
  1009. extern void nv50_vm_flush(struct drm_device *, int engine);
  1010. /* nvc0_instmem.c */
  1011. extern int nvc0_instmem_init(struct drm_device *);
  1012. extern void nvc0_instmem_takedown(struct drm_device *);
  1013. extern int nvc0_instmem_suspend(struct drm_device *);
  1014. extern void nvc0_instmem_resume(struct drm_device *);
  1015. extern int nvc0_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  1016. u32 *size, u32 align);
  1017. extern void nvc0_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  1018. extern int nvc0_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  1019. extern int nvc0_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  1020. extern void nvc0_instmem_flush(struct drm_device *);
  1021. /* nv04_mc.c */
  1022. extern int nv04_mc_init(struct drm_device *);
  1023. extern void nv04_mc_takedown(struct drm_device *);
  1024. /* nv40_mc.c */
  1025. extern int nv40_mc_init(struct drm_device *);
  1026. extern void nv40_mc_takedown(struct drm_device *);
  1027. /* nv50_mc.c */
  1028. extern int nv50_mc_init(struct drm_device *);
  1029. extern void nv50_mc_takedown(struct drm_device *);
  1030. /* nv04_timer.c */
  1031. extern int nv04_timer_init(struct drm_device *);
  1032. extern uint64_t nv04_timer_read(struct drm_device *);
  1033. extern void nv04_timer_takedown(struct drm_device *);
  1034. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1035. unsigned long arg);
  1036. /* nv04_dac.c */
  1037. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1038. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1039. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1040. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1041. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1042. /* nv04_dfp.c */
  1043. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1044. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1045. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1046. int head, bool dl);
  1047. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1048. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1049. /* nv04_tv.c */
  1050. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1051. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1052. /* nv17_tv.c */
  1053. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1054. /* nv04_display.c */
  1055. extern int nv04_display_early_init(struct drm_device *);
  1056. extern void nv04_display_late_takedown(struct drm_device *);
  1057. extern int nv04_display_create(struct drm_device *);
  1058. extern int nv04_display_init(struct drm_device *);
  1059. extern void nv04_display_destroy(struct drm_device *);
  1060. /* nv04_crtc.c */
  1061. extern int nv04_crtc_create(struct drm_device *, int index);
  1062. /* nouveau_bo.c */
  1063. extern struct ttm_bo_driver nouveau_bo_driver;
  1064. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  1065. int size, int align, uint32_t flags,
  1066. uint32_t tile_mode, uint32_t tile_flags,
  1067. bool no_vm, bool mappable, struct nouveau_bo **);
  1068. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1069. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1070. extern int nouveau_bo_map(struct nouveau_bo *);
  1071. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1072. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1073. uint32_t busy);
  1074. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1075. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1076. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1077. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1078. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1079. /* nouveau_fence.c */
  1080. struct nouveau_fence;
  1081. extern int nouveau_fence_init(struct drm_device *);
  1082. extern void nouveau_fence_fini(struct drm_device *);
  1083. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1084. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1085. extern void nouveau_fence_update(struct nouveau_channel *);
  1086. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1087. bool emit);
  1088. extern int nouveau_fence_emit(struct nouveau_fence *);
  1089. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1090. void (*work)(void *priv, bool signalled),
  1091. void *priv);
  1092. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1093. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1094. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1095. extern int __nouveau_fence_flush(void *obj, void *arg);
  1096. extern void __nouveau_fence_unref(void **obj);
  1097. extern void *__nouveau_fence_ref(void *obj);
  1098. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1099. {
  1100. return __nouveau_fence_signalled(obj, NULL);
  1101. }
  1102. static inline int
  1103. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1104. {
  1105. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1106. }
  1107. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1108. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1109. {
  1110. return __nouveau_fence_flush(obj, NULL);
  1111. }
  1112. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1113. {
  1114. __nouveau_fence_unref((void **)obj);
  1115. }
  1116. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1117. {
  1118. return __nouveau_fence_ref(obj);
  1119. }
  1120. /* nouveau_gem.c */
  1121. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  1122. int size, int align, uint32_t flags,
  1123. uint32_t tile_mode, uint32_t tile_flags,
  1124. bool no_vm, bool mappable, struct nouveau_bo **);
  1125. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1126. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1127. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1128. struct drm_file *);
  1129. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1130. struct drm_file *);
  1131. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1132. struct drm_file *);
  1133. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1134. struct drm_file *);
  1135. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1136. struct drm_file *);
  1137. /* nouveau_display.c */
  1138. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1139. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1140. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1141. struct drm_pending_vblank_event *event);
  1142. int nouveau_finish_page_flip(struct nouveau_channel *,
  1143. struct nouveau_page_flip_state *);
  1144. /* nv10_gpio.c */
  1145. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1146. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1147. /* nv50_gpio.c */
  1148. int nv50_gpio_init(struct drm_device *dev);
  1149. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1150. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1151. void nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1152. /* nv50_calc. */
  1153. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1154. int *N1, int *M1, int *N2, int *M2, int *P);
  1155. int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
  1156. int clk, int *N, int *fN, int *M, int *P);
  1157. #ifndef ioread32_native
  1158. #ifdef __BIG_ENDIAN
  1159. #define ioread16_native ioread16be
  1160. #define iowrite16_native iowrite16be
  1161. #define ioread32_native ioread32be
  1162. #define iowrite32_native iowrite32be
  1163. #else /* def __BIG_ENDIAN */
  1164. #define ioread16_native ioread16
  1165. #define iowrite16_native iowrite16
  1166. #define ioread32_native ioread32
  1167. #define iowrite32_native iowrite32
  1168. #endif /* def __BIG_ENDIAN else */
  1169. #endif /* !ioread32_native */
  1170. /* channel control reg access */
  1171. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1172. {
  1173. return ioread32_native(chan->user + reg);
  1174. }
  1175. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1176. unsigned reg, u32 val)
  1177. {
  1178. iowrite32_native(val, chan->user + reg);
  1179. }
  1180. /* register access */
  1181. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1182. {
  1183. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1184. return ioread32_native(dev_priv->mmio + reg);
  1185. }
  1186. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1187. {
  1188. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1189. iowrite32_native(val, dev_priv->mmio + reg);
  1190. }
  1191. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1192. {
  1193. u32 tmp = nv_rd32(dev, reg);
  1194. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1195. return tmp;
  1196. }
  1197. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1198. {
  1199. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1200. return ioread8(dev_priv->mmio + reg);
  1201. }
  1202. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1203. {
  1204. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1205. iowrite8(val, dev_priv->mmio + reg);
  1206. }
  1207. #define nv_wait(dev, reg, mask, val) \
  1208. nouveau_wait_until(dev, 2000000000ULL, (reg), (mask), (val))
  1209. /* PRAMIN access */
  1210. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1211. {
  1212. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1213. return ioread32_native(dev_priv->ramin + offset);
  1214. }
  1215. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1216. {
  1217. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1218. iowrite32_native(val, dev_priv->ramin + offset);
  1219. }
  1220. /* object access */
  1221. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1222. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1223. /*
  1224. * Logging
  1225. * Argument d is (struct drm_device *).
  1226. */
  1227. #define NV_PRINTK(level, d, fmt, arg...) \
  1228. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1229. pci_name(d->pdev), ##arg)
  1230. #ifndef NV_DEBUG_NOTRACE
  1231. #define NV_DEBUG(d, fmt, arg...) do { \
  1232. if (drm_debug & DRM_UT_DRIVER) { \
  1233. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1234. __LINE__, ##arg); \
  1235. } \
  1236. } while (0)
  1237. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1238. if (drm_debug & DRM_UT_KMS) { \
  1239. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1240. __LINE__, ##arg); \
  1241. } \
  1242. } while (0)
  1243. #else
  1244. #define NV_DEBUG(d, fmt, arg...) do { \
  1245. if (drm_debug & DRM_UT_DRIVER) \
  1246. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1247. } while (0)
  1248. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1249. if (drm_debug & DRM_UT_KMS) \
  1250. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1251. } while (0)
  1252. #endif
  1253. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1254. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1255. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1256. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1257. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1258. /* nouveau_reg_debug bitmask */
  1259. enum {
  1260. NOUVEAU_REG_DEBUG_MC = 0x1,
  1261. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1262. NOUVEAU_REG_DEBUG_FB = 0x4,
  1263. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1264. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1265. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1266. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1267. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1268. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1269. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1270. };
  1271. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1272. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1273. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1274. } while (0)
  1275. static inline bool
  1276. nv_two_heads(struct drm_device *dev)
  1277. {
  1278. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1279. const int impl = dev->pci_device & 0x0ff0;
  1280. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1281. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1282. return true;
  1283. return false;
  1284. }
  1285. static inline bool
  1286. nv_gf4_disp_arch(struct drm_device *dev)
  1287. {
  1288. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1289. }
  1290. static inline bool
  1291. nv_two_reg_pll(struct drm_device *dev)
  1292. {
  1293. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1294. const int impl = dev->pci_device & 0x0ff0;
  1295. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1296. return true;
  1297. return false;
  1298. }
  1299. static inline bool
  1300. nv_match_device(struct drm_device *dev, unsigned device,
  1301. unsigned sub_vendor, unsigned sub_device)
  1302. {
  1303. return dev->pdev->device == device &&
  1304. dev->pdev->subsystem_vendor == sub_vendor &&
  1305. dev->pdev->subsystem_device == sub_device;
  1306. }
  1307. #define NV_SW 0x0000506e
  1308. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1309. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1310. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1311. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1312. #define NV_SW_YIELD 0x00000080
  1313. #define NV_SW_DMA_VBLSEM 0x0000018c
  1314. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1315. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1316. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1317. #define NV_SW_PAGE_FLIP 0x00000500
  1318. #endif /* __NOUVEAU_DRV_H__ */