wifi.h 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __RTL_WIFI_H__
  30. #define __RTL_WIFI_H__
  31. #include <linux/sched.h>
  32. #include <linux/firmware.h>
  33. #include <linux/version.h>
  34. #include <linux/etherdevice.h>
  35. #include <net/mac80211.h>
  36. #include "debug.h"
  37. #define RF_CHANGE_BY_INIT 0
  38. #define RF_CHANGE_BY_IPS BIT(28)
  39. #define RF_CHANGE_BY_PS BIT(29)
  40. #define RF_CHANGE_BY_HW BIT(30)
  41. #define RF_CHANGE_BY_SW BIT(31)
  42. #define IQK_ADDA_REG_NUM 16
  43. #define IQK_MAC_REG_NUM 4
  44. #define MAX_KEY_LEN 61
  45. #define KEY_BUF_SIZE 5
  46. /* QoS related. */
  47. /*aci: 0x00 Best Effort*/
  48. /*aci: 0x01 Background*/
  49. /*aci: 0x10 Video*/
  50. /*aci: 0x11 Voice*/
  51. /*Max: define total number.*/
  52. #define AC0_BE 0
  53. #define AC1_BK 1
  54. #define AC2_VI 2
  55. #define AC3_VO 3
  56. #define AC_MAX 4
  57. #define QOS_QUEUE_NUM 4
  58. #define RTL_MAC80211_NUM_QUEUE 5
  59. #define QBSS_LOAD_SIZE 5
  60. #define MAX_WMMELE_LENGTH 64
  61. /*slot time for 11g. */
  62. #define RTL_SLOT_TIME_9 9
  63. #define RTL_SLOT_TIME_20 20
  64. /*related with tcp/ip. */
  65. /*if_ehther.h*/
  66. #define ETH_P_PAE 0x888E /*Port Access Entity (IEEE 802.1X) */
  67. #define ETH_P_IP 0x0800 /*Internet Protocol packet */
  68. #define ETH_P_ARP 0x0806 /*Address Resolution packet */
  69. #define SNAP_SIZE 6
  70. #define PROTOC_TYPE_SIZE 2
  71. /*related with 802.11 frame*/
  72. #define MAC80211_3ADDR_LEN 24
  73. #define MAC80211_4ADDR_LEN 30
  74. enum intf_type {
  75. INTF_PCI = 0,
  76. INTF_USB = 1,
  77. };
  78. enum radio_path {
  79. RF90_PATH_A = 0,
  80. RF90_PATH_B = 1,
  81. RF90_PATH_C = 2,
  82. RF90_PATH_D = 3,
  83. };
  84. enum rt_eeprom_type {
  85. EEPROM_93C46,
  86. EEPROM_93C56,
  87. EEPROM_BOOT_EFUSE,
  88. };
  89. enum rtl_status {
  90. RTL_STATUS_INTERFACE_START = 0,
  91. };
  92. enum hardware_type {
  93. HARDWARE_TYPE_RTL8192E,
  94. HARDWARE_TYPE_RTL8192U,
  95. HARDWARE_TYPE_RTL8192SE,
  96. HARDWARE_TYPE_RTL8192SU,
  97. HARDWARE_TYPE_RTL8192CE,
  98. HARDWARE_TYPE_RTL8192CU,
  99. HARDWARE_TYPE_RTL8192DE,
  100. HARDWARE_TYPE_RTL8192DU,
  101. /*keep it last*/
  102. HARDWARE_TYPE_NUM
  103. };
  104. enum scan_operation_backup_opt {
  105. SCAN_OPT_BACKUP = 0,
  106. SCAN_OPT_RESTORE,
  107. SCAN_OPT_MAX
  108. };
  109. /*RF state.*/
  110. enum rf_pwrstate {
  111. ERFON,
  112. ERFSLEEP,
  113. ERFOFF
  114. };
  115. struct bb_reg_def {
  116. u32 rfintfs;
  117. u32 rfintfi;
  118. u32 rfintfo;
  119. u32 rfintfe;
  120. u32 rf3wire_offset;
  121. u32 rflssi_select;
  122. u32 rftxgain_stage;
  123. u32 rfhssi_para1;
  124. u32 rfhssi_para2;
  125. u32 rfswitch_control;
  126. u32 rfagc_control1;
  127. u32 rfagc_control2;
  128. u32 rfrxiq_imbalance;
  129. u32 rfrx_afe;
  130. u32 rftxiq_imbalance;
  131. u32 rftx_afe;
  132. u32 rflssi_readback;
  133. u32 rflssi_readbackpi;
  134. };
  135. enum io_type {
  136. IO_CMD_PAUSE_DM_BY_SCAN = 0,
  137. IO_CMD_RESUME_DM_BY_SCAN = 1,
  138. };
  139. enum hw_variables {
  140. HW_VAR_ETHER_ADDR,
  141. HW_VAR_MULTICAST_REG,
  142. HW_VAR_BASIC_RATE,
  143. HW_VAR_BSSID,
  144. HW_VAR_MEDIA_STATUS,
  145. HW_VAR_SECURITY_CONF,
  146. HW_VAR_BEACON_INTERVAL,
  147. HW_VAR_ATIM_WINDOW,
  148. HW_VAR_LISTEN_INTERVAL,
  149. HW_VAR_CS_COUNTER,
  150. HW_VAR_DEFAULTKEY0,
  151. HW_VAR_DEFAULTKEY1,
  152. HW_VAR_DEFAULTKEY2,
  153. HW_VAR_DEFAULTKEY3,
  154. HW_VAR_SIFS,
  155. HW_VAR_DIFS,
  156. HW_VAR_EIFS,
  157. HW_VAR_SLOT_TIME,
  158. HW_VAR_ACK_PREAMBLE,
  159. HW_VAR_CW_CONFIG,
  160. HW_VAR_CW_VALUES,
  161. HW_VAR_RATE_FALLBACK_CONTROL,
  162. HW_VAR_CONTENTION_WINDOW,
  163. HW_VAR_RETRY_COUNT,
  164. HW_VAR_TR_SWITCH,
  165. HW_VAR_COMMAND,
  166. HW_VAR_WPA_CONFIG,
  167. HW_VAR_AMPDU_MIN_SPACE,
  168. HW_VAR_SHORTGI_DENSITY,
  169. HW_VAR_AMPDU_FACTOR,
  170. HW_VAR_MCS_RATE_AVAILABLE,
  171. HW_VAR_AC_PARAM,
  172. HW_VAR_ACM_CTRL,
  173. HW_VAR_DIS_Req_Qsize,
  174. HW_VAR_CCX_CHNL_LOAD,
  175. HW_VAR_CCX_NOISE_HISTOGRAM,
  176. HW_VAR_CCX_CLM_NHM,
  177. HW_VAR_TxOPLimit,
  178. HW_VAR_TURBO_MODE,
  179. HW_VAR_RF_STATE,
  180. HW_VAR_RF_OFF_BY_HW,
  181. HW_VAR_BUS_SPEED,
  182. HW_VAR_SET_DEV_POWER,
  183. HW_VAR_RCR,
  184. HW_VAR_RATR_0,
  185. HW_VAR_RRSR,
  186. HW_VAR_CPU_RST,
  187. HW_VAR_CECHK_BSSID,
  188. HW_VAR_LBK_MODE,
  189. HW_VAR_AES_11N_FIX,
  190. HW_VAR_USB_RX_AGGR,
  191. HW_VAR_USER_CONTROL_TURBO_MODE,
  192. HW_VAR_RETRY_LIMIT,
  193. HW_VAR_INIT_TX_RATE,
  194. HW_VAR_TX_RATE_REG,
  195. HW_VAR_EFUSE_USAGE,
  196. HW_VAR_EFUSE_BYTES,
  197. HW_VAR_AUTOLOAD_STATUS,
  198. HW_VAR_RF_2R_DISABLE,
  199. HW_VAR_SET_RPWM,
  200. HW_VAR_H2C_FW_PWRMODE,
  201. HW_VAR_H2C_FW_JOINBSSRPT,
  202. HW_VAR_FW_PSMODE_STATUS,
  203. HW_VAR_1X1_RECV_COMBINE,
  204. HW_VAR_STOP_SEND_BEACON,
  205. HW_VAR_TSF_TIMER,
  206. HW_VAR_IO_CMD,
  207. HW_VAR_RF_RECOVERY,
  208. HW_VAR_H2C_FW_UPDATE_GTK,
  209. HW_VAR_WF_MASK,
  210. HW_VAR_WF_CRC,
  211. HW_VAR_WF_IS_MAC_ADDR,
  212. HW_VAR_H2C_FW_OFFLOAD,
  213. HW_VAR_RESET_WFCRC,
  214. HW_VAR_HANDLE_FW_C2H,
  215. HW_VAR_DL_FW_RSVD_PAGE,
  216. HW_VAR_AID,
  217. HW_VAR_HW_SEQ_ENABLE,
  218. HW_VAR_CORRECT_TSF,
  219. HW_VAR_BCN_VALID,
  220. HW_VAR_FWLPS_RF_ON,
  221. HW_VAR_DUAL_TSF_RST,
  222. HW_VAR_SWITCH_EPHY_WoWLAN,
  223. HW_VAR_INT_MIGRATION,
  224. HW_VAR_INT_AC,
  225. HW_VAR_RF_TIMING,
  226. HW_VAR_MRC,
  227. HW_VAR_MGT_FILTER,
  228. HW_VAR_CTRL_FILTER,
  229. HW_VAR_DATA_FILTER,
  230. };
  231. enum _RT_MEDIA_STATUS {
  232. RT_MEDIA_DISCONNECT = 0,
  233. RT_MEDIA_CONNECT = 1
  234. };
  235. enum rt_oem_id {
  236. RT_CID_DEFAULT = 0,
  237. RT_CID_8187_ALPHA0 = 1,
  238. RT_CID_8187_SERCOMM_PS = 2,
  239. RT_CID_8187_HW_LED = 3,
  240. RT_CID_8187_NETGEAR = 4,
  241. RT_CID_WHQL = 5,
  242. RT_CID_819x_CAMEO = 6,
  243. RT_CID_819x_RUNTOP = 7,
  244. RT_CID_819x_Senao = 8,
  245. RT_CID_TOSHIBA = 9,
  246. RT_CID_819x_Netcore = 10,
  247. RT_CID_Nettronix = 11,
  248. RT_CID_DLINK = 12,
  249. RT_CID_PRONET = 13,
  250. RT_CID_COREGA = 14,
  251. RT_CID_819x_ALPHA = 15,
  252. RT_CID_819x_Sitecom = 16,
  253. RT_CID_CCX = 17,
  254. RT_CID_819x_Lenovo = 18,
  255. RT_CID_819x_QMI = 19,
  256. RT_CID_819x_Edimax_Belkin = 20,
  257. RT_CID_819x_Sercomm_Belkin = 21,
  258. RT_CID_819x_CAMEO1 = 22,
  259. RT_CID_819x_MSI = 23,
  260. RT_CID_819x_Acer = 24,
  261. RT_CID_819x_HP = 27,
  262. RT_CID_819x_CLEVO = 28,
  263. RT_CID_819x_Arcadyan_Belkin = 29,
  264. RT_CID_819x_SAMSUNG = 30,
  265. RT_CID_819x_WNC_COREGA = 31,
  266. RT_CID_819x_Foxcoon = 32,
  267. RT_CID_819x_DELL = 33,
  268. };
  269. enum hw_descs {
  270. HW_DESC_OWN,
  271. HW_DESC_RXOWN,
  272. HW_DESC_TX_NEXTDESC_ADDR,
  273. HW_DESC_TXBUFF_ADDR,
  274. HW_DESC_RXBUFF_ADDR,
  275. HW_DESC_RXPKT_LEN,
  276. HW_DESC_RXERO,
  277. };
  278. enum prime_sc {
  279. PRIME_CHNL_OFFSET_DONT_CARE = 0,
  280. PRIME_CHNL_OFFSET_LOWER = 1,
  281. PRIME_CHNL_OFFSET_UPPER = 2,
  282. };
  283. enum rf_type {
  284. RF_1T1R = 0,
  285. RF_1T2R = 1,
  286. RF_2T2R = 2,
  287. };
  288. enum ht_channel_width {
  289. HT_CHANNEL_WIDTH_20 = 0,
  290. HT_CHANNEL_WIDTH_20_40 = 1,
  291. };
  292. /* Ref: 802.11i sepc D10.0 7.3.2.25.1
  293. Cipher Suites Encryption Algorithms */
  294. enum rt_enc_alg {
  295. NO_ENCRYPTION = 0,
  296. WEP40_ENCRYPTION = 1,
  297. TKIP_ENCRYPTION = 2,
  298. RSERVED_ENCRYPTION = 3,
  299. AESCCMP_ENCRYPTION = 4,
  300. WEP104_ENCRYPTION = 5,
  301. };
  302. enum rtl_hal_state {
  303. _HAL_STATE_STOP = 0,
  304. _HAL_STATE_START = 1,
  305. };
  306. enum rtl_var_map {
  307. /*reg map */
  308. SYS_ISO_CTRL = 0,
  309. SYS_FUNC_EN,
  310. SYS_CLK,
  311. MAC_RCR_AM,
  312. MAC_RCR_AB,
  313. MAC_RCR_ACRC32,
  314. MAC_RCR_ACF,
  315. MAC_RCR_AAP,
  316. /*efuse map */
  317. EFUSE_TEST,
  318. EFUSE_CTRL,
  319. EFUSE_CLK,
  320. EFUSE_CLK_CTRL,
  321. EFUSE_PWC_EV12V,
  322. EFUSE_FEN_ELDR,
  323. EFUSE_LOADER_CLK_EN,
  324. EFUSE_ANA8M,
  325. EFUSE_HWSET_MAX_SIZE,
  326. /*CAM map */
  327. RWCAM,
  328. WCAMI,
  329. RCAMO,
  330. CAMDBG,
  331. SECR,
  332. SEC_CAM_NONE,
  333. SEC_CAM_WEP40,
  334. SEC_CAM_TKIP,
  335. SEC_CAM_AES,
  336. SEC_CAM_WEP104,
  337. /*IMR map */
  338. RTL_IMR_BCNDMAINT6, /*Beacon DMA Interrupt 6 */
  339. RTL_IMR_BCNDMAINT5, /*Beacon DMA Interrupt 5 */
  340. RTL_IMR_BCNDMAINT4, /*Beacon DMA Interrupt 4 */
  341. RTL_IMR_BCNDMAINT3, /*Beacon DMA Interrupt 3 */
  342. RTL_IMR_BCNDMAINT2, /*Beacon DMA Interrupt 2 */
  343. RTL_IMR_BCNDMAINT1, /*Beacon DMA Interrupt 1 */
  344. RTL_IMR_BCNDOK8, /*Beacon Queue DMA OK Interrup 8 */
  345. RTL_IMR_BCNDOK7, /*Beacon Queue DMA OK Interrup 7 */
  346. RTL_IMR_BCNDOK6, /*Beacon Queue DMA OK Interrup 6 */
  347. RTL_IMR_BCNDOK5, /*Beacon Queue DMA OK Interrup 5 */
  348. RTL_IMR_BCNDOK4, /*Beacon Queue DMA OK Interrup 4 */
  349. RTL_IMR_BCNDOK3, /*Beacon Queue DMA OK Interrup 3 */
  350. RTL_IMR_BCNDOK2, /*Beacon Queue DMA OK Interrup 2 */
  351. RTL_IMR_BCNDOK1, /*Beacon Queue DMA OK Interrup 1 */
  352. RTL_IMR_TIMEOUT2, /*Timeout interrupt 2 */
  353. RTL_IMR_TIMEOUT1, /*Timeout interrupt 1 */
  354. RTL_IMR_TXFOVW, /*Transmit FIFO Overflow */
  355. RTL_IMR_PSTIMEOUT, /*Power save time out interrupt */
  356. RTL_IMR_BcnInt, /*Beacon DMA Interrupt 0 */
  357. RTL_IMR_RXFOVW, /*Receive FIFO Overflow */
  358. RTL_IMR_RDU, /*Receive Descriptor Unavailable */
  359. RTL_IMR_ATIMEND, /*For 92C,ATIM Window End Interrupt */
  360. RTL_IMR_BDOK, /*Beacon Queue DMA OK Interrup */
  361. RTL_IMR_HIGHDOK, /*High Queue DMA OK Interrupt */
  362. RTL_IMR_TBDOK, /*Transmit Beacon OK interrup */
  363. RTL_IMR_MGNTDOK, /*Management Queue DMA OK Interrupt */
  364. RTL_IMR_TBDER, /*For 92C,Transmit Beacon Error Interrupt */
  365. RTL_IMR_BKDOK, /*AC_BK DMA OK Interrupt */
  366. RTL_IMR_BEDOK, /*AC_BE DMA OK Interrupt */
  367. RTL_IMR_VIDOK, /*AC_VI DMA OK Interrupt */
  368. RTL_IMR_VODOK, /*AC_VO DMA Interrupt */
  369. RTL_IMR_ROK, /*Receive DMA OK Interrupt */
  370. RTL_IBSS_INT_MASKS, /*(RTL_IMR_BcnInt|RTL_IMR_TBDOK|RTL_IMR_TBDER)*/
  371. /*CCK Rates, TxHT = 0 */
  372. RTL_RC_CCK_RATE1M,
  373. RTL_RC_CCK_RATE2M,
  374. RTL_RC_CCK_RATE5_5M,
  375. RTL_RC_CCK_RATE11M,
  376. /*OFDM Rates, TxHT = 0 */
  377. RTL_RC_OFDM_RATE6M,
  378. RTL_RC_OFDM_RATE9M,
  379. RTL_RC_OFDM_RATE12M,
  380. RTL_RC_OFDM_RATE18M,
  381. RTL_RC_OFDM_RATE24M,
  382. RTL_RC_OFDM_RATE36M,
  383. RTL_RC_OFDM_RATE48M,
  384. RTL_RC_OFDM_RATE54M,
  385. RTL_RC_HT_RATEMCS7,
  386. RTL_RC_HT_RATEMCS15,
  387. /*keep it last */
  388. RTL_VAR_MAP_MAX,
  389. };
  390. /*Firmware PS mode for control LPS.*/
  391. enum _fw_ps_mode {
  392. FW_PS_ACTIVE_MODE = 0,
  393. FW_PS_MIN_MODE = 1,
  394. FW_PS_MAX_MODE = 2,
  395. FW_PS_DTIM_MODE = 3,
  396. FW_PS_VOIP_MODE = 4,
  397. FW_PS_UAPSD_WMM_MODE = 5,
  398. FW_PS_UAPSD_MODE = 6,
  399. FW_PS_IBSS_MODE = 7,
  400. FW_PS_WWLAN_MODE = 8,
  401. FW_PS_PM_Radio_Off = 9,
  402. FW_PS_PM_Card_Disable = 10,
  403. };
  404. enum rt_psmode {
  405. EACTIVE, /*Active/Continuous access. */
  406. EMAXPS, /*Max power save mode. */
  407. EFASTPS, /*Fast power save mode. */
  408. EAUTOPS, /*Auto power save mode. */
  409. };
  410. /*LED related.*/
  411. enum led_ctl_mode {
  412. LED_CTL_POWER_ON = 1,
  413. LED_CTL_LINK = 2,
  414. LED_CTL_NO_LINK = 3,
  415. LED_CTL_TX = 4,
  416. LED_CTL_RX = 5,
  417. LED_CTL_SITE_SURVEY = 6,
  418. LED_CTL_POWER_OFF = 7,
  419. LED_CTL_START_TO_LINK = 8,
  420. LED_CTL_START_WPS = 9,
  421. LED_CTL_STOP_WPS = 10,
  422. };
  423. enum rtl_led_pin {
  424. LED_PIN_GPIO0,
  425. LED_PIN_LED0,
  426. LED_PIN_LED1,
  427. LED_PIN_LED2
  428. };
  429. /*QoS related.*/
  430. /*acm implementation method.*/
  431. enum acm_method {
  432. eAcmWay0_SwAndHw = 0,
  433. eAcmWay1_HW = 1,
  434. eAcmWay2_SW = 2,
  435. };
  436. /*aci/aifsn Field.
  437. Ref: WMM spec 2.2.2: WME Parameter Element, p.12.*/
  438. union aci_aifsn {
  439. u8 char_data;
  440. struct {
  441. u8 aifsn:4;
  442. u8 acm:1;
  443. u8 aci:2;
  444. u8 reserved:1;
  445. } f; /* Field */
  446. };
  447. /*mlme related.*/
  448. enum wireless_mode {
  449. WIRELESS_MODE_UNKNOWN = 0x00,
  450. WIRELESS_MODE_A = 0x01,
  451. WIRELESS_MODE_B = 0x02,
  452. WIRELESS_MODE_G = 0x04,
  453. WIRELESS_MODE_AUTO = 0x08,
  454. WIRELESS_MODE_N_24G = 0x10,
  455. WIRELESS_MODE_N_5G = 0x20
  456. };
  457. enum ratr_table_mode {
  458. RATR_INX_WIRELESS_NGB = 0,
  459. RATR_INX_WIRELESS_NG = 1,
  460. RATR_INX_WIRELESS_NB = 2,
  461. RATR_INX_WIRELESS_N = 3,
  462. RATR_INX_WIRELESS_GB = 4,
  463. RATR_INX_WIRELESS_G = 5,
  464. RATR_INX_WIRELESS_B = 6,
  465. RATR_INX_WIRELESS_MC = 7,
  466. RATR_INX_WIRELESS_A = 8,
  467. };
  468. enum rtl_link_state {
  469. MAC80211_NOLINK = 0,
  470. MAC80211_LINKING = 1,
  471. MAC80211_LINKED = 2,
  472. MAC80211_LINKED_SCANNING = 3,
  473. };
  474. enum act_category {
  475. ACT_CAT_QOS = 1,
  476. ACT_CAT_DLS = 2,
  477. ACT_CAT_BA = 3,
  478. ACT_CAT_HT = 7,
  479. ACT_CAT_WMM = 17,
  480. };
  481. enum ba_action {
  482. ACT_ADDBAREQ = 0,
  483. ACT_ADDBARSP = 1,
  484. ACT_DELBA = 2,
  485. };
  486. struct octet_string {
  487. u8 *octet;
  488. u16 length;
  489. };
  490. struct rtl_hdr_3addr {
  491. __le16 frame_ctl;
  492. __le16 duration_id;
  493. u8 addr1[ETH_ALEN];
  494. u8 addr2[ETH_ALEN];
  495. u8 addr3[ETH_ALEN];
  496. __le16 seq_ctl;
  497. u8 payload[0];
  498. } __packed;
  499. struct rtl_info_element {
  500. u8 id;
  501. u8 len;
  502. u8 data[0];
  503. } __packed;
  504. struct rtl_probe_rsp {
  505. struct rtl_hdr_3addr header;
  506. u32 time_stamp[2];
  507. __le16 beacon_interval;
  508. __le16 capability;
  509. /*SSID, supported rates, FH params, DS params,
  510. CF params, IBSS params, TIM (if beacon), RSN */
  511. struct rtl_info_element info_element[0];
  512. } __packed;
  513. /*LED related.*/
  514. /*ledpin Identify how to implement this SW led.*/
  515. struct rtl_led {
  516. void *hw;
  517. enum rtl_led_pin ledpin;
  518. bool b_ledon;
  519. };
  520. struct rtl_led_ctl {
  521. bool bled_opendrain;
  522. struct rtl_led sw_led0;
  523. struct rtl_led sw_led1;
  524. };
  525. struct rtl_qos_parameters {
  526. __le16 cw_min;
  527. __le16 cw_max;
  528. u8 aifs;
  529. u8 flag;
  530. __le16 tx_op;
  531. } __packed;
  532. struct rt_smooth_data {
  533. u32 elements[100]; /*array to store values */
  534. u32 index; /*index to current array to store */
  535. u32 total_num; /*num of valid elements */
  536. u32 total_val; /*sum of valid elements */
  537. };
  538. struct false_alarm_statistics {
  539. u32 cnt_parity_fail;
  540. u32 cnt_rate_illegal;
  541. u32 cnt_crc8_fail;
  542. u32 cnt_mcs_fail;
  543. u32 cnt_ofdm_fail;
  544. u32 cnt_cck_fail;
  545. u32 cnt_all;
  546. };
  547. struct init_gain {
  548. u8 xaagccore1;
  549. u8 xbagccore1;
  550. u8 xcagccore1;
  551. u8 xdagccore1;
  552. u8 cca;
  553. };
  554. struct wireless_stats {
  555. unsigned long txbytesunicast;
  556. unsigned long txbytesmulticast;
  557. unsigned long txbytesbroadcast;
  558. unsigned long rxbytesunicast;
  559. long rx_snr_db[4];
  560. /*Correct smoothed ss in Dbm, only used
  561. in driver to report real power now. */
  562. long recv_signal_power;
  563. long signal_quality;
  564. long last_sigstrength_inpercent;
  565. u32 rssi_calculate_cnt;
  566. /*Transformed, in dbm. Beautified signal
  567. strength for UI, not correct. */
  568. long signal_strength;
  569. u8 rx_rssi_percentage[4];
  570. u8 rx_evm_percentage[2];
  571. struct rt_smooth_data ui_rssi;
  572. struct rt_smooth_data ui_link_quality;
  573. };
  574. struct rate_adaptive {
  575. u8 rate_adaptive_disabled;
  576. u8 ratr_state;
  577. u16 reserve;
  578. u32 high_rssi_thresh_for_ra;
  579. u32 high2low_rssi_thresh_for_ra;
  580. u8 low2high_rssi_thresh_for_ra40m;
  581. u32 low_rssi_thresh_for_ra40M;
  582. u8 low2high_rssi_thresh_for_ra20m;
  583. u32 low_rssi_thresh_for_ra20M;
  584. u32 upper_rssi_threshold_ratr;
  585. u32 middleupper_rssi_threshold_ratr;
  586. u32 middle_rssi_threshold_ratr;
  587. u32 middlelow_rssi_threshold_ratr;
  588. u32 low_rssi_threshold_ratr;
  589. u32 ultralow_rssi_threshold_ratr;
  590. u32 low_rssi_threshold_ratr_40m;
  591. u32 low_rssi_threshold_ratr_20m;
  592. u8 ping_rssi_enable;
  593. u32 ping_rssi_ratr;
  594. u32 ping_rssi_thresh_for_ra;
  595. u32 last_ratr;
  596. u8 pre_ratr_state;
  597. };
  598. struct regd_pair_mapping {
  599. u16 reg_dmnenum;
  600. u16 reg_5ghz_ctl;
  601. u16 reg_2ghz_ctl;
  602. };
  603. struct rtl_regulatory {
  604. char alpha2[2];
  605. u16 country_code;
  606. u16 max_power_level;
  607. u32 tp_scale;
  608. u16 current_rd;
  609. u16 current_rd_ext;
  610. int16_t power_limit;
  611. struct regd_pair_mapping *regpair;
  612. };
  613. struct rtl_rfkill {
  614. bool rfkill_state; /*0 is off, 1 is on */
  615. };
  616. struct rtl_phy {
  617. struct bb_reg_def phyreg_def[4]; /*Radio A/B/C/D */
  618. struct init_gain initgain_backup;
  619. enum io_type current_io_type;
  620. u8 rf_mode;
  621. u8 rf_type;
  622. u8 current_chan_bw;
  623. u8 set_bwmode_inprogress;
  624. u8 sw_chnl_inprogress;
  625. u8 sw_chnl_stage;
  626. u8 sw_chnl_step;
  627. u8 current_channel;
  628. u8 h2c_box_num;
  629. u8 set_io_inprogress;
  630. /*record for power tracking*/
  631. s32 reg_e94;
  632. s32 reg_e9c;
  633. s32 reg_ea4;
  634. s32 reg_eac;
  635. s32 reg_eb4;
  636. s32 reg_ebc;
  637. s32 reg_ec4;
  638. s32 reg_ecc;
  639. u8 rfpienable;
  640. u8 reserve_0;
  641. u16 reserve_1;
  642. u32 reg_c04, reg_c08, reg_874;
  643. u32 adda_backup[16];
  644. u32 iqk_mac_backup[IQK_MAC_REG_NUM];
  645. u32 iqk_bb_backup[10];
  646. bool b_rfpi_enable;
  647. u8 pwrgroup_cnt;
  648. u8 bcck_high_power;
  649. /* 3 groups of pwr diff by rates*/
  650. u32 mcs_txpwrlevel_origoffset[4][16];
  651. u8 default_initialgain[4];
  652. /*the current Tx power level*/
  653. u8 cur_cck_txpwridx;
  654. u8 cur_ofdm24g_txpwridx;
  655. u32 rfreg_chnlval[2];
  656. bool b_apk_done;
  657. /*fsync*/
  658. u8 framesync;
  659. u32 framesync_c34;
  660. u8 num_total_rfpath;
  661. };
  662. #define MAX_TID_COUNT 9
  663. #define RTL_AGG_OFF 0
  664. #define RTL_AGG_ON 1
  665. #define RTL_AGG_EMPTYING_HW_QUEUE_ADDBA 2
  666. #define RTL_AGG_EMPTYING_HW_QUEUE_DELBA 3
  667. struct rtl_ht_agg {
  668. u16 txq_id;
  669. u16 wait_for_ba;
  670. u16 start_idx;
  671. u64 bitmap;
  672. u32 rate_n_flags;
  673. u8 agg_state;
  674. };
  675. struct rtl_tid_data {
  676. u16 seq_number;
  677. struct rtl_ht_agg agg;
  678. };
  679. struct rtl_priv;
  680. struct rtl_io {
  681. struct device *dev;
  682. /*PCI MEM map */
  683. unsigned long pci_mem_end; /*shared mem end */
  684. unsigned long pci_mem_start; /*shared mem start */
  685. /*PCI IO map */
  686. unsigned long pci_base_addr; /*device I/O address */
  687. void (*write8_async) (struct rtl_priv *rtlpriv, u32 addr, u8 val);
  688. void (*write16_async) (struct rtl_priv *rtlpriv, u32 addr, u16 val);
  689. void (*write32_async) (struct rtl_priv *rtlpriv, u32 addr, u32 val);
  690. u8(*read8_sync) (struct rtl_priv *rtlpriv, u32 addr);
  691. u16(*read16_sync) (struct rtl_priv *rtlpriv, u32 addr);
  692. u32(*read32_sync) (struct rtl_priv *rtlpriv, u32 addr);
  693. };
  694. struct rtl_mac {
  695. u8 mac_addr[ETH_ALEN];
  696. u8 mac80211_registered;
  697. u8 beacon_enabled;
  698. u32 tx_ss_num;
  699. u32 rx_ss_num;
  700. struct ieee80211_supported_band bands[IEEE80211_NUM_BANDS];
  701. struct ieee80211_hw *hw;
  702. struct ieee80211_vif *vif;
  703. enum nl80211_iftype opmode;
  704. /*Probe Beacon management */
  705. struct rtl_tid_data tids[MAX_TID_COUNT];
  706. enum rtl_link_state link_state;
  707. int n_channels;
  708. int n_bitrates;
  709. /*filters */
  710. u32 rx_conf;
  711. u16 rx_mgt_filter;
  712. u16 rx_ctrl_filter;
  713. u16 rx_data_filter;
  714. bool act_scanning;
  715. u8 cnt_after_linked;
  716. /*RDG*/ bool rdg_en;
  717. /*AP*/ u8 bssid[6];
  718. u8 mcs[16]; /*16 bytes mcs for HT rates.*/
  719. u32 basic_rates; /*b/g rates*/
  720. u8 ht_enable;
  721. u8 sgi_40;
  722. u8 sgi_20;
  723. u8 bw_40;
  724. u8 mode; /*wireless mode*/
  725. u8 slot_time;
  726. u8 short_preamble;
  727. u8 use_cts_protect;
  728. u8 cur_40_prime_sc;
  729. u8 cur_40_prime_sc_bk;
  730. u64 tsf;
  731. u8 retry_short;
  732. u8 retry_long;
  733. u16 assoc_id;
  734. /*IBSS*/ int beacon_interval;
  735. /*AMPDU*/ u8 min_space_cfg; /*For Min spacing configurations */
  736. u8 max_mss_density;
  737. u8 current_ampdu_factor;
  738. u8 current_ampdu_density;
  739. /*QOS & EDCA */
  740. struct ieee80211_tx_queue_params edca_param[RTL_MAC80211_NUM_QUEUE];
  741. struct rtl_qos_parameters ac[AC_MAX];
  742. };
  743. struct rtl_hal {
  744. struct ieee80211_hw *hw;
  745. enum intf_type interface;
  746. u16 hw_type; /*92c or 92d or 92s and so on */
  747. u8 oem_id;
  748. u8 version; /*version of chip */
  749. u8 state; /*stop 0, start 1 */
  750. /*firmware */
  751. u8 *pfirmware;
  752. bool b_h2c_setinprogress;
  753. u8 last_hmeboxnum;
  754. bool bfw_ready;
  755. /*Reserve page start offset except beacon in TxQ. */
  756. u8 fw_rsvdpage_startoffset;
  757. };
  758. struct rtl_security {
  759. /*default 0 */
  760. bool use_sw_sec;
  761. bool being_setkey;
  762. bool use_defaultkey;
  763. /*Encryption Algorithm for Unicast Packet */
  764. enum rt_enc_alg pairwise_enc_algorithm;
  765. /*Encryption Algorithm for Brocast/Multicast */
  766. enum rt_enc_alg group_enc_algorithm;
  767. /*local Key buffer, indx 0 is for
  768. pairwise key 1-4 is for agoup key. */
  769. u8 key_buf[KEY_BUF_SIZE][MAX_KEY_LEN];
  770. u8 key_len[KEY_BUF_SIZE];
  771. /*The pointer of Pairwise Key,
  772. it always points to KeyBuf[4] */
  773. u8 *pairwise_key;
  774. };
  775. struct rtl_dm {
  776. /*PHY status for DM */
  777. long entry_min_undecoratedsmoothed_pwdb;
  778. long undecorated_smoothed_pwdb; /*out dm */
  779. long entry_max_undecoratedsmoothed_pwdb;
  780. bool b_dm_initialgain_enable;
  781. bool bdynamic_txpower_enable;
  782. bool bcurrent_turbo_edca;
  783. bool bis_any_nonbepkts; /*out dm */
  784. bool bis_cur_rdlstate;
  785. bool btxpower_trackingInit;
  786. bool b_disable_framebursting;
  787. bool b_cck_inch14;
  788. bool btxpower_tracking;
  789. bool b_useramask;
  790. bool brfpath_rxenable[4];
  791. u8 thermalvalue_iqk;
  792. u8 thermalvalue_lck;
  793. u8 thermalvalue;
  794. u8 last_dtp_lvl;
  795. u8 dynamic_txhighpower_lvl; /*Tx high power level */
  796. u8 dm_flag; /*Indicate if each dynamic mechanism's status. */
  797. u8 dm_type;
  798. u8 txpower_track_control;
  799. char ofdm_index[2];
  800. char cck_index;
  801. };
  802. #define EFUSE_MAX_LOGICAL_SIZE 128
  803. struct rtl_efuse {
  804. bool bautoLoad_ok;
  805. bool bootfromefuse;
  806. u16 max_physical_size;
  807. u8 contents[EFUSE_MAX_LOGICAL_SIZE];
  808. u8 efuse_map[2][EFUSE_MAX_LOGICAL_SIZE];
  809. u16 efuse_usedbytes;
  810. u8 efuse_usedpercentage;
  811. u8 autoload_failflag;
  812. short epromtype;
  813. u16 eeprom_vid;
  814. u16 eeprom_did;
  815. u16 eeprom_svid;
  816. u16 eeprom_smid;
  817. u8 eeprom_oemid;
  818. u16 eeprom_channelplan;
  819. u8 eeprom_version;
  820. u8 dev_addr[6];
  821. bool b_txpwr_fromeprom;
  822. u8 eeprom_tssi[2];
  823. u8 eeprom_pwrlimit_ht20[3];
  824. u8 eeprom_pwrlimit_ht40[3];
  825. u8 eeprom_chnlarea_txpwr_cck[2][3];
  826. u8 eeprom_chnlarea_txpwr_ht40_1s[2][3];
  827. u8 eeprom_chnlarea_txpwr_ht40_2sdiif[2][3];
  828. u8 txpwrlevel_cck[2][14];
  829. u8 txpwrlevel_ht40_1s[2][14]; /*For HT 40MHZ pwr */
  830. u8 txpwrlevel_ht40_2s[2][14]; /*For HT 40MHZ pwr */
  831. /*For power group */
  832. u8 pwrgroup_ht20[2][14];
  833. u8 pwrgroup_ht40[2][14];
  834. char txpwr_ht20diff[2][14]; /*HT 20<->40 Pwr diff */
  835. u8 txpwr_legacyhtdiff[2][14]; /*For HT<->legacy pwr diff */
  836. u8 eeprom_regulatory;
  837. u8 eeprom_thermalmeter;
  838. /*ThermalMeter, index 0 for RFIC0, and 1 for RFIC1 */
  839. u8 thermalmeter[2];
  840. u8 legacy_ht_txpowerdiff; /*Legacy to HT rate power diff */
  841. bool b_apk_thermalmeterignore;
  842. };
  843. struct rtl_ps_ctl {
  844. bool set_rfpowerstate_inprogress;
  845. bool b_in_powersavemode;
  846. bool rfchange_inprogress;
  847. bool b_swrf_processing;
  848. bool b_hwradiooff;
  849. u32 last_sleep_jiffies;
  850. u32 last_awake_jiffies;
  851. u32 last_delaylps_stamp_jiffies;
  852. /*
  853. * just for PCIE ASPM
  854. * If it supports ASPM, Offset[560h] = 0x40,
  855. * otherwise Offset[560h] = 0x00.
  856. * */
  857. bool b_support_aspm;
  858. bool b_support_backdoor;
  859. /*for LPS */
  860. enum rt_psmode dot11_psmode; /*Power save mode configured. */
  861. bool b_leisure_ps;
  862. bool b_fwctrl_lps;
  863. u8 fwctrl_psmode;
  864. /*For Fw control LPS mode */
  865. u8 b_reg_fwctrl_lps;
  866. /*Record Fw PS mode status. */
  867. bool b_fw_current_inpsmode;
  868. u8 reg_max_lps_awakeintvl;
  869. bool report_linked;
  870. /*for IPS */
  871. bool b_inactiveps;
  872. u32 rfoff_reason;
  873. /*RF OFF Level */
  874. u32 cur_ps_level;
  875. u32 reg_rfps_level;
  876. /*just for PCIE ASPM */
  877. u8 const_amdpci_aspm;
  878. enum rf_pwrstate inactive_pwrstate;
  879. enum rf_pwrstate rfpwr_state; /*cur power state */
  880. };
  881. struct rtl_stats {
  882. u32 mac_time[2];
  883. s8 rssi;
  884. u8 signal;
  885. u8 noise;
  886. u16 rate; /*in 100 kbps */
  887. u8 received_channel;
  888. u8 control;
  889. u8 mask;
  890. u8 freq;
  891. u16 len;
  892. u64 tsf;
  893. u32 beacon_time;
  894. u8 nic_type;
  895. u16 length;
  896. u8 signalquality; /*in 0-100 index. */
  897. /*
  898. * Real power in dBm for this packet,
  899. * no beautification and aggregation.
  900. * */
  901. s32 recvsignalpower;
  902. s8 rxpower; /*in dBm Translate from PWdB */
  903. u8 signalstrength; /*in 0-100 index. */
  904. u16 b_hwerror:1;
  905. u16 b_crc:1;
  906. u16 b_icv:1;
  907. u16 b_shortpreamble:1;
  908. u16 antenna:1;
  909. u16 decrypted:1;
  910. u16 wakeup:1;
  911. u32 timestamp_low;
  912. u32 timestamp_high;
  913. u8 rx_drvinfo_size;
  914. u8 rx_bufshift;
  915. bool b_isampdu;
  916. bool rx_is40Mhzpacket;
  917. u32 rx_pwdb_all;
  918. u8 rx_mimo_signalstrength[4]; /*in 0~100 index */
  919. s8 rx_mimo_signalquality[2];
  920. bool b_packet_matchbssid;
  921. bool b_is_cck;
  922. bool b_packet_toself;
  923. bool b_packet_beacon; /*for rssi */
  924. char cck_adc_pwdb[4]; /*for rx path selection */
  925. };
  926. struct rt_link_detect {
  927. u32 num_tx_in4period[4];
  928. u32 num_rx_in4period[4];
  929. u32 num_tx_inperiod;
  930. u32 num_rx_inperiod;
  931. bool b_busytraffic;
  932. bool b_higher_busytraffic;
  933. bool b_higher_busyrxtraffic;
  934. };
  935. struct rtl_tcb_desc {
  936. u8 b_packet_bw:1;
  937. u8 b_multicast:1;
  938. u8 b_broadcast:1;
  939. u8 b_rts_stbc:1;
  940. u8 b_rts_enable:1;
  941. u8 b_cts_enable:1;
  942. u8 b_rts_use_shortpreamble:1;
  943. u8 b_rts_use_shortgi:1;
  944. u8 rts_sc:1;
  945. u8 b_rts_bw:1;
  946. u8 rts_rate;
  947. u8 use_shortgi:1;
  948. u8 use_shortpreamble:1;
  949. u8 use_driver_rate:1;
  950. u8 disable_ratefallback:1;
  951. u8 ratr_index;
  952. u8 mac_id;
  953. u8 hw_rate;
  954. };
  955. struct rtl_hal_ops {
  956. int (*init_sw_vars) (struct ieee80211_hw *hw);
  957. void (*deinit_sw_vars) (struct ieee80211_hw *hw);
  958. void (*read_eeprom_info) (struct ieee80211_hw *hw);
  959. void (*interrupt_recognized) (struct ieee80211_hw *hw,
  960. u32 *p_inta, u32 *p_intb);
  961. int (*hw_init) (struct ieee80211_hw *hw);
  962. void (*hw_disable) (struct ieee80211_hw *hw);
  963. void (*enable_interrupt) (struct ieee80211_hw *hw);
  964. void (*disable_interrupt) (struct ieee80211_hw *hw);
  965. int (*set_network_type) (struct ieee80211_hw *hw,
  966. enum nl80211_iftype type);
  967. void (*set_bw_mode) (struct ieee80211_hw *hw,
  968. enum nl80211_channel_type ch_type);
  969. u8(*switch_channel) (struct ieee80211_hw *hw);
  970. void (*set_qos) (struct ieee80211_hw *hw, int aci);
  971. void (*set_bcn_reg) (struct ieee80211_hw *hw);
  972. void (*set_bcn_intv) (struct ieee80211_hw *hw);
  973. void (*update_interrupt_mask) (struct ieee80211_hw *hw,
  974. u32 add_msr, u32 rm_msr);
  975. void (*get_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
  976. void (*set_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
  977. void (*update_rate_table) (struct ieee80211_hw *hw);
  978. void (*update_rate_mask) (struct ieee80211_hw *hw, u8 rssi_level);
  979. void (*fill_tx_desc) (struct ieee80211_hw *hw,
  980. struct ieee80211_hdr *hdr, u8 *pdesc_tx,
  981. struct ieee80211_tx_info *info,
  982. struct sk_buff *skb, unsigned int queue_index);
  983. void (*fill_tx_cmddesc) (struct ieee80211_hw *hw, u8 *pdesc,
  984. bool b_firstseg, bool b_lastseg,
  985. struct sk_buff *skb);
  986. bool(*query_rx_desc) (struct ieee80211_hw *hw,
  987. struct rtl_stats *stats,
  988. struct ieee80211_rx_status *rx_status,
  989. u8 *pdesc, struct sk_buff *skb);
  990. void (*set_channel_access) (struct ieee80211_hw *hw);
  991. bool(*radio_onoff_checking) (struct ieee80211_hw *hw, u8 *valid);
  992. void (*dm_watchdog) (struct ieee80211_hw *hw);
  993. void (*scan_operation_backup) (struct ieee80211_hw *hw, u8 operation);
  994. bool(*set_rf_power_state) (struct ieee80211_hw *hw,
  995. enum rf_pwrstate rfpwr_state);
  996. void (*led_control) (struct ieee80211_hw *hw,
  997. enum led_ctl_mode ledaction);
  998. void (*set_desc) (u8 *pdesc, bool istx, u8 desc_name, u8 *val);
  999. u32(*get_desc) (u8 *pdesc, bool istx, u8 desc_name);
  1000. void (*tx_polling) (struct ieee80211_hw *hw, unsigned int hw_queue);
  1001. void (*enable_hw_sec) (struct ieee80211_hw *hw);
  1002. void (*set_key) (struct ieee80211_hw *hw, u32 key_index,
  1003. u8 *p_macaddr, bool is_group, u8 enc_algo,
  1004. bool is_wepkey, bool clear_all);
  1005. void (*init_sw_leds) (struct ieee80211_hw *hw);
  1006. void (*deinit_sw_leds) (struct ieee80211_hw *hw);
  1007. u32(*get_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask);
  1008. void (*set_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask,
  1009. u32 data);
  1010. u32(*get_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
  1011. u32 regaddr, u32 bitmask);
  1012. void (*set_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
  1013. u32 regaddr, u32 bitmask, u32 data);
  1014. };
  1015. struct rtl_intf_ops {
  1016. /*com */
  1017. int (*adapter_start) (struct ieee80211_hw *hw);
  1018. void (*adapter_stop) (struct ieee80211_hw *hw);
  1019. int (*adapter_tx) (struct ieee80211_hw *hw, struct sk_buff *skb);
  1020. int (*reset_trx_ring) (struct ieee80211_hw *hw);
  1021. /*pci */
  1022. void (*disable_aspm) (struct ieee80211_hw *hw);
  1023. void (*enable_aspm) (struct ieee80211_hw *hw);
  1024. /*usb */
  1025. };
  1026. struct rtl_mod_params {
  1027. /* default: 0 = using hardware encryption */
  1028. int sw_crypto;
  1029. };
  1030. struct rtl_hal_cfg {
  1031. char *name;
  1032. char *fw_name;
  1033. struct rtl_hal_ops *ops;
  1034. struct rtl_mod_params *mod_params;
  1035. /*this map used for some registers or vars
  1036. defined int HAL but used in MAIN */
  1037. u32 maps[RTL_VAR_MAP_MAX];
  1038. };
  1039. struct rtl_locks {
  1040. /* mutex */
  1041. struct mutex conf_mutex;
  1042. /*spin lock */
  1043. spinlock_t ips_lock;
  1044. spinlock_t irq_th_lock;
  1045. spinlock_t h2c_lock;
  1046. spinlock_t rf_ps_lock;
  1047. spinlock_t rf_lock;
  1048. spinlock_t lps_lock;
  1049. };
  1050. struct rtl_works {
  1051. struct ieee80211_hw *hw;
  1052. /*timer */
  1053. struct timer_list watchdog_timer;
  1054. /*task */
  1055. struct tasklet_struct irq_tasklet;
  1056. struct tasklet_struct irq_prepare_bcn_tasklet;
  1057. /*work queue */
  1058. struct workqueue_struct *rtl_wq;
  1059. struct delayed_work watchdog_wq;
  1060. struct delayed_work ips_nic_off_wq;
  1061. };
  1062. struct rtl_debug {
  1063. u32 dbgp_type[DBGP_TYPE_MAX];
  1064. u32 global_debuglevel;
  1065. u64 global_debugcomponents;
  1066. };
  1067. struct rtl_priv {
  1068. struct rtl_locks locks;
  1069. struct rtl_works works;
  1070. struct rtl_mac mac80211;
  1071. struct rtl_hal rtlhal;
  1072. struct rtl_regulatory regd;
  1073. struct rtl_rfkill rfkill;
  1074. struct rtl_io io;
  1075. struct rtl_phy phy;
  1076. struct rtl_dm dm;
  1077. struct rtl_security sec;
  1078. struct rtl_efuse efuse;
  1079. struct rtl_ps_ctl psc;
  1080. struct rate_adaptive ra;
  1081. struct wireless_stats stats;
  1082. struct rt_link_detect link_info;
  1083. struct false_alarm_statistics falsealm_cnt;
  1084. struct rtl_rate_priv *rate_priv;
  1085. struct rtl_debug dbg;
  1086. /*
  1087. *hal_cfg : for diff cards
  1088. *intf_ops : for diff interrface usb/pcie
  1089. */
  1090. struct rtl_hal_cfg *cfg;
  1091. struct rtl_intf_ops *intf_ops;
  1092. /*this var will be set by set_bit,
  1093. and was used to indicate status of
  1094. interface or hardware */
  1095. unsigned long status;
  1096. /*This must be the last item so
  1097. that it points to the data allocated
  1098. beyond this structure like:
  1099. rtl_pci_priv or rtl_usb_priv */
  1100. u8 priv[0];
  1101. };
  1102. #define rtl_priv(hw) (((struct rtl_priv *)(hw)->priv))
  1103. #define rtl_mac(rtlpriv) (&((rtlpriv)->mac80211))
  1104. #define rtl_hal(rtlpriv) (&((rtlpriv)->rtlhal))
  1105. #define rtl_efuse(rtlpriv) (&((rtlpriv)->efuse))
  1106. #define rtl_psc(rtlpriv) (&((rtlpriv)->psc))
  1107. /****************************************
  1108. mem access macro define start
  1109. Call endian free function when
  1110. 1. Read/write packet content.
  1111. 2. Before write integer to IO.
  1112. 3. After read integer from IO.
  1113. ****************************************/
  1114. /* Convert little data endian to host */
  1115. #define EF1BYTE(_val) \
  1116. ((u8)(_val))
  1117. #define EF2BYTE(_val) \
  1118. (le16_to_cpu(_val))
  1119. #define EF4BYTE(_val) \
  1120. (le32_to_cpu(_val))
  1121. /* Read data from memory */
  1122. #define READEF1BYTE(_ptr) \
  1123. EF1BYTE(*((u8 *)(_ptr)))
  1124. #define READEF2BYTE(_ptr) \
  1125. EF2BYTE(*((u16 *)(_ptr)))
  1126. #define READEF4BYTE(_ptr) \
  1127. EF4BYTE(*((u32 *)(_ptr)))
  1128. /* Write data to memory */
  1129. #define WRITEEF1BYTE(_ptr, _val) \
  1130. (*((u8 *)(_ptr))) = EF1BYTE(_val)
  1131. #define WRITEEF2BYTE(_ptr, _val) \
  1132. (*((u16 *)(_ptr))) = EF2BYTE(_val)
  1133. #define WRITEEF4BYTE(_ptr, _val) \
  1134. (*((u32 *)(_ptr))) = EF4BYTE(_val)
  1135. /*Example:
  1136. BIT_LEN_MASK_32(0) => 0x00000000
  1137. BIT_LEN_MASK_32(1) => 0x00000001
  1138. BIT_LEN_MASK_32(2) => 0x00000003
  1139. BIT_LEN_MASK_32(32) => 0xFFFFFFFF*/
  1140. #define BIT_LEN_MASK_32(__bitlen) \
  1141. (0xFFFFFFFF >> (32 - (__bitlen)))
  1142. #define BIT_LEN_MASK_16(__bitlen) \
  1143. (0xFFFF >> (16 - (__bitlen)))
  1144. #define BIT_LEN_MASK_8(__bitlen) \
  1145. (0xFF >> (8 - (__bitlen)))
  1146. /*Example:
  1147. BIT_OFFSET_LEN_MASK_32(0, 2) => 0x00000003
  1148. BIT_OFFSET_LEN_MASK_32(16, 2) => 0x00030000*/
  1149. #define BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen) \
  1150. (BIT_LEN_MASK_32(__bitlen) << (__bitoffset))
  1151. #define BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen) \
  1152. (BIT_LEN_MASK_16(__bitlen) << (__bitoffset))
  1153. #define BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen) \
  1154. (BIT_LEN_MASK_8(__bitlen) << (__bitoffset))
  1155. /*Description:
  1156. Return 4-byte value in host byte ordering from
  1157. 4-byte pointer in little-endian system.*/
  1158. #define LE_P4BYTE_TO_HOST_4BYTE(__pstart) \
  1159. (EF4BYTE(*((u32 *)(__pstart))))
  1160. #define LE_P2BYTE_TO_HOST_2BYTE(__pstart) \
  1161. (EF2BYTE(*((u16 *)(__pstart))))
  1162. #define LE_P1BYTE_TO_HOST_1BYTE(__pstart) \
  1163. (EF1BYTE(*((u8 *)(__pstart))))
  1164. /*Description:
  1165. Translate subfield (continuous bits in little-endian) of 4-byte
  1166. value to host byte ordering.*/
  1167. #define LE_BITS_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
  1168. ( \
  1169. (LE_P4BYTE_TO_HOST_4BYTE(__pstart) >> (__bitoffset)) & \
  1170. BIT_LEN_MASK_32(__bitlen) \
  1171. )
  1172. #define LE_BITS_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
  1173. ( \
  1174. (LE_P2BYTE_TO_HOST_2BYTE(__pstart) >> (__bitoffset)) & \
  1175. BIT_LEN_MASK_16(__bitlen) \
  1176. )
  1177. #define LE_BITS_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
  1178. ( \
  1179. (LE_P1BYTE_TO_HOST_1BYTE(__pstart) >> (__bitoffset)) & \
  1180. BIT_LEN_MASK_8(__bitlen) \
  1181. )
  1182. /*Description:
  1183. Mask subfield (continuous bits in little-endian) of 4-byte value
  1184. and return the result in 4-byte value in host byte ordering.*/
  1185. #define LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
  1186. ( \
  1187. LE_P4BYTE_TO_HOST_4BYTE(__pstart) & \
  1188. (~BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen)) \
  1189. )
  1190. #define LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
  1191. ( \
  1192. LE_P2BYTE_TO_HOST_2BYTE(__pstart) & \
  1193. (~BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen)) \
  1194. )
  1195. #define LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
  1196. ( \
  1197. LE_P1BYTE_TO_HOST_1BYTE(__pstart) & \
  1198. (~BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen)) \
  1199. )
  1200. /*Description:
  1201. Set subfield of little-endian 4-byte value to specified value. */
  1202. #define SET_BITS_TO_LE_4BYTE(__pstart, __bitoffset, __bitlen, __val) \
  1203. *((u32 *)(__pstart)) = EF4BYTE \
  1204. ( \
  1205. LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) | \
  1206. ((((u32)__val) & BIT_LEN_MASK_32(__bitlen)) << (__bitoffset)) \
  1207. );
  1208. #define SET_BITS_TO_LE_2BYTE(__pstart, __bitoffset, __bitlen, __val) \
  1209. *((u16 *)(__pstart)) = EF2BYTE \
  1210. ( \
  1211. LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) | \
  1212. ((((u16)__val) & BIT_LEN_MASK_16(__bitlen)) << (__bitoffset)) \
  1213. );
  1214. #define SET_BITS_TO_LE_1BYTE(__pstart, __bitoffset, __bitlen, __val) \
  1215. *((u8 *)(__pstart)) = EF1BYTE \
  1216. ( \
  1217. LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) | \
  1218. ((((u8)__val) & BIT_LEN_MASK_8(__bitlen)) << (__bitoffset)) \
  1219. );
  1220. /****************************************
  1221. mem access macro define end
  1222. ****************************************/
  1223. #define packet_get_type(_packet) (EF1BYTE((_packet).octet[0]) & 0xFC)
  1224. #define RTL_WATCH_DOG_TIME 2000
  1225. #define MSECS(t) msecs_to_jiffies(t)
  1226. #define WLAN_FC_GET_VERS(fc) ((fc) & IEEE80211_FCTL_VERS)
  1227. #define WLAN_FC_GET_TYPE(fc) ((fc) & IEEE80211_FCTL_FTYPE)
  1228. #define WLAN_FC_GET_STYPE(fc) ((fc) & IEEE80211_FCTL_STYPE)
  1229. #define WLAN_FC_MORE_DATA(fc) ((fc) & IEEE80211_FCTL_MOREDATA)
  1230. #define SEQ_TO_SN(seq) (((seq) & IEEE80211_SCTL_SEQ) >> 4)
  1231. #define SN_TO_SEQ(ssn) (((ssn) << 4) & IEEE80211_SCTL_SEQ)
  1232. #define MAX_SN ((IEEE80211_SCTL_SEQ) >> 4)
  1233. #define RT_RF_OFF_LEVL_ASPM BIT(0) /*PCI ASPM */
  1234. #define RT_RF_OFF_LEVL_CLK_REQ BIT(1) /*PCI clock request */
  1235. #define RT_RF_OFF_LEVL_PCI_D3 BIT(2) /*PCI D3 mode */
  1236. /*NIC halt, re-initialize hw parameters*/
  1237. #define RT_RF_OFF_LEVL_HALT_NIC BIT(3)
  1238. #define RT_RF_OFF_LEVL_FREE_FW BIT(4) /*FW free, re-download the FW */
  1239. #define RT_RF_OFF_LEVL_FW_32K BIT(5) /*FW in 32k */
  1240. /*Always enable ASPM and Clock Req in initialization.*/
  1241. #define RT_RF_PS_LEVEL_ALWAYS_ASPM BIT(6)
  1242. /*When LPS is on, disable 2R if no packet is received or transmittd.*/
  1243. #define RT_RF_LPS_DISALBE_2R BIT(30)
  1244. #define RT_RF_LPS_LEVEL_ASPM BIT(31) /*LPS with ASPM */
  1245. #define RT_IN_PS_LEVEL(ppsc, _ps_flg) \
  1246. ((ppsc->cur_ps_level & _ps_flg) ? true : false)
  1247. #define RT_CLEAR_PS_LEVEL(ppsc, _ps_flg) \
  1248. (ppsc->cur_ps_level &= (~(_ps_flg)))
  1249. #define RT_SET_PS_LEVEL(ppsc, _ps_flg) \
  1250. (ppsc->cur_ps_level |= _ps_flg)
  1251. #define container_of_dwork_rtl(x, y, z) \
  1252. container_of(container_of(x, struct delayed_work, work), y, z)
  1253. #define FILL_OCTET_STRING(_os, _octet, _len) \
  1254. (_os).octet = (u8 *)(_octet); \
  1255. (_os).length = (_len);
  1256. #define CP_MACADDR(des, src) \
  1257. ((des)[0] = (src)[0], (des)[1] = (src)[1],\
  1258. (des)[2] = (src)[2], (des)[3] = (src)[3],\
  1259. (des)[4] = (src)[4], (des)[5] = (src)[5])
  1260. static inline u8 rtl_read_byte(struct rtl_priv *rtlpriv, u32 addr)
  1261. {
  1262. return rtlpriv->io.read8_sync(rtlpriv, addr);
  1263. }
  1264. static inline u16 rtl_read_word(struct rtl_priv *rtlpriv, u32 addr)
  1265. {
  1266. return rtlpriv->io.read16_sync(rtlpriv, addr);
  1267. }
  1268. static inline u32 rtl_read_dword(struct rtl_priv *rtlpriv, u32 addr)
  1269. {
  1270. return rtlpriv->io.read32_sync(rtlpriv, addr);
  1271. }
  1272. static inline void rtl_write_byte(struct rtl_priv *rtlpriv, u32 addr, u8 val8)
  1273. {
  1274. rtlpriv->io.write8_async(rtlpriv, addr, val8);
  1275. }
  1276. static inline void rtl_write_word(struct rtl_priv *rtlpriv, u32 addr, u16 val16)
  1277. {
  1278. rtlpriv->io.write16_async(rtlpriv, addr, val16);
  1279. }
  1280. static inline void rtl_write_dword(struct rtl_priv *rtlpriv,
  1281. u32 addr, u32 val32)
  1282. {
  1283. rtlpriv->io.write32_async(rtlpriv, addr, val32);
  1284. }
  1285. static inline u32 rtl_get_bbreg(struct ieee80211_hw *hw,
  1286. u32 regaddr, u32 bitmask)
  1287. {
  1288. return ((struct rtl_priv *)(hw)->priv)->cfg->ops->get_bbreg(hw,
  1289. regaddr,
  1290. bitmask);
  1291. }
  1292. static inline void rtl_set_bbreg(struct ieee80211_hw *hw, u32 regaddr,
  1293. u32 bitmask, u32 data)
  1294. {
  1295. ((struct rtl_priv *)(hw)->priv)->cfg->ops->set_bbreg(hw,
  1296. regaddr, bitmask,
  1297. data);
  1298. }
  1299. static inline u32 rtl_get_rfreg(struct ieee80211_hw *hw,
  1300. enum radio_path rfpath, u32 regaddr,
  1301. u32 bitmask)
  1302. {
  1303. return ((struct rtl_priv *)(hw)->priv)->cfg->ops->get_rfreg(hw,
  1304. rfpath,
  1305. regaddr,
  1306. bitmask);
  1307. }
  1308. static inline void rtl_set_rfreg(struct ieee80211_hw *hw,
  1309. enum radio_path rfpath, u32 regaddr,
  1310. u32 bitmask, u32 data)
  1311. {
  1312. ((struct rtl_priv *)(hw)->priv)->cfg->ops->set_rfreg(hw,
  1313. rfpath, regaddr,
  1314. bitmask, data);
  1315. }
  1316. static inline bool is_hal_stop(struct rtl_hal *rtlhal)
  1317. {
  1318. return (_HAL_STATE_STOP == rtlhal->state);
  1319. }
  1320. static inline void set_hal_start(struct rtl_hal *rtlhal)
  1321. {
  1322. rtlhal->state = _HAL_STATE_START;
  1323. }
  1324. static inline void set_hal_stop(struct rtl_hal *rtlhal)
  1325. {
  1326. rtlhal->state = _HAL_STATE_STOP;
  1327. }
  1328. static inline u8 get_rf_type(struct rtl_phy *rtlphy)
  1329. {
  1330. return rtlphy->rf_type;
  1331. }
  1332. #endif