hw.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../efuse.h"
  31. #include "../base.h"
  32. #include "../cam.h"
  33. #include "../ps.h"
  34. #include "../pci.h"
  35. #include "reg.h"
  36. #include "def.h"
  37. #include "phy.h"
  38. #include "dm.h"
  39. #include "fw.h"
  40. #include "led.h"
  41. #include "hw.h"
  42. #define LLT_CONFIG 5
  43. static void _rtl92ce_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  44. u8 set_bits, u8 clear_bits)
  45. {
  46. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  47. struct rtl_priv *rtlpriv = rtl_priv(hw);
  48. rtlpci->reg_bcn_ctrl_val |= set_bits;
  49. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  50. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
  51. }
  52. static void _rtl92ce_stop_tx_beacon(struct ieee80211_hw *hw)
  53. {
  54. struct rtl_priv *rtlpriv = rtl_priv(hw);
  55. u8 tmp1byte;
  56. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  57. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  58. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  59. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  60. tmp1byte &= ~(BIT(0));
  61. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  62. }
  63. static void _rtl92ce_resume_tx_beacon(struct ieee80211_hw *hw)
  64. {
  65. struct rtl_priv *rtlpriv = rtl_priv(hw);
  66. u8 tmp1byte;
  67. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  68. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  69. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  70. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  71. tmp1byte |= BIT(0);
  72. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  73. }
  74. static void _rtl92ce_enable_bcn_sub_func(struct ieee80211_hw *hw)
  75. {
  76. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(1));
  77. }
  78. static void _rtl92ce_disable_bcn_sub_func(struct ieee80211_hw *hw)
  79. {
  80. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(1), 0);
  81. }
  82. void rtl92ce_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  83. {
  84. struct rtl_priv *rtlpriv = rtl_priv(hw);
  85. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  86. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  87. switch (variable) {
  88. case HW_VAR_RCR:
  89. *((u32 *) (val)) = rtlpci->receive_config;
  90. break;
  91. case HW_VAR_RF_STATE:
  92. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  93. break;
  94. case HW_VAR_FWLPS_RF_ON:{
  95. enum rf_pwrstate rfState;
  96. u32 val_rcr;
  97. rtlpriv->cfg->ops->get_hw_reg(hw,
  98. HW_VAR_RF_STATE,
  99. (u8 *) (&rfState));
  100. if (rfState == ERFOFF) {
  101. *((bool *) (val)) = true;
  102. } else {
  103. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  104. val_rcr &= 0x00070000;
  105. if (val_rcr)
  106. *((bool *) (val)) = false;
  107. else
  108. *((bool *) (val)) = true;
  109. }
  110. break;
  111. }
  112. case HW_VAR_FW_PSMODE_STATUS:
  113. *((bool *) (val)) = ppsc->b_fw_current_inpsmode;
  114. break;
  115. case HW_VAR_CORRECT_TSF:{
  116. u64 tsf;
  117. u32 *ptsf_low = (u32 *)&tsf;
  118. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  119. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  120. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  121. *((u64 *) (val)) = tsf;
  122. break;
  123. }
  124. case HW_VAR_MGT_FILTER:
  125. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP0);
  126. break;
  127. case HW_VAR_CTRL_FILTER:
  128. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP1);
  129. break;
  130. case HW_VAR_DATA_FILTER:
  131. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP2);
  132. break;
  133. default:
  134. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  135. ("switch case not process\n"));
  136. break;
  137. }
  138. }
  139. void rtl92ce_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  140. {
  141. struct rtl_priv *rtlpriv = rtl_priv(hw);
  142. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  143. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  144. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  145. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  146. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  147. u8 idx;
  148. switch (variable) {
  149. case HW_VAR_ETHER_ADDR:{
  150. for (idx = 0; idx < ETH_ALEN; idx++) {
  151. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  152. val[idx]);
  153. }
  154. break;
  155. }
  156. case HW_VAR_BASIC_RATE:{
  157. u16 b_rate_cfg = ((u16 *) val)[0];
  158. u8 rate_index = 0;
  159. b_rate_cfg = b_rate_cfg & 0x15f;
  160. b_rate_cfg |= 0x01;
  161. rtl_write_byte(rtlpriv, REG_RRSR, b_rate_cfg & 0xff);
  162. rtl_write_byte(rtlpriv, REG_RRSR + 1,
  163. (b_rate_cfg >> 8)&0xff);
  164. while (b_rate_cfg > 0x1) {
  165. b_rate_cfg = (b_rate_cfg >> 1);
  166. rate_index++;
  167. }
  168. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
  169. rate_index);
  170. break;
  171. }
  172. case HW_VAR_BSSID:{
  173. for (idx = 0; idx < ETH_ALEN; idx++) {
  174. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  175. val[idx]);
  176. }
  177. break;
  178. }
  179. case HW_VAR_SIFS:{
  180. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  181. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
  182. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  183. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  184. if (!mac->ht_enable)
  185. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  186. 0x0e0e);
  187. else
  188. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  189. *((u16 *) val));
  190. break;
  191. }
  192. case HW_VAR_SLOT_TIME:{
  193. u8 e_aci;
  194. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  195. ("HW_VAR_SLOT_TIME %x\n", val[0]));
  196. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  197. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  198. rtlpriv->cfg->ops->set_hw_reg(hw,
  199. HW_VAR_AC_PARAM,
  200. (u8 *) (&e_aci));
  201. }
  202. break;
  203. }
  204. case HW_VAR_ACK_PREAMBLE:{
  205. u8 reg_tmp;
  206. u8 short_preamble = (bool) (*(u8 *) val);
  207. reg_tmp = (mac->cur_40_prime_sc) << 5;
  208. if (short_preamble)
  209. reg_tmp |= 0x80;
  210. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
  211. break;
  212. }
  213. case HW_VAR_AMPDU_MIN_SPACE:{
  214. u8 min_spacing_to_set;
  215. u8 sec_min_space;
  216. min_spacing_to_set = *((u8 *) val);
  217. if (min_spacing_to_set <= 7) {
  218. sec_min_space = 0;
  219. if (min_spacing_to_set < sec_min_space)
  220. min_spacing_to_set = sec_min_space;
  221. mac->min_space_cfg = ((mac->min_space_cfg &
  222. 0xf8) |
  223. min_spacing_to_set);
  224. *val = min_spacing_to_set;
  225. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  226. ("Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  227. mac->min_space_cfg));
  228. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  229. mac->min_space_cfg);
  230. }
  231. break;
  232. }
  233. case HW_VAR_SHORTGI_DENSITY:{
  234. u8 density_to_set;
  235. density_to_set = *((u8 *) val);
  236. mac->min_space_cfg |= (density_to_set << 3);
  237. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  238. ("Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  239. mac->min_space_cfg));
  240. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  241. mac->min_space_cfg);
  242. break;
  243. }
  244. case HW_VAR_AMPDU_FACTOR:{
  245. u8 regtoset_normal[4] = { 0x41, 0xa8, 0x72, 0xb9 };
  246. u8 factor_toset;
  247. u8 *p_regtoset = NULL;
  248. u8 index = 0;
  249. p_regtoset = regtoset_normal;
  250. factor_toset = *((u8 *) val);
  251. if (factor_toset <= 3) {
  252. factor_toset = (1 << (factor_toset + 2));
  253. if (factor_toset > 0xf)
  254. factor_toset = 0xf;
  255. for (index = 0; index < 4; index++) {
  256. if ((p_regtoset[index] & 0xf0) >
  257. (factor_toset << 4))
  258. p_regtoset[index] =
  259. (p_regtoset[index] & 0x0f) |
  260. (factor_toset << 4);
  261. if ((p_regtoset[index] & 0x0f) >
  262. factor_toset)
  263. p_regtoset[index] =
  264. (p_regtoset[index] & 0xf0) |
  265. (factor_toset);
  266. rtl_write_byte(rtlpriv,
  267. (REG_AGGLEN_LMT + index),
  268. p_regtoset[index]);
  269. }
  270. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  271. ("Set HW_VAR_AMPDU_FACTOR: %#x\n",
  272. factor_toset));
  273. }
  274. break;
  275. }
  276. case HW_VAR_AC_PARAM:{
  277. u8 e_aci = *((u8 *) val);
  278. u32 u4b_ac_param = 0;
  279. u4b_ac_param |= (u32) mac->ac[e_aci].aifs;
  280. u4b_ac_param |= ((u32) mac->ac[e_aci].cw_min
  281. & 0xF) << AC_PARAM_ECW_MIN_OFFSET;
  282. u4b_ac_param |= ((u32) mac->ac[e_aci].cw_max &
  283. 0xF) << AC_PARAM_ECW_MAX_OFFSET;
  284. u4b_ac_param |= (u32) mac->ac[e_aci].tx_op
  285. << AC_PARAM_TXOP_LIMIT_OFFSET;
  286. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  287. ("queue:%x, ac_param:%x\n", e_aci,
  288. u4b_ac_param));
  289. switch (e_aci) {
  290. case AC1_BK:
  291. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM,
  292. u4b_ac_param);
  293. break;
  294. case AC0_BE:
  295. rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM,
  296. u4b_ac_param);
  297. break;
  298. case AC2_VI:
  299. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM,
  300. u4b_ac_param);
  301. break;
  302. case AC3_VO:
  303. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM,
  304. u4b_ac_param);
  305. break;
  306. default:
  307. RT_ASSERT(false,
  308. ("SetHwReg8185(): invalid aci: %d !\n",
  309. e_aci));
  310. break;
  311. }
  312. if (rtlpci->acm_method != eAcmWay2_SW)
  313. rtlpriv->cfg->ops->set_hw_reg(hw,
  314. HW_VAR_ACM_CTRL,
  315. (u8 *) (&e_aci));
  316. break;
  317. }
  318. case HW_VAR_ACM_CTRL:{
  319. u8 e_aci = *((u8 *) val);
  320. union aci_aifsn *p_aci_aifsn =
  321. (union aci_aifsn *)(&(mac->ac[0].aifs));
  322. u8 acm = p_aci_aifsn->f.acm;
  323. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  324. acm_ctrl =
  325. acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  326. if (acm) {
  327. switch (e_aci) {
  328. case AC0_BE:
  329. acm_ctrl |= AcmHw_BeqEn;
  330. break;
  331. case AC2_VI:
  332. acm_ctrl |= AcmHw_ViqEn;
  333. break;
  334. case AC3_VO:
  335. acm_ctrl |= AcmHw_VoqEn;
  336. break;
  337. default:
  338. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  339. ("HW_VAR_ACM_CTRL acm set "
  340. "failed: eACI is %d\n", acm));
  341. break;
  342. }
  343. } else {
  344. switch (e_aci) {
  345. case AC0_BE:
  346. acm_ctrl &= (~AcmHw_BeqEn);
  347. break;
  348. case AC2_VI:
  349. acm_ctrl &= (~AcmHw_ViqEn);
  350. break;
  351. case AC3_VO:
  352. acm_ctrl &= (~AcmHw_BeqEn);
  353. break;
  354. default:
  355. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  356. ("switch case not process\n"));
  357. break;
  358. }
  359. }
  360. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  361. ("SetHwReg8190pci(): [HW_VAR_ACM_CTRL] "
  362. "Write 0x%X\n", acm_ctrl));
  363. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  364. break;
  365. }
  366. case HW_VAR_RCR:{
  367. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
  368. rtlpci->receive_config = ((u32 *) (val))[0];
  369. break;
  370. }
  371. case HW_VAR_RETRY_LIMIT:{
  372. u8 retry_limit = ((u8 *) (val))[0];
  373. rtl_write_word(rtlpriv, REG_RL,
  374. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  375. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  376. break;
  377. }
  378. case HW_VAR_DUAL_TSF_RST:
  379. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  380. break;
  381. case HW_VAR_EFUSE_BYTES:
  382. rtlefuse->efuse_usedbytes = *((u16 *) val);
  383. break;
  384. case HW_VAR_EFUSE_USAGE:
  385. rtlefuse->efuse_usedpercentage = *((u8 *) val);
  386. break;
  387. case HW_VAR_IO_CMD:
  388. rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
  389. break;
  390. case HW_VAR_WPA_CONFIG:
  391. rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *) val));
  392. break;
  393. case HW_VAR_SET_RPWM:{
  394. u8 rpwm_val;
  395. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  396. udelay(1);
  397. if (rpwm_val & BIT(7)) {
  398. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  399. (*(u8 *) val));
  400. } else {
  401. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  402. ((*(u8 *) val) | BIT(7)));
  403. }
  404. break;
  405. }
  406. case HW_VAR_H2C_FW_PWRMODE:{
  407. u8 psmode = (*(u8 *) val);
  408. if ((psmode != FW_PS_ACTIVE_MODE) &&
  409. (!IS_92C_SERIAL(rtlhal->version))) {
  410. rtl92c_dm_rf_saving(hw, true);
  411. }
  412. rtl92c_set_fw_pwrmode_cmd(hw, (*(u8 *) val));
  413. break;
  414. }
  415. case HW_VAR_FW_PSMODE_STATUS:
  416. ppsc->b_fw_current_inpsmode = *((bool *) val);
  417. break;
  418. case HW_VAR_H2C_FW_JOINBSSRPT:{
  419. u8 mstatus = (*(u8 *) val);
  420. u8 tmp_regcr, tmp_reg422;
  421. bool b_recover = false;
  422. if (mstatus == RT_MEDIA_CONNECT) {
  423. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
  424. NULL);
  425. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  426. rtl_write_byte(rtlpriv, REG_CR + 1,
  427. (tmp_regcr | BIT(0)));
  428. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
  429. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
  430. tmp_reg422 =
  431. rtl_read_byte(rtlpriv,
  432. REG_FWHW_TXQ_CTRL + 2);
  433. if (tmp_reg422 & BIT(6))
  434. b_recover = true;
  435. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  436. tmp_reg422 & (~BIT(6)));
  437. rtl92c_set_fw_rsvdpagepkt(hw, 0);
  438. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
  439. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
  440. if (b_recover) {
  441. rtl_write_byte(rtlpriv,
  442. REG_FWHW_TXQ_CTRL + 2,
  443. tmp_reg422);
  444. }
  445. rtl_write_byte(rtlpriv, REG_CR + 1,
  446. (tmp_regcr & ~(BIT(0))));
  447. }
  448. rtl92c_set_fw_joinbss_report_cmd(hw, (*(u8 *) val));
  449. break;
  450. }
  451. case HW_VAR_AID:{
  452. u16 u2btmp;
  453. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  454. u2btmp &= 0xC000;
  455. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
  456. mac->assoc_id));
  457. break;
  458. }
  459. case HW_VAR_CORRECT_TSF:{
  460. u8 btype_ibss = ((u8 *) (val))[0];
  461. /*btype_ibss = (mac->opmode == NL80211_IFTYPE_ADHOC) ?
  462. 1 : 0;*/
  463. if (btype_ibss == true)
  464. _rtl92ce_stop_tx_beacon(hw);
  465. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
  466. rtl_write_dword(rtlpriv, REG_TSFTR,
  467. (u32) (mac->tsf & 0xffffffff));
  468. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  469. (u32) ((mac->tsf >> 32)&0xffffffff));
  470. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
  471. if (btype_ibss == true)
  472. _rtl92ce_resume_tx_beacon(hw);
  473. break;
  474. }
  475. case HW_VAR_MGT_FILTER:
  476. rtl_write_word(rtlpriv, REG_RXFLTMAP0, *(u16 *) val);
  477. break;
  478. case HW_VAR_CTRL_FILTER:
  479. rtl_write_word(rtlpriv, REG_RXFLTMAP1, *(u16 *) val);
  480. break;
  481. case HW_VAR_DATA_FILTER:
  482. rtl_write_word(rtlpriv, REG_RXFLTMAP2, *(u16 *) val);
  483. break;
  484. default:
  485. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("switch case "
  486. "not process\n"));
  487. break;
  488. }
  489. }
  490. static bool _rtl92ce_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  491. {
  492. struct rtl_priv *rtlpriv = rtl_priv(hw);
  493. bool status = true;
  494. long count = 0;
  495. u32 value = _LLT_INIT_ADDR(address) |
  496. _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
  497. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  498. do {
  499. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  500. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  501. break;
  502. if (count > POLLING_LLT_THRESHOLD) {
  503. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  504. ("Failed to polling write LLT done at "
  505. "address %d!\n", address));
  506. status = false;
  507. break;
  508. }
  509. } while (++count);
  510. return status;
  511. }
  512. static bool _rtl92ce_llt_table_init(struct ieee80211_hw *hw)
  513. {
  514. struct rtl_priv *rtlpriv = rtl_priv(hw);
  515. unsigned short i;
  516. u8 txpktbuf_bndy;
  517. u8 maxPage;
  518. bool status;
  519. #if LLT_CONFIG == 1
  520. maxPage = 255;
  521. txpktbuf_bndy = 252;
  522. #elif LLT_CONFIG == 2
  523. maxPage = 127;
  524. txpktbuf_bndy = 124;
  525. #elif LLT_CONFIG == 3
  526. maxPage = 255;
  527. txpktbuf_bndy = 174;
  528. #elif LLT_CONFIG == 4
  529. maxPage = 255;
  530. txpktbuf_bndy = 246;
  531. #elif LLT_CONFIG == 5
  532. maxPage = 255;
  533. txpktbuf_bndy = 246;
  534. #endif
  535. #if LLT_CONFIG == 1
  536. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x1c);
  537. rtl_write_dword(rtlpriv, REG_RQPN, 0x80a71c1c);
  538. #elif LLT_CONFIG == 2
  539. rtl_write_dword(rtlpriv, REG_RQPN, 0x845B1010);
  540. #elif LLT_CONFIG == 3
  541. rtl_write_dword(rtlpriv, REG_RQPN, 0x84838484);
  542. #elif LLT_CONFIG == 4
  543. rtl_write_dword(rtlpriv, REG_RQPN, 0x80bd1c1c);
  544. #elif LLT_CONFIG == 5
  545. rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
  546. rtl_write_dword(rtlpriv, REG_RQPN, 0x80b01c29);
  547. #endif
  548. rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
  549. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  550. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  551. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  552. rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
  553. rtl_write_byte(rtlpriv, REG_PBP, 0x11);
  554. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  555. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  556. status = _rtl92ce_llt_write(hw, i, i + 1);
  557. if (true != status)
  558. return status;
  559. }
  560. status = _rtl92ce_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  561. if (true != status)
  562. return status;
  563. for (i = txpktbuf_bndy; i < maxPage; i++) {
  564. status = _rtl92ce_llt_write(hw, i, (i + 1));
  565. if (true != status)
  566. return status;
  567. }
  568. status = _rtl92ce_llt_write(hw, maxPage, txpktbuf_bndy);
  569. if (true != status)
  570. return status;
  571. return true;
  572. }
  573. static void _rtl92ce_gen_refresh_led_state(struct ieee80211_hw *hw)
  574. {
  575. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  576. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  577. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  578. struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
  579. if (rtlpci->up_first_time)
  580. return;
  581. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  582. rtl92ce_sw_led_on(hw, pLed0);
  583. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  584. rtl92ce_sw_led_on(hw, pLed0);
  585. else
  586. rtl92ce_sw_led_off(hw, pLed0);
  587. }
  588. static bool _rtl92ce_init_mac(struct ieee80211_hw *hw)
  589. {
  590. struct rtl_priv *rtlpriv = rtl_priv(hw);
  591. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  592. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  593. unsigned char bytetmp;
  594. unsigned short wordtmp;
  595. u16 retry;
  596. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  597. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  598. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0F);
  599. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) | BIT(0);
  600. udelay(2);
  601. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
  602. udelay(2);
  603. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
  604. udelay(2);
  605. retry = 0;
  606. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("reg0xec:%x:%x\n",
  607. rtl_read_dword(rtlpriv, 0xEC),
  608. bytetmp));
  609. while ((bytetmp & BIT(0)) && retry < 1000) {
  610. retry++;
  611. udelay(50);
  612. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
  613. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("reg0xec:%x:%x\n",
  614. rtl_read_dword(rtlpriv,
  615. 0xEC),
  616. bytetmp));
  617. udelay(50);
  618. }
  619. rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x1012);
  620. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x82);
  621. udelay(2);
  622. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  623. if (_rtl92ce_llt_table_init(hw) == false)
  624. return false;;
  625. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  626. rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
  627. rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
  628. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
  629. wordtmp &= 0xf;
  630. wordtmp |= 0xF771;
  631. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  632. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
  633. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  634. rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
  635. rtl_write_byte(rtlpriv, 0x4d0, 0x0);
  636. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  637. ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
  638. DMA_BIT_MASK(32));
  639. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  640. (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
  641. DMA_BIT_MASK(32));
  642. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  643. (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  644. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  645. (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  646. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  647. (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  648. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  649. (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  650. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  651. (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
  652. DMA_BIT_MASK(32));
  653. rtl_write_dword(rtlpriv, REG_RX_DESA,
  654. (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
  655. DMA_BIT_MASK(32));
  656. if (IS_92C_SERIAL(rtlhal->version))
  657. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x77);
  658. else
  659. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x22);
  660. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  661. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  662. rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
  663. do {
  664. retry++;
  665. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  666. } while ((retry < 200) && (bytetmp & BIT(7)));
  667. _rtl92ce_gen_refresh_led_state(hw);
  668. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
  669. return true;;
  670. }
  671. static void _rtl92ce_hw_configure(struct ieee80211_hw *hw)
  672. {
  673. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  674. struct rtl_priv *rtlpriv = rtl_priv(hw);
  675. u8 reg_bw_opmode;
  676. u32 reg_ratr, reg_prsr;
  677. reg_bw_opmode = BW_OPMODE_20MHZ;
  678. reg_ratr = RATE_ALL_CCK | RATE_ALL_OFDM_AG |
  679. RATE_ALL_OFDM_1SS | RATE_ALL_OFDM_2SS;
  680. reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  681. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
  682. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  683. rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
  684. rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
  685. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
  686. rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
  687. rtl_write_word(rtlpriv, REG_RL, 0x0707);
  688. rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
  689. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  690. rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
  691. rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
  692. rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
  693. rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
  694. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
  695. rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
  696. rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
  697. rtlpci->reg_bcn_ctrl_val = 0x1f;
  698. rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
  699. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  700. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  701. rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
  702. rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
  703. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  704. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  705. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
  706. rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
  707. rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
  708. rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
  709. rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
  710. rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
  711. rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
  712. rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
  713. }
  714. static void _rtl92ce_enable_aspm_back_door(struct ieee80211_hw *hw)
  715. {
  716. struct rtl_priv *rtlpriv = rtl_priv(hw);
  717. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  718. rtl_write_byte(rtlpriv, 0x34b, 0x93);
  719. rtl_write_word(rtlpriv, 0x350, 0x870c);
  720. rtl_write_byte(rtlpriv, 0x352, 0x1);
  721. if (ppsc->b_support_backdoor)
  722. rtl_write_byte(rtlpriv, 0x349, 0x1b);
  723. else
  724. rtl_write_byte(rtlpriv, 0x349, 0x03);
  725. rtl_write_word(rtlpriv, 0x350, 0x2718);
  726. rtl_write_byte(rtlpriv, 0x352, 0x1);
  727. }
  728. void rtl92ce_enable_hw_security_config(struct ieee80211_hw *hw)
  729. {
  730. struct rtl_priv *rtlpriv = rtl_priv(hw);
  731. u8 sec_reg_value;
  732. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  733. ("PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  734. rtlpriv->sec.pairwise_enc_algorithm,
  735. rtlpriv->sec.group_enc_algorithm));
  736. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  737. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, ("not open "
  738. "hw encryption\n"));
  739. return;
  740. }
  741. sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
  742. if (rtlpriv->sec.use_defaultkey) {
  743. sec_reg_value |= SCR_TxUseDK;
  744. sec_reg_value |= SCR_RxUseDK;
  745. }
  746. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  747. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  748. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  749. ("The SECR-value %x\n", sec_reg_value));
  750. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  751. }
  752. int rtl92ce_hw_init(struct ieee80211_hw *hw)
  753. {
  754. struct rtl_priv *rtlpriv = rtl_priv(hw);
  755. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  756. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  757. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  758. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  759. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  760. static bool iqk_initialized; /* initialized to false */
  761. bool rtstatus = true;
  762. bool is92c;
  763. int err;
  764. u8 tmp_u1b;
  765. rtlpci->being_init_adapter = true;
  766. rtlpriv->intf_ops->disable_aspm(hw);
  767. rtstatus = _rtl92ce_init_mac(hw);
  768. if (rtstatus != true) {
  769. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("Init MAC failed\n"));
  770. err = 1;
  771. return err;
  772. }
  773. err = rtl92c_download_fw(hw);
  774. if (err) {
  775. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  776. ("Failed to download FW. Init HW "
  777. "without FW now..\n"));
  778. err = 1;
  779. rtlhal->bfw_ready = false;
  780. return err;
  781. } else {
  782. rtlhal->bfw_ready = true;
  783. }
  784. rtlhal->last_hmeboxnum = 0;
  785. rtl92c_phy_mac_config(hw);
  786. rtl92c_phy_bb_config(hw);
  787. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  788. rtl92c_phy_rf_config(hw);
  789. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  790. RF_CHNLBW, RFREG_OFFSET_MASK);
  791. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
  792. RF_CHNLBW, RFREG_OFFSET_MASK);
  793. rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
  794. rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
  795. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
  796. _rtl92ce_hw_configure(hw);
  797. rtl_cam_reset_all_entry(hw);
  798. rtl92ce_enable_hw_security_config(hw);
  799. ppsc->rfpwr_state = ERFON;
  800. tmp_u1b = rtl_read_byte(rtlpriv, REG_MAC_PINMUX_CFG)&(~BIT(3));
  801. rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, tmp_u1b);
  802. tmp_u1b = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
  803. ppsc->rfoff_reason |= (tmp_u1b & BIT(3)) ? 0 : RF_CHANGE_BY_HW;
  804. if (ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  805. rtl_ps_set_rf_state(hw, ERFOFF, ppsc->rfoff_reason, true);
  806. else {
  807. ppsc->rfpwr_state = ERFON;
  808. ppsc->rfoff_reason = 0;
  809. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_ON);
  810. }
  811. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  812. _rtl92ce_enable_aspm_back_door(hw);
  813. rtlpriv->intf_ops->enable_aspm(hw);
  814. if (ppsc->rfpwr_state == ERFON) {
  815. rtl92c_phy_set_rfpath_switch(hw, 1);
  816. if (iqk_initialized)
  817. rtl92c_phy_iq_calibrate(hw, true);
  818. else {
  819. rtl92c_phy_iq_calibrate(hw, false);
  820. iqk_initialized = true;
  821. }
  822. rtl92c_dm_check_txpower_tracking(hw);
  823. rtl92c_phy_lc_calibrate(hw);
  824. }
  825. is92c = IS_92C_SERIAL(rtlhal->version);
  826. tmp_u1b = efuse_read_1byte(hw, 0x1FA);
  827. if (!(tmp_u1b & BIT(0))) {
  828. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
  829. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("PA BIAS path A\n"));
  830. }
  831. if (!(tmp_u1b & BIT(1)) && is92c) {
  832. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0F, 0x05);
  833. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("PA BIAS path B\n"));
  834. }
  835. if (!(tmp_u1b & BIT(4))) {
  836. tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
  837. tmp_u1b &= 0x0F;
  838. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
  839. udelay(10);
  840. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
  841. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("under 1.5V\n"));
  842. }
  843. rtl92c_dm_init(hw);
  844. rtlpci->being_init_adapter = false;
  845. return err;
  846. }
  847. static enum version_8192c _rtl92ce_read_chip_version(struct ieee80211_hw *hw)
  848. {
  849. struct rtl_priv *rtlpriv = rtl_priv(hw);
  850. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  851. enum version_8192c version = VERSION_UNKNOWN;
  852. u32 value32;
  853. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  854. if (value32 & TRP_VAUX_EN) {
  855. version = (value32 & TYPE_ID) ? VERSION_A_CHIP_92C :
  856. VERSION_A_CHIP_88C;
  857. } else {
  858. version = (value32 & TYPE_ID) ? VERSION_B_CHIP_92C :
  859. VERSION_B_CHIP_88C;
  860. }
  861. switch (version) {
  862. case VERSION_B_CHIP_92C:
  863. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  864. ("Chip Version ID: VERSION_B_CHIP_92C.\n"));
  865. break;
  866. case VERSION_B_CHIP_88C:
  867. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  868. ("Chip Version ID: VERSION_B_CHIP_88C.\n"));
  869. break;
  870. case VERSION_A_CHIP_92C:
  871. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  872. ("Chip Version ID: VERSION_A_CHIP_92C.\n"));
  873. break;
  874. case VERSION_A_CHIP_88C:
  875. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  876. ("Chip Version ID: VERSION_A_CHIP_88C.\n"));
  877. break;
  878. default:
  879. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  880. ("Chip Version ID: Unknown. Bug?\n"));
  881. break;
  882. }
  883. switch (version & 0x3) {
  884. case CHIP_88C:
  885. rtlphy->rf_type = RF_1T1R;
  886. break;
  887. case CHIP_92C:
  888. rtlphy->rf_type = RF_2T2R;
  889. break;
  890. case CHIP_92C_1T2R:
  891. rtlphy->rf_type = RF_1T2R;
  892. break;
  893. default:
  894. rtlphy->rf_type = RF_1T1R;
  895. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  896. ("ERROR RF_Type is set!!"));
  897. break;
  898. }
  899. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  900. ("Chip RF Type: %s\n", (rtlphy->rf_type == RF_2T2R) ?
  901. "RF_2T2R" : "RF_1T1R"));
  902. return version;
  903. }
  904. static int _rtl92ce_set_media_status(struct ieee80211_hw *hw,
  905. enum nl80211_iftype type)
  906. {
  907. struct rtl_priv *rtlpriv = rtl_priv(hw);
  908. u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
  909. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  910. bt_msr &= 0xfc;
  911. if (type == NL80211_IFTYPE_UNSPECIFIED ||
  912. type == NL80211_IFTYPE_STATION) {
  913. _rtl92ce_stop_tx_beacon(hw);
  914. _rtl92ce_enable_bcn_sub_func(hw);
  915. } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP) {
  916. _rtl92ce_resume_tx_beacon(hw);
  917. _rtl92ce_disable_bcn_sub_func(hw);
  918. } else {
  919. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  920. ("Set HW_VAR_MEDIA_STATUS: "
  921. "No such media status(%x).\n", type));
  922. }
  923. switch (type) {
  924. case NL80211_IFTYPE_UNSPECIFIED:
  925. bt_msr |= MSR_NOLINK;
  926. ledaction = LED_CTL_LINK;
  927. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  928. ("Set Network type to NO LINK!\n"));
  929. break;
  930. case NL80211_IFTYPE_ADHOC:
  931. bt_msr |= MSR_ADHOC;
  932. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  933. ("Set Network type to Ad Hoc!\n"));
  934. break;
  935. case NL80211_IFTYPE_STATION:
  936. bt_msr |= MSR_INFRA;
  937. ledaction = LED_CTL_LINK;
  938. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  939. ("Set Network type to STA!\n"));
  940. break;
  941. case NL80211_IFTYPE_AP:
  942. bt_msr |= MSR_AP;
  943. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  944. ("Set Network type to AP!\n"));
  945. break;
  946. default:
  947. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  948. ("Network type %d not support!\n", type));
  949. return 1;
  950. break;
  951. }
  952. rtl_write_byte(rtlpriv, (MSR), bt_msr);
  953. rtlpriv->cfg->ops->led_control(hw, ledaction);
  954. if ((bt_msr & 0xfc) == MSR_AP)
  955. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  956. else
  957. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  958. return 0;
  959. }
  960. static void _rtl92ce_set_check_bssid(struct ieee80211_hw *hw,
  961. enum nl80211_iftype type)
  962. {
  963. struct rtl_priv *rtlpriv = rtl_priv(hw);
  964. u32 reg_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  965. u8 filterout_non_associated_bssid = false;
  966. switch (type) {
  967. case NL80211_IFTYPE_ADHOC:
  968. case NL80211_IFTYPE_STATION:
  969. filterout_non_associated_bssid = true;
  970. break;
  971. case NL80211_IFTYPE_UNSPECIFIED:
  972. case NL80211_IFTYPE_AP:
  973. default:
  974. break;
  975. }
  976. if (filterout_non_associated_bssid == true) {
  977. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  978. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  979. (u8 *) (&reg_rcr));
  980. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
  981. } else if (filterout_non_associated_bssid == false) {
  982. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  983. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
  984. rtlpriv->cfg->ops->set_hw_reg(hw,
  985. HW_VAR_RCR, (u8 *) (&reg_rcr));
  986. }
  987. }
  988. int rtl92ce_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
  989. {
  990. if (_rtl92ce_set_media_status(hw, type))
  991. return -EOPNOTSUPP;
  992. _rtl92ce_set_check_bssid(hw, type);
  993. return 0;
  994. }
  995. void rtl92ce_set_qos(struct ieee80211_hw *hw, int aci)
  996. {
  997. struct rtl_priv *rtlpriv = rtl_priv(hw);
  998. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  999. u32 u4b_ac_param;
  1000. rtl92c_dm_init_edca_turbo(hw);
  1001. u4b_ac_param = (u32) mac->ac[aci].aifs;
  1002. u4b_ac_param |=
  1003. ((u32) mac->ac[aci].cw_min & 0xF) << AC_PARAM_ECW_MIN_OFFSET;
  1004. u4b_ac_param |=
  1005. ((u32) mac->ac[aci].cw_max & 0xF) << AC_PARAM_ECW_MAX_OFFSET;
  1006. u4b_ac_param |= (u32) mac->ac[aci].tx_op << AC_PARAM_TXOP_LIMIT_OFFSET;
  1007. RT_TRACE(rtlpriv, COMP_QOS, DBG_DMESG,
  1008. ("queue:%x, ac_param:%x aifs:%x cwmin:%x cwmax:%x txop:%x\n",
  1009. aci, u4b_ac_param, mac->ac[aci].aifs, mac->ac[aci].cw_min,
  1010. mac->ac[aci].cw_max, mac->ac[aci].tx_op));
  1011. switch (aci) {
  1012. case AC1_BK:
  1013. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, u4b_ac_param);
  1014. break;
  1015. case AC0_BE:
  1016. rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param);
  1017. break;
  1018. case AC2_VI:
  1019. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, u4b_ac_param);
  1020. break;
  1021. case AC3_VO:
  1022. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, u4b_ac_param);
  1023. break;
  1024. default:
  1025. RT_ASSERT(false, ("invalid aci: %d !\n", aci));
  1026. break;
  1027. }
  1028. }
  1029. void rtl92ce_enable_interrupt(struct ieee80211_hw *hw)
  1030. {
  1031. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1032. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1033. rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  1034. rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  1035. rtlpci->irq_enabled = true;
  1036. }
  1037. void rtl92ce_disable_interrupt(struct ieee80211_hw *hw)
  1038. {
  1039. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1040. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1041. rtl_write_dword(rtlpriv, REG_HIMR, IMR8190_DISABLED);
  1042. rtl_write_dword(rtlpriv, REG_HIMRE, IMR8190_DISABLED);
  1043. rtlpci->irq_enabled = false;
  1044. }
  1045. static void _rtl92ce_poweroff_adapter(struct ieee80211_hw *hw)
  1046. {
  1047. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1048. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1049. u8 u1b_tmp;
  1050. rtlpriv->intf_ops->enable_aspm(hw);
  1051. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1052. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  1053. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
  1054. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
  1055. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1056. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE0);
  1057. if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->bfw_ready)
  1058. rtl92c_firmware_selfreset(hw);
  1059. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x51);
  1060. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  1061. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00000000);
  1062. u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL);
  1063. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00FF0000 |
  1064. (u1b_tmp << 8));
  1065. rtl_write_word(rtlpriv, REG_GPIO_IO_SEL, 0x0790);
  1066. rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
  1067. rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
  1068. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
  1069. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0e);
  1070. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
  1071. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x10);
  1072. }
  1073. void rtl92ce_card_disable(struct ieee80211_hw *hw)
  1074. {
  1075. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1076. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1077. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1078. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1079. enum nl80211_iftype opmode;
  1080. mac->link_state = MAC80211_NOLINK;
  1081. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1082. _rtl92ce_set_media_status(hw, opmode);
  1083. if (rtlpci->driver_is_goingto_unload ||
  1084. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  1085. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1086. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1087. _rtl92ce_poweroff_adapter(hw);
  1088. }
  1089. void rtl92ce_interrupt_recognized(struct ieee80211_hw *hw,
  1090. u32 *p_inta, u32 *p_intb)
  1091. {
  1092. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1093. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1094. *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
  1095. rtl_write_dword(rtlpriv, ISR, *p_inta);
  1096. /*
  1097. * *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
  1098. * rtl_write_dword(rtlpriv, ISR + 4, *p_intb);
  1099. */
  1100. }
  1101. void rtl92ce_set_beacon_related_registers(struct ieee80211_hw *hw)
  1102. {
  1103. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1104. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1105. u16 bcn_interval, atim_window;
  1106. bcn_interval = mac->beacon_interval;
  1107. atim_window = 2; /*FIX MERGE */
  1108. rtl92ce_disable_interrupt(hw);
  1109. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1110. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1111. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  1112. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  1113. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  1114. rtl_write_byte(rtlpriv, 0x606, 0x30);
  1115. rtl92ce_enable_interrupt(hw);
  1116. }
  1117. void rtl92ce_set_beacon_interval(struct ieee80211_hw *hw)
  1118. {
  1119. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1120. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1121. u16 bcn_interval = mac->beacon_interval;
  1122. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1123. ("beacon_interval:%d\n", bcn_interval));
  1124. rtl92ce_disable_interrupt(hw);
  1125. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1126. rtl92ce_enable_interrupt(hw);
  1127. }
  1128. void rtl92ce_update_interrupt_mask(struct ieee80211_hw *hw,
  1129. u32 add_msr, u32 rm_msr)
  1130. {
  1131. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1132. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1133. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  1134. ("add_msr:%x, rm_msr:%x\n", add_msr, rm_msr));
  1135. if (add_msr)
  1136. rtlpci->irq_mask[0] |= add_msr;
  1137. if (rm_msr)
  1138. rtlpci->irq_mask[0] &= (~rm_msr);
  1139. rtl92ce_disable_interrupt(hw);
  1140. rtl92ce_enable_interrupt(hw);
  1141. }
  1142. static u8 _rtl92c_get_chnl_group(u8 chnl)
  1143. {
  1144. u8 group;
  1145. if (chnl < 3)
  1146. group = 0;
  1147. else if (chnl < 9)
  1148. group = 1;
  1149. else
  1150. group = 2;
  1151. return group;
  1152. }
  1153. static void _rtl92ce_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  1154. bool autoload_fail,
  1155. u8 *hwinfo)
  1156. {
  1157. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1158. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1159. u8 rf_path, index, tempval;
  1160. u16 i;
  1161. for (rf_path = 0; rf_path < 2; rf_path++) {
  1162. for (i = 0; i < 3; i++) {
  1163. if (!autoload_fail) {
  1164. rtlefuse->
  1165. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  1166. hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
  1167. rtlefuse->
  1168. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  1169. hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
  1170. i];
  1171. } else {
  1172. rtlefuse->
  1173. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  1174. EEPROM_DEFAULT_TXPOWERLEVEL;
  1175. rtlefuse->
  1176. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  1177. EEPROM_DEFAULT_TXPOWERLEVEL;
  1178. }
  1179. }
  1180. }
  1181. for (i = 0; i < 3; i++) {
  1182. if (!autoload_fail)
  1183. tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
  1184. else
  1185. tempval = EEPROM_DEFAULT_HT40_2SDIFF;
  1186. rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_A][i] =
  1187. (tempval & 0xf);
  1188. rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_B][i] =
  1189. ((tempval & 0xf0) >> 4);
  1190. }
  1191. for (rf_path = 0; rf_path < 2; rf_path++)
  1192. for (i = 0; i < 3; i++)
  1193. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1194. ("RF(%d) EEPROM CCK Area(%d) = 0x%x\n", rf_path,
  1195. i,
  1196. rtlefuse->
  1197. eeprom_chnlarea_txpwr_cck[rf_path][i]));
  1198. for (rf_path = 0; rf_path < 2; rf_path++)
  1199. for (i = 0; i < 3; i++)
  1200. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1201. ("RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
  1202. rf_path, i,
  1203. rtlefuse->
  1204. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]));
  1205. for (rf_path = 0; rf_path < 2; rf_path++)
  1206. for (i = 0; i < 3; i++)
  1207. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1208. ("RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
  1209. rf_path, i,
  1210. rtlefuse->
  1211. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path]
  1212. [i]));
  1213. for (rf_path = 0; rf_path < 2; rf_path++) {
  1214. for (i = 0; i < 14; i++) {
  1215. index = _rtl92c_get_chnl_group((u8) i);
  1216. rtlefuse->txpwrlevel_cck[rf_path][i] =
  1217. rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
  1218. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  1219. rtlefuse->
  1220. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
  1221. if ((rtlefuse->
  1222. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
  1223. rtlefuse->
  1224. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path][index])
  1225. > 0) {
  1226. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
  1227. rtlefuse->
  1228. eeprom_chnlarea_txpwr_ht40_1s[rf_path]
  1229. [index] -
  1230. rtlefuse->
  1231. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path]
  1232. [index];
  1233. } else {
  1234. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
  1235. }
  1236. }
  1237. for (i = 0; i < 14; i++) {
  1238. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1239. ("RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = "
  1240. "[0x%x / 0x%x / 0x%x]\n", rf_path, i,
  1241. rtlefuse->txpwrlevel_cck[rf_path][i],
  1242. rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
  1243. rtlefuse->txpwrlevel_ht40_2s[rf_path][i]));
  1244. }
  1245. }
  1246. for (i = 0; i < 3; i++) {
  1247. if (!autoload_fail) {
  1248. rtlefuse->eeprom_pwrlimit_ht40[i] =
  1249. hwinfo[EEPROM_TXPWR_GROUP + i];
  1250. rtlefuse->eeprom_pwrlimit_ht20[i] =
  1251. hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
  1252. } else {
  1253. rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
  1254. rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
  1255. }
  1256. }
  1257. for (rf_path = 0; rf_path < 2; rf_path++) {
  1258. for (i = 0; i < 14; i++) {
  1259. index = _rtl92c_get_chnl_group((u8) i);
  1260. if (rf_path == RF90_PATH_A) {
  1261. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1262. (rtlefuse->eeprom_pwrlimit_ht20[index]
  1263. & 0xf);
  1264. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1265. (rtlefuse->eeprom_pwrlimit_ht40[index]
  1266. & 0xf);
  1267. } else if (rf_path == RF90_PATH_B) {
  1268. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1269. ((rtlefuse->eeprom_pwrlimit_ht20[index]
  1270. & 0xf0) >> 4);
  1271. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1272. ((rtlefuse->eeprom_pwrlimit_ht40[index]
  1273. & 0xf0) >> 4);
  1274. }
  1275. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1276. ("RF-%d pwrgroup_ht20[%d] = 0x%x\n",
  1277. rf_path, i,
  1278. rtlefuse->pwrgroup_ht20[rf_path][i]));
  1279. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1280. ("RF-%d pwrgroup_ht40[%d] = 0x%x\n",
  1281. rf_path, i,
  1282. rtlefuse->pwrgroup_ht40[rf_path][i]));
  1283. }
  1284. }
  1285. for (i = 0; i < 14; i++) {
  1286. index = _rtl92c_get_chnl_group((u8) i);
  1287. if (!autoload_fail)
  1288. tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
  1289. else
  1290. tempval = EEPROM_DEFAULT_HT20_DIFF;
  1291. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
  1292. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
  1293. ((tempval >> 4) & 0xF);
  1294. if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
  1295. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
  1296. if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
  1297. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
  1298. index = _rtl92c_get_chnl_group((u8) i);
  1299. if (!autoload_fail)
  1300. tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
  1301. else
  1302. tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
  1303. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
  1304. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
  1305. ((tempval >> 4) & 0xF);
  1306. }
  1307. rtlefuse->legacy_ht_txpowerdiff =
  1308. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
  1309. for (i = 0; i < 14; i++)
  1310. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1311. ("RF-A Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  1312. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]));
  1313. for (i = 0; i < 14; i++)
  1314. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1315. ("RF-A Legacy to Ht40 Diff[%d] = 0x%x\n", i,
  1316. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]));
  1317. for (i = 0; i < 14; i++)
  1318. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1319. ("RF-B Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  1320. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]));
  1321. for (i = 0; i < 14; i++)
  1322. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1323. ("RF-B Legacy to HT40 Diff[%d] = 0x%x\n", i,
  1324. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]));
  1325. if (!autoload_fail)
  1326. rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
  1327. else
  1328. rtlefuse->eeprom_regulatory = 0;
  1329. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1330. ("eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory));
  1331. if (!autoload_fail) {
  1332. rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
  1333. rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
  1334. } else {
  1335. rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
  1336. rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
  1337. }
  1338. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1339. ("TSSI_A = 0x%x, TSSI_B = 0x%x\n",
  1340. rtlefuse->eeprom_tssi[RF90_PATH_A],
  1341. rtlefuse->eeprom_tssi[RF90_PATH_B]));
  1342. if (!autoload_fail)
  1343. tempval = hwinfo[EEPROM_THERMAL_METER];
  1344. else
  1345. tempval = EEPROM_DEFAULT_THERMALMETER;
  1346. rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
  1347. if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
  1348. rtlefuse->b_apk_thermalmeterignore = true;
  1349. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  1350. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1351. ("thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter));
  1352. }
  1353. static void _rtl92ce_read_adapter_info(struct ieee80211_hw *hw)
  1354. {
  1355. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1356. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1357. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1358. u16 i, usvalue;
  1359. u8 hwinfo[HWSET_MAX_SIZE];
  1360. u16 eeprom_id;
  1361. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  1362. rtl_efuse_shadow_map_update(hw);
  1363. memcpy((void *)hwinfo,
  1364. (void *)&rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
  1365. HWSET_MAX_SIZE);
  1366. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  1367. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1368. ("RTL819X Not boot from eeprom, check it !!"));
  1369. }
  1370. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_LOUD, ("MAP\n"),
  1371. hwinfo, HWSET_MAX_SIZE);
  1372. eeprom_id = *((u16 *)&hwinfo[0]);
  1373. if (eeprom_id != RTL8190_EEPROM_ID) {
  1374. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1375. ("EEPROM ID(%#x) is invalid!!\n", eeprom_id));
  1376. rtlefuse->autoload_failflag = true;
  1377. } else {
  1378. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("Autoload OK\n"));
  1379. rtlefuse->autoload_failflag = false;
  1380. }
  1381. if (rtlefuse->autoload_failflag == true)
  1382. return;
  1383. for (i = 0; i < 6; i += 2) {
  1384. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
  1385. *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
  1386. }
  1387. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1388. (MAC_FMT "\n", MAC_ARG(rtlefuse->dev_addr)));
  1389. _rtl92ce_read_txpower_info_from_hwpg(hw,
  1390. rtlefuse->autoload_failflag,
  1391. hwinfo);
  1392. rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
  1393. rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
  1394. rtlefuse->b_txpwr_fromeprom = true;
  1395. rtlefuse->eeprom_oemid = *(u8 *)&hwinfo[EEPROM_CUSTOMER_ID];
  1396. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1397. ("EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid));
  1398. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  1399. switch (rtlefuse->eeprom_oemid) {
  1400. case EEPROM_CID_DEFAULT:
  1401. if (rtlefuse->eeprom_did == 0x8176) {
  1402. if ((rtlefuse->eeprom_svid == 0x103C &&
  1403. rtlefuse->eeprom_smid == 0x1629))
  1404. rtlhal->oem_id = RT_CID_819x_HP;
  1405. else
  1406. rtlhal->oem_id = RT_CID_DEFAULT;
  1407. } else {
  1408. rtlhal->oem_id = RT_CID_DEFAULT;
  1409. }
  1410. break;
  1411. case EEPROM_CID_TOSHIBA:
  1412. rtlhal->oem_id = RT_CID_TOSHIBA;
  1413. break;
  1414. case EEPROM_CID_QMI:
  1415. rtlhal->oem_id = RT_CID_819x_QMI;
  1416. break;
  1417. case EEPROM_CID_WHQL:
  1418. default:
  1419. rtlhal->oem_id = RT_CID_DEFAULT;
  1420. break;
  1421. }
  1422. }
  1423. }
  1424. static void _rtl92ce_hal_customized_behavior(struct ieee80211_hw *hw)
  1425. {
  1426. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1427. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1428. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1429. switch (rtlhal->oem_id) {
  1430. case RT_CID_819x_HP:
  1431. pcipriv->ledctl.bled_opendrain = true;
  1432. break;
  1433. case RT_CID_819x_Lenovo:
  1434. case RT_CID_DEFAULT:
  1435. case RT_CID_TOSHIBA:
  1436. case RT_CID_CCX:
  1437. case RT_CID_819x_Acer:
  1438. case RT_CID_WHQL:
  1439. default:
  1440. break;
  1441. }
  1442. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1443. ("RT Customized ID: 0x%02X\n", rtlhal->oem_id));
  1444. }
  1445. void rtl92ce_read_eeprom_info(struct ieee80211_hw *hw)
  1446. {
  1447. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1448. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1449. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1450. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1451. u8 tmp_u1b;
  1452. rtlhal->version = _rtl92ce_read_chip_version(hw);
  1453. if (get_rf_type(rtlphy) == RF_1T1R)
  1454. rtlpriv->dm.brfpath_rxenable[0] = true;
  1455. else
  1456. rtlpriv->dm.brfpath_rxenable[0] =
  1457. rtlpriv->dm.brfpath_rxenable[1] = true;
  1458. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("VersionID = 0x%4x\n",
  1459. rtlhal->version));
  1460. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  1461. if (tmp_u1b & BIT(4)) {
  1462. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("Boot from EEPROM\n"));
  1463. rtlefuse->epromtype = EEPROM_93C46;
  1464. } else {
  1465. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("Boot from EFUSE\n"));
  1466. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  1467. }
  1468. if (tmp_u1b & BIT(5)) {
  1469. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("Autoload OK\n"));
  1470. rtlefuse->autoload_failflag = false;
  1471. _rtl92ce_read_adapter_info(hw);
  1472. } else {
  1473. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("Autoload ERR!!\n"));
  1474. }
  1475. _rtl92ce_hal_customized_behavior(hw);
  1476. }
  1477. void rtl92ce_update_hal_rate_table(struct ieee80211_hw *hw)
  1478. {
  1479. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1480. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1481. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1482. u32 ratr_value = (u32) mac->basic_rates;
  1483. u8 *p_mcsrate = mac->mcs;
  1484. u8 ratr_index = 0;
  1485. u8 b_nmode = mac->ht_enable;
  1486. u8 mimo_ps = 1;
  1487. u16 shortgi_rate;
  1488. u32 tmp_ratr_value;
  1489. u8 b_curtxbw_40mhz = mac->bw_40;
  1490. u8 b_curshortgi_40mhz = mac->sgi_40;
  1491. u8 b_curshortgi_20mhz = mac->sgi_20;
  1492. enum wireless_mode wirelessmode = mac->mode;
  1493. ratr_value |= EF2BYTE((*(u16 *) (p_mcsrate))) << 12;
  1494. switch (wirelessmode) {
  1495. case WIRELESS_MODE_B:
  1496. if (ratr_value & 0x0000000c)
  1497. ratr_value &= 0x0000000d;
  1498. else
  1499. ratr_value &= 0x0000000f;
  1500. break;
  1501. case WIRELESS_MODE_G:
  1502. ratr_value &= 0x00000FF5;
  1503. break;
  1504. case WIRELESS_MODE_N_24G:
  1505. case WIRELESS_MODE_N_5G:
  1506. b_nmode = 1;
  1507. if (mimo_ps == 0) {
  1508. ratr_value &= 0x0007F005;
  1509. } else {
  1510. u32 ratr_mask;
  1511. if (get_rf_type(rtlphy) == RF_1T2R ||
  1512. get_rf_type(rtlphy) == RF_1T1R)
  1513. ratr_mask = 0x000ff005;
  1514. else
  1515. ratr_mask = 0x0f0ff005;
  1516. ratr_value &= ratr_mask;
  1517. }
  1518. break;
  1519. default:
  1520. if (rtlphy->rf_type == RF_1T2R)
  1521. ratr_value &= 0x000ff0ff;
  1522. else
  1523. ratr_value &= 0x0f0ff0ff;
  1524. break;
  1525. }
  1526. ratr_value &= 0x0FFFFFFF;
  1527. if (b_nmode && ((b_curtxbw_40mhz &&
  1528. b_curshortgi_40mhz) || (!b_curtxbw_40mhz &&
  1529. b_curshortgi_20mhz))) {
  1530. ratr_value |= 0x10000000;
  1531. tmp_ratr_value = (ratr_value >> 12);
  1532. for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
  1533. if ((1 << shortgi_rate) & tmp_ratr_value)
  1534. break;
  1535. }
  1536. shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
  1537. (shortgi_rate << 4) | (shortgi_rate);
  1538. }
  1539. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  1540. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1541. ("%x\n", rtl_read_dword(rtlpriv, REG_ARFR0)));
  1542. }
  1543. void rtl92ce_update_hal_rate_mask(struct ieee80211_hw *hw, u8 rssi_level)
  1544. {
  1545. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1546. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1547. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1548. u32 ratr_bitmap = (u32) mac->basic_rates;
  1549. u8 *p_mcsrate = mac->mcs;
  1550. u8 ratr_index;
  1551. u8 b_curtxbw_40mhz = mac->bw_40;
  1552. u8 b_curshortgi_40mhz = mac->sgi_40;
  1553. u8 b_curshortgi_20mhz = mac->sgi_20;
  1554. enum wireless_mode wirelessmode = mac->mode;
  1555. bool b_shortgi = false;
  1556. u8 rate_mask[5];
  1557. u8 macid = 0;
  1558. u8 mimops = 1;
  1559. ratr_bitmap |= (p_mcsrate[1] << 20) | (p_mcsrate[0] << 12);
  1560. switch (wirelessmode) {
  1561. case WIRELESS_MODE_B:
  1562. ratr_index = RATR_INX_WIRELESS_B;
  1563. if (ratr_bitmap & 0x0000000c)
  1564. ratr_bitmap &= 0x0000000d;
  1565. else
  1566. ratr_bitmap &= 0x0000000f;
  1567. break;
  1568. case WIRELESS_MODE_G:
  1569. ratr_index = RATR_INX_WIRELESS_GB;
  1570. if (rssi_level == 1)
  1571. ratr_bitmap &= 0x00000f00;
  1572. else if (rssi_level == 2)
  1573. ratr_bitmap &= 0x00000ff0;
  1574. else
  1575. ratr_bitmap &= 0x00000ff5;
  1576. break;
  1577. case WIRELESS_MODE_A:
  1578. ratr_index = RATR_INX_WIRELESS_A;
  1579. ratr_bitmap &= 0x00000ff0;
  1580. break;
  1581. case WIRELESS_MODE_N_24G:
  1582. case WIRELESS_MODE_N_5G:
  1583. ratr_index = RATR_INX_WIRELESS_NGB;
  1584. if (mimops == 0) {
  1585. if (rssi_level == 1)
  1586. ratr_bitmap &= 0x00070000;
  1587. else if (rssi_level == 2)
  1588. ratr_bitmap &= 0x0007f000;
  1589. else
  1590. ratr_bitmap &= 0x0007f005;
  1591. } else {
  1592. if (rtlphy->rf_type == RF_1T2R ||
  1593. rtlphy->rf_type == RF_1T1R) {
  1594. if (b_curtxbw_40mhz) {
  1595. if (rssi_level == 1)
  1596. ratr_bitmap &= 0x000f0000;
  1597. else if (rssi_level == 2)
  1598. ratr_bitmap &= 0x000ff000;
  1599. else
  1600. ratr_bitmap &= 0x000ff015;
  1601. } else {
  1602. if (rssi_level == 1)
  1603. ratr_bitmap &= 0x000f0000;
  1604. else if (rssi_level == 2)
  1605. ratr_bitmap &= 0x000ff000;
  1606. else
  1607. ratr_bitmap &= 0x000ff005;
  1608. }
  1609. } else {
  1610. if (b_curtxbw_40mhz) {
  1611. if (rssi_level == 1)
  1612. ratr_bitmap &= 0x0f0f0000;
  1613. else if (rssi_level == 2)
  1614. ratr_bitmap &= 0x0f0ff000;
  1615. else
  1616. ratr_bitmap &= 0x0f0ff015;
  1617. } else {
  1618. if (rssi_level == 1)
  1619. ratr_bitmap &= 0x0f0f0000;
  1620. else if (rssi_level == 2)
  1621. ratr_bitmap &= 0x0f0ff000;
  1622. else
  1623. ratr_bitmap &= 0x0f0ff005;
  1624. }
  1625. }
  1626. }
  1627. if ((b_curtxbw_40mhz && b_curshortgi_40mhz) ||
  1628. (!b_curtxbw_40mhz && b_curshortgi_20mhz)) {
  1629. if (macid == 0)
  1630. b_shortgi = true;
  1631. else if (macid == 1)
  1632. b_shortgi = false;
  1633. }
  1634. break;
  1635. default:
  1636. ratr_index = RATR_INX_WIRELESS_NGB;
  1637. if (rtlphy->rf_type == RF_1T2R)
  1638. ratr_bitmap &= 0x000ff0ff;
  1639. else
  1640. ratr_bitmap &= 0x0f0ff0ff;
  1641. break;
  1642. }
  1643. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1644. ("ratr_bitmap :%x\n", ratr_bitmap));
  1645. *(u32 *)&rate_mask = EF4BYTE((ratr_bitmap & 0x0fffffff) |
  1646. (ratr_index << 28));
  1647. rate_mask[4] = macid | (b_shortgi ? 0x20 : 0x00) | 0x80;
  1648. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, ("Rate_index:%x, "
  1649. "ratr_val:%x, %x:%x:%x:%x:%x\n",
  1650. ratr_index, ratr_bitmap,
  1651. rate_mask[0], rate_mask[1],
  1652. rate_mask[2], rate_mask[3],
  1653. rate_mask[4]));
  1654. rtl92c_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
  1655. }
  1656. void rtl92ce_update_channel_access_setting(struct ieee80211_hw *hw)
  1657. {
  1658. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1659. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1660. u16 sifs_timer;
  1661. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  1662. (u8 *)&mac->slot_time);
  1663. if (!mac->ht_enable)
  1664. sifs_timer = 0x0a0a;
  1665. else
  1666. sifs_timer = 0x1010;
  1667. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  1668. }
  1669. bool rtl92ce_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 * valid)
  1670. {
  1671. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1672. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1673. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1674. enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
  1675. u8 u1tmp;
  1676. bool b_actuallyset = false;
  1677. unsigned long flag;
  1678. if ((rtlpci->up_first_time == 1) || (rtlpci->being_init_adapter))
  1679. return false;
  1680. if (ppsc->b_swrf_processing)
  1681. return false;
  1682. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1683. if (ppsc->rfchange_inprogress) {
  1684. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1685. return false;
  1686. } else {
  1687. ppsc->rfchange_inprogress = true;
  1688. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1689. }
  1690. cur_rfstate = ppsc->rfpwr_state;
  1691. if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) &&
  1692. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM)) {
  1693. rtlpriv->intf_ops->disable_aspm(hw);
  1694. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  1695. }
  1696. rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, rtl_read_byte(rtlpriv,
  1697. REG_MAC_PINMUX_CFG)&~(BIT(3)));
  1698. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
  1699. e_rfpowerstate_toset = (u1tmp & BIT(3)) ? ERFON : ERFOFF;
  1700. if ((ppsc->b_hwradiooff == true) && (e_rfpowerstate_toset == ERFON)) {
  1701. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1702. ("GPIOChangeRF - HW Radio ON, RF ON\n"));
  1703. e_rfpowerstate_toset = ERFON;
  1704. ppsc->b_hwradiooff = false;
  1705. b_actuallyset = true;
  1706. } else if ((ppsc->b_hwradiooff == false)
  1707. && (e_rfpowerstate_toset == ERFOFF)) {
  1708. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1709. ("GPIOChangeRF - HW Radio OFF, RF OFF\n"));
  1710. e_rfpowerstate_toset = ERFOFF;
  1711. ppsc->b_hwradiooff = true;
  1712. b_actuallyset = true;
  1713. }
  1714. if (b_actuallyset) {
  1715. if (e_rfpowerstate_toset == ERFON) {
  1716. if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) &&
  1717. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM)) {
  1718. rtlpriv->intf_ops->disable_aspm(hw);
  1719. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  1720. }
  1721. }
  1722. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1723. ppsc->rfchange_inprogress = false;
  1724. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1725. if (e_rfpowerstate_toset == ERFOFF) {
  1726. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) {
  1727. rtlpriv->intf_ops->enable_aspm(hw);
  1728. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  1729. }
  1730. }
  1731. } else if (e_rfpowerstate_toset == ERFOFF || cur_rfstate == ERFOFF) {
  1732. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  1733. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1734. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) {
  1735. rtlpriv->intf_ops->enable_aspm(hw);
  1736. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  1737. }
  1738. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1739. ppsc->rfchange_inprogress = false;
  1740. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1741. } else {
  1742. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1743. ppsc->rfchange_inprogress = false;
  1744. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1745. }
  1746. *valid = 1;
  1747. return !ppsc->b_hwradiooff;
  1748. }
  1749. void rtl92ce_set_key(struct ieee80211_hw *hw, u32 key_index,
  1750. u8 *p_macaddr, bool is_group, u8 enc_algo,
  1751. bool is_wepkey, bool clear_all)
  1752. {
  1753. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1754. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1755. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1756. u8 *macaddr = p_macaddr;
  1757. u32 entry_id = 0;
  1758. bool is_pairwise = false;
  1759. static u8 cam_const_addr[4][6] = {
  1760. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  1761. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  1762. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  1763. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  1764. };
  1765. static u8 cam_const_broad[] = {
  1766. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  1767. };
  1768. if (clear_all) {
  1769. u8 idx = 0;
  1770. u8 cam_offset = 0;
  1771. u8 clear_number = 5;
  1772. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, ("clear_all\n"));
  1773. for (idx = 0; idx < clear_number; idx++) {
  1774. rtl_cam_mark_invalid(hw, cam_offset + idx);
  1775. rtl_cam_empty_entry(hw, cam_offset + idx);
  1776. if (idx < 5) {
  1777. memset(rtlpriv->sec.key_buf[idx], 0,
  1778. MAX_KEY_LEN);
  1779. rtlpriv->sec.key_len[idx] = 0;
  1780. }
  1781. }
  1782. } else {
  1783. switch (enc_algo) {
  1784. case WEP40_ENCRYPTION:
  1785. enc_algo = CAM_WEP40;
  1786. break;
  1787. case WEP104_ENCRYPTION:
  1788. enc_algo = CAM_WEP104;
  1789. break;
  1790. case TKIP_ENCRYPTION:
  1791. enc_algo = CAM_TKIP;
  1792. break;
  1793. case AESCCMP_ENCRYPTION:
  1794. enc_algo = CAM_AES;
  1795. break;
  1796. default:
  1797. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("switch case "
  1798. "not process\n"));
  1799. enc_algo = CAM_TKIP;
  1800. break;
  1801. }
  1802. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  1803. macaddr = cam_const_addr[key_index];
  1804. entry_id = key_index;
  1805. } else {
  1806. if (is_group) {
  1807. macaddr = cam_const_broad;
  1808. entry_id = key_index;
  1809. } else {
  1810. key_index = PAIRWISE_KEYIDX;
  1811. entry_id = CAM_PAIRWISE_KEY_POSITION;
  1812. is_pairwise = true;
  1813. }
  1814. }
  1815. if (rtlpriv->sec.key_len[key_index] == 0) {
  1816. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1817. ("delete one entry\n"));
  1818. rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
  1819. } else {
  1820. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  1821. ("The insert KEY length is %d\n",
  1822. rtlpriv->sec.key_len[PAIRWISE_KEYIDX]));
  1823. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  1824. ("The insert KEY is %x %x\n",
  1825. rtlpriv->sec.key_buf[0][0],
  1826. rtlpriv->sec.key_buf[0][1]));
  1827. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1828. ("add one entry\n"));
  1829. if (is_pairwise) {
  1830. RT_PRINT_DATA(rtlpriv, COMP_SEC, DBG_LOUD,
  1831. "Pairwiase Key content :",
  1832. rtlpriv->sec.pairwise_key,
  1833. rtlpriv->sec.
  1834. key_len[PAIRWISE_KEYIDX]);
  1835. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1836. ("set Pairwiase key\n"));
  1837. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1838. entry_id, enc_algo,
  1839. CAM_CONFIG_NO_USEDK,
  1840. rtlpriv->sec.
  1841. key_buf[key_index]);
  1842. } else {
  1843. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1844. ("set group key\n"));
  1845. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  1846. rtl_cam_add_one_entry(hw,
  1847. rtlefuse->dev_addr,
  1848. PAIRWISE_KEYIDX,
  1849. CAM_PAIRWISE_KEY_POSITION,
  1850. enc_algo,
  1851. CAM_CONFIG_NO_USEDK,
  1852. rtlpriv->sec.key_buf
  1853. [entry_id]);
  1854. }
  1855. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1856. entry_id, enc_algo,
  1857. CAM_CONFIG_NO_USEDK,
  1858. rtlpriv->sec.key_buf[entry_id]);
  1859. }
  1860. }
  1861. }
  1862. }