phy_n.c 107 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/slab.h>
  20. #include <linux/types.h>
  21. #include "b43.h"
  22. #include "phy_n.h"
  23. #include "tables_nphy.h"
  24. #include "radio_2055.h"
  25. #include "radio_2056.h"
  26. #include "main.h"
  27. struct nphy_txgains {
  28. u16 txgm[2];
  29. u16 pga[2];
  30. u16 pad[2];
  31. u16 ipa[2];
  32. };
  33. struct nphy_iqcal_params {
  34. u16 txgm;
  35. u16 pga;
  36. u16 pad;
  37. u16 ipa;
  38. u16 cal_gain;
  39. u16 ncorr[5];
  40. };
  41. struct nphy_iq_est {
  42. s32 iq0_prod;
  43. u32 i0_pwr;
  44. u32 q0_pwr;
  45. s32 iq1_prod;
  46. u32 i1_pwr;
  47. u32 q1_pwr;
  48. };
  49. enum b43_nphy_rf_sequence {
  50. B43_RFSEQ_RX2TX,
  51. B43_RFSEQ_TX2RX,
  52. B43_RFSEQ_RESET2RX,
  53. B43_RFSEQ_UPDATE_GAINH,
  54. B43_RFSEQ_UPDATE_GAINL,
  55. B43_RFSEQ_UPDATE_GAINU,
  56. };
  57. enum b43_nphy_rssi_type {
  58. B43_NPHY_RSSI_X = 0,
  59. B43_NPHY_RSSI_Y,
  60. B43_NPHY_RSSI_Z,
  61. B43_NPHY_RSSI_PWRDET,
  62. B43_NPHY_RSSI_TSSI_I,
  63. B43_NPHY_RSSI_TSSI_Q,
  64. B43_NPHY_RSSI_TBD,
  65. };
  66. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev,
  67. bool enable);
  68. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  69. u8 *events, u8 *delays, u8 length);
  70. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  71. enum b43_nphy_rf_sequence seq);
  72. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  73. u16 value, u8 core, bool off);
  74. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  75. u16 value, u8 core);
  76. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  77. {//TODO
  78. }
  79. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  80. {//TODO
  81. }
  82. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  83. bool ignore_tssi)
  84. {//TODO
  85. return B43_TXPWR_RES_DONE;
  86. }
  87. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  88. const struct b43_nphy_channeltab_entry_rev2 *e)
  89. {
  90. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  91. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  92. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  93. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  94. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  95. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  96. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  97. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  98. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  99. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  100. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  101. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  102. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  103. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  104. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  105. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  106. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  107. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  108. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  109. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  110. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  111. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  112. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  113. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  114. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  115. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  116. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  117. }
  118. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  119. const struct b43_phy_n_sfo_cfg *e)
  120. {
  121. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  122. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  123. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  124. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  125. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  126. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  127. }
  128. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  129. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  130. {
  131. struct b43_phy_n *nphy = dev->phy.n;
  132. u8 i;
  133. u16 tmp;
  134. if (nphy->hang_avoid)
  135. b43_nphy_stay_in_carrier_search(dev, 1);
  136. nphy->txpwrctrl = enable;
  137. if (!enable) {
  138. if (dev->phy.rev >= 3)
  139. ; /* TODO */
  140. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  141. for (i = 0; i < 84; i++)
  142. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  143. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  144. for (i = 0; i < 84; i++)
  145. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  146. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  147. if (dev->phy.rev >= 3)
  148. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  149. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  150. if (dev->phy.rev >= 3) {
  151. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  152. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  153. } else {
  154. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  155. }
  156. if (dev->phy.rev == 2)
  157. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  158. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  159. else if (dev->phy.rev < 2)
  160. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  161. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  162. if (dev->phy.rev < 2 && 0)
  163. ; /* TODO */
  164. } else {
  165. b43err(dev->wl, "enabling tx pwr ctrl not implemented yet\n");
  166. }
  167. if (nphy->hang_avoid)
  168. b43_nphy_stay_in_carrier_search(dev, 0);
  169. }
  170. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  171. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  172. {
  173. struct b43_phy_n *nphy = dev->phy.n;
  174. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  175. u8 txpi[2], bbmult, i;
  176. u16 tmp, radio_gain, dac_gain;
  177. u16 freq = dev->phy.channel_freq;
  178. u32 txgain;
  179. /* u32 gaintbl; rev3+ */
  180. if (nphy->hang_avoid)
  181. b43_nphy_stay_in_carrier_search(dev, 1);
  182. if (dev->phy.rev >= 3) {
  183. txpi[0] = 40;
  184. txpi[1] = 40;
  185. } else if (sprom->revision < 4) {
  186. txpi[0] = 72;
  187. txpi[1] = 72;
  188. } else {
  189. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  190. txpi[0] = sprom->txpid2g[0];
  191. txpi[1] = sprom->txpid2g[1];
  192. } else if (freq >= 4900 && freq < 5100) {
  193. txpi[0] = sprom->txpid5gl[0];
  194. txpi[1] = sprom->txpid5gl[1];
  195. } else if (freq >= 5100 && freq < 5500) {
  196. txpi[0] = sprom->txpid5g[0];
  197. txpi[1] = sprom->txpid5g[1];
  198. } else if (freq >= 5500) {
  199. txpi[0] = sprom->txpid5gh[0];
  200. txpi[1] = sprom->txpid5gh[1];
  201. } else {
  202. txpi[0] = 91;
  203. txpi[1] = 91;
  204. }
  205. }
  206. /*
  207. for (i = 0; i < 2; i++) {
  208. nphy->txpwrindex[i].index_internal = txpi[i];
  209. nphy->txpwrindex[i].index_internal_save = txpi[i];
  210. }
  211. */
  212. for (i = 0; i < 2; i++) {
  213. if (dev->phy.rev >= 3) {
  214. /* FIXME: support 5GHz */
  215. txgain = b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  216. radio_gain = (txgain >> 16) & 0x1FFFF;
  217. } else {
  218. txgain = b43_ntab_tx_gain_rev0_1_2[txpi[i]];
  219. radio_gain = (txgain >> 16) & 0x1FFF;
  220. }
  221. dac_gain = (txgain >> 8) & 0x3F;
  222. bbmult = txgain & 0xFF;
  223. if (dev->phy.rev >= 3) {
  224. if (i == 0)
  225. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  226. else
  227. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  228. } else {
  229. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  230. }
  231. if (i == 0)
  232. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  233. else
  234. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  235. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D10 + i);
  236. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, radio_gain);
  237. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  238. tmp = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  239. if (i == 0)
  240. tmp = (tmp & 0x00FF) | (bbmult << 8);
  241. else
  242. tmp = (tmp & 0xFF00) | bbmult;
  243. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  244. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, tmp);
  245. if (0)
  246. ; /* TODO */
  247. }
  248. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  249. if (nphy->hang_avoid)
  250. b43_nphy_stay_in_carrier_search(dev, 0);
  251. }
  252. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  253. static void b43_radio_2055_setup(struct b43_wldev *dev,
  254. const struct b43_nphy_channeltab_entry_rev2 *e)
  255. {
  256. B43_WARN_ON(dev->phy.rev >= 3);
  257. b43_chantab_radio_upload(dev, e);
  258. udelay(50);
  259. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  260. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  261. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  262. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  263. udelay(300);
  264. }
  265. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  266. {
  267. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  268. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  269. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  270. B43_NPHY_RFCTL_CMD_CHIP0PU |
  271. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  272. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  273. B43_NPHY_RFCTL_CMD_PORFORCE);
  274. }
  275. static void b43_radio_init2055_post(struct b43_wldev *dev)
  276. {
  277. struct b43_phy_n *nphy = dev->phy.n;
  278. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  279. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  280. int i;
  281. u16 val;
  282. bool workaround = false;
  283. if (sprom->revision < 4)
  284. workaround = (binfo->vendor != PCI_VENDOR_ID_BROADCOM ||
  285. binfo->type != 0x46D ||
  286. binfo->rev < 0x41);
  287. else
  288. workaround =
  289. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  290. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  291. if (workaround) {
  292. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  293. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  294. }
  295. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  296. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  297. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  298. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  299. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  300. msleep(1);
  301. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  302. for (i = 0; i < 200; i++) {
  303. val = b43_radio_read(dev, B2055_CAL_COUT2);
  304. if (val & 0x80) {
  305. i = 0;
  306. break;
  307. }
  308. udelay(10);
  309. }
  310. if (i)
  311. b43err(dev->wl, "radio post init timeout\n");
  312. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  313. b43_switch_channel(dev, dev->phy.channel);
  314. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  315. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  316. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  317. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  318. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  319. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  320. if (!nphy->gain_boost) {
  321. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  322. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  323. } else {
  324. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  325. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  326. }
  327. udelay(2);
  328. }
  329. /*
  330. * Initialize a Broadcom 2055 N-radio
  331. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  332. */
  333. static void b43_radio_init2055(struct b43_wldev *dev)
  334. {
  335. b43_radio_init2055_pre(dev);
  336. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  337. /* Follow wl, not specs. Do not force uploading all regs */
  338. b2055_upload_inittab(dev, 0, 0);
  339. } else {
  340. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  341. b2055_upload_inittab(dev, ghz5, 0);
  342. }
  343. b43_radio_init2055_post(dev);
  344. }
  345. /*
  346. * Initialize a Broadcom 2056 N-radio
  347. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  348. */
  349. static void b43_radio_init2056(struct b43_wldev *dev)
  350. {
  351. /* TODO */
  352. }
  353. /*
  354. * Upload the N-PHY tables.
  355. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  356. */
  357. static void b43_nphy_tables_init(struct b43_wldev *dev)
  358. {
  359. if (dev->phy.rev < 3)
  360. b43_nphy_rev0_1_2_tables_init(dev);
  361. else
  362. b43_nphy_rev3plus_tables_init(dev);
  363. }
  364. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  365. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  366. {
  367. struct b43_phy_n *nphy = dev->phy.n;
  368. enum ieee80211_band band;
  369. u16 tmp;
  370. if (!enable) {
  371. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  372. B43_NPHY_RFCTL_INTC1);
  373. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  374. B43_NPHY_RFCTL_INTC2);
  375. band = b43_current_band(dev->wl);
  376. if (dev->phy.rev >= 3) {
  377. if (band == IEEE80211_BAND_5GHZ)
  378. tmp = 0x600;
  379. else
  380. tmp = 0x480;
  381. } else {
  382. if (band == IEEE80211_BAND_5GHZ)
  383. tmp = 0x180;
  384. else
  385. tmp = 0x120;
  386. }
  387. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  388. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  389. } else {
  390. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  391. nphy->rfctrl_intc1_save);
  392. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  393. nphy->rfctrl_intc2_save);
  394. }
  395. }
  396. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  397. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  398. {
  399. struct b43_phy_n *nphy = dev->phy.n;
  400. u16 tmp;
  401. enum ieee80211_band band = b43_current_band(dev->wl);
  402. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  403. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  404. if (dev->phy.rev >= 3) {
  405. if (ipa) {
  406. tmp = 4;
  407. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  408. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  409. }
  410. tmp = 1;
  411. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  412. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  413. }
  414. }
  415. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  416. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  417. {
  418. u32 tmslow;
  419. if (dev->phy.type != B43_PHYTYPE_N)
  420. return;
  421. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  422. if (force)
  423. tmslow |= SSB_TMSLOW_FGC;
  424. else
  425. tmslow &= ~SSB_TMSLOW_FGC;
  426. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  427. }
  428. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  429. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  430. {
  431. u16 bbcfg;
  432. b43_nphy_bmac_clock_fgc(dev, 1);
  433. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  434. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  435. udelay(1);
  436. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  437. b43_nphy_bmac_clock_fgc(dev, 0);
  438. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  439. }
  440. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  441. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  442. {
  443. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  444. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  445. if (preamble == 1)
  446. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  447. else
  448. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  449. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  450. }
  451. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  452. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  453. {
  454. struct b43_phy_n *nphy = dev->phy.n;
  455. bool override = false;
  456. u16 chain = 0x33;
  457. if (nphy->txrx_chain == 0) {
  458. chain = 0x11;
  459. override = true;
  460. } else if (nphy->txrx_chain == 1) {
  461. chain = 0x22;
  462. override = true;
  463. }
  464. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  465. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  466. chain);
  467. if (override)
  468. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  469. B43_NPHY_RFSEQMODE_CAOVER);
  470. else
  471. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  472. ~B43_NPHY_RFSEQMODE_CAOVER);
  473. }
  474. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  475. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  476. u16 samps, u8 time, bool wait)
  477. {
  478. int i;
  479. u16 tmp;
  480. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  481. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  482. if (wait)
  483. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  484. else
  485. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  486. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  487. for (i = 1000; i; i--) {
  488. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  489. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  490. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  491. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  492. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  493. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  494. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  495. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  496. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  497. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  498. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  499. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  500. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  501. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  502. return;
  503. }
  504. udelay(10);
  505. }
  506. memset(est, 0, sizeof(*est));
  507. }
  508. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  509. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  510. struct b43_phy_n_iq_comp *pcomp)
  511. {
  512. if (write) {
  513. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  514. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  515. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  516. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  517. } else {
  518. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  519. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  520. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  521. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  522. }
  523. }
  524. #if 0
  525. /* Ready but not used anywhere */
  526. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  527. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  528. {
  529. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  530. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  531. if (core == 0) {
  532. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  533. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  534. } else {
  535. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  536. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  537. }
  538. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  539. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  540. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  541. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  542. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  543. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  544. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  545. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  546. }
  547. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  548. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  549. {
  550. u8 rxval, txval;
  551. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  552. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  553. if (core == 0) {
  554. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  555. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  556. } else {
  557. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  558. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  559. }
  560. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  561. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  562. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  563. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  564. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  565. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  566. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  567. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  568. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  569. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  570. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  571. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  572. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  573. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  574. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  575. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  576. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  577. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  578. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  579. if (core == 0) {
  580. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  581. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  582. } else {
  583. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  584. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  585. }
  586. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  587. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  588. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  589. if (core == 0) {
  590. rxval = 1;
  591. txval = 8;
  592. } else {
  593. rxval = 4;
  594. txval = 2;
  595. }
  596. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  597. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  598. }
  599. #endif
  600. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  601. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  602. {
  603. int i;
  604. s32 iq;
  605. u32 ii;
  606. u32 qq;
  607. int iq_nbits, qq_nbits;
  608. int arsh, brsh;
  609. u16 tmp, a, b;
  610. struct nphy_iq_est est;
  611. struct b43_phy_n_iq_comp old;
  612. struct b43_phy_n_iq_comp new = { };
  613. bool error = false;
  614. if (mask == 0)
  615. return;
  616. b43_nphy_rx_iq_coeffs(dev, false, &old);
  617. b43_nphy_rx_iq_coeffs(dev, true, &new);
  618. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  619. new = old;
  620. for (i = 0; i < 2; i++) {
  621. if (i == 0 && (mask & 1)) {
  622. iq = est.iq0_prod;
  623. ii = est.i0_pwr;
  624. qq = est.q0_pwr;
  625. } else if (i == 1 && (mask & 2)) {
  626. iq = est.iq1_prod;
  627. ii = est.i1_pwr;
  628. qq = est.q1_pwr;
  629. } else {
  630. continue;
  631. }
  632. if (ii + qq < 2) {
  633. error = true;
  634. break;
  635. }
  636. iq_nbits = fls(abs(iq));
  637. qq_nbits = fls(qq);
  638. arsh = iq_nbits - 20;
  639. if (arsh >= 0) {
  640. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  641. tmp = ii >> arsh;
  642. } else {
  643. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  644. tmp = ii << -arsh;
  645. }
  646. if (tmp == 0) {
  647. error = true;
  648. break;
  649. }
  650. a /= tmp;
  651. brsh = qq_nbits - 11;
  652. if (brsh >= 0) {
  653. b = (qq << (31 - qq_nbits));
  654. tmp = ii >> brsh;
  655. } else {
  656. b = (qq << (31 - qq_nbits));
  657. tmp = ii << -brsh;
  658. }
  659. if (tmp == 0) {
  660. error = true;
  661. break;
  662. }
  663. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  664. if (i == 0 && (mask & 0x1)) {
  665. if (dev->phy.rev >= 3) {
  666. new.a0 = a & 0x3FF;
  667. new.b0 = b & 0x3FF;
  668. } else {
  669. new.a0 = b & 0x3FF;
  670. new.b0 = a & 0x3FF;
  671. }
  672. } else if (i == 1 && (mask & 0x2)) {
  673. if (dev->phy.rev >= 3) {
  674. new.a1 = a & 0x3FF;
  675. new.b1 = b & 0x3FF;
  676. } else {
  677. new.a1 = b & 0x3FF;
  678. new.b1 = a & 0x3FF;
  679. }
  680. }
  681. }
  682. if (error)
  683. new = old;
  684. b43_nphy_rx_iq_coeffs(dev, true, &new);
  685. }
  686. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  687. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  688. {
  689. u16 array[4];
  690. int i;
  691. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  692. for (i = 0; i < 4; i++)
  693. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  694. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  695. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  696. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  697. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  698. }
  699. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  700. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  701. const u16 *clip_st)
  702. {
  703. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  704. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  705. }
  706. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  707. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  708. {
  709. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  710. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  711. }
  712. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  713. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  714. {
  715. if (dev->phy.rev >= 3) {
  716. if (!init)
  717. return;
  718. if (0 /* FIXME */) {
  719. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  720. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  721. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  722. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  723. }
  724. } else {
  725. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  726. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  727. ssb_chipco_gpio_control(&dev->dev->bus->chipco, 0xFC00,
  728. 0xFC00);
  729. b43_write32(dev, B43_MMIO_MACCTL,
  730. b43_read32(dev, B43_MMIO_MACCTL) &
  731. ~B43_MACCTL_GPOUTSMSK);
  732. b43_write16(dev, B43_MMIO_GPIO_MASK,
  733. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  734. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  735. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  736. if (init) {
  737. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  738. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  739. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  740. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  741. }
  742. }
  743. }
  744. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  745. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  746. {
  747. u16 tmp;
  748. if (dev->dev->id.revision == 16)
  749. b43_mac_suspend(dev);
  750. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  751. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  752. B43_NPHY_CLASSCTL_WAITEDEN);
  753. tmp &= ~mask;
  754. tmp |= (val & mask);
  755. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  756. if (dev->dev->id.revision == 16)
  757. b43_mac_enable(dev);
  758. return tmp;
  759. }
  760. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  761. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  762. {
  763. struct b43_phy *phy = &dev->phy;
  764. struct b43_phy_n *nphy = phy->n;
  765. if (enable) {
  766. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  767. if (nphy->deaf_count++ == 0) {
  768. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  769. b43_nphy_classifier(dev, 0x7, 0);
  770. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  771. b43_nphy_write_clip_detection(dev, clip);
  772. }
  773. b43_nphy_reset_cca(dev);
  774. } else {
  775. if (--nphy->deaf_count == 0) {
  776. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  777. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  778. }
  779. }
  780. }
  781. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  782. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  783. {
  784. struct b43_phy_n *nphy = dev->phy.n;
  785. u16 tmp;
  786. if (nphy->hang_avoid)
  787. b43_nphy_stay_in_carrier_search(dev, 1);
  788. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  789. if (tmp & 0x1)
  790. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  791. else if (tmp & 0x2)
  792. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  793. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  794. if (nphy->bb_mult_save & 0x80000000) {
  795. tmp = nphy->bb_mult_save & 0xFFFF;
  796. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  797. nphy->bb_mult_save = 0;
  798. }
  799. if (nphy->hang_avoid)
  800. b43_nphy_stay_in_carrier_search(dev, 0);
  801. }
  802. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  803. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  804. {
  805. struct b43_phy_n *nphy = dev->phy.n;
  806. u8 channel = dev->phy.channel;
  807. int tone[2] = { 57, 58 };
  808. u32 noise[2] = { 0x3FF, 0x3FF };
  809. B43_WARN_ON(dev->phy.rev < 3);
  810. if (nphy->hang_avoid)
  811. b43_nphy_stay_in_carrier_search(dev, 1);
  812. if (nphy->gband_spurwar_en) {
  813. /* TODO: N PHY Adjust Analog Pfbw (7) */
  814. if (channel == 11 && dev->phy.is_40mhz)
  815. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  816. else
  817. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  818. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  819. }
  820. if (nphy->aband_spurwar_en) {
  821. if (channel == 54) {
  822. tone[0] = 0x20;
  823. noise[0] = 0x25F;
  824. } else if (channel == 38 || channel == 102 || channel == 118) {
  825. if (0 /* FIXME */) {
  826. tone[0] = 0x20;
  827. noise[0] = 0x21F;
  828. } else {
  829. tone[0] = 0;
  830. noise[0] = 0;
  831. }
  832. } else if (channel == 134) {
  833. tone[0] = 0x20;
  834. noise[0] = 0x21F;
  835. } else if (channel == 151) {
  836. tone[0] = 0x10;
  837. noise[0] = 0x23F;
  838. } else if (channel == 153 || channel == 161) {
  839. tone[0] = 0x30;
  840. noise[0] = 0x23F;
  841. } else {
  842. tone[0] = 0;
  843. noise[0] = 0;
  844. }
  845. if (!tone[0] && !noise[0])
  846. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  847. else
  848. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  849. }
  850. if (nphy->hang_avoid)
  851. b43_nphy_stay_in_carrier_search(dev, 0);
  852. }
  853. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  854. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  855. {
  856. struct b43_phy_n *nphy = dev->phy.n;
  857. u8 i;
  858. s16 tmp;
  859. u16 data[4];
  860. s16 gain[2];
  861. u16 minmax[2];
  862. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  863. if (nphy->hang_avoid)
  864. b43_nphy_stay_in_carrier_search(dev, 1);
  865. if (nphy->gain_boost) {
  866. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  867. gain[0] = 6;
  868. gain[1] = 6;
  869. } else {
  870. tmp = 40370 - 315 * dev->phy.channel;
  871. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  872. tmp = 23242 - 224 * dev->phy.channel;
  873. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  874. }
  875. } else {
  876. gain[0] = 0;
  877. gain[1] = 0;
  878. }
  879. for (i = 0; i < 2; i++) {
  880. if (nphy->elna_gain_config) {
  881. data[0] = 19 + gain[i];
  882. data[1] = 25 + gain[i];
  883. data[2] = 25 + gain[i];
  884. data[3] = 25 + gain[i];
  885. } else {
  886. data[0] = lna_gain[0] + gain[i];
  887. data[1] = lna_gain[1] + gain[i];
  888. data[2] = lna_gain[2] + gain[i];
  889. data[3] = lna_gain[3] + gain[i];
  890. }
  891. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  892. minmax[i] = 23 + gain[i];
  893. }
  894. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  895. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  896. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  897. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  898. if (nphy->hang_avoid)
  899. b43_nphy_stay_in_carrier_search(dev, 0);
  900. }
  901. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  902. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  903. {
  904. struct b43_phy_n *nphy = dev->phy.n;
  905. u8 i, j;
  906. u8 code;
  907. u16 tmp;
  908. /* TODO: for PHY >= 3
  909. s8 *lna1_gain, *lna2_gain;
  910. u8 *gain_db, *gain_bits;
  911. u16 *rfseq_init;
  912. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  913. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  914. */
  915. u8 rfseq_events[3] = { 6, 8, 7 };
  916. u8 rfseq_delays[3] = { 10, 30, 1 };
  917. if (dev->phy.rev >= 3) {
  918. /* TODO */
  919. } else {
  920. /* Set Clip 2 detect */
  921. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  922. B43_NPHY_C1_CGAINI_CL2DETECT);
  923. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  924. B43_NPHY_C2_CGAINI_CL2DETECT);
  925. /* Set narrowband clip threshold */
  926. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  927. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  928. if (!dev->phy.is_40mhz) {
  929. /* Set dwell lengths */
  930. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  931. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  932. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  933. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  934. }
  935. /* Set wideband clip 2 threshold */
  936. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  937. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  938. 21);
  939. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  940. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  941. 21);
  942. if (!dev->phy.is_40mhz) {
  943. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  944. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  945. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  946. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  947. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  948. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  949. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  950. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  951. }
  952. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  953. if (nphy->gain_boost) {
  954. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  955. dev->phy.is_40mhz)
  956. code = 4;
  957. else
  958. code = 5;
  959. } else {
  960. code = dev->phy.is_40mhz ? 6 : 7;
  961. }
  962. /* Set HPVGA2 index */
  963. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  964. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  965. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  966. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  967. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  968. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  969. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  970. /* specs say about 2 loops, but wl does 4 */
  971. for (i = 0; i < 4; i++)
  972. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  973. (code << 8 | 0x7C));
  974. b43_nphy_adjust_lna_gain_table(dev);
  975. if (nphy->elna_gain_config) {
  976. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  977. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  978. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  979. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  980. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  981. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  982. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  983. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  984. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  985. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  986. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  987. /* specs say about 2 loops, but wl does 4 */
  988. for (i = 0; i < 4; i++)
  989. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  990. (code << 8 | 0x74));
  991. }
  992. if (dev->phy.rev == 2) {
  993. for (i = 0; i < 4; i++) {
  994. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  995. (0x0400 * i) + 0x0020);
  996. for (j = 0; j < 21; j++) {
  997. tmp = j * (i < 2 ? 3 : 1);
  998. b43_phy_write(dev,
  999. B43_NPHY_TABLE_DATALO, tmp);
  1000. }
  1001. }
  1002. b43_nphy_set_rf_sequence(dev, 5,
  1003. rfseq_events, rfseq_delays, 3);
  1004. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1005. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1006. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1007. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1008. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  1009. 0xFF80, 4);
  1010. }
  1011. }
  1012. }
  1013. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  1014. static void b43_nphy_workarounds(struct b43_wldev *dev)
  1015. {
  1016. struct ssb_bus *bus = dev->dev->bus;
  1017. struct b43_phy *phy = &dev->phy;
  1018. struct b43_phy_n *nphy = phy->n;
  1019. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  1020. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  1021. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  1022. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  1023. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1024. b43_nphy_classifier(dev, 1, 0);
  1025. else
  1026. b43_nphy_classifier(dev, 1, 1);
  1027. if (nphy->hang_avoid)
  1028. b43_nphy_stay_in_carrier_search(dev, 1);
  1029. b43_phy_set(dev, B43_NPHY_IQFLIP,
  1030. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  1031. if (dev->phy.rev >= 3) {
  1032. /* TODO */
  1033. } else {
  1034. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  1035. nphy->band5g_pwrgain) {
  1036. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  1037. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  1038. } else {
  1039. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  1040. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  1041. }
  1042. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
  1043. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
  1044. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  1045. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  1046. if (dev->phy.rev < 2) {
  1047. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
  1048. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
  1049. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  1050. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  1051. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
  1052. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
  1053. }
  1054. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1055. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1056. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1057. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1058. if (bus->sprom.boardflags2_lo & 0x100 &&
  1059. bus->boardinfo.type == 0x8B) {
  1060. delays1[0] = 0x1;
  1061. delays1[5] = 0x14;
  1062. }
  1063. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  1064. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  1065. b43_nphy_gain_ctrl_workarounds(dev);
  1066. if (dev->phy.rev < 2) {
  1067. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  1068. b43_hf_write(dev, b43_hf_read(dev) |
  1069. B43_HF_MLADVW);
  1070. } else if (dev->phy.rev == 2) {
  1071. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  1072. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  1073. }
  1074. if (dev->phy.rev < 2)
  1075. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  1076. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  1077. /* Set phase track alpha and beta */
  1078. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  1079. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  1080. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  1081. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  1082. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  1083. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  1084. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  1085. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  1086. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  1087. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  1088. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  1089. if (dev->phy.rev == 2)
  1090. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  1091. B43_NPHY_FINERX2_CGC_DECGC);
  1092. }
  1093. if (nphy->hang_avoid)
  1094. b43_nphy_stay_in_carrier_search(dev, 0);
  1095. }
  1096. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  1097. static int b43_nphy_load_samples(struct b43_wldev *dev,
  1098. struct b43_c32 *samples, u16 len) {
  1099. struct b43_phy_n *nphy = dev->phy.n;
  1100. u16 i;
  1101. u32 *data;
  1102. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  1103. if (!data) {
  1104. b43err(dev->wl, "allocation for samples loading failed\n");
  1105. return -ENOMEM;
  1106. }
  1107. if (nphy->hang_avoid)
  1108. b43_nphy_stay_in_carrier_search(dev, 1);
  1109. for (i = 0; i < len; i++) {
  1110. data[i] = (samples[i].i & 0x3FF << 10);
  1111. data[i] |= samples[i].q & 0x3FF;
  1112. }
  1113. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  1114. kfree(data);
  1115. if (nphy->hang_avoid)
  1116. b43_nphy_stay_in_carrier_search(dev, 0);
  1117. return 0;
  1118. }
  1119. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1120. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1121. bool test)
  1122. {
  1123. int i;
  1124. u16 bw, len, rot, angle;
  1125. struct b43_c32 *samples;
  1126. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1127. len = bw << 3;
  1128. if (test) {
  1129. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1130. bw = 82;
  1131. else
  1132. bw = 80;
  1133. if (dev->phy.is_40mhz)
  1134. bw <<= 1;
  1135. len = bw << 1;
  1136. }
  1137. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  1138. if (!samples) {
  1139. b43err(dev->wl, "allocation for samples generation failed\n");
  1140. return 0;
  1141. }
  1142. rot = (((freq * 36) / bw) << 16) / 100;
  1143. angle = 0;
  1144. for (i = 0; i < len; i++) {
  1145. samples[i] = b43_cordic(angle);
  1146. angle += rot;
  1147. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1148. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1149. }
  1150. i = b43_nphy_load_samples(dev, samples, len);
  1151. kfree(samples);
  1152. return (i < 0) ? 0 : len;
  1153. }
  1154. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1155. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1156. u16 wait, bool iqmode, bool dac_test)
  1157. {
  1158. struct b43_phy_n *nphy = dev->phy.n;
  1159. int i;
  1160. u16 seq_mode;
  1161. u32 tmp;
  1162. if (nphy->hang_avoid)
  1163. b43_nphy_stay_in_carrier_search(dev, true);
  1164. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1165. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1166. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1167. }
  1168. if (!dev->phy.is_40mhz)
  1169. tmp = 0x6464;
  1170. else
  1171. tmp = 0x4747;
  1172. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1173. if (nphy->hang_avoid)
  1174. b43_nphy_stay_in_carrier_search(dev, false);
  1175. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1176. if (loops != 0xFFFF)
  1177. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1178. else
  1179. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1180. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1181. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1182. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1183. if (iqmode) {
  1184. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1185. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1186. } else {
  1187. if (dac_test)
  1188. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1189. else
  1190. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1191. }
  1192. for (i = 0; i < 100; i++) {
  1193. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1194. i = 0;
  1195. break;
  1196. }
  1197. udelay(10);
  1198. }
  1199. if (i)
  1200. b43err(dev->wl, "run samples timeout\n");
  1201. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1202. }
  1203. /*
  1204. * Transmits a known value for LO calibration
  1205. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1206. */
  1207. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1208. bool iqmode, bool dac_test)
  1209. {
  1210. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1211. if (samp == 0)
  1212. return -1;
  1213. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1214. return 0;
  1215. }
  1216. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1217. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1218. {
  1219. struct b43_phy_n *nphy = dev->phy.n;
  1220. int i, j;
  1221. u32 tmp;
  1222. u32 cur_real, cur_imag, real_part, imag_part;
  1223. u16 buffer[7];
  1224. if (nphy->hang_avoid)
  1225. b43_nphy_stay_in_carrier_search(dev, true);
  1226. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1227. for (i = 0; i < 2; i++) {
  1228. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1229. (buffer[i * 2 + 1] & 0x3FF);
  1230. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1231. (((i + 26) << 10) | 320));
  1232. for (j = 0; j < 128; j++) {
  1233. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1234. ((tmp >> 16) & 0xFFFF));
  1235. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1236. (tmp & 0xFFFF));
  1237. }
  1238. }
  1239. for (i = 0; i < 2; i++) {
  1240. tmp = buffer[5 + i];
  1241. real_part = (tmp >> 8) & 0xFF;
  1242. imag_part = (tmp & 0xFF);
  1243. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1244. (((i + 26) << 10) | 448));
  1245. if (dev->phy.rev >= 3) {
  1246. cur_real = real_part;
  1247. cur_imag = imag_part;
  1248. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1249. }
  1250. for (j = 0; j < 128; j++) {
  1251. if (dev->phy.rev < 3) {
  1252. cur_real = (real_part * loscale[j] + 128) >> 8;
  1253. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1254. tmp = ((cur_real & 0xFF) << 8) |
  1255. (cur_imag & 0xFF);
  1256. }
  1257. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1258. ((tmp >> 16) & 0xFFFF));
  1259. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1260. (tmp & 0xFFFF));
  1261. }
  1262. }
  1263. if (dev->phy.rev >= 3) {
  1264. b43_shm_write16(dev, B43_SHM_SHARED,
  1265. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1266. b43_shm_write16(dev, B43_SHM_SHARED,
  1267. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1268. }
  1269. if (nphy->hang_avoid)
  1270. b43_nphy_stay_in_carrier_search(dev, false);
  1271. }
  1272. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1273. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1274. u8 *events, u8 *delays, u8 length)
  1275. {
  1276. struct b43_phy_n *nphy = dev->phy.n;
  1277. u8 i;
  1278. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1279. u16 offset1 = cmd << 4;
  1280. u16 offset2 = offset1 + 0x80;
  1281. if (nphy->hang_avoid)
  1282. b43_nphy_stay_in_carrier_search(dev, true);
  1283. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1284. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1285. for (i = length; i < 16; i++) {
  1286. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1287. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1288. }
  1289. if (nphy->hang_avoid)
  1290. b43_nphy_stay_in_carrier_search(dev, false);
  1291. }
  1292. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1293. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1294. enum b43_nphy_rf_sequence seq)
  1295. {
  1296. static const u16 trigger[] = {
  1297. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1298. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1299. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1300. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1301. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1302. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1303. };
  1304. int i;
  1305. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1306. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1307. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1308. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1309. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1310. for (i = 0; i < 200; i++) {
  1311. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1312. goto ok;
  1313. msleep(1);
  1314. }
  1315. b43err(dev->wl, "RF sequence status timeout\n");
  1316. ok:
  1317. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1318. }
  1319. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1320. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1321. u16 value, u8 core, bool off)
  1322. {
  1323. int i;
  1324. u8 index = fls(field);
  1325. u8 addr, en_addr, val_addr;
  1326. /* we expect only one bit set */
  1327. B43_WARN_ON(field & (~(1 << (index - 1))));
  1328. if (dev->phy.rev >= 3) {
  1329. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1330. for (i = 0; i < 2; i++) {
  1331. if (index == 0 || index == 16) {
  1332. b43err(dev->wl,
  1333. "Unsupported RF Ctrl Override call\n");
  1334. return;
  1335. }
  1336. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1337. en_addr = B43_PHY_N((i == 0) ?
  1338. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1339. val_addr = B43_PHY_N((i == 0) ?
  1340. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1341. if (off) {
  1342. b43_phy_mask(dev, en_addr, ~(field));
  1343. b43_phy_mask(dev, val_addr,
  1344. ~(rf_ctrl->val_mask));
  1345. } else {
  1346. if (core == 0 || ((1 << core) & i) != 0) {
  1347. b43_phy_set(dev, en_addr, field);
  1348. b43_phy_maskset(dev, val_addr,
  1349. ~(rf_ctrl->val_mask),
  1350. (value << rf_ctrl->val_shift));
  1351. }
  1352. }
  1353. }
  1354. } else {
  1355. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1356. if (off) {
  1357. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1358. value = 0;
  1359. } else {
  1360. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1361. }
  1362. for (i = 0; i < 2; i++) {
  1363. if (index <= 1 || index == 16) {
  1364. b43err(dev->wl,
  1365. "Unsupported RF Ctrl Override call\n");
  1366. return;
  1367. }
  1368. if (index == 2 || index == 10 ||
  1369. (index >= 13 && index <= 15)) {
  1370. core = 1;
  1371. }
  1372. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1373. addr = B43_PHY_N((i == 0) ?
  1374. rf_ctrl->addr0 : rf_ctrl->addr1);
  1375. if ((core & (1 << i)) != 0)
  1376. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1377. (value << rf_ctrl->shift));
  1378. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1379. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1380. B43_NPHY_RFCTL_CMD_START);
  1381. udelay(1);
  1382. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1383. }
  1384. }
  1385. }
  1386. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1387. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1388. u16 value, u8 core)
  1389. {
  1390. u8 i, j;
  1391. u16 reg, tmp, val;
  1392. B43_WARN_ON(dev->phy.rev < 3);
  1393. B43_WARN_ON(field > 4);
  1394. for (i = 0; i < 2; i++) {
  1395. if ((core == 1 && i == 1) || (core == 2 && !i))
  1396. continue;
  1397. reg = (i == 0) ?
  1398. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1399. b43_phy_mask(dev, reg, 0xFBFF);
  1400. switch (field) {
  1401. case 0:
  1402. b43_phy_write(dev, reg, 0);
  1403. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1404. break;
  1405. case 1:
  1406. if (!i) {
  1407. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1408. 0xFC3F, (value << 6));
  1409. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1410. 0xFFFE, 1);
  1411. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1412. B43_NPHY_RFCTL_CMD_START);
  1413. for (j = 0; j < 100; j++) {
  1414. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1415. j = 0;
  1416. break;
  1417. }
  1418. udelay(10);
  1419. }
  1420. if (j)
  1421. b43err(dev->wl,
  1422. "intc override timeout\n");
  1423. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1424. 0xFFFE);
  1425. } else {
  1426. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1427. 0xFC3F, (value << 6));
  1428. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1429. 0xFFFE, 1);
  1430. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1431. B43_NPHY_RFCTL_CMD_RXTX);
  1432. for (j = 0; j < 100; j++) {
  1433. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1434. j = 0;
  1435. break;
  1436. }
  1437. udelay(10);
  1438. }
  1439. if (j)
  1440. b43err(dev->wl,
  1441. "intc override timeout\n");
  1442. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1443. 0xFFFE);
  1444. }
  1445. break;
  1446. case 2:
  1447. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1448. tmp = 0x0020;
  1449. val = value << 5;
  1450. } else {
  1451. tmp = 0x0010;
  1452. val = value << 4;
  1453. }
  1454. b43_phy_maskset(dev, reg, ~tmp, val);
  1455. break;
  1456. case 3:
  1457. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1458. tmp = 0x0001;
  1459. val = value;
  1460. } else {
  1461. tmp = 0x0004;
  1462. val = value << 2;
  1463. }
  1464. b43_phy_maskset(dev, reg, ~tmp, val);
  1465. break;
  1466. case 4:
  1467. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1468. tmp = 0x0002;
  1469. val = value << 1;
  1470. } else {
  1471. tmp = 0x0008;
  1472. val = value << 3;
  1473. }
  1474. b43_phy_maskset(dev, reg, ~tmp, val);
  1475. break;
  1476. }
  1477. }
  1478. }
  1479. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  1480. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1481. {
  1482. unsigned int i;
  1483. u16 val;
  1484. val = 0x1E1F;
  1485. for (i = 0; i < 16; i++) {
  1486. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1487. val -= 0x202;
  1488. }
  1489. val = 0x3E3F;
  1490. for (i = 0; i < 16; i++) {
  1491. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  1492. val -= 0x202;
  1493. }
  1494. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1495. }
  1496. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1497. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1498. s8 offset, u8 core, u8 rail,
  1499. enum b43_nphy_rssi_type type)
  1500. {
  1501. u16 tmp;
  1502. bool core1or5 = (core == 1) || (core == 5);
  1503. bool core2or5 = (core == 2) || (core == 5);
  1504. offset = clamp_val(offset, -32, 31);
  1505. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1506. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1507. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1508. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1509. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1510. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1511. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1512. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1513. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1514. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1515. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1516. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1517. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1518. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1519. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1520. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1521. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1522. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1523. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1524. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1525. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1526. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1527. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1528. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1529. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1530. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1531. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1532. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1533. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1534. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1535. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1536. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1537. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1538. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1539. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1540. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1541. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1542. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1543. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1544. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1545. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1546. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1547. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1548. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1549. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1550. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1551. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1552. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1553. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1554. }
  1555. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1556. {
  1557. u16 val;
  1558. if (type < 3)
  1559. val = 0;
  1560. else if (type == 6)
  1561. val = 1;
  1562. else if (type == 3)
  1563. val = 2;
  1564. else
  1565. val = 3;
  1566. val = (val << 12) | (val << 14);
  1567. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1568. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1569. if (type < 3) {
  1570. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1571. (type + 1) << 4);
  1572. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1573. (type + 1) << 4);
  1574. }
  1575. if (code == 0) {
  1576. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  1577. if (type < 3) {
  1578. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1579. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1580. B43_NPHY_RFCTL_CMD_CORESEL));
  1581. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1582. ~(0x1 << 12 |
  1583. 0x1 << 5 |
  1584. 0x1 << 1 |
  1585. 0x1));
  1586. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1587. ~B43_NPHY_RFCTL_CMD_START);
  1588. udelay(20);
  1589. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1590. }
  1591. } else {
  1592. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  1593. if (type < 3) {
  1594. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1595. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1596. B43_NPHY_RFCTL_CMD_CORESEL),
  1597. (B43_NPHY_RFCTL_CMD_RXEN |
  1598. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  1599. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  1600. (0x1 << 12 |
  1601. 0x1 << 5 |
  1602. 0x1 << 1 |
  1603. 0x1));
  1604. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1605. B43_NPHY_RFCTL_CMD_START);
  1606. udelay(20);
  1607. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1608. }
  1609. }
  1610. }
  1611. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1612. {
  1613. struct b43_phy_n *nphy = dev->phy.n;
  1614. u8 i;
  1615. u16 reg, val;
  1616. if (code == 0) {
  1617. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1618. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1619. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1620. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1621. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1622. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1623. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1624. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1625. } else {
  1626. for (i = 0; i < 2; i++) {
  1627. if ((code == 1 && i == 1) || (code == 2 && !i))
  1628. continue;
  1629. reg = (i == 0) ?
  1630. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1631. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1632. if (type < 3) {
  1633. reg = (i == 0) ?
  1634. B43_NPHY_AFECTL_C1 :
  1635. B43_NPHY_AFECTL_C2;
  1636. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1637. reg = (i == 0) ?
  1638. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1639. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1640. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1641. if (type == 0)
  1642. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1643. else if (type == 1)
  1644. val = 16;
  1645. else
  1646. val = 32;
  1647. b43_phy_set(dev, reg, val);
  1648. reg = (i == 0) ?
  1649. B43_NPHY_TXF_40CO_B1S0 :
  1650. B43_NPHY_TXF_40CO_B32S1;
  1651. b43_phy_set(dev, reg, 0x0020);
  1652. } else {
  1653. if (type == 6)
  1654. val = 0x0100;
  1655. else if (type == 3)
  1656. val = 0x0200;
  1657. else
  1658. val = 0x0300;
  1659. reg = (i == 0) ?
  1660. B43_NPHY_AFECTL_C1 :
  1661. B43_NPHY_AFECTL_C2;
  1662. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1663. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1664. if (type != 3 && type != 6) {
  1665. enum ieee80211_band band =
  1666. b43_current_band(dev->wl);
  1667. if ((nphy->ipa2g_on &&
  1668. band == IEEE80211_BAND_2GHZ) ||
  1669. (nphy->ipa5g_on &&
  1670. band == IEEE80211_BAND_5GHZ))
  1671. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1672. else
  1673. val = 0x11;
  1674. reg = (i == 0) ? 0x2000 : 0x3000;
  1675. reg |= B2055_PADDRV;
  1676. b43_radio_write16(dev, reg, val);
  1677. reg = (i == 0) ?
  1678. B43_NPHY_AFECTL_OVER1 :
  1679. B43_NPHY_AFECTL_OVER;
  1680. b43_phy_set(dev, reg, 0x0200);
  1681. }
  1682. }
  1683. }
  1684. }
  1685. }
  1686. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1687. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1688. {
  1689. if (dev->phy.rev >= 3)
  1690. b43_nphy_rev3_rssi_select(dev, code, type);
  1691. else
  1692. b43_nphy_rev2_rssi_select(dev, code, type);
  1693. }
  1694. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1695. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1696. {
  1697. int i;
  1698. for (i = 0; i < 2; i++) {
  1699. if (type == 2) {
  1700. if (i == 0) {
  1701. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1702. 0xFC, buf[0]);
  1703. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1704. 0xFC, buf[1]);
  1705. } else {
  1706. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1707. 0xFC, buf[2 * i]);
  1708. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1709. 0xFC, buf[2 * i + 1]);
  1710. }
  1711. } else {
  1712. if (i == 0)
  1713. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1714. 0xF3, buf[0] << 2);
  1715. else
  1716. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1717. 0xF3, buf[2 * i + 1] << 2);
  1718. }
  1719. }
  1720. }
  1721. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1722. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1723. u8 nsamp)
  1724. {
  1725. int i;
  1726. int out;
  1727. u16 save_regs_phy[9];
  1728. u16 s[2];
  1729. if (dev->phy.rev >= 3) {
  1730. save_regs_phy[0] = b43_phy_read(dev,
  1731. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1732. save_regs_phy[1] = b43_phy_read(dev,
  1733. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1734. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1735. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1736. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1737. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1738. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1739. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1740. } else if (dev->phy.rev == 2) {
  1741. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1742. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1743. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1744. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  1745. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  1746. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  1747. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  1748. }
  1749. b43_nphy_rssi_select(dev, 5, type);
  1750. if (dev->phy.rev < 2) {
  1751. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1752. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1753. }
  1754. for (i = 0; i < 4; i++)
  1755. buf[i] = 0;
  1756. for (i = 0; i < nsamp; i++) {
  1757. if (dev->phy.rev < 2) {
  1758. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1759. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1760. } else {
  1761. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1762. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1763. }
  1764. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1765. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1766. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1767. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1768. }
  1769. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1770. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1771. if (dev->phy.rev < 2)
  1772. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1773. if (dev->phy.rev >= 3) {
  1774. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1775. save_regs_phy[0]);
  1776. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1777. save_regs_phy[1]);
  1778. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1779. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1780. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1781. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1782. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1783. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1784. } else if (dev->phy.rev == 2) {
  1785. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  1786. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  1787. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  1788. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  1789. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  1790. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  1791. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  1792. }
  1793. return out;
  1794. }
  1795. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1796. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1797. {
  1798. int i, j;
  1799. u8 state[4];
  1800. u8 code, val;
  1801. u16 class, override;
  1802. u8 regs_save_radio[2];
  1803. u16 regs_save_phy[2];
  1804. s8 offset[4];
  1805. u8 core;
  1806. u8 rail;
  1807. u16 clip_state[2];
  1808. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1809. s32 results_min[4] = { };
  1810. u8 vcm_final[4] = { };
  1811. s32 results[4][4] = { };
  1812. s32 miniq[4][2] = { };
  1813. if (type == 2) {
  1814. code = 0;
  1815. val = 6;
  1816. } else if (type < 2) {
  1817. code = 25;
  1818. val = 4;
  1819. } else {
  1820. B43_WARN_ON(1);
  1821. return;
  1822. }
  1823. class = b43_nphy_classifier(dev, 0, 0);
  1824. b43_nphy_classifier(dev, 7, 4);
  1825. b43_nphy_read_clip_detection(dev, clip_state);
  1826. b43_nphy_write_clip_detection(dev, clip_off);
  1827. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1828. override = 0x140;
  1829. else
  1830. override = 0x110;
  1831. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1832. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1833. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1834. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1835. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1836. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1837. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1838. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1839. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1840. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1841. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1842. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1843. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1844. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1845. b43_nphy_rssi_select(dev, 5, type);
  1846. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1847. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1848. for (i = 0; i < 4; i++) {
  1849. u8 tmp[4];
  1850. for (j = 0; j < 4; j++)
  1851. tmp[j] = i;
  1852. if (type != 1)
  1853. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1854. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1855. if (type < 2)
  1856. for (j = 0; j < 2; j++)
  1857. miniq[i][j] = min(results[i][2 * j],
  1858. results[i][2 * j + 1]);
  1859. }
  1860. for (i = 0; i < 4; i++) {
  1861. s32 mind = 40;
  1862. u8 minvcm = 0;
  1863. s32 minpoll = 249;
  1864. s32 curr;
  1865. for (j = 0; j < 4; j++) {
  1866. if (type == 2)
  1867. curr = abs(results[j][i]);
  1868. else
  1869. curr = abs(miniq[j][i / 2] - code * 8);
  1870. if (curr < mind) {
  1871. mind = curr;
  1872. minvcm = j;
  1873. }
  1874. if (results[j][i] < minpoll)
  1875. minpoll = results[j][i];
  1876. }
  1877. results_min[i] = minpoll;
  1878. vcm_final[i] = minvcm;
  1879. }
  1880. if (type != 1)
  1881. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1882. for (i = 0; i < 4; i++) {
  1883. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1884. if (offset[i] < 0)
  1885. offset[i] = -((abs(offset[i]) + 4) / 8);
  1886. else
  1887. offset[i] = (offset[i] + 4) / 8;
  1888. if (results_min[i] == 248)
  1889. offset[i] = code - 32;
  1890. core = (i / 2) ? 2 : 1;
  1891. rail = (i % 2) ? 1 : 0;
  1892. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  1893. type);
  1894. }
  1895. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1896. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  1897. switch (state[2]) {
  1898. case 1:
  1899. b43_nphy_rssi_select(dev, 1, 2);
  1900. break;
  1901. case 4:
  1902. b43_nphy_rssi_select(dev, 1, 0);
  1903. break;
  1904. case 2:
  1905. b43_nphy_rssi_select(dev, 1, 1);
  1906. break;
  1907. default:
  1908. b43_nphy_rssi_select(dev, 1, 1);
  1909. break;
  1910. }
  1911. switch (state[3]) {
  1912. case 1:
  1913. b43_nphy_rssi_select(dev, 2, 2);
  1914. break;
  1915. case 4:
  1916. b43_nphy_rssi_select(dev, 2, 0);
  1917. break;
  1918. default:
  1919. b43_nphy_rssi_select(dev, 2, 1);
  1920. break;
  1921. }
  1922. b43_nphy_rssi_select(dev, 0, type);
  1923. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1924. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1925. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1926. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1927. b43_nphy_classifier(dev, 7, class);
  1928. b43_nphy_write_clip_detection(dev, clip_state);
  1929. /* Specs don't say about reset here, but it makes wl and b43 dumps
  1930. identical, it really seems wl performs this */
  1931. b43_nphy_reset_cca(dev);
  1932. }
  1933. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1934. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1935. {
  1936. /* TODO */
  1937. }
  1938. /*
  1939. * RSSI Calibration
  1940. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1941. */
  1942. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1943. {
  1944. if (dev->phy.rev >= 3) {
  1945. b43_nphy_rev3_rssi_cal(dev);
  1946. } else {
  1947. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  1948. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  1949. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  1950. }
  1951. }
  1952. /*
  1953. * Restore RSSI Calibration
  1954. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1955. */
  1956. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1957. {
  1958. struct b43_phy_n *nphy = dev->phy.n;
  1959. u16 *rssical_radio_regs = NULL;
  1960. u16 *rssical_phy_regs = NULL;
  1961. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1962. if (!nphy->rssical_chanspec_2G.center_freq)
  1963. return;
  1964. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1965. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1966. } else {
  1967. if (!nphy->rssical_chanspec_5G.center_freq)
  1968. return;
  1969. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1970. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1971. }
  1972. /* TODO use some definitions */
  1973. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1974. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1975. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1976. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1977. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1978. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1979. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1980. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1981. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1982. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1983. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1984. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1985. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1986. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1987. }
  1988. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1989. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1990. {
  1991. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1992. if (dev->phy.rev >= 6) {
  1993. /* TODO If the chip is 47162
  1994. return txpwrctrl_tx_gain_ipa_rev5 */
  1995. return txpwrctrl_tx_gain_ipa_rev6;
  1996. } else if (dev->phy.rev >= 5) {
  1997. return txpwrctrl_tx_gain_ipa_rev5;
  1998. } else {
  1999. return txpwrctrl_tx_gain_ipa;
  2000. }
  2001. } else {
  2002. return txpwrctrl_tx_gain_ipa_5g;
  2003. }
  2004. }
  2005. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  2006. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  2007. {
  2008. struct b43_phy_n *nphy = dev->phy.n;
  2009. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  2010. u16 tmp;
  2011. u8 offset, i;
  2012. if (dev->phy.rev >= 3) {
  2013. for (i = 0; i < 2; i++) {
  2014. tmp = (i == 0) ? 0x2000 : 0x3000;
  2015. offset = i * 11;
  2016. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  2017. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  2018. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  2019. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  2020. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  2021. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  2022. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  2023. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  2024. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  2025. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  2026. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  2027. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2028. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  2029. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2030. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2031. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2032. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2033. if (nphy->ipa5g_on) {
  2034. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  2035. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  2036. } else {
  2037. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2038. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  2039. }
  2040. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2041. } else {
  2042. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  2043. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2044. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2045. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2046. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2047. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  2048. if (nphy->ipa2g_on) {
  2049. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  2050. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  2051. (dev->phy.rev < 5) ? 0x11 : 0x01);
  2052. } else {
  2053. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2054. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2055. }
  2056. }
  2057. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  2058. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  2059. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  2060. }
  2061. } else {
  2062. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  2063. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  2064. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  2065. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  2066. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  2067. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  2068. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  2069. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  2070. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  2071. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  2072. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  2073. B43_NPHY_BANDCTL_5GHZ)) {
  2074. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  2075. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  2076. } else {
  2077. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  2078. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  2079. }
  2080. if (dev->phy.rev < 2) {
  2081. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  2082. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  2083. } else {
  2084. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  2085. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  2086. }
  2087. }
  2088. }
  2089. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2090. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2091. struct nphy_txgains target,
  2092. struct nphy_iqcal_params *params)
  2093. {
  2094. int i, j, indx;
  2095. u16 gain;
  2096. if (dev->phy.rev >= 3) {
  2097. params->txgm = target.txgm[core];
  2098. params->pga = target.pga[core];
  2099. params->pad = target.pad[core];
  2100. params->ipa = target.ipa[core];
  2101. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2102. (params->pad << 4) | (params->ipa);
  2103. for (j = 0; j < 5; j++)
  2104. params->ncorr[j] = 0x79;
  2105. } else {
  2106. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2107. (target.txgm[core] << 8);
  2108. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2109. 1 : 0;
  2110. for (i = 0; i < 9; i++)
  2111. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2112. break;
  2113. i = min(i, 8);
  2114. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2115. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2116. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2117. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2118. (params->pad << 2);
  2119. for (j = 0; j < 4; j++)
  2120. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2121. }
  2122. }
  2123. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  2124. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  2125. {
  2126. struct b43_phy_n *nphy = dev->phy.n;
  2127. int i;
  2128. u16 scale, entry;
  2129. u16 tmp = nphy->txcal_bbmult;
  2130. if (core == 0)
  2131. tmp >>= 8;
  2132. tmp &= 0xff;
  2133. for (i = 0; i < 18; i++) {
  2134. scale = (ladder_lo[i].percent * tmp) / 100;
  2135. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  2136. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  2137. scale = (ladder_iq[i].percent * tmp) / 100;
  2138. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  2139. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  2140. }
  2141. }
  2142. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  2143. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2144. {
  2145. int i;
  2146. for (i = 0; i < 15; i++)
  2147. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  2148. tbl_tx_filter_coef_rev4[2][i]);
  2149. }
  2150. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2151. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2152. {
  2153. int i, j;
  2154. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2155. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2156. for (i = 0; i < 3; i++)
  2157. for (j = 0; j < 15; j++)
  2158. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2159. tbl_tx_filter_coef_rev4[i][j]);
  2160. if (dev->phy.is_40mhz) {
  2161. for (j = 0; j < 15; j++)
  2162. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2163. tbl_tx_filter_coef_rev4[3][j]);
  2164. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2165. for (j = 0; j < 15; j++)
  2166. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2167. tbl_tx_filter_coef_rev4[5][j]);
  2168. }
  2169. if (dev->phy.channel == 14)
  2170. for (j = 0; j < 15; j++)
  2171. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2172. tbl_tx_filter_coef_rev4[6][j]);
  2173. }
  2174. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2175. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2176. {
  2177. struct b43_phy_n *nphy = dev->phy.n;
  2178. u16 curr_gain[2];
  2179. struct nphy_txgains target;
  2180. const u32 *table = NULL;
  2181. if (!nphy->txpwrctrl) {
  2182. int i;
  2183. if (nphy->hang_avoid)
  2184. b43_nphy_stay_in_carrier_search(dev, true);
  2185. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2186. if (nphy->hang_avoid)
  2187. b43_nphy_stay_in_carrier_search(dev, false);
  2188. for (i = 0; i < 2; ++i) {
  2189. if (dev->phy.rev >= 3) {
  2190. target.ipa[i] = curr_gain[i] & 0x000F;
  2191. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2192. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2193. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2194. } else {
  2195. target.ipa[i] = curr_gain[i] & 0x0003;
  2196. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2197. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2198. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2199. }
  2200. }
  2201. } else {
  2202. int i;
  2203. u16 index[2];
  2204. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2205. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2206. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2207. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2208. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2209. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2210. for (i = 0; i < 2; ++i) {
  2211. if (dev->phy.rev >= 3) {
  2212. enum ieee80211_band band =
  2213. b43_current_band(dev->wl);
  2214. if ((nphy->ipa2g_on &&
  2215. band == IEEE80211_BAND_2GHZ) ||
  2216. (nphy->ipa5g_on &&
  2217. band == IEEE80211_BAND_5GHZ)) {
  2218. table = b43_nphy_get_ipa_gain_table(dev);
  2219. } else {
  2220. if (band == IEEE80211_BAND_5GHZ) {
  2221. if (dev->phy.rev == 3)
  2222. table = b43_ntab_tx_gain_rev3_5ghz;
  2223. else if (dev->phy.rev == 4)
  2224. table = b43_ntab_tx_gain_rev4_5ghz;
  2225. else
  2226. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2227. } else {
  2228. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2229. }
  2230. }
  2231. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2232. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2233. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2234. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2235. } else {
  2236. table = b43_ntab_tx_gain_rev0_1_2;
  2237. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2238. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2239. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2240. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2241. }
  2242. }
  2243. }
  2244. return target;
  2245. }
  2246. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2247. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2248. {
  2249. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2250. if (dev->phy.rev >= 3) {
  2251. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2252. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2253. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2254. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2255. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2256. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2257. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2258. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2259. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2260. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2261. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2262. b43_nphy_reset_cca(dev);
  2263. } else {
  2264. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2265. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2266. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2267. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2268. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2269. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2270. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2271. }
  2272. }
  2273. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2274. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2275. {
  2276. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2277. u16 tmp;
  2278. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2279. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2280. if (dev->phy.rev >= 3) {
  2281. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2282. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2283. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2284. regs[2] = tmp;
  2285. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2286. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2287. regs[3] = tmp;
  2288. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2289. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2290. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2291. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2292. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2293. regs[5] = tmp;
  2294. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2295. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2296. regs[6] = tmp;
  2297. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2298. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2299. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2300. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2301. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2302. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2303. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2304. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2305. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2306. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2307. } else {
  2308. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2309. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2310. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2311. regs[2] = tmp;
  2312. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2313. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2314. regs[3] = tmp;
  2315. tmp |= 0x2000;
  2316. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2317. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2318. regs[4] = tmp;
  2319. tmp |= 0x2000;
  2320. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2321. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2322. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2323. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2324. tmp = 0x0180;
  2325. else
  2326. tmp = 0x0120;
  2327. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2328. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2329. }
  2330. }
  2331. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2332. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2333. {
  2334. struct b43_phy_n *nphy = dev->phy.n;
  2335. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2336. u16 *txcal_radio_regs = NULL;
  2337. struct b43_chanspec *iqcal_chanspec;
  2338. u16 *table = NULL;
  2339. if (nphy->hang_avoid)
  2340. b43_nphy_stay_in_carrier_search(dev, 1);
  2341. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2342. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2343. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2344. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2345. table = nphy->cal_cache.txcal_coeffs_2G;
  2346. } else {
  2347. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2348. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2349. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2350. table = nphy->cal_cache.txcal_coeffs_5G;
  2351. }
  2352. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2353. /* TODO use some definitions */
  2354. if (dev->phy.rev >= 3) {
  2355. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2356. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2357. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2358. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2359. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2360. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2361. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2362. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2363. } else {
  2364. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2365. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2366. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2367. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2368. }
  2369. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2370. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2371. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2372. if (nphy->hang_avoid)
  2373. b43_nphy_stay_in_carrier_search(dev, 0);
  2374. }
  2375. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2376. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2377. {
  2378. struct b43_phy_n *nphy = dev->phy.n;
  2379. u16 coef[4];
  2380. u16 *loft = NULL;
  2381. u16 *table = NULL;
  2382. int i;
  2383. u16 *txcal_radio_regs = NULL;
  2384. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2385. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2386. if (!nphy->iqcal_chanspec_2G.center_freq)
  2387. return;
  2388. table = nphy->cal_cache.txcal_coeffs_2G;
  2389. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2390. } else {
  2391. if (!nphy->iqcal_chanspec_5G.center_freq)
  2392. return;
  2393. table = nphy->cal_cache.txcal_coeffs_5G;
  2394. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2395. }
  2396. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2397. for (i = 0; i < 4; i++) {
  2398. if (dev->phy.rev >= 3)
  2399. table[i] = coef[i];
  2400. else
  2401. coef[i] = 0;
  2402. }
  2403. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2404. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2405. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2406. if (dev->phy.rev < 2)
  2407. b43_nphy_tx_iq_workaround(dev);
  2408. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2409. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2410. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2411. } else {
  2412. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2413. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2414. }
  2415. /* TODO use some definitions */
  2416. if (dev->phy.rev >= 3) {
  2417. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2418. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2419. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2420. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2421. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2422. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2423. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2424. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2425. } else {
  2426. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2427. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2428. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2429. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2430. }
  2431. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2432. }
  2433. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2434. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2435. struct nphy_txgains target,
  2436. bool full, bool mphase)
  2437. {
  2438. struct b43_phy_n *nphy = dev->phy.n;
  2439. int i;
  2440. int error = 0;
  2441. int freq;
  2442. bool avoid = false;
  2443. u8 length;
  2444. u16 tmp, core, type, count, max, numb, last, cmd;
  2445. const u16 *table;
  2446. bool phy6or5x;
  2447. u16 buffer[11];
  2448. u16 diq_start = 0;
  2449. u16 save[2];
  2450. u16 gain[2];
  2451. struct nphy_iqcal_params params[2];
  2452. bool updated[2] = { };
  2453. b43_nphy_stay_in_carrier_search(dev, true);
  2454. if (dev->phy.rev >= 4) {
  2455. avoid = nphy->hang_avoid;
  2456. nphy->hang_avoid = 0;
  2457. }
  2458. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2459. for (i = 0; i < 2; i++) {
  2460. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2461. gain[i] = params[i].cal_gain;
  2462. }
  2463. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2464. b43_nphy_tx_cal_radio_setup(dev);
  2465. b43_nphy_tx_cal_phy_setup(dev);
  2466. phy6or5x = dev->phy.rev >= 6 ||
  2467. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2468. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2469. if (phy6or5x) {
  2470. if (dev->phy.is_40mhz) {
  2471. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2472. tbl_tx_iqlo_cal_loft_ladder_40);
  2473. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2474. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2475. } else {
  2476. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2477. tbl_tx_iqlo_cal_loft_ladder_20);
  2478. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2479. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2480. }
  2481. }
  2482. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2483. if (!dev->phy.is_40mhz)
  2484. freq = 2500;
  2485. else
  2486. freq = 5000;
  2487. if (nphy->mphase_cal_phase_id > 2)
  2488. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2489. 0xFFFF, 0, true, false);
  2490. else
  2491. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2492. if (error == 0) {
  2493. if (nphy->mphase_cal_phase_id > 2) {
  2494. table = nphy->mphase_txcal_bestcoeffs;
  2495. length = 11;
  2496. if (dev->phy.rev < 3)
  2497. length -= 2;
  2498. } else {
  2499. if (!full && nphy->txiqlocal_coeffsvalid) {
  2500. table = nphy->txiqlocal_bestc;
  2501. length = 11;
  2502. if (dev->phy.rev < 3)
  2503. length -= 2;
  2504. } else {
  2505. full = true;
  2506. if (dev->phy.rev >= 3) {
  2507. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2508. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2509. } else {
  2510. table = tbl_tx_iqlo_cal_startcoefs;
  2511. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2512. }
  2513. }
  2514. }
  2515. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2516. if (full) {
  2517. if (dev->phy.rev >= 3)
  2518. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2519. else
  2520. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2521. } else {
  2522. if (dev->phy.rev >= 3)
  2523. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2524. else
  2525. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2526. }
  2527. if (mphase) {
  2528. count = nphy->mphase_txcal_cmdidx;
  2529. numb = min(max,
  2530. (u16)(count + nphy->mphase_txcal_numcmds));
  2531. } else {
  2532. count = 0;
  2533. numb = max;
  2534. }
  2535. for (; count < numb; count++) {
  2536. if (full) {
  2537. if (dev->phy.rev >= 3)
  2538. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2539. else
  2540. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2541. } else {
  2542. if (dev->phy.rev >= 3)
  2543. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2544. else
  2545. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2546. }
  2547. core = (cmd & 0x3000) >> 12;
  2548. type = (cmd & 0x0F00) >> 8;
  2549. if (phy6or5x && updated[core] == 0) {
  2550. b43_nphy_update_tx_cal_ladder(dev, core);
  2551. updated[core] = 1;
  2552. }
  2553. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2554. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2555. if (type == 1 || type == 3 || type == 4) {
  2556. buffer[0] = b43_ntab_read(dev,
  2557. B43_NTAB16(15, 69 + core));
  2558. diq_start = buffer[0];
  2559. buffer[0] = 0;
  2560. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2561. 0);
  2562. }
  2563. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2564. for (i = 0; i < 2000; i++) {
  2565. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2566. if (tmp & 0xC000)
  2567. break;
  2568. udelay(10);
  2569. }
  2570. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2571. buffer);
  2572. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2573. buffer);
  2574. if (type == 1 || type == 3 || type == 4)
  2575. buffer[0] = diq_start;
  2576. }
  2577. if (mphase)
  2578. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2579. last = (dev->phy.rev < 3) ? 6 : 7;
  2580. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2581. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2582. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2583. if (dev->phy.rev < 3) {
  2584. buffer[0] = 0;
  2585. buffer[1] = 0;
  2586. buffer[2] = 0;
  2587. buffer[3] = 0;
  2588. }
  2589. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2590. buffer);
  2591. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  2592. buffer);
  2593. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2594. buffer);
  2595. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2596. buffer);
  2597. length = 11;
  2598. if (dev->phy.rev < 3)
  2599. length -= 2;
  2600. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2601. nphy->txiqlocal_bestc);
  2602. nphy->txiqlocal_coeffsvalid = true;
  2603. nphy->txiqlocal_chanspec.center_freq =
  2604. dev->phy.channel_freq;
  2605. nphy->txiqlocal_chanspec.channel_type =
  2606. dev->phy.channel_type;
  2607. } else {
  2608. length = 11;
  2609. if (dev->phy.rev < 3)
  2610. length -= 2;
  2611. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2612. nphy->mphase_txcal_bestcoeffs);
  2613. }
  2614. b43_nphy_stop_playback(dev);
  2615. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2616. }
  2617. b43_nphy_tx_cal_phy_cleanup(dev);
  2618. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2619. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2620. b43_nphy_tx_iq_workaround(dev);
  2621. if (dev->phy.rev >= 4)
  2622. nphy->hang_avoid = avoid;
  2623. b43_nphy_stay_in_carrier_search(dev, false);
  2624. return error;
  2625. }
  2626. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2627. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2628. {
  2629. struct b43_phy_n *nphy = dev->phy.n;
  2630. u8 i;
  2631. u16 buffer[7];
  2632. bool equal = true;
  2633. if (!nphy->txiqlocal_coeffsvalid ||
  2634. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  2635. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  2636. return;
  2637. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2638. for (i = 0; i < 4; i++) {
  2639. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2640. equal = false;
  2641. break;
  2642. }
  2643. }
  2644. if (!equal) {
  2645. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2646. nphy->txiqlocal_bestc);
  2647. for (i = 0; i < 4; i++)
  2648. buffer[i] = 0;
  2649. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2650. buffer);
  2651. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2652. &nphy->txiqlocal_bestc[5]);
  2653. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2654. &nphy->txiqlocal_bestc[5]);
  2655. }
  2656. }
  2657. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2658. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2659. struct nphy_txgains target, u8 type, bool debug)
  2660. {
  2661. struct b43_phy_n *nphy = dev->phy.n;
  2662. int i, j, index;
  2663. u8 rfctl[2];
  2664. u8 afectl_core;
  2665. u16 tmp[6];
  2666. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  2667. u32 real, imag;
  2668. enum ieee80211_band band;
  2669. u8 use;
  2670. u16 cur_hpf;
  2671. u16 lna[3] = { 3, 3, 1 };
  2672. u16 hpf1[3] = { 7, 2, 0 };
  2673. u16 hpf2[3] = { 2, 0, 0 };
  2674. u32 power[3] = { };
  2675. u16 gain_save[2];
  2676. u16 cal_gain[2];
  2677. struct nphy_iqcal_params cal_params[2];
  2678. struct nphy_iq_est est;
  2679. int ret = 0;
  2680. bool playtone = true;
  2681. int desired = 13;
  2682. b43_nphy_stay_in_carrier_search(dev, 1);
  2683. if (dev->phy.rev < 2)
  2684. b43_nphy_reapply_tx_cal_coeffs(dev);
  2685. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2686. for (i = 0; i < 2; i++) {
  2687. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2688. cal_gain[i] = cal_params[i].cal_gain;
  2689. }
  2690. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2691. for (i = 0; i < 2; i++) {
  2692. if (i == 0) {
  2693. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2694. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2695. afectl_core = B43_NPHY_AFECTL_C1;
  2696. } else {
  2697. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2698. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2699. afectl_core = B43_NPHY_AFECTL_C2;
  2700. }
  2701. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2702. tmp[2] = b43_phy_read(dev, afectl_core);
  2703. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2704. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2705. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2706. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2707. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  2708. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2709. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2710. (1 - i));
  2711. b43_phy_set(dev, afectl_core, 0x0006);
  2712. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2713. band = b43_current_band(dev->wl);
  2714. if (nphy->rxcalparams & 0xFF000000) {
  2715. if (band == IEEE80211_BAND_5GHZ)
  2716. b43_phy_write(dev, rfctl[0], 0x140);
  2717. else
  2718. b43_phy_write(dev, rfctl[0], 0x110);
  2719. } else {
  2720. if (band == IEEE80211_BAND_5GHZ)
  2721. b43_phy_write(dev, rfctl[0], 0x180);
  2722. else
  2723. b43_phy_write(dev, rfctl[0], 0x120);
  2724. }
  2725. if (band == IEEE80211_BAND_5GHZ)
  2726. b43_phy_write(dev, rfctl[1], 0x148);
  2727. else
  2728. b43_phy_write(dev, rfctl[1], 0x114);
  2729. if (nphy->rxcalparams & 0x10000) {
  2730. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2731. (i + 1));
  2732. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2733. (2 - i));
  2734. }
  2735. for (j = 0; j < 4; j++) {
  2736. if (j < 3) {
  2737. cur_lna = lna[j];
  2738. cur_hpf1 = hpf1[j];
  2739. cur_hpf2 = hpf2[j];
  2740. } else {
  2741. if (power[1] > 10000) {
  2742. use = 1;
  2743. cur_hpf = cur_hpf1;
  2744. index = 2;
  2745. } else {
  2746. if (power[0] > 10000) {
  2747. use = 1;
  2748. cur_hpf = cur_hpf1;
  2749. index = 1;
  2750. } else {
  2751. index = 0;
  2752. use = 2;
  2753. cur_hpf = cur_hpf2;
  2754. }
  2755. }
  2756. cur_lna = lna[index];
  2757. cur_hpf1 = hpf1[index];
  2758. cur_hpf2 = hpf2[index];
  2759. cur_hpf += desired - hweight32(power[index]);
  2760. cur_hpf = clamp_val(cur_hpf, 0, 10);
  2761. if (use == 1)
  2762. cur_hpf1 = cur_hpf;
  2763. else
  2764. cur_hpf2 = cur_hpf;
  2765. }
  2766. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  2767. (cur_lna << 2));
  2768. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  2769. false);
  2770. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2771. b43_nphy_stop_playback(dev);
  2772. if (playtone) {
  2773. ret = b43_nphy_tx_tone(dev, 4000,
  2774. (nphy->rxcalparams & 0xFFFF),
  2775. false, false);
  2776. playtone = false;
  2777. } else {
  2778. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2779. false, false);
  2780. }
  2781. if (ret == 0) {
  2782. if (j < 3) {
  2783. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2784. false);
  2785. if (i == 0) {
  2786. real = est.i0_pwr;
  2787. imag = est.q0_pwr;
  2788. } else {
  2789. real = est.i1_pwr;
  2790. imag = est.q1_pwr;
  2791. }
  2792. power[i] = ((real + imag) / 1024) + 1;
  2793. } else {
  2794. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2795. }
  2796. b43_nphy_stop_playback(dev);
  2797. }
  2798. if (ret != 0)
  2799. break;
  2800. }
  2801. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2802. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2803. b43_phy_write(dev, rfctl[1], tmp[5]);
  2804. b43_phy_write(dev, rfctl[0], tmp[4]);
  2805. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2806. b43_phy_write(dev, afectl_core, tmp[2]);
  2807. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2808. if (ret != 0)
  2809. break;
  2810. }
  2811. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2812. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2813. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2814. b43_nphy_stay_in_carrier_search(dev, 0);
  2815. return ret;
  2816. }
  2817. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2818. struct nphy_txgains target, u8 type, bool debug)
  2819. {
  2820. return -1;
  2821. }
  2822. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2823. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2824. struct nphy_txgains target, u8 type, bool debug)
  2825. {
  2826. if (dev->phy.rev >= 3)
  2827. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2828. else
  2829. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2830. }
  2831. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2832. static void b43_nphy_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2833. {
  2834. u32 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  2835. if (on)
  2836. tmslow |= B43_TMSLOW_MACPHYCLKEN;
  2837. else
  2838. tmslow &= ~B43_TMSLOW_MACPHYCLKEN;
  2839. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  2840. }
  2841. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  2842. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  2843. {
  2844. struct b43_phy *phy = &dev->phy;
  2845. struct b43_phy_n *nphy = phy->n;
  2846. /* u16 buf[16]; it's rev3+ */
  2847. nphy->phyrxchain = mask;
  2848. if (0 /* FIXME clk */)
  2849. return;
  2850. b43_mac_suspend(dev);
  2851. if (nphy->hang_avoid)
  2852. b43_nphy_stay_in_carrier_search(dev, true);
  2853. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  2854. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  2855. if ((mask & 0x3) != 0x3) {
  2856. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  2857. if (dev->phy.rev >= 3) {
  2858. /* TODO */
  2859. }
  2860. } else {
  2861. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  2862. if (dev->phy.rev >= 3) {
  2863. /* TODO */
  2864. }
  2865. }
  2866. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2867. if (nphy->hang_avoid)
  2868. b43_nphy_stay_in_carrier_search(dev, false);
  2869. b43_mac_enable(dev);
  2870. }
  2871. /*
  2872. * Init N-PHY
  2873. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2874. */
  2875. int b43_phy_initn(struct b43_wldev *dev)
  2876. {
  2877. struct ssb_bus *bus = dev->dev->bus;
  2878. struct b43_phy *phy = &dev->phy;
  2879. struct b43_phy_n *nphy = phy->n;
  2880. u8 tx_pwr_state;
  2881. struct nphy_txgains target;
  2882. u16 tmp;
  2883. enum ieee80211_band tmp2;
  2884. bool do_rssi_cal;
  2885. u16 clip[2];
  2886. bool do_cal = false;
  2887. if ((dev->phy.rev >= 3) &&
  2888. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2889. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2890. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2891. }
  2892. nphy->deaf_count = 0;
  2893. b43_nphy_tables_init(dev);
  2894. nphy->crsminpwr_adjusted = false;
  2895. nphy->noisevars_adjusted = false;
  2896. /* Clear all overrides */
  2897. if (dev->phy.rev >= 3) {
  2898. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2899. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2900. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2901. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2902. } else {
  2903. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2904. }
  2905. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2906. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2907. if (dev->phy.rev < 6) {
  2908. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2909. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2910. }
  2911. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2912. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2913. B43_NPHY_RFSEQMODE_TROVER));
  2914. if (dev->phy.rev >= 3)
  2915. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2916. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2917. if (dev->phy.rev <= 2) {
  2918. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2919. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2920. ~B43_NPHY_BPHY_CTL3_SCALE,
  2921. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2922. }
  2923. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2924. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2925. if (bus->sprom.boardflags2_lo & 0x100 ||
  2926. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2927. bus->boardinfo.type == 0x8B))
  2928. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2929. else
  2930. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2931. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2932. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2933. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2934. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2935. b43_nphy_update_txrx_chain(dev);
  2936. if (phy->rev < 2) {
  2937. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2938. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2939. }
  2940. tmp2 = b43_current_band(dev->wl);
  2941. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2942. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2943. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2944. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2945. nphy->papd_epsilon_offset[0] << 7);
  2946. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2947. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2948. nphy->papd_epsilon_offset[1] << 7);
  2949. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2950. } else if (phy->rev >= 5) {
  2951. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2952. }
  2953. b43_nphy_workarounds(dev);
  2954. /* Reset CCA, in init code it differs a little from standard way */
  2955. b43_nphy_bmac_clock_fgc(dev, 1);
  2956. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2957. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2958. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2959. b43_nphy_bmac_clock_fgc(dev, 0);
  2960. b43_nphy_mac_phy_clock_set(dev, true);
  2961. b43_nphy_pa_override(dev, false);
  2962. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2963. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2964. b43_nphy_pa_override(dev, true);
  2965. b43_nphy_classifier(dev, 0, 0);
  2966. b43_nphy_read_clip_detection(dev, clip);
  2967. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2968. b43_nphy_bphy_init(dev);
  2969. tx_pwr_state = nphy->txpwrctrl;
  2970. b43_nphy_tx_power_ctrl(dev, false);
  2971. b43_nphy_tx_power_fix(dev);
  2972. /* TODO N PHY TX Power Control Idle TSSI */
  2973. /* TODO N PHY TX Power Control Setup */
  2974. if (phy->rev >= 3) {
  2975. /* TODO */
  2976. } else {
  2977. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2978. b43_ntab_tx_gain_rev0_1_2);
  2979. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2980. b43_ntab_tx_gain_rev0_1_2);
  2981. }
  2982. if (nphy->phyrxchain != 3)
  2983. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  2984. if (nphy->mphase_cal_phase_id > 0)
  2985. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2986. do_rssi_cal = false;
  2987. if (phy->rev >= 3) {
  2988. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2989. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  2990. else
  2991. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  2992. if (do_rssi_cal)
  2993. b43_nphy_rssi_cal(dev);
  2994. else
  2995. b43_nphy_restore_rssi_cal(dev);
  2996. } else {
  2997. b43_nphy_rssi_cal(dev);
  2998. }
  2999. if (!((nphy->measure_hold & 0x6) != 0)) {
  3000. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3001. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  3002. else
  3003. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  3004. if (nphy->mute)
  3005. do_cal = false;
  3006. if (do_cal) {
  3007. target = b43_nphy_get_tx_gains(dev);
  3008. if (nphy->antsel_type == 2)
  3009. b43_nphy_superswitch_init(dev, true);
  3010. if (nphy->perical != 2) {
  3011. b43_nphy_rssi_cal(dev);
  3012. if (phy->rev >= 3) {
  3013. nphy->cal_orig_pwr_idx[0] =
  3014. nphy->txpwrindex[0].index_internal;
  3015. nphy->cal_orig_pwr_idx[1] =
  3016. nphy->txpwrindex[1].index_internal;
  3017. /* TODO N PHY Pre Calibrate TX Gain */
  3018. target = b43_nphy_get_tx_gains(dev);
  3019. }
  3020. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  3021. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  3022. b43_nphy_save_cal(dev);
  3023. } else if (nphy->mphase_cal_phase_id == 0)
  3024. ;/* N PHY Periodic Calibration with arg 3 */
  3025. } else {
  3026. b43_nphy_restore_cal(dev);
  3027. }
  3028. }
  3029. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  3030. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  3031. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  3032. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  3033. if (phy->rev >= 3 && phy->rev <= 6)
  3034. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  3035. b43_nphy_tx_lp_fbw(dev);
  3036. if (phy->rev >= 3)
  3037. b43_nphy_spur_workaround(dev);
  3038. return 0;
  3039. }
  3040. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  3041. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  3042. const struct b43_phy_n_sfo_cfg *e,
  3043. struct ieee80211_channel *new_channel)
  3044. {
  3045. struct b43_phy *phy = &dev->phy;
  3046. struct b43_phy_n *nphy = dev->phy.n;
  3047. u16 old_band_5ghz;
  3048. u32 tmp32;
  3049. old_band_5ghz =
  3050. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  3051. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  3052. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3053. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3054. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  3055. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3056. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  3057. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  3058. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  3059. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3060. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3061. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  3062. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3063. }
  3064. b43_chantab_phy_upload(dev, e);
  3065. if (new_channel->hw_value == 14) {
  3066. b43_nphy_classifier(dev, 2, 0);
  3067. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  3068. } else {
  3069. b43_nphy_classifier(dev, 2, 2);
  3070. if (new_channel->band == IEEE80211_BAND_2GHZ)
  3071. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  3072. }
  3073. if (!nphy->txpwrctrl)
  3074. b43_nphy_tx_power_fix(dev);
  3075. if (dev->phy.rev < 3)
  3076. b43_nphy_adjust_lna_gain_table(dev);
  3077. b43_nphy_tx_lp_fbw(dev);
  3078. if (dev->phy.rev >= 3 && 0) {
  3079. /* TODO */
  3080. }
  3081. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  3082. if (phy->rev >= 3)
  3083. b43_nphy_spur_workaround(dev);
  3084. }
  3085. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  3086. static int b43_nphy_set_channel(struct b43_wldev *dev,
  3087. struct ieee80211_channel *channel,
  3088. enum nl80211_channel_type channel_type)
  3089. {
  3090. struct b43_phy *phy = &dev->phy;
  3091. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2;
  3092. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3;
  3093. u8 tmp;
  3094. if (dev->phy.rev >= 3) {
  3095. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  3096. channel->center_freq);
  3097. tabent_r3 = NULL;
  3098. if (!tabent_r3)
  3099. return -ESRCH;
  3100. } else {
  3101. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  3102. channel->hw_value);
  3103. if (!tabent_r2)
  3104. return -ESRCH;
  3105. }
  3106. /* Channel is set later in common code, but we need to set it on our
  3107. own to let this function's subcalls work properly. */
  3108. phy->channel = channel->hw_value;
  3109. phy->channel_freq = channel->center_freq;
  3110. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  3111. b43_channel_type_is_40mhz(channel_type))
  3112. ; /* TODO: BMAC BW Set (channel_type) */
  3113. if (channel_type == NL80211_CHAN_HT40PLUS)
  3114. b43_phy_set(dev, B43_NPHY_RXCTL,
  3115. B43_NPHY_RXCTL_BSELU20);
  3116. else if (channel_type == NL80211_CHAN_HT40MINUS)
  3117. b43_phy_mask(dev, B43_NPHY_RXCTL,
  3118. ~B43_NPHY_RXCTL_BSELU20);
  3119. if (dev->phy.rev >= 3) {
  3120. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  3121. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  3122. /* TODO: PHY Radio2056 Setup (dev, tabent_r3); */
  3123. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  3124. } else {
  3125. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  3126. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  3127. b43_radio_2055_setup(dev, tabent_r2);
  3128. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  3129. }
  3130. return 0;
  3131. }
  3132. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  3133. {
  3134. struct b43_phy_n *nphy;
  3135. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  3136. if (!nphy)
  3137. return -ENOMEM;
  3138. dev->phy.n = nphy;
  3139. return 0;
  3140. }
  3141. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  3142. {
  3143. struct b43_phy *phy = &dev->phy;
  3144. struct b43_phy_n *nphy = phy->n;
  3145. memset(nphy, 0, sizeof(*nphy));
  3146. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  3147. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  3148. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  3149. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  3150. }
  3151. static void b43_nphy_op_free(struct b43_wldev *dev)
  3152. {
  3153. struct b43_phy *phy = &dev->phy;
  3154. struct b43_phy_n *nphy = phy->n;
  3155. kfree(nphy);
  3156. phy->n = NULL;
  3157. }
  3158. static int b43_nphy_op_init(struct b43_wldev *dev)
  3159. {
  3160. return b43_phy_initn(dev);
  3161. }
  3162. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3163. {
  3164. #if B43_DEBUG
  3165. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3166. /* OFDM registers are onnly available on A/G-PHYs */
  3167. b43err(dev->wl, "Invalid OFDM PHY access at "
  3168. "0x%04X on N-PHY\n", offset);
  3169. dump_stack();
  3170. }
  3171. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3172. /* Ext-G registers are only available on G-PHYs */
  3173. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3174. "0x%04X on N-PHY\n", offset);
  3175. dump_stack();
  3176. }
  3177. #endif /* B43_DEBUG */
  3178. }
  3179. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3180. {
  3181. check_phyreg(dev, reg);
  3182. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3183. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3184. }
  3185. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3186. {
  3187. check_phyreg(dev, reg);
  3188. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3189. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3190. }
  3191. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  3192. u16 set)
  3193. {
  3194. check_phyreg(dev, reg);
  3195. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3196. b43_write16(dev, B43_MMIO_PHY_DATA,
  3197. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  3198. }
  3199. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3200. {
  3201. /* Register 1 is a 32-bit register. */
  3202. B43_WARN_ON(reg == 1);
  3203. /* N-PHY needs 0x100 for read access */
  3204. reg |= 0x100;
  3205. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3206. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3207. }
  3208. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3209. {
  3210. /* Register 1 is a 32-bit register. */
  3211. B43_WARN_ON(reg == 1);
  3212. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3213. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3214. }
  3215. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3216. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3217. bool blocked)
  3218. {
  3219. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3220. b43err(dev->wl, "MAC not suspended\n");
  3221. if (blocked) {
  3222. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3223. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3224. if (dev->phy.rev >= 3) {
  3225. b43_radio_mask(dev, 0x09, ~0x2);
  3226. b43_radio_write(dev, 0x204D, 0);
  3227. b43_radio_write(dev, 0x2053, 0);
  3228. b43_radio_write(dev, 0x2058, 0);
  3229. b43_radio_write(dev, 0x205E, 0);
  3230. b43_radio_mask(dev, 0x2062, ~0xF0);
  3231. b43_radio_write(dev, 0x2064, 0);
  3232. b43_radio_write(dev, 0x304D, 0);
  3233. b43_radio_write(dev, 0x3053, 0);
  3234. b43_radio_write(dev, 0x3058, 0);
  3235. b43_radio_write(dev, 0x305E, 0);
  3236. b43_radio_mask(dev, 0x3062, ~0xF0);
  3237. b43_radio_write(dev, 0x3064, 0);
  3238. }
  3239. } else {
  3240. if (dev->phy.rev >= 3) {
  3241. b43_radio_init2056(dev);
  3242. b43_switch_channel(dev, dev->phy.channel);
  3243. } else {
  3244. b43_radio_init2055(dev);
  3245. }
  3246. }
  3247. }
  3248. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3249. {
  3250. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  3251. on ? 0 : 0x7FFF);
  3252. }
  3253. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3254. unsigned int new_channel)
  3255. {
  3256. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  3257. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  3258. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3259. if ((new_channel < 1) || (new_channel > 14))
  3260. return -EINVAL;
  3261. } else {
  3262. if (new_channel > 200)
  3263. return -EINVAL;
  3264. }
  3265. return b43_nphy_set_channel(dev, channel, channel_type);
  3266. }
  3267. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3268. {
  3269. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3270. return 1;
  3271. return 36;
  3272. }
  3273. const struct b43_phy_operations b43_phyops_n = {
  3274. .allocate = b43_nphy_op_allocate,
  3275. .free = b43_nphy_op_free,
  3276. .prepare_structs = b43_nphy_op_prepare_structs,
  3277. .init = b43_nphy_op_init,
  3278. .phy_read = b43_nphy_op_read,
  3279. .phy_write = b43_nphy_op_write,
  3280. .phy_maskset = b43_nphy_op_maskset,
  3281. .radio_read = b43_nphy_op_radio_read,
  3282. .radio_write = b43_nphy_op_radio_write,
  3283. .software_rfkill = b43_nphy_op_software_rfkill,
  3284. .switch_analog = b43_nphy_op_switch_analog,
  3285. .switch_channel = b43_nphy_op_switch_channel,
  3286. .get_default_chan = b43_nphy_op_get_default_chan,
  3287. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3288. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3289. };