hw.h 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021
  1. /*
  2. * Copyright (c) 2008-2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HW_H
  17. #define HW_H
  18. #include <linux/if_ether.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include "mac.h"
  22. #include "ani.h"
  23. #include "eeprom.h"
  24. #include "calib.h"
  25. #include "reg.h"
  26. #include "phy.h"
  27. #include "btcoex.h"
  28. #include "../regd.h"
  29. #define ATHEROS_VENDOR_ID 0x168c
  30. #define AR5416_DEVID_PCI 0x0023
  31. #define AR5416_DEVID_PCIE 0x0024
  32. #define AR9160_DEVID_PCI 0x0027
  33. #define AR9280_DEVID_PCI 0x0029
  34. #define AR9280_DEVID_PCIE 0x002a
  35. #define AR9285_DEVID_PCIE 0x002b
  36. #define AR2427_DEVID_PCIE 0x002c
  37. #define AR9287_DEVID_PCI 0x002d
  38. #define AR9287_DEVID_PCIE 0x002e
  39. #define AR9300_DEVID_PCIE 0x0030
  40. #define AR9300_DEVID_AR9485_PCIE 0x0032
  41. #define AR5416_AR9100_DEVID 0x000b
  42. #define AR_SUBVENDOR_ID_NOG 0x0e11
  43. #define AR_SUBVENDOR_ID_NEW_A 0x7065
  44. #define AR5416_MAGIC 0x19641014
  45. #define AR9280_COEX2WIRE_SUBSYSID 0x309b
  46. #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
  47. #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
  48. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  49. #define ATH_DEFAULT_NOISE_FLOOR -95
  50. #define ATH9K_RSSI_BAD -128
  51. #define ATH9K_NUM_CHANNELS 38
  52. /* Register read/write primitives */
  53. #define REG_WRITE(_ah, _reg, _val) \
  54. ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
  55. #define REG_READ(_ah, _reg) \
  56. ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
  57. #define ENABLE_REGWRITE_BUFFER(_ah) \
  58. do { \
  59. if (ath9k_hw_common(_ah)->ops->enable_write_buffer) \
  60. ath9k_hw_common(_ah)->ops->enable_write_buffer((_ah)); \
  61. } while (0)
  62. #define REGWRITE_BUFFER_FLUSH(_ah) \
  63. do { \
  64. if (ath9k_hw_common(_ah)->ops->write_flush) \
  65. ath9k_hw_common(_ah)->ops->write_flush((_ah)); \
  66. } while (0)
  67. #define SM(_v, _f) (((_v) << _f##_S) & _f)
  68. #define MS(_v, _f) (((_v) & _f) >> _f##_S)
  69. #define REG_RMW(_a, _r, _set, _clr) \
  70. REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
  71. #define REG_RMW_FIELD(_a, _r, _f, _v) \
  72. REG_WRITE(_a, _r, \
  73. (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
  74. #define REG_READ_FIELD(_a, _r, _f) \
  75. (((REG_READ(_a, _r) & _f) >> _f##_S))
  76. #define REG_SET_BIT(_a, _r, _f) \
  77. REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
  78. #define REG_CLR_BIT(_a, _r, _f) \
  79. REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
  80. #define DO_DELAY(x) do { \
  81. if ((++(x) % 64) == 0) \
  82. udelay(1); \
  83. } while (0)
  84. #define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
  85. int r; \
  86. for (r = 0; r < ((iniarray)->ia_rows); r++) { \
  87. REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
  88. INI_RA((iniarray), r, (column))); \
  89. DO_DELAY(regWr); \
  90. } \
  91. } while (0)
  92. #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
  93. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
  94. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
  95. #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
  96. #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
  97. #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
  98. #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
  99. #define AR_GPIOD_MASK 0x00001FFF
  100. #define AR_GPIO_BIT(_gpio) (1 << (_gpio))
  101. #define BASE_ACTIVATE_DELAY 100
  102. #define RTC_PLL_SETTLE_DELAY 100
  103. #define COEF_SCALE_S 24
  104. #define HT40_CHANNEL_CENTER_SHIFT 10
  105. #define ATH9K_ANTENNA0_CHAINMASK 0x1
  106. #define ATH9K_ANTENNA1_CHAINMASK 0x2
  107. #define ATH9K_NUM_DMA_DEBUG_REGS 8
  108. #define ATH9K_NUM_QUEUES 10
  109. #define MAX_RATE_POWER 63
  110. #define AH_WAIT_TIMEOUT 100000 /* (us) */
  111. #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
  112. #define AH_TIME_QUANTUM 10
  113. #define AR_KEYTABLE_SIZE 128
  114. #define POWER_UP_TIME 10000
  115. #define SPUR_RSSI_THRESH 40
  116. #define CAB_TIMEOUT_VAL 10
  117. #define BEACON_TIMEOUT_VAL 10
  118. #define MIN_BEACON_TIMEOUT_VAL 1
  119. #define SLEEP_SLOP 3
  120. #define INIT_CONFIG_STATUS 0x00000000
  121. #define INIT_RSSI_THR 0x00000700
  122. #define INIT_BCON_CNTRL_REG 0x00000000
  123. #define TU_TO_USEC(_tu) ((_tu) << 10)
  124. #define ATH9K_HW_RX_HP_QDEPTH 16
  125. #define ATH9K_HW_RX_LP_QDEPTH 128
  126. #define PAPRD_GAIN_TABLE_ENTRIES 32
  127. #define PAPRD_TABLE_SZ 24
  128. enum ath_hw_txq_subtype {
  129. ATH_TXQ_AC_BE = 0,
  130. ATH_TXQ_AC_BK = 1,
  131. ATH_TXQ_AC_VI = 2,
  132. ATH_TXQ_AC_VO = 3,
  133. };
  134. enum ath_ini_subsys {
  135. ATH_INI_PRE = 0,
  136. ATH_INI_CORE,
  137. ATH_INI_POST,
  138. ATH_INI_NUM_SPLIT,
  139. };
  140. enum ath9k_hw_caps {
  141. ATH9K_HW_CAP_HT = BIT(0),
  142. ATH9K_HW_CAP_RFSILENT = BIT(1),
  143. ATH9K_HW_CAP_CST = BIT(2),
  144. ATH9K_HW_CAP_ENHANCEDPM = BIT(3),
  145. ATH9K_HW_CAP_AUTOSLEEP = BIT(4),
  146. ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5),
  147. ATH9K_HW_CAP_EDMA = BIT(6),
  148. ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7),
  149. ATH9K_HW_CAP_LDPC = BIT(8),
  150. ATH9K_HW_CAP_FASTCLOCK = BIT(9),
  151. ATH9K_HW_CAP_SGI_20 = BIT(10),
  152. ATH9K_HW_CAP_PAPRD = BIT(11),
  153. ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12),
  154. ATH9K_HW_CAP_2GHZ = BIT(13),
  155. ATH9K_HW_CAP_5GHZ = BIT(14),
  156. ATH9K_HW_CAP_APM = BIT(15),
  157. };
  158. struct ath9k_hw_capabilities {
  159. u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
  160. u16 total_queues;
  161. u16 keycache_size;
  162. u16 low_5ghz_chan, high_5ghz_chan;
  163. u16 low_2ghz_chan, high_2ghz_chan;
  164. u16 rts_aggr_limit;
  165. u8 tx_chainmask;
  166. u8 rx_chainmask;
  167. u8 max_txchains;
  168. u8 max_rxchains;
  169. u16 tx_triglevel_max;
  170. u16 reg_cap;
  171. u8 num_gpio_pins;
  172. u8 rx_hp_qdepth;
  173. u8 rx_lp_qdepth;
  174. u8 rx_status_len;
  175. u8 tx_desc_len;
  176. u8 txs_len;
  177. u16 pcie_lcr_offset;
  178. bool pcie_lcr_extsync_en;
  179. };
  180. struct ath9k_ops_config {
  181. int dma_beacon_response_time;
  182. int sw_beacon_response_time;
  183. int additional_swba_backoff;
  184. int ack_6mb;
  185. u32 cwm_ignore_extcca;
  186. u8 pcie_powersave_enable;
  187. bool pcieSerDesWrite;
  188. u8 pcie_clock_req;
  189. u32 pcie_waen;
  190. u8 analog_shiftreg;
  191. u8 ht_enable;
  192. u32 ofdm_trig_low;
  193. u32 ofdm_trig_high;
  194. u32 cck_trig_high;
  195. u32 cck_trig_low;
  196. u32 enable_ani;
  197. int serialize_regmode;
  198. bool rx_intr_mitigation;
  199. bool tx_intr_mitigation;
  200. #define SPUR_DISABLE 0
  201. #define SPUR_ENABLE_IOCTL 1
  202. #define SPUR_ENABLE_EEPROM 2
  203. #define AR_SPUR_5413_1 1640
  204. #define AR_SPUR_5413_2 1200
  205. #define AR_NO_SPUR 0x8000
  206. #define AR_BASE_FREQ_2GHZ 2300
  207. #define AR_BASE_FREQ_5GHZ 4900
  208. #define AR_SPUR_FEEQ_BOUND_HT40 19
  209. #define AR_SPUR_FEEQ_BOUND_HT20 10
  210. int spurmode;
  211. u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
  212. u8 max_txtrig_level;
  213. u16 ani_poll_interval; /* ANI poll interval in ms */
  214. };
  215. enum ath9k_int {
  216. ATH9K_INT_RX = 0x00000001,
  217. ATH9K_INT_RXDESC = 0x00000002,
  218. ATH9K_INT_RXHP = 0x00000001,
  219. ATH9K_INT_RXLP = 0x00000002,
  220. ATH9K_INT_RXNOFRM = 0x00000008,
  221. ATH9K_INT_RXEOL = 0x00000010,
  222. ATH9K_INT_RXORN = 0x00000020,
  223. ATH9K_INT_TX = 0x00000040,
  224. ATH9K_INT_TXDESC = 0x00000080,
  225. ATH9K_INT_TIM_TIMER = 0x00000100,
  226. ATH9K_INT_BB_WATCHDOG = 0x00000400,
  227. ATH9K_INT_TXURN = 0x00000800,
  228. ATH9K_INT_MIB = 0x00001000,
  229. ATH9K_INT_RXPHY = 0x00004000,
  230. ATH9K_INT_RXKCM = 0x00008000,
  231. ATH9K_INT_SWBA = 0x00010000,
  232. ATH9K_INT_BMISS = 0x00040000,
  233. ATH9K_INT_BNR = 0x00100000,
  234. ATH9K_INT_TIM = 0x00200000,
  235. ATH9K_INT_DTIM = 0x00400000,
  236. ATH9K_INT_DTIMSYNC = 0x00800000,
  237. ATH9K_INT_GPIO = 0x01000000,
  238. ATH9K_INT_CABEND = 0x02000000,
  239. ATH9K_INT_TSFOOR = 0x04000000,
  240. ATH9K_INT_GENTIMER = 0x08000000,
  241. ATH9K_INT_CST = 0x10000000,
  242. ATH9K_INT_GTT = 0x20000000,
  243. ATH9K_INT_FATAL = 0x40000000,
  244. ATH9K_INT_GLOBAL = 0x80000000,
  245. ATH9K_INT_BMISC = ATH9K_INT_TIM |
  246. ATH9K_INT_DTIM |
  247. ATH9K_INT_DTIMSYNC |
  248. ATH9K_INT_TSFOOR |
  249. ATH9K_INT_CABEND,
  250. ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
  251. ATH9K_INT_RXDESC |
  252. ATH9K_INT_RXEOL |
  253. ATH9K_INT_RXORN |
  254. ATH9K_INT_TXURN |
  255. ATH9K_INT_TXDESC |
  256. ATH9K_INT_MIB |
  257. ATH9K_INT_RXPHY |
  258. ATH9K_INT_RXKCM |
  259. ATH9K_INT_SWBA |
  260. ATH9K_INT_BMISS |
  261. ATH9K_INT_GPIO,
  262. ATH9K_INT_NOCARD = 0xffffffff
  263. };
  264. #define CHANNEL_CW_INT 0x00002
  265. #define CHANNEL_CCK 0x00020
  266. #define CHANNEL_OFDM 0x00040
  267. #define CHANNEL_2GHZ 0x00080
  268. #define CHANNEL_5GHZ 0x00100
  269. #define CHANNEL_PASSIVE 0x00200
  270. #define CHANNEL_DYN 0x00400
  271. #define CHANNEL_HALF 0x04000
  272. #define CHANNEL_QUARTER 0x08000
  273. #define CHANNEL_HT20 0x10000
  274. #define CHANNEL_HT40PLUS 0x20000
  275. #define CHANNEL_HT40MINUS 0x40000
  276. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  277. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  278. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  279. #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
  280. #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
  281. #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
  282. #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
  283. #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
  284. #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
  285. #define CHANNEL_ALL \
  286. (CHANNEL_OFDM| \
  287. CHANNEL_CCK| \
  288. CHANNEL_2GHZ | \
  289. CHANNEL_5GHZ | \
  290. CHANNEL_HT20 | \
  291. CHANNEL_HT40PLUS | \
  292. CHANNEL_HT40MINUS)
  293. struct ath9k_hw_cal_data {
  294. u16 channel;
  295. u32 channelFlags;
  296. int32_t CalValid;
  297. int8_t iCoff;
  298. int8_t qCoff;
  299. bool paprd_done;
  300. bool nfcal_pending;
  301. bool nfcal_interference;
  302. u16 small_signal_gain[AR9300_MAX_CHAINS];
  303. u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
  304. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  305. };
  306. struct ath9k_channel {
  307. struct ieee80211_channel *chan;
  308. struct ar5416AniState ani;
  309. u16 channel;
  310. u32 channelFlags;
  311. u32 chanmode;
  312. s16 noisefloor;
  313. };
  314. #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
  315. (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
  316. (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
  317. (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
  318. #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
  319. #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
  320. #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
  321. #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
  322. #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
  323. #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
  324. ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
  325. ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
  326. /* These macros check chanmode and not channelFlags */
  327. #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
  328. #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
  329. ((_c)->chanmode == CHANNEL_G_HT20))
  330. #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
  331. ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
  332. ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
  333. ((_c)->chanmode == CHANNEL_G_HT40MINUS))
  334. #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
  335. enum ath9k_power_mode {
  336. ATH9K_PM_AWAKE = 0,
  337. ATH9K_PM_FULL_SLEEP,
  338. ATH9K_PM_NETWORK_SLEEP,
  339. ATH9K_PM_UNDEFINED
  340. };
  341. enum ath9k_tp_scale {
  342. ATH9K_TP_SCALE_MAX = 0,
  343. ATH9K_TP_SCALE_50,
  344. ATH9K_TP_SCALE_25,
  345. ATH9K_TP_SCALE_12,
  346. ATH9K_TP_SCALE_MIN
  347. };
  348. enum ser_reg_mode {
  349. SER_REG_MODE_OFF = 0,
  350. SER_REG_MODE_ON = 1,
  351. SER_REG_MODE_AUTO = 2,
  352. };
  353. enum ath9k_rx_qtype {
  354. ATH9K_RX_QUEUE_HP,
  355. ATH9K_RX_QUEUE_LP,
  356. ATH9K_RX_QUEUE_MAX,
  357. };
  358. struct ath9k_beacon_state {
  359. u32 bs_nexttbtt;
  360. u32 bs_nextdtim;
  361. u32 bs_intval;
  362. #define ATH9K_BEACON_PERIOD 0x0000ffff
  363. #define ATH9K_BEACON_ENA 0x00800000
  364. #define ATH9K_BEACON_RESET_TSF 0x01000000
  365. #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
  366. u32 bs_dtimperiod;
  367. u16 bs_cfpperiod;
  368. u16 bs_cfpmaxduration;
  369. u32 bs_cfpnext;
  370. u16 bs_timoffset;
  371. u16 bs_bmissthreshold;
  372. u32 bs_sleepduration;
  373. u32 bs_tsfoor_threshold;
  374. };
  375. struct chan_centers {
  376. u16 synth_center;
  377. u16 ctl_center;
  378. u16 ext_center;
  379. };
  380. enum {
  381. ATH9K_RESET_POWER_ON,
  382. ATH9K_RESET_WARM,
  383. ATH9K_RESET_COLD,
  384. };
  385. struct ath9k_hw_version {
  386. u32 magic;
  387. u16 devid;
  388. u16 subvendorid;
  389. u32 macVersion;
  390. u16 macRev;
  391. u16 phyRev;
  392. u16 analog5GhzRev;
  393. u16 analog2GhzRev;
  394. u16 subsysid;
  395. enum ath_usb_dev usbdev;
  396. };
  397. /* Generic TSF timer definitions */
  398. #define ATH_MAX_GEN_TIMER 16
  399. #define AR_GENTMR_BIT(_index) (1 << (_index))
  400. /*
  401. * Using de Bruijin sequence to look up 1's index in a 32 bit number
  402. * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
  403. */
  404. #define debruijn32 0x077CB531U
  405. struct ath_gen_timer_configuration {
  406. u32 next_addr;
  407. u32 period_addr;
  408. u32 mode_addr;
  409. u32 mode_mask;
  410. };
  411. struct ath_gen_timer {
  412. void (*trigger)(void *arg);
  413. void (*overflow)(void *arg);
  414. void *arg;
  415. u8 index;
  416. };
  417. struct ath_gen_timer_table {
  418. u32 gen_timer_index[32];
  419. struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
  420. union {
  421. unsigned long timer_bits;
  422. u16 val;
  423. } timer_mask;
  424. };
  425. struct ath_hw_antcomb_conf {
  426. u8 main_lna_conf;
  427. u8 alt_lna_conf;
  428. u8 fast_div_bias;
  429. };
  430. /**
  431. * struct ath_hw_radar_conf - radar detection initialization parameters
  432. *
  433. * @pulse_inband: threshold for checking the ratio of in-band power
  434. * to total power for short radar pulses (half dB steps)
  435. * @pulse_inband_step: threshold for checking an in-band power to total
  436. * power ratio increase for short radar pulses (half dB steps)
  437. * @pulse_height: threshold for detecting the beginning of a short
  438. * radar pulse (dB step)
  439. * @pulse_rssi: threshold for detecting if a short radar pulse is
  440. * gone (dB step)
  441. * @pulse_maxlen: maximum pulse length (0.8 us steps)
  442. *
  443. * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
  444. * @radar_inband: threshold for checking the ratio of in-band power
  445. * to total power for long radar pulses (half dB steps)
  446. * @fir_power: threshold for detecting the end of a long radar pulse (dB)
  447. *
  448. * @ext_channel: enable extension channel radar detection
  449. */
  450. struct ath_hw_radar_conf {
  451. unsigned int pulse_inband;
  452. unsigned int pulse_inband_step;
  453. unsigned int pulse_height;
  454. unsigned int pulse_rssi;
  455. unsigned int pulse_maxlen;
  456. unsigned int radar_rssi;
  457. unsigned int radar_inband;
  458. int fir_power;
  459. bool ext_channel;
  460. };
  461. /**
  462. * struct ath_hw_private_ops - callbacks used internally by hardware code
  463. *
  464. * This structure contains private callbacks designed to only be used internally
  465. * by the hardware core.
  466. *
  467. * @init_cal_settings: setup types of calibrations supported
  468. * @init_cal: starts actual calibration
  469. *
  470. * @init_mode_regs: Initializes mode registers
  471. * @init_mode_gain_regs: Initialize TX/RX gain registers
  472. *
  473. * @rf_set_freq: change frequency
  474. * @spur_mitigate_freq: spur mitigation
  475. * @rf_alloc_ext_banks:
  476. * @rf_free_ext_banks:
  477. * @set_rf_regs:
  478. * @compute_pll_control: compute the PLL control value to use for
  479. * AR_RTC_PLL_CONTROL for a given channel
  480. * @setup_calibration: set up calibration
  481. * @iscal_supported: used to query if a type of calibration is supported
  482. *
  483. * @ani_cache_ini_regs: cache the values for ANI from the initial
  484. * register settings through the register initialization.
  485. */
  486. struct ath_hw_private_ops {
  487. /* Calibration ops */
  488. void (*init_cal_settings)(struct ath_hw *ah);
  489. bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
  490. void (*init_mode_regs)(struct ath_hw *ah);
  491. void (*init_mode_gain_regs)(struct ath_hw *ah);
  492. void (*setup_calibration)(struct ath_hw *ah,
  493. struct ath9k_cal_list *currCal);
  494. /* PHY ops */
  495. int (*rf_set_freq)(struct ath_hw *ah,
  496. struct ath9k_channel *chan);
  497. void (*spur_mitigate_freq)(struct ath_hw *ah,
  498. struct ath9k_channel *chan);
  499. int (*rf_alloc_ext_banks)(struct ath_hw *ah);
  500. void (*rf_free_ext_banks)(struct ath_hw *ah);
  501. bool (*set_rf_regs)(struct ath_hw *ah,
  502. struct ath9k_channel *chan,
  503. u16 modesIndex);
  504. void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
  505. void (*init_bb)(struct ath_hw *ah,
  506. struct ath9k_channel *chan);
  507. int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
  508. void (*olc_init)(struct ath_hw *ah);
  509. void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
  510. void (*mark_phy_inactive)(struct ath_hw *ah);
  511. void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
  512. bool (*rfbus_req)(struct ath_hw *ah);
  513. void (*rfbus_done)(struct ath_hw *ah);
  514. void (*restore_chainmask)(struct ath_hw *ah);
  515. void (*set_diversity)(struct ath_hw *ah, bool value);
  516. u32 (*compute_pll_control)(struct ath_hw *ah,
  517. struct ath9k_channel *chan);
  518. bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
  519. int param);
  520. void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
  521. void (*set_radar_params)(struct ath_hw *ah,
  522. struct ath_hw_radar_conf *conf);
  523. /* ANI */
  524. void (*ani_cache_ini_regs)(struct ath_hw *ah);
  525. };
  526. /**
  527. * struct ath_hw_ops - callbacks used by hardware code and driver code
  528. *
  529. * This structure contains callbacks designed to to be used internally by
  530. * hardware code and also by the lower level driver.
  531. *
  532. * @config_pci_powersave:
  533. * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
  534. */
  535. struct ath_hw_ops {
  536. void (*config_pci_powersave)(struct ath_hw *ah,
  537. int restore,
  538. int power_off);
  539. void (*rx_enable)(struct ath_hw *ah);
  540. void (*set_desc_link)(void *ds, u32 link);
  541. void (*get_desc_link)(void *ds, u32 **link);
  542. bool (*calibrate)(struct ath_hw *ah,
  543. struct ath9k_channel *chan,
  544. u8 rxchainmask,
  545. bool longcal);
  546. bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
  547. void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
  548. bool is_firstseg, bool is_is_lastseg,
  549. const void *ds0, dma_addr_t buf_addr,
  550. unsigned int qcu);
  551. int (*proc_txdesc)(struct ath_hw *ah, void *ds,
  552. struct ath_tx_status *ts);
  553. void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
  554. u32 pktLen, enum ath9k_pkt_type type,
  555. u32 txPower, u32 keyIx,
  556. enum ath9k_key_type keyType,
  557. u32 flags);
  558. void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
  559. void *lastds,
  560. u32 durUpdateEn, u32 rtsctsRate,
  561. u32 rtsctsDuration,
  562. struct ath9k_11n_rate_series series[],
  563. u32 nseries, u32 flags);
  564. void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
  565. u32 aggrLen);
  566. void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
  567. u32 numDelims);
  568. void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
  569. void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
  570. void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
  571. u32 burstDuration);
  572. void (*set11n_virtualmorefrag)(struct ath_hw *ah, void *ds,
  573. u32 vmf);
  574. };
  575. struct ath_nf_limits {
  576. s16 max;
  577. s16 min;
  578. s16 nominal;
  579. };
  580. /* ah_flags */
  581. #define AH_USE_EEPROM 0x1
  582. #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
  583. struct ath_hw {
  584. struct ieee80211_hw *hw;
  585. struct ath_common common;
  586. struct ath9k_hw_version hw_version;
  587. struct ath9k_ops_config config;
  588. struct ath9k_hw_capabilities caps;
  589. struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
  590. struct ath9k_channel *curchan;
  591. union {
  592. struct ar5416_eeprom_def def;
  593. struct ar5416_eeprom_4k map4k;
  594. struct ar9287_eeprom map9287;
  595. struct ar9300_eeprom ar9300_eep;
  596. } eeprom;
  597. const struct eeprom_ops *eep_ops;
  598. bool sw_mgmt_crypto;
  599. bool is_pciexpress;
  600. bool is_monitoring;
  601. bool need_an_top2_fixup;
  602. u16 tx_trig_level;
  603. u32 nf_regs[6];
  604. struct ath_nf_limits nf_2g;
  605. struct ath_nf_limits nf_5g;
  606. u16 rfsilent;
  607. u32 rfkill_gpio;
  608. u32 rfkill_polarity;
  609. u32 ah_flags;
  610. bool htc_reset_init;
  611. enum nl80211_iftype opmode;
  612. enum ath9k_power_mode power_mode;
  613. struct ath9k_hw_cal_data *caldata;
  614. struct ath9k_pacal_info pacal_info;
  615. struct ar5416Stats stats;
  616. struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
  617. int16_t curchan_rad_index;
  618. enum ath9k_int imask;
  619. u32 imrs2_reg;
  620. u32 txok_interrupt_mask;
  621. u32 txerr_interrupt_mask;
  622. u32 txdesc_interrupt_mask;
  623. u32 txeol_interrupt_mask;
  624. u32 txurn_interrupt_mask;
  625. bool chip_fullsleep;
  626. u32 atim_window;
  627. /* Calibration */
  628. u32 supp_cals;
  629. struct ath9k_cal_list iq_caldata;
  630. struct ath9k_cal_list adcgain_caldata;
  631. struct ath9k_cal_list adcdc_caldata;
  632. struct ath9k_cal_list tempCompCalData;
  633. struct ath9k_cal_list *cal_list;
  634. struct ath9k_cal_list *cal_list_last;
  635. struct ath9k_cal_list *cal_list_curr;
  636. #define totalPowerMeasI meas0.unsign
  637. #define totalPowerMeasQ meas1.unsign
  638. #define totalIqCorrMeas meas2.sign
  639. #define totalAdcIOddPhase meas0.unsign
  640. #define totalAdcIEvenPhase meas1.unsign
  641. #define totalAdcQOddPhase meas2.unsign
  642. #define totalAdcQEvenPhase meas3.unsign
  643. #define totalAdcDcOffsetIOddPhase meas0.sign
  644. #define totalAdcDcOffsetIEvenPhase meas1.sign
  645. #define totalAdcDcOffsetQOddPhase meas2.sign
  646. #define totalAdcDcOffsetQEvenPhase meas3.sign
  647. union {
  648. u32 unsign[AR5416_MAX_CHAINS];
  649. int32_t sign[AR5416_MAX_CHAINS];
  650. } meas0;
  651. union {
  652. u32 unsign[AR5416_MAX_CHAINS];
  653. int32_t sign[AR5416_MAX_CHAINS];
  654. } meas1;
  655. union {
  656. u32 unsign[AR5416_MAX_CHAINS];
  657. int32_t sign[AR5416_MAX_CHAINS];
  658. } meas2;
  659. union {
  660. u32 unsign[AR5416_MAX_CHAINS];
  661. int32_t sign[AR5416_MAX_CHAINS];
  662. } meas3;
  663. u16 cal_samples;
  664. u32 sta_id1_defaults;
  665. u32 misc_mode;
  666. enum {
  667. AUTO_32KHZ,
  668. USE_32KHZ,
  669. DONT_USE_32KHZ,
  670. } enable_32kHz_clock;
  671. /* Private to hardware code */
  672. struct ath_hw_private_ops private_ops;
  673. /* Accessed by the lower level driver */
  674. struct ath_hw_ops ops;
  675. /* Used to program the radio on non single-chip devices */
  676. u32 *analogBank0Data;
  677. u32 *analogBank1Data;
  678. u32 *analogBank2Data;
  679. u32 *analogBank3Data;
  680. u32 *analogBank6Data;
  681. u32 *analogBank6TPCData;
  682. u32 *analogBank7Data;
  683. u32 *addac5416_21;
  684. u32 *bank6Temp;
  685. u8 txpower_limit;
  686. int coverage_class;
  687. u32 slottime;
  688. u32 globaltxtimeout;
  689. /* ANI */
  690. u32 proc_phyerr;
  691. u32 aniperiod;
  692. int totalSizeDesired[5];
  693. int coarse_high[5];
  694. int coarse_low[5];
  695. int firpwr[5];
  696. enum ath9k_ani_cmd ani_function;
  697. /* Bluetooth coexistance */
  698. struct ath_btcoex_hw btcoex_hw;
  699. u32 intr_txqs;
  700. u8 txchainmask;
  701. u8 rxchainmask;
  702. struct ath_hw_radar_conf radar_conf;
  703. u32 originalGain[22];
  704. int initPDADC;
  705. int PDADCdelta;
  706. u8 led_pin;
  707. struct ar5416IniArray iniModes;
  708. struct ar5416IniArray iniCommon;
  709. struct ar5416IniArray iniBank0;
  710. struct ar5416IniArray iniBB_RfGain;
  711. struct ar5416IniArray iniBank1;
  712. struct ar5416IniArray iniBank2;
  713. struct ar5416IniArray iniBank3;
  714. struct ar5416IniArray iniBank6;
  715. struct ar5416IniArray iniBank6TPC;
  716. struct ar5416IniArray iniBank7;
  717. struct ar5416IniArray iniAddac;
  718. struct ar5416IniArray iniPcieSerdes;
  719. struct ar5416IniArray iniPcieSerdesLowPower;
  720. struct ar5416IniArray iniModesAdditional;
  721. struct ar5416IniArray iniModesRxGain;
  722. struct ar5416IniArray iniModesTxGain;
  723. struct ar5416IniArray iniModes_9271_1_0_only;
  724. struct ar5416IniArray iniCckfirNormal;
  725. struct ar5416IniArray iniCckfirJapan2484;
  726. struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
  727. struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
  728. struct ar5416IniArray iniModes_9271_ANI_reg;
  729. struct ar5416IniArray iniModes_high_power_tx_gain_9271;
  730. struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
  731. struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
  732. struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
  733. struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
  734. struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
  735. u32 intr_gen_timer_trigger;
  736. u32 intr_gen_timer_thresh;
  737. struct ath_gen_timer_table hw_gen_timers;
  738. struct ar9003_txs *ts_ring;
  739. void *ts_start;
  740. u32 ts_paddr_start;
  741. u32 ts_paddr_end;
  742. u16 ts_tail;
  743. u8 ts_size;
  744. u32 bb_watchdog_last_status;
  745. u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
  746. unsigned int paprd_target_power;
  747. unsigned int paprd_training_power;
  748. unsigned int paprd_ratemask;
  749. unsigned int paprd_ratemask_ht40;
  750. bool paprd_table_write_done;
  751. u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
  752. u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
  753. /*
  754. * Store the permanent value of Reg 0x4004in WARegVal
  755. * so we dont have to R/M/W. We should not be reading
  756. * this register when in sleep states.
  757. */
  758. u32 WARegVal;
  759. /* Enterprise mode cap */
  760. u32 ent_mode;
  761. };
  762. static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
  763. {
  764. return &ah->common;
  765. }
  766. static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
  767. {
  768. return &(ath9k_hw_common(ah)->regulatory);
  769. }
  770. static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
  771. {
  772. return &ah->private_ops;
  773. }
  774. static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
  775. {
  776. return &ah->ops;
  777. }
  778. static inline u8 get_streams(int mask)
  779. {
  780. return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
  781. }
  782. /* Initialization, Detach, Reset */
  783. const char *ath9k_hw_probe(u16 vendorid, u16 devid);
  784. void ath9k_hw_deinit(struct ath_hw *ah);
  785. int ath9k_hw_init(struct ath_hw *ah);
  786. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  787. struct ath9k_hw_cal_data *caldata, bool bChannelChange);
  788. int ath9k_hw_fill_cap_info(struct ath_hw *ah);
  789. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
  790. /* GPIO / RFKILL / Antennae */
  791. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
  792. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
  793. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  794. u32 ah_signal_type);
  795. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
  796. u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
  797. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
  798. void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah,
  799. struct ath_hw_antcomb_conf *antconf);
  800. void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah,
  801. struct ath_hw_antcomb_conf *antconf);
  802. /* General Operation */
  803. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
  804. u32 ath9k_hw_reverse_bits(u32 val, u32 n);
  805. bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
  806. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  807. u8 phy, int kbps,
  808. u32 frameLen, u16 rateix, bool shortPreamble);
  809. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  810. struct ath9k_channel *chan,
  811. struct chan_centers *centers);
  812. u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
  813. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
  814. bool ath9k_hw_phy_disable(struct ath_hw *ah);
  815. bool ath9k_hw_disable(struct ath_hw *ah);
  816. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
  817. void ath9k_hw_setopmode(struct ath_hw *ah);
  818. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
  819. void ath9k_hw_setbssidmask(struct ath_hw *ah);
  820. void ath9k_hw_write_associd(struct ath_hw *ah);
  821. u64 ath9k_hw_gettsf64(struct ath_hw *ah);
  822. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
  823. void ath9k_hw_reset_tsf(struct ath_hw *ah);
  824. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
  825. void ath9k_hw_init_global_settings(struct ath_hw *ah);
  826. void ath9k_hw_set11nmac2040(struct ath_hw *ah);
  827. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
  828. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  829. const struct ath9k_beacon_state *bs);
  830. bool ath9k_hw_check_alive(struct ath_hw *ah);
  831. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
  832. /* Generic hw timer primitives */
  833. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  834. void (*trigger)(void *),
  835. void (*overflow)(void *),
  836. void *arg,
  837. u8 timer_index);
  838. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  839. struct ath_gen_timer *timer,
  840. u32 timer_next,
  841. u32 timer_period);
  842. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
  843. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
  844. void ath_gen_timer_isr(struct ath_hw *hw);
  845. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
  846. /* HTC */
  847. void ath9k_hw_htc_resetinit(struct ath_hw *ah);
  848. /* PHY */
  849. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  850. u32 *coef_mantissa, u32 *coef_exponent);
  851. /*
  852. * Code Specific to AR5008, AR9001 or AR9002,
  853. * we stuff these here to avoid callbacks for AR9003.
  854. */
  855. void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
  856. int ar9002_hw_rf_claim(struct ath_hw *ah);
  857. void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
  858. void ar9002_hw_update_async_fifo(struct ath_hw *ah);
  859. void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
  860. /*
  861. * Code specific to AR9003, we stuff these here to avoid callbacks
  862. * for older families
  863. */
  864. void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
  865. void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
  866. void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
  867. void ar9003_paprd_enable(struct ath_hw *ah, bool val);
  868. void ar9003_paprd_populate_single_table(struct ath_hw *ah,
  869. struct ath9k_hw_cal_data *caldata,
  870. int chain);
  871. int ar9003_paprd_create_curve(struct ath_hw *ah,
  872. struct ath9k_hw_cal_data *caldata, int chain);
  873. int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
  874. int ar9003_paprd_init_table(struct ath_hw *ah);
  875. bool ar9003_paprd_is_done(struct ath_hw *ah);
  876. void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
  877. /* Hardware family op attach helpers */
  878. void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
  879. void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
  880. void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
  881. void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
  882. void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
  883. void ar9002_hw_attach_ops(struct ath_hw *ah);
  884. void ar9003_hw_attach_ops(struct ath_hw *ah);
  885. void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
  886. /*
  887. * ANI work can be shared between all families but a next
  888. * generation implementation of ANI will be used only for AR9003 only
  889. * for now as the other families still need to be tested with the same
  890. * next generation ANI. Feel free to start testing it though for the
  891. * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
  892. */
  893. extern int modparam_force_new_ani;
  894. void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
  895. void ath9k_hw_proc_mib_event(struct ath_hw *ah);
  896. void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
  897. #define ATH_PCIE_CAP_LINK_CTRL 0x70
  898. #define ATH_PCIE_CAP_LINK_L0S 1
  899. #define ATH_PCIE_CAP_LINK_L1 2
  900. #define ATH9K_CLOCK_RATE_CCK 22
  901. #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
  902. #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
  903. #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
  904. #endif