hw.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577
  1. /*
  2. * Copyright (c) 2008-2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/slab.h>
  18. #include <asm/unaligned.h>
  19. #include "hw.h"
  20. #include "hw-ops.h"
  21. #include "rc.h"
  22. #include "ar9003_mac.h"
  23. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
  24. MODULE_AUTHOR("Atheros Communications");
  25. MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
  26. MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
  27. MODULE_LICENSE("Dual BSD/GPL");
  28. static int __init ath9k_init(void)
  29. {
  30. return 0;
  31. }
  32. module_init(ath9k_init);
  33. static void __exit ath9k_exit(void)
  34. {
  35. return;
  36. }
  37. module_exit(ath9k_exit);
  38. /* Private hardware callbacks */
  39. static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
  40. {
  41. ath9k_hw_private_ops(ah)->init_cal_settings(ah);
  42. }
  43. static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
  44. {
  45. ath9k_hw_private_ops(ah)->init_mode_regs(ah);
  46. }
  47. static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
  48. struct ath9k_channel *chan)
  49. {
  50. return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
  51. }
  52. static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
  53. {
  54. if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
  55. return;
  56. ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
  57. }
  58. static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
  59. {
  60. /* You will not have this callback if using the old ANI */
  61. if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
  62. return;
  63. ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
  64. }
  65. /********************/
  66. /* Helper Functions */
  67. /********************/
  68. static void ath9k_hw_set_clockrate(struct ath_hw *ah)
  69. {
  70. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  71. struct ath_common *common = ath9k_hw_common(ah);
  72. unsigned int clockrate;
  73. if (!ah->curchan) /* should really check for CCK instead */
  74. clockrate = ATH9K_CLOCK_RATE_CCK;
  75. else if (conf->channel->band == IEEE80211_BAND_2GHZ)
  76. clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
  77. else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
  78. clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
  79. else
  80. clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
  81. if (conf_is_ht40(conf))
  82. clockrate *= 2;
  83. common->clockrate = clockrate;
  84. }
  85. static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
  86. {
  87. struct ath_common *common = ath9k_hw_common(ah);
  88. return usecs * common->clockrate;
  89. }
  90. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
  91. {
  92. int i;
  93. BUG_ON(timeout < AH_TIME_QUANTUM);
  94. for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
  95. if ((REG_READ(ah, reg) & mask) == val)
  96. return true;
  97. udelay(AH_TIME_QUANTUM);
  98. }
  99. ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
  100. "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
  101. timeout, reg, REG_READ(ah, reg), mask, val);
  102. return false;
  103. }
  104. EXPORT_SYMBOL(ath9k_hw_wait);
  105. u32 ath9k_hw_reverse_bits(u32 val, u32 n)
  106. {
  107. u32 retval;
  108. int i;
  109. for (i = 0, retval = 0; i < n; i++) {
  110. retval = (retval << 1) | (val & 1);
  111. val >>= 1;
  112. }
  113. return retval;
  114. }
  115. bool ath9k_get_channel_edges(struct ath_hw *ah,
  116. u16 flags, u16 *low,
  117. u16 *high)
  118. {
  119. struct ath9k_hw_capabilities *pCap = &ah->caps;
  120. if (flags & CHANNEL_5GHZ) {
  121. *low = pCap->low_5ghz_chan;
  122. *high = pCap->high_5ghz_chan;
  123. return true;
  124. }
  125. if ((flags & CHANNEL_2GHZ)) {
  126. *low = pCap->low_2ghz_chan;
  127. *high = pCap->high_2ghz_chan;
  128. return true;
  129. }
  130. return false;
  131. }
  132. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  133. u8 phy, int kbps,
  134. u32 frameLen, u16 rateix,
  135. bool shortPreamble)
  136. {
  137. u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
  138. if (kbps == 0)
  139. return 0;
  140. switch (phy) {
  141. case WLAN_RC_PHY_CCK:
  142. phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
  143. if (shortPreamble)
  144. phyTime >>= 1;
  145. numBits = frameLen << 3;
  146. txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
  147. break;
  148. case WLAN_RC_PHY_OFDM:
  149. if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
  150. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
  151. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  152. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  153. txTime = OFDM_SIFS_TIME_QUARTER
  154. + OFDM_PREAMBLE_TIME_QUARTER
  155. + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
  156. } else if (ah->curchan &&
  157. IS_CHAN_HALF_RATE(ah->curchan)) {
  158. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
  159. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  160. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  161. txTime = OFDM_SIFS_TIME_HALF +
  162. OFDM_PREAMBLE_TIME_HALF
  163. + (numSymbols * OFDM_SYMBOL_TIME_HALF);
  164. } else {
  165. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
  166. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  167. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  168. txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
  169. + (numSymbols * OFDM_SYMBOL_TIME);
  170. }
  171. break;
  172. default:
  173. ath_err(ath9k_hw_common(ah),
  174. "Unknown phy %u (rate ix %u)\n", phy, rateix);
  175. txTime = 0;
  176. break;
  177. }
  178. return txTime;
  179. }
  180. EXPORT_SYMBOL(ath9k_hw_computetxtime);
  181. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  182. struct ath9k_channel *chan,
  183. struct chan_centers *centers)
  184. {
  185. int8_t extoff;
  186. if (!IS_CHAN_HT40(chan)) {
  187. centers->ctl_center = centers->ext_center =
  188. centers->synth_center = chan->channel;
  189. return;
  190. }
  191. if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
  192. (chan->chanmode == CHANNEL_G_HT40PLUS)) {
  193. centers->synth_center =
  194. chan->channel + HT40_CHANNEL_CENTER_SHIFT;
  195. extoff = 1;
  196. } else {
  197. centers->synth_center =
  198. chan->channel - HT40_CHANNEL_CENTER_SHIFT;
  199. extoff = -1;
  200. }
  201. centers->ctl_center =
  202. centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
  203. /* 25 MHz spacing is supported by hw but not on upper layers */
  204. centers->ext_center =
  205. centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
  206. }
  207. /******************/
  208. /* Chip Revisions */
  209. /******************/
  210. static void ath9k_hw_read_revisions(struct ath_hw *ah)
  211. {
  212. u32 val;
  213. val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
  214. if (val == 0xFF) {
  215. val = REG_READ(ah, AR_SREV);
  216. ah->hw_version.macVersion =
  217. (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
  218. ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
  219. ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
  220. } else {
  221. if (!AR_SREV_9100(ah))
  222. ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
  223. ah->hw_version.macRev = val & AR_SREV_REVISION;
  224. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
  225. ah->is_pciexpress = true;
  226. }
  227. }
  228. /************************************/
  229. /* HW Attach, Detach, Init Routines */
  230. /************************************/
  231. static void ath9k_hw_disablepcie(struct ath_hw *ah)
  232. {
  233. if (!AR_SREV_5416(ah))
  234. return;
  235. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  236. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  237. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
  238. REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
  239. REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
  240. REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
  241. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  242. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  243. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
  244. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  245. }
  246. /* This should work for all families including legacy */
  247. static bool ath9k_hw_chip_test(struct ath_hw *ah)
  248. {
  249. struct ath_common *common = ath9k_hw_common(ah);
  250. u32 regAddr[2] = { AR_STA_ID0 };
  251. u32 regHold[2];
  252. static const u32 patternData[4] = {
  253. 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
  254. };
  255. int i, j, loop_max;
  256. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  257. loop_max = 2;
  258. regAddr[1] = AR_PHY_BASE + (8 << 2);
  259. } else
  260. loop_max = 1;
  261. for (i = 0; i < loop_max; i++) {
  262. u32 addr = regAddr[i];
  263. u32 wrData, rdData;
  264. regHold[i] = REG_READ(ah, addr);
  265. for (j = 0; j < 0x100; j++) {
  266. wrData = (j << 16) | j;
  267. REG_WRITE(ah, addr, wrData);
  268. rdData = REG_READ(ah, addr);
  269. if (rdData != wrData) {
  270. ath_err(common,
  271. "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
  272. addr, wrData, rdData);
  273. return false;
  274. }
  275. }
  276. for (j = 0; j < 4; j++) {
  277. wrData = patternData[j];
  278. REG_WRITE(ah, addr, wrData);
  279. rdData = REG_READ(ah, addr);
  280. if (wrData != rdData) {
  281. ath_err(common,
  282. "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
  283. addr, wrData, rdData);
  284. return false;
  285. }
  286. }
  287. REG_WRITE(ah, regAddr[i], regHold[i]);
  288. }
  289. udelay(100);
  290. return true;
  291. }
  292. static void ath9k_hw_init_config(struct ath_hw *ah)
  293. {
  294. int i;
  295. ah->config.dma_beacon_response_time = 2;
  296. ah->config.sw_beacon_response_time = 10;
  297. ah->config.additional_swba_backoff = 0;
  298. ah->config.ack_6mb = 0x0;
  299. ah->config.cwm_ignore_extcca = 0;
  300. ah->config.pcie_powersave_enable = 0;
  301. ah->config.pcie_clock_req = 0;
  302. ah->config.pcie_waen = 0;
  303. ah->config.analog_shiftreg = 1;
  304. ah->config.enable_ani = true;
  305. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  306. ah->config.spurchans[i][0] = AR_NO_SPUR;
  307. ah->config.spurchans[i][1] = AR_NO_SPUR;
  308. }
  309. if (ah->hw_version.devid != AR2427_DEVID_PCIE)
  310. ah->config.ht_enable = 1;
  311. else
  312. ah->config.ht_enable = 0;
  313. ah->config.rx_intr_mitigation = true;
  314. ah->config.pcieSerDesWrite = true;
  315. /*
  316. * We need this for PCI devices only (Cardbus, PCI, miniPCI)
  317. * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
  318. * This means we use it for all AR5416 devices, and the few
  319. * minor PCI AR9280 devices out there.
  320. *
  321. * Serialization is required because these devices do not handle
  322. * well the case of two concurrent reads/writes due to the latency
  323. * involved. During one read/write another read/write can be issued
  324. * on another CPU while the previous read/write may still be working
  325. * on our hardware, if we hit this case the hardware poops in a loop.
  326. * We prevent this by serializing reads and writes.
  327. *
  328. * This issue is not present on PCI-Express devices or pre-AR5416
  329. * devices (legacy, 802.11abg).
  330. */
  331. if (num_possible_cpus() > 1)
  332. ah->config.serialize_regmode = SER_REG_MODE_AUTO;
  333. }
  334. static void ath9k_hw_init_defaults(struct ath_hw *ah)
  335. {
  336. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  337. regulatory->country_code = CTRY_DEFAULT;
  338. regulatory->power_limit = MAX_RATE_POWER;
  339. regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
  340. ah->hw_version.magic = AR5416_MAGIC;
  341. ah->hw_version.subvendorid = 0;
  342. ah->atim_window = 0;
  343. ah->sta_id1_defaults =
  344. AR_STA_ID1_CRPT_MIC_ENABLE |
  345. AR_STA_ID1_MCAST_KSRCH;
  346. ah->enable_32kHz_clock = DONT_USE_32KHZ;
  347. ah->slottime = 20;
  348. ah->globaltxtimeout = (u32) -1;
  349. ah->power_mode = ATH9K_PM_UNDEFINED;
  350. }
  351. static int ath9k_hw_init_macaddr(struct ath_hw *ah)
  352. {
  353. struct ath_common *common = ath9k_hw_common(ah);
  354. u32 sum;
  355. int i;
  356. u16 eeval;
  357. static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
  358. sum = 0;
  359. for (i = 0; i < 3; i++) {
  360. eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
  361. sum += eeval;
  362. common->macaddr[2 * i] = eeval >> 8;
  363. common->macaddr[2 * i + 1] = eeval & 0xff;
  364. }
  365. if (sum == 0 || sum == 0xffff * 3)
  366. return -EADDRNOTAVAIL;
  367. return 0;
  368. }
  369. static int ath9k_hw_post_init(struct ath_hw *ah)
  370. {
  371. int ecode;
  372. if (!AR_SREV_9271(ah)) {
  373. if (!ath9k_hw_chip_test(ah))
  374. return -ENODEV;
  375. }
  376. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  377. ecode = ar9002_hw_rf_claim(ah);
  378. if (ecode != 0)
  379. return ecode;
  380. }
  381. ecode = ath9k_hw_eeprom_init(ah);
  382. if (ecode != 0)
  383. return ecode;
  384. ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
  385. "Eeprom VER: %d, REV: %d\n",
  386. ah->eep_ops->get_eeprom_ver(ah),
  387. ah->eep_ops->get_eeprom_rev(ah));
  388. ecode = ath9k_hw_rf_alloc_ext_banks(ah);
  389. if (ecode) {
  390. ath_err(ath9k_hw_common(ah),
  391. "Failed allocating banks for external radio\n");
  392. ath9k_hw_rf_free_ext_banks(ah);
  393. return ecode;
  394. }
  395. if (!AR_SREV_9100(ah)) {
  396. ath9k_hw_ani_setup(ah);
  397. ath9k_hw_ani_init(ah);
  398. }
  399. return 0;
  400. }
  401. static void ath9k_hw_attach_ops(struct ath_hw *ah)
  402. {
  403. if (AR_SREV_9300_20_OR_LATER(ah))
  404. ar9003_hw_attach_ops(ah);
  405. else
  406. ar9002_hw_attach_ops(ah);
  407. }
  408. /* Called for all hardware families */
  409. static int __ath9k_hw_init(struct ath_hw *ah)
  410. {
  411. struct ath_common *common = ath9k_hw_common(ah);
  412. int r = 0;
  413. if (ah->hw_version.devid == AR5416_AR9100_DEVID)
  414. ah->hw_version.macVersion = AR_SREV_VERSION_9100;
  415. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
  416. ath_err(common, "Couldn't reset chip\n");
  417. return -EIO;
  418. }
  419. ath9k_hw_init_defaults(ah);
  420. ath9k_hw_init_config(ah);
  421. ath9k_hw_attach_ops(ah);
  422. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
  423. ath_err(common, "Couldn't wakeup chip\n");
  424. return -EIO;
  425. }
  426. if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
  427. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
  428. ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
  429. !ah->is_pciexpress)) {
  430. ah->config.serialize_regmode =
  431. SER_REG_MODE_ON;
  432. } else {
  433. ah->config.serialize_regmode =
  434. SER_REG_MODE_OFF;
  435. }
  436. }
  437. ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
  438. ah->config.serialize_regmode);
  439. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  440. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
  441. else
  442. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
  443. switch (ah->hw_version.macVersion) {
  444. case AR_SREV_VERSION_5416_PCI:
  445. case AR_SREV_VERSION_5416_PCIE:
  446. case AR_SREV_VERSION_9160:
  447. case AR_SREV_VERSION_9100:
  448. case AR_SREV_VERSION_9280:
  449. case AR_SREV_VERSION_9285:
  450. case AR_SREV_VERSION_9287:
  451. case AR_SREV_VERSION_9271:
  452. case AR_SREV_VERSION_9300:
  453. case AR_SREV_VERSION_9485:
  454. break;
  455. default:
  456. ath_err(common,
  457. "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
  458. ah->hw_version.macVersion, ah->hw_version.macRev);
  459. return -EOPNOTSUPP;
  460. }
  461. if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
  462. ah->is_pciexpress = false;
  463. ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
  464. ath9k_hw_init_cal_settings(ah);
  465. ah->ani_function = ATH9K_ANI_ALL;
  466. if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  467. ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
  468. if (!AR_SREV_9300_20_OR_LATER(ah))
  469. ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
  470. ath9k_hw_init_mode_regs(ah);
  471. /*
  472. * Read back AR_WA into a permanent copy and set bits 14 and 17.
  473. * We need to do this to avoid RMW of this register. We cannot
  474. * read the reg when chip is asleep.
  475. */
  476. ah->WARegVal = REG_READ(ah, AR_WA);
  477. ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
  478. AR_WA_ASPM_TIMER_BASED_DISABLE);
  479. if (ah->is_pciexpress)
  480. ath9k_hw_configpcipowersave(ah, 0, 0);
  481. else
  482. ath9k_hw_disablepcie(ah);
  483. if (!AR_SREV_9300_20_OR_LATER(ah))
  484. ar9002_hw_cck_chan14_spread(ah);
  485. r = ath9k_hw_post_init(ah);
  486. if (r)
  487. return r;
  488. ath9k_hw_init_mode_gain_regs(ah);
  489. r = ath9k_hw_fill_cap_info(ah);
  490. if (r)
  491. return r;
  492. r = ath9k_hw_init_macaddr(ah);
  493. if (r) {
  494. ath_err(common, "Failed to initialize MAC address\n");
  495. return r;
  496. }
  497. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  498. ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
  499. else
  500. ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
  501. ah->bb_watchdog_timeout_ms = 25;
  502. common->state = ATH_HW_INITIALIZED;
  503. return 0;
  504. }
  505. int ath9k_hw_init(struct ath_hw *ah)
  506. {
  507. int ret;
  508. struct ath_common *common = ath9k_hw_common(ah);
  509. /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
  510. switch (ah->hw_version.devid) {
  511. case AR5416_DEVID_PCI:
  512. case AR5416_DEVID_PCIE:
  513. case AR5416_AR9100_DEVID:
  514. case AR9160_DEVID_PCI:
  515. case AR9280_DEVID_PCI:
  516. case AR9280_DEVID_PCIE:
  517. case AR9285_DEVID_PCIE:
  518. case AR9287_DEVID_PCI:
  519. case AR9287_DEVID_PCIE:
  520. case AR2427_DEVID_PCIE:
  521. case AR9300_DEVID_PCIE:
  522. case AR9300_DEVID_AR9485_PCIE:
  523. break;
  524. default:
  525. if (common->bus_ops->ath_bus_type == ATH_USB)
  526. break;
  527. ath_err(common, "Hardware device ID 0x%04x not supported\n",
  528. ah->hw_version.devid);
  529. return -EOPNOTSUPP;
  530. }
  531. ret = __ath9k_hw_init(ah);
  532. if (ret) {
  533. ath_err(common,
  534. "Unable to initialize hardware; initialization status: %d\n",
  535. ret);
  536. return ret;
  537. }
  538. return 0;
  539. }
  540. EXPORT_SYMBOL(ath9k_hw_init);
  541. static void ath9k_hw_init_qos(struct ath_hw *ah)
  542. {
  543. ENABLE_REGWRITE_BUFFER(ah);
  544. REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
  545. REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
  546. REG_WRITE(ah, AR_QOS_NO_ACK,
  547. SM(2, AR_QOS_NO_ACK_TWO_BIT) |
  548. SM(5, AR_QOS_NO_ACK_BIT_OFF) |
  549. SM(0, AR_QOS_NO_ACK_BYTE_OFF));
  550. REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
  551. REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
  552. REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
  553. REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
  554. REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
  555. REGWRITE_BUFFER_FLUSH(ah);
  556. }
  557. static void ath9k_hw_init_pll(struct ath_hw *ah,
  558. struct ath9k_channel *chan)
  559. {
  560. u32 pll;
  561. if (AR_SREV_9485(ah))
  562. REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);
  563. pll = ath9k_hw_compute_pll_control(ah, chan);
  564. REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
  565. /* Switch the core clock for ar9271 to 117Mhz */
  566. if (AR_SREV_9271(ah)) {
  567. udelay(500);
  568. REG_WRITE(ah, 0x50040, 0x304);
  569. }
  570. udelay(RTC_PLL_SETTLE_DELAY);
  571. REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
  572. }
  573. static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
  574. enum nl80211_iftype opmode)
  575. {
  576. u32 imr_reg = AR_IMR_TXERR |
  577. AR_IMR_TXURN |
  578. AR_IMR_RXERR |
  579. AR_IMR_RXORN |
  580. AR_IMR_BCNMISC;
  581. if (AR_SREV_9300_20_OR_LATER(ah)) {
  582. imr_reg |= AR_IMR_RXOK_HP;
  583. if (ah->config.rx_intr_mitigation)
  584. imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  585. else
  586. imr_reg |= AR_IMR_RXOK_LP;
  587. } else {
  588. if (ah->config.rx_intr_mitigation)
  589. imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  590. else
  591. imr_reg |= AR_IMR_RXOK;
  592. }
  593. if (ah->config.tx_intr_mitigation)
  594. imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
  595. else
  596. imr_reg |= AR_IMR_TXOK;
  597. if (opmode == NL80211_IFTYPE_AP)
  598. imr_reg |= AR_IMR_MIB;
  599. ENABLE_REGWRITE_BUFFER(ah);
  600. REG_WRITE(ah, AR_IMR, imr_reg);
  601. ah->imrs2_reg |= AR_IMR_S2_GTT;
  602. REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
  603. if (!AR_SREV_9100(ah)) {
  604. REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
  605. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
  606. REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
  607. }
  608. REGWRITE_BUFFER_FLUSH(ah);
  609. if (AR_SREV_9300_20_OR_LATER(ah)) {
  610. REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
  611. REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
  612. REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
  613. REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
  614. }
  615. }
  616. static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
  617. {
  618. u32 val = ath9k_hw_mac_to_clks(ah, us);
  619. val = min(val, (u32) 0xFFFF);
  620. REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
  621. }
  622. static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
  623. {
  624. u32 val = ath9k_hw_mac_to_clks(ah, us);
  625. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
  626. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
  627. }
  628. static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
  629. {
  630. u32 val = ath9k_hw_mac_to_clks(ah, us);
  631. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
  632. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
  633. }
  634. static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
  635. {
  636. if (tu > 0xFFFF) {
  637. ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
  638. "bad global tx timeout %u\n", tu);
  639. ah->globaltxtimeout = (u32) -1;
  640. return false;
  641. } else {
  642. REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
  643. ah->globaltxtimeout = tu;
  644. return true;
  645. }
  646. }
  647. void ath9k_hw_init_global_settings(struct ath_hw *ah)
  648. {
  649. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  650. int acktimeout;
  651. int slottime;
  652. int sifstime;
  653. ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
  654. ah->misc_mode);
  655. if (ah->misc_mode != 0)
  656. REG_WRITE(ah, AR_PCU_MISC,
  657. REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
  658. if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
  659. sifstime = 16;
  660. else
  661. sifstime = 10;
  662. /* As defined by IEEE 802.11-2007 17.3.8.6 */
  663. slottime = ah->slottime + 3 * ah->coverage_class;
  664. acktimeout = slottime + sifstime;
  665. /*
  666. * Workaround for early ACK timeouts, add an offset to match the
  667. * initval's 64us ack timeout value.
  668. * This was initially only meant to work around an issue with delayed
  669. * BA frames in some implementations, but it has been found to fix ACK
  670. * timeout issues in other cases as well.
  671. */
  672. if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
  673. acktimeout += 64 - sifstime - ah->slottime;
  674. ath9k_hw_setslottime(ah, ah->slottime);
  675. ath9k_hw_set_ack_timeout(ah, acktimeout);
  676. ath9k_hw_set_cts_timeout(ah, acktimeout);
  677. if (ah->globaltxtimeout != (u32) -1)
  678. ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
  679. }
  680. EXPORT_SYMBOL(ath9k_hw_init_global_settings);
  681. void ath9k_hw_deinit(struct ath_hw *ah)
  682. {
  683. struct ath_common *common = ath9k_hw_common(ah);
  684. if (common->state < ATH_HW_INITIALIZED)
  685. goto free_hw;
  686. ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
  687. free_hw:
  688. ath9k_hw_rf_free_ext_banks(ah);
  689. }
  690. EXPORT_SYMBOL(ath9k_hw_deinit);
  691. /*******/
  692. /* INI */
  693. /*******/
  694. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
  695. {
  696. u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
  697. if (IS_CHAN_B(chan))
  698. ctl |= CTL_11B;
  699. else if (IS_CHAN_G(chan))
  700. ctl |= CTL_11G;
  701. else
  702. ctl |= CTL_11A;
  703. return ctl;
  704. }
  705. /****************************************/
  706. /* Reset and Channel Switching Routines */
  707. /****************************************/
  708. static inline void ath9k_hw_set_dma(struct ath_hw *ah)
  709. {
  710. struct ath_common *common = ath9k_hw_common(ah);
  711. u32 regval;
  712. ENABLE_REGWRITE_BUFFER(ah);
  713. /*
  714. * set AHB_MODE not to do cacheline prefetches
  715. */
  716. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  717. regval = REG_READ(ah, AR_AHB_MODE);
  718. REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
  719. }
  720. /*
  721. * let mac dma reads be in 128 byte chunks
  722. */
  723. regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
  724. REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
  725. REGWRITE_BUFFER_FLUSH(ah);
  726. /*
  727. * Restore TX Trigger Level to its pre-reset value.
  728. * The initial value depends on whether aggregation is enabled, and is
  729. * adjusted whenever underruns are detected.
  730. */
  731. if (!AR_SREV_9300_20_OR_LATER(ah))
  732. REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
  733. ENABLE_REGWRITE_BUFFER(ah);
  734. /*
  735. * let mac dma writes be in 128 byte chunks
  736. */
  737. regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
  738. REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
  739. /*
  740. * Setup receive FIFO threshold to hold off TX activities
  741. */
  742. REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
  743. if (AR_SREV_9300_20_OR_LATER(ah)) {
  744. REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
  745. REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
  746. ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
  747. ah->caps.rx_status_len);
  748. }
  749. /*
  750. * reduce the number of usable entries in PCU TXBUF to avoid
  751. * wrap around issues.
  752. */
  753. if (AR_SREV_9285(ah)) {
  754. /* For AR9285 the number of Fifos are reduced to half.
  755. * So set the usable tx buf size also to half to
  756. * avoid data/delimiter underruns
  757. */
  758. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  759. AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
  760. } else if (!AR_SREV_9271(ah)) {
  761. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  762. AR_PCU_TXBUF_CTRL_USABLE_SIZE);
  763. }
  764. REGWRITE_BUFFER_FLUSH(ah);
  765. if (AR_SREV_9300_20_OR_LATER(ah))
  766. ath9k_hw_reset_txstatus_ring(ah);
  767. }
  768. static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
  769. {
  770. u32 val;
  771. val = REG_READ(ah, AR_STA_ID1);
  772. val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
  773. switch (opmode) {
  774. case NL80211_IFTYPE_AP:
  775. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
  776. | AR_STA_ID1_KSRCH_MODE);
  777. REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  778. break;
  779. case NL80211_IFTYPE_ADHOC:
  780. case NL80211_IFTYPE_MESH_POINT:
  781. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
  782. | AR_STA_ID1_KSRCH_MODE);
  783. REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  784. break;
  785. case NL80211_IFTYPE_STATION:
  786. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
  787. break;
  788. default:
  789. if (ah->is_monitoring)
  790. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
  791. break;
  792. }
  793. }
  794. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  795. u32 *coef_mantissa, u32 *coef_exponent)
  796. {
  797. u32 coef_exp, coef_man;
  798. for (coef_exp = 31; coef_exp > 0; coef_exp--)
  799. if ((coef_scaled >> coef_exp) & 0x1)
  800. break;
  801. coef_exp = 14 - (coef_exp - COEF_SCALE_S);
  802. coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
  803. *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
  804. *coef_exponent = coef_exp - 16;
  805. }
  806. static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
  807. {
  808. u32 rst_flags;
  809. u32 tmpReg;
  810. if (AR_SREV_9100(ah)) {
  811. u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
  812. val &= ~AR_RTC_DERIVED_CLK_PERIOD;
  813. val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
  814. REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
  815. (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
  816. }
  817. ENABLE_REGWRITE_BUFFER(ah);
  818. if (AR_SREV_9300_20_OR_LATER(ah)) {
  819. REG_WRITE(ah, AR_WA, ah->WARegVal);
  820. udelay(10);
  821. }
  822. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  823. AR_RTC_FORCE_WAKE_ON_INT);
  824. if (AR_SREV_9100(ah)) {
  825. rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
  826. AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
  827. } else {
  828. tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
  829. if (tmpReg &
  830. (AR_INTR_SYNC_LOCAL_TIMEOUT |
  831. AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
  832. u32 val;
  833. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
  834. val = AR_RC_HOSTIF;
  835. if (!AR_SREV_9300_20_OR_LATER(ah))
  836. val |= AR_RC_AHB;
  837. REG_WRITE(ah, AR_RC, val);
  838. } else if (!AR_SREV_9300_20_OR_LATER(ah))
  839. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  840. rst_flags = AR_RTC_RC_MAC_WARM;
  841. if (type == ATH9K_RESET_COLD)
  842. rst_flags |= AR_RTC_RC_MAC_COLD;
  843. }
  844. REG_WRITE(ah, AR_RTC_RC, rst_flags);
  845. REGWRITE_BUFFER_FLUSH(ah);
  846. udelay(50);
  847. REG_WRITE(ah, AR_RTC_RC, 0);
  848. if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
  849. ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
  850. "RTC stuck in MAC reset\n");
  851. return false;
  852. }
  853. if (!AR_SREV_9100(ah))
  854. REG_WRITE(ah, AR_RC, 0);
  855. if (AR_SREV_9100(ah))
  856. udelay(50);
  857. return true;
  858. }
  859. static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
  860. {
  861. ENABLE_REGWRITE_BUFFER(ah);
  862. if (AR_SREV_9300_20_OR_LATER(ah)) {
  863. REG_WRITE(ah, AR_WA, ah->WARegVal);
  864. udelay(10);
  865. }
  866. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  867. AR_RTC_FORCE_WAKE_ON_INT);
  868. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  869. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  870. REG_WRITE(ah, AR_RTC_RESET, 0);
  871. udelay(2);
  872. REGWRITE_BUFFER_FLUSH(ah);
  873. if (!AR_SREV_9300_20_OR_LATER(ah))
  874. udelay(2);
  875. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  876. REG_WRITE(ah, AR_RC, 0);
  877. REG_WRITE(ah, AR_RTC_RESET, 1);
  878. if (!ath9k_hw_wait(ah,
  879. AR_RTC_STATUS,
  880. AR_RTC_STATUS_M,
  881. AR_RTC_STATUS_ON,
  882. AH_WAIT_TIMEOUT)) {
  883. ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
  884. "RTC not waking up\n");
  885. return false;
  886. }
  887. ath9k_hw_read_revisions(ah);
  888. return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
  889. }
  890. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
  891. {
  892. if (AR_SREV_9300_20_OR_LATER(ah)) {
  893. REG_WRITE(ah, AR_WA, ah->WARegVal);
  894. udelay(10);
  895. }
  896. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  897. AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
  898. switch (type) {
  899. case ATH9K_RESET_POWER_ON:
  900. return ath9k_hw_set_reset_power_on(ah);
  901. case ATH9K_RESET_WARM:
  902. case ATH9K_RESET_COLD:
  903. return ath9k_hw_set_reset(ah, type);
  904. default:
  905. return false;
  906. }
  907. }
  908. static bool ath9k_hw_chip_reset(struct ath_hw *ah,
  909. struct ath9k_channel *chan)
  910. {
  911. if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
  912. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
  913. return false;
  914. } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  915. return false;
  916. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  917. return false;
  918. ah->chip_fullsleep = false;
  919. ath9k_hw_init_pll(ah, chan);
  920. ath9k_hw_set_rfmode(ah, chan);
  921. return true;
  922. }
  923. static bool ath9k_hw_channel_change(struct ath_hw *ah,
  924. struct ath9k_channel *chan)
  925. {
  926. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  927. struct ath_common *common = ath9k_hw_common(ah);
  928. struct ieee80211_channel *channel = chan->chan;
  929. u32 qnum;
  930. int r;
  931. for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
  932. if (ath9k_hw_numtxpending(ah, qnum)) {
  933. ath_dbg(common, ATH_DBG_QUEUE,
  934. "Transmit frames pending on queue %d\n", qnum);
  935. return false;
  936. }
  937. }
  938. if (!ath9k_hw_rfbus_req(ah)) {
  939. ath_err(common, "Could not kill baseband RX\n");
  940. return false;
  941. }
  942. ath9k_hw_set_channel_regs(ah, chan);
  943. r = ath9k_hw_rf_set_freq(ah, chan);
  944. if (r) {
  945. ath_err(common, "Failed to set channel\n");
  946. return false;
  947. }
  948. ath9k_hw_set_clockrate(ah);
  949. ah->eep_ops->set_txpower(ah, chan,
  950. ath9k_regd_get_ctl(regulatory, chan),
  951. channel->max_antenna_gain * 2,
  952. channel->max_power * 2,
  953. min((u32) MAX_RATE_POWER,
  954. (u32) regulatory->power_limit), false);
  955. ath9k_hw_rfbus_done(ah);
  956. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  957. ath9k_hw_set_delta_slope(ah, chan);
  958. ath9k_hw_spur_mitigate_freq(ah, chan);
  959. return true;
  960. }
  961. bool ath9k_hw_check_alive(struct ath_hw *ah)
  962. {
  963. int count = 50;
  964. u32 reg;
  965. if (AR_SREV_9285_12_OR_LATER(ah))
  966. return true;
  967. do {
  968. reg = REG_READ(ah, AR_OBS_BUS_1);
  969. if ((reg & 0x7E7FFFEF) == 0x00702400)
  970. continue;
  971. switch (reg & 0x7E000B00) {
  972. case 0x1E000000:
  973. case 0x52000B00:
  974. case 0x18000B00:
  975. continue;
  976. default:
  977. return true;
  978. }
  979. } while (count-- > 0);
  980. return false;
  981. }
  982. EXPORT_SYMBOL(ath9k_hw_check_alive);
  983. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  984. struct ath9k_hw_cal_data *caldata, bool bChannelChange)
  985. {
  986. struct ath_common *common = ath9k_hw_common(ah);
  987. u32 saveLedState;
  988. struct ath9k_channel *curchan = ah->curchan;
  989. u32 saveDefAntenna;
  990. u32 macStaId1;
  991. u64 tsf = 0;
  992. int i, r;
  993. ah->txchainmask = common->tx_chainmask;
  994. ah->rxchainmask = common->rx_chainmask;
  995. if (!ah->chip_fullsleep) {
  996. ath9k_hw_abortpcurecv(ah);
  997. if (!ath9k_hw_stopdmarecv(ah)) {
  998. ath_dbg(common, ATH_DBG_XMIT,
  999. "Failed to stop receive dma\n");
  1000. bChannelChange = false;
  1001. }
  1002. }
  1003. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1004. return -EIO;
  1005. if (curchan && !ah->chip_fullsleep)
  1006. ath9k_hw_getnf(ah, curchan);
  1007. ah->caldata = caldata;
  1008. if (caldata &&
  1009. (chan->channel != caldata->channel ||
  1010. (chan->channelFlags & ~CHANNEL_CW_INT) !=
  1011. (caldata->channelFlags & ~CHANNEL_CW_INT))) {
  1012. /* Operating channel changed, reset channel calibration data */
  1013. memset(caldata, 0, sizeof(*caldata));
  1014. ath9k_init_nfcal_hist_buffer(ah, chan);
  1015. }
  1016. if (bChannelChange &&
  1017. (ah->chip_fullsleep != true) &&
  1018. (ah->curchan != NULL) &&
  1019. (chan->channel != ah->curchan->channel) &&
  1020. ((chan->channelFlags & CHANNEL_ALL) ==
  1021. (ah->curchan->channelFlags & CHANNEL_ALL)) &&
  1022. (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
  1023. if (ath9k_hw_channel_change(ah, chan)) {
  1024. ath9k_hw_loadnf(ah, ah->curchan);
  1025. ath9k_hw_start_nfcal(ah, true);
  1026. if (AR_SREV_9271(ah))
  1027. ar9002_hw_load_ani_reg(ah, chan);
  1028. return 0;
  1029. }
  1030. }
  1031. saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
  1032. if (saveDefAntenna == 0)
  1033. saveDefAntenna = 1;
  1034. macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
  1035. /* For chips on which RTC reset is done, save TSF before it gets cleared */
  1036. if (AR_SREV_9100(ah) ||
  1037. (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
  1038. tsf = ath9k_hw_gettsf64(ah);
  1039. saveLedState = REG_READ(ah, AR_CFG_LED) &
  1040. (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
  1041. AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
  1042. ath9k_hw_mark_phy_inactive(ah);
  1043. ah->paprd_table_write_done = false;
  1044. /* Only required on the first reset */
  1045. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1046. REG_WRITE(ah,
  1047. AR9271_RESET_POWER_DOWN_CONTROL,
  1048. AR9271_RADIO_RF_RST);
  1049. udelay(50);
  1050. }
  1051. if (!ath9k_hw_chip_reset(ah, chan)) {
  1052. ath_err(common, "Chip reset failed\n");
  1053. return -EINVAL;
  1054. }
  1055. /* Only required on the first reset */
  1056. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1057. ah->htc_reset_init = false;
  1058. REG_WRITE(ah,
  1059. AR9271_RESET_POWER_DOWN_CONTROL,
  1060. AR9271_GATE_MAC_CTL);
  1061. udelay(50);
  1062. }
  1063. /* Restore TSF */
  1064. if (tsf)
  1065. ath9k_hw_settsf64(ah, tsf);
  1066. if (AR_SREV_9280_20_OR_LATER(ah))
  1067. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
  1068. if (!AR_SREV_9300_20_OR_LATER(ah))
  1069. ar9002_hw_enable_async_fifo(ah);
  1070. r = ath9k_hw_process_ini(ah, chan);
  1071. if (r)
  1072. return r;
  1073. /*
  1074. * Some AR91xx SoC devices frequently fail to accept TSF writes
  1075. * right after the chip reset. When that happens, write a new
  1076. * value after the initvals have been applied, with an offset
  1077. * based on measured time difference
  1078. */
  1079. if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
  1080. tsf += 1500;
  1081. ath9k_hw_settsf64(ah, tsf);
  1082. }
  1083. /* Setup MFP options for CCMP */
  1084. if (AR_SREV_9280_20_OR_LATER(ah)) {
  1085. /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
  1086. * frames when constructing CCMP AAD. */
  1087. REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
  1088. 0xc7ff);
  1089. ah->sw_mgmt_crypto = false;
  1090. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  1091. /* Disable hardware crypto for management frames */
  1092. REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
  1093. AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
  1094. REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
  1095. AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
  1096. ah->sw_mgmt_crypto = true;
  1097. } else
  1098. ah->sw_mgmt_crypto = true;
  1099. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  1100. ath9k_hw_set_delta_slope(ah, chan);
  1101. ath9k_hw_spur_mitigate_freq(ah, chan);
  1102. ah->eep_ops->set_board_values(ah, chan);
  1103. ath9k_hw_set_operating_mode(ah, ah->opmode);
  1104. ENABLE_REGWRITE_BUFFER(ah);
  1105. REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
  1106. REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
  1107. | macStaId1
  1108. | AR_STA_ID1_RTS_USE_DEF
  1109. | (ah->config.
  1110. ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
  1111. | ah->sta_id1_defaults);
  1112. ath_hw_setbssidmask(common);
  1113. REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
  1114. ath9k_hw_write_associd(ah);
  1115. REG_WRITE(ah, AR_ISR, ~0);
  1116. REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
  1117. REGWRITE_BUFFER_FLUSH(ah);
  1118. r = ath9k_hw_rf_set_freq(ah, chan);
  1119. if (r)
  1120. return r;
  1121. ath9k_hw_set_clockrate(ah);
  1122. ENABLE_REGWRITE_BUFFER(ah);
  1123. for (i = 0; i < AR_NUM_DCU; i++)
  1124. REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
  1125. REGWRITE_BUFFER_FLUSH(ah);
  1126. ah->intr_txqs = 0;
  1127. for (i = 0; i < ah->caps.total_queues; i++)
  1128. ath9k_hw_resettxqueue(ah, i);
  1129. ath9k_hw_init_interrupt_masks(ah, ah->opmode);
  1130. ath9k_hw_ani_cache_ini_regs(ah);
  1131. ath9k_hw_init_qos(ah);
  1132. if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1133. ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
  1134. ath9k_hw_init_global_settings(ah);
  1135. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  1136. ar9002_hw_update_async_fifo(ah);
  1137. ar9002_hw_enable_wep_aggregation(ah);
  1138. }
  1139. REG_WRITE(ah, AR_STA_ID1,
  1140. REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
  1141. ath9k_hw_set_dma(ah);
  1142. REG_WRITE(ah, AR_OBS, 8);
  1143. if (ah->config.rx_intr_mitigation) {
  1144. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
  1145. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
  1146. }
  1147. if (ah->config.tx_intr_mitigation) {
  1148. REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
  1149. REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
  1150. }
  1151. ath9k_hw_init_bb(ah, chan);
  1152. if (!ath9k_hw_init_cal(ah, chan))
  1153. return -EIO;
  1154. ENABLE_REGWRITE_BUFFER(ah);
  1155. ath9k_hw_restore_chainmask(ah);
  1156. REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
  1157. REGWRITE_BUFFER_FLUSH(ah);
  1158. /*
  1159. * For big endian systems turn on swapping for descriptors
  1160. */
  1161. if (AR_SREV_9100(ah)) {
  1162. u32 mask;
  1163. mask = REG_READ(ah, AR_CFG);
  1164. if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
  1165. ath_dbg(common, ATH_DBG_RESET,
  1166. "CFG Byte Swap Set 0x%x\n", mask);
  1167. } else {
  1168. mask =
  1169. INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
  1170. REG_WRITE(ah, AR_CFG, mask);
  1171. ath_dbg(common, ATH_DBG_RESET,
  1172. "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
  1173. }
  1174. } else {
  1175. if (common->bus_ops->ath_bus_type == ATH_USB) {
  1176. /* Configure AR9271 target WLAN */
  1177. if (AR_SREV_9271(ah))
  1178. REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
  1179. else
  1180. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1181. }
  1182. #ifdef __BIG_ENDIAN
  1183. else
  1184. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1185. #endif
  1186. }
  1187. if (ah->btcoex_hw.enabled)
  1188. ath9k_hw_btcoex_enable(ah);
  1189. if (AR_SREV_9300_20_OR_LATER(ah))
  1190. ar9003_hw_bb_watchdog_config(ah);
  1191. return 0;
  1192. }
  1193. EXPORT_SYMBOL(ath9k_hw_reset);
  1194. /******************************/
  1195. /* Power Management (Chipset) */
  1196. /******************************/
  1197. /*
  1198. * Notify Power Mgt is disabled in self-generated frames.
  1199. * If requested, force chip to sleep.
  1200. */
  1201. static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
  1202. {
  1203. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1204. if (setChip) {
  1205. /*
  1206. * Clear the RTC force wake bit to allow the
  1207. * mac to go to sleep.
  1208. */
  1209. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
  1210. AR_RTC_FORCE_WAKE_EN);
  1211. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  1212. REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
  1213. /* Shutdown chip. Active low */
  1214. if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
  1215. REG_CLR_BIT(ah, (AR_RTC_RESET),
  1216. AR_RTC_RESET_EN);
  1217. }
  1218. /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
  1219. if (AR_SREV_9300_20_OR_LATER(ah))
  1220. REG_WRITE(ah, AR_WA,
  1221. ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
  1222. }
  1223. /*
  1224. * Notify Power Management is enabled in self-generating
  1225. * frames. If request, set power mode of chip to
  1226. * auto/normal. Duration in units of 128us (1/8 TU).
  1227. */
  1228. static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
  1229. {
  1230. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1231. if (setChip) {
  1232. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1233. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  1234. /* Set WakeOnInterrupt bit; clear ForceWake bit */
  1235. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  1236. AR_RTC_FORCE_WAKE_ON_INT);
  1237. } else {
  1238. /*
  1239. * Clear the RTC force wake bit to allow the
  1240. * mac to go to sleep.
  1241. */
  1242. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
  1243. AR_RTC_FORCE_WAKE_EN);
  1244. }
  1245. }
  1246. /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
  1247. if (AR_SREV_9300_20_OR_LATER(ah))
  1248. REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
  1249. }
  1250. static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
  1251. {
  1252. u32 val;
  1253. int i;
  1254. /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
  1255. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1256. REG_WRITE(ah, AR_WA, ah->WARegVal);
  1257. udelay(10);
  1258. }
  1259. if (setChip) {
  1260. if ((REG_READ(ah, AR_RTC_STATUS) &
  1261. AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
  1262. if (ath9k_hw_set_reset_reg(ah,
  1263. ATH9K_RESET_POWER_ON) != true) {
  1264. return false;
  1265. }
  1266. if (!AR_SREV_9300_20_OR_LATER(ah))
  1267. ath9k_hw_init_pll(ah, NULL);
  1268. }
  1269. if (AR_SREV_9100(ah))
  1270. REG_SET_BIT(ah, AR_RTC_RESET,
  1271. AR_RTC_RESET_EN);
  1272. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  1273. AR_RTC_FORCE_WAKE_EN);
  1274. udelay(50);
  1275. for (i = POWER_UP_TIME / 50; i > 0; i--) {
  1276. val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
  1277. if (val == AR_RTC_STATUS_ON)
  1278. break;
  1279. udelay(50);
  1280. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  1281. AR_RTC_FORCE_WAKE_EN);
  1282. }
  1283. if (i == 0) {
  1284. ath_err(ath9k_hw_common(ah),
  1285. "Failed to wakeup in %uus\n",
  1286. POWER_UP_TIME / 20);
  1287. return false;
  1288. }
  1289. }
  1290. REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1291. return true;
  1292. }
  1293. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
  1294. {
  1295. struct ath_common *common = ath9k_hw_common(ah);
  1296. int status = true, setChip = true;
  1297. static const char *modes[] = {
  1298. "AWAKE",
  1299. "FULL-SLEEP",
  1300. "NETWORK SLEEP",
  1301. "UNDEFINED"
  1302. };
  1303. if (ah->power_mode == mode)
  1304. return status;
  1305. ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
  1306. modes[ah->power_mode], modes[mode]);
  1307. switch (mode) {
  1308. case ATH9K_PM_AWAKE:
  1309. status = ath9k_hw_set_power_awake(ah, setChip);
  1310. break;
  1311. case ATH9K_PM_FULL_SLEEP:
  1312. ath9k_set_power_sleep(ah, setChip);
  1313. ah->chip_fullsleep = true;
  1314. break;
  1315. case ATH9K_PM_NETWORK_SLEEP:
  1316. ath9k_set_power_network_sleep(ah, setChip);
  1317. break;
  1318. default:
  1319. ath_err(common, "Unknown power mode %u\n", mode);
  1320. return false;
  1321. }
  1322. ah->power_mode = mode;
  1323. /*
  1324. * XXX: If this warning never comes up after a while then
  1325. * simply keep the ATH_DBG_WARN_ON_ONCE() but make
  1326. * ath9k_hw_setpower() return type void.
  1327. */
  1328. if (!(ah->ah_flags & AH_UNPLUGGED))
  1329. ATH_DBG_WARN_ON_ONCE(!status);
  1330. return status;
  1331. }
  1332. EXPORT_SYMBOL(ath9k_hw_setpower);
  1333. /*******************/
  1334. /* Beacon Handling */
  1335. /*******************/
  1336. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
  1337. {
  1338. int flags = 0;
  1339. ENABLE_REGWRITE_BUFFER(ah);
  1340. switch (ah->opmode) {
  1341. case NL80211_IFTYPE_ADHOC:
  1342. case NL80211_IFTYPE_MESH_POINT:
  1343. REG_SET_BIT(ah, AR_TXCFG,
  1344. AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
  1345. REG_WRITE(ah, AR_NEXT_NDP_TIMER,
  1346. TU_TO_USEC(next_beacon +
  1347. (ah->atim_window ? ah->
  1348. atim_window : 1)));
  1349. flags |= AR_NDP_TIMER_EN;
  1350. case NL80211_IFTYPE_AP:
  1351. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
  1352. REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
  1353. TU_TO_USEC(next_beacon -
  1354. ah->config.
  1355. dma_beacon_response_time));
  1356. REG_WRITE(ah, AR_NEXT_SWBA,
  1357. TU_TO_USEC(next_beacon -
  1358. ah->config.
  1359. sw_beacon_response_time));
  1360. flags |=
  1361. AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
  1362. break;
  1363. default:
  1364. ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
  1365. "%s: unsupported opmode: %d\n",
  1366. __func__, ah->opmode);
  1367. return;
  1368. break;
  1369. }
  1370. REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
  1371. REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
  1372. REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
  1373. REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
  1374. REGWRITE_BUFFER_FLUSH(ah);
  1375. beacon_period &= ~ATH9K_BEACON_ENA;
  1376. if (beacon_period & ATH9K_BEACON_RESET_TSF) {
  1377. ath9k_hw_reset_tsf(ah);
  1378. }
  1379. REG_SET_BIT(ah, AR_TIMER_MODE, flags);
  1380. }
  1381. EXPORT_SYMBOL(ath9k_hw_beaconinit);
  1382. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  1383. const struct ath9k_beacon_state *bs)
  1384. {
  1385. u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
  1386. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1387. struct ath_common *common = ath9k_hw_common(ah);
  1388. ENABLE_REGWRITE_BUFFER(ah);
  1389. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
  1390. REG_WRITE(ah, AR_BEACON_PERIOD,
  1391. TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
  1392. REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
  1393. TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
  1394. REGWRITE_BUFFER_FLUSH(ah);
  1395. REG_RMW_FIELD(ah, AR_RSSI_THR,
  1396. AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
  1397. beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
  1398. if (bs->bs_sleepduration > beaconintval)
  1399. beaconintval = bs->bs_sleepduration;
  1400. dtimperiod = bs->bs_dtimperiod;
  1401. if (bs->bs_sleepduration > dtimperiod)
  1402. dtimperiod = bs->bs_sleepduration;
  1403. if (beaconintval == dtimperiod)
  1404. nextTbtt = bs->bs_nextdtim;
  1405. else
  1406. nextTbtt = bs->bs_nexttbtt;
  1407. ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
  1408. ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
  1409. ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
  1410. ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
  1411. ENABLE_REGWRITE_BUFFER(ah);
  1412. REG_WRITE(ah, AR_NEXT_DTIM,
  1413. TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
  1414. REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
  1415. REG_WRITE(ah, AR_SLEEP1,
  1416. SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
  1417. | AR_SLEEP1_ASSUME_DTIM);
  1418. if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
  1419. beacontimeout = (BEACON_TIMEOUT_VAL << 3);
  1420. else
  1421. beacontimeout = MIN_BEACON_TIMEOUT_VAL;
  1422. REG_WRITE(ah, AR_SLEEP2,
  1423. SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
  1424. REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
  1425. REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
  1426. REGWRITE_BUFFER_FLUSH(ah);
  1427. REG_SET_BIT(ah, AR_TIMER_MODE,
  1428. AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
  1429. AR_DTIM_TIMER_EN);
  1430. /* TSF Out of Range Threshold */
  1431. REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
  1432. }
  1433. EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
  1434. /*******************/
  1435. /* HW Capabilities */
  1436. /*******************/
  1437. int ath9k_hw_fill_cap_info(struct ath_hw *ah)
  1438. {
  1439. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1440. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  1441. struct ath_common *common = ath9k_hw_common(ah);
  1442. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  1443. u16 capField = 0, eeval;
  1444. u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
  1445. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
  1446. regulatory->current_rd = eeval;
  1447. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
  1448. if (AR_SREV_9285_12_OR_LATER(ah))
  1449. eeval |= AR9285_RDEXT_DEFAULT;
  1450. regulatory->current_rd_ext = eeval;
  1451. capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
  1452. if (ah->opmode != NL80211_IFTYPE_AP &&
  1453. ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
  1454. if (regulatory->current_rd == 0x64 ||
  1455. regulatory->current_rd == 0x65)
  1456. regulatory->current_rd += 5;
  1457. else if (regulatory->current_rd == 0x41)
  1458. regulatory->current_rd = 0x43;
  1459. ath_dbg(common, ATH_DBG_REGULATORY,
  1460. "regdomain mapped to 0x%x\n", regulatory->current_rd);
  1461. }
  1462. eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
  1463. if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
  1464. ath_err(common,
  1465. "no band has been marked as supported in EEPROM\n");
  1466. return -EINVAL;
  1467. }
  1468. if (eeval & AR5416_OPFLAGS_11A)
  1469. pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
  1470. if (eeval & AR5416_OPFLAGS_11G)
  1471. pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
  1472. pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
  1473. /*
  1474. * For AR9271 we will temporarilly uses the rx chainmax as read from
  1475. * the EEPROM.
  1476. */
  1477. if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
  1478. !(eeval & AR5416_OPFLAGS_11A) &&
  1479. !(AR_SREV_9271(ah)))
  1480. /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
  1481. pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
  1482. else
  1483. /* Use rx_chainmask from EEPROM. */
  1484. pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
  1485. ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
  1486. /* enable key search for every frame in an aggregate */
  1487. if (AR_SREV_9300_20_OR_LATER(ah))
  1488. ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
  1489. pCap->low_2ghz_chan = 2312;
  1490. pCap->high_2ghz_chan = 2732;
  1491. pCap->low_5ghz_chan = 4920;
  1492. pCap->high_5ghz_chan = 6100;
  1493. common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
  1494. if (ah->config.ht_enable)
  1495. pCap->hw_caps |= ATH9K_HW_CAP_HT;
  1496. else
  1497. pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
  1498. if (capField & AR_EEPROM_EEPCAP_MAXQCU)
  1499. pCap->total_queues =
  1500. MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
  1501. else
  1502. pCap->total_queues = ATH9K_NUM_TX_QUEUES;
  1503. if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
  1504. pCap->keycache_size =
  1505. 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
  1506. else
  1507. pCap->keycache_size = AR_KEYTABLE_SIZE;
  1508. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  1509. pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
  1510. else
  1511. pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
  1512. if (AR_SREV_9271(ah))
  1513. pCap->num_gpio_pins = AR9271_NUM_GPIO;
  1514. else if (AR_DEVID_7010(ah))
  1515. pCap->num_gpio_pins = AR7010_NUM_GPIO;
  1516. else if (AR_SREV_9285_12_OR_LATER(ah))
  1517. pCap->num_gpio_pins = AR9285_NUM_GPIO;
  1518. else if (AR_SREV_9280_20_OR_LATER(ah))
  1519. pCap->num_gpio_pins = AR928X_NUM_GPIO;
  1520. else
  1521. pCap->num_gpio_pins = AR_NUM_GPIO;
  1522. if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
  1523. pCap->hw_caps |= ATH9K_HW_CAP_CST;
  1524. pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
  1525. } else {
  1526. pCap->rts_aggr_limit = (8 * 1024);
  1527. }
  1528. pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
  1529. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  1530. ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
  1531. if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
  1532. ah->rfkill_gpio =
  1533. MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
  1534. ah->rfkill_polarity =
  1535. MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
  1536. pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
  1537. }
  1538. #endif
  1539. if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
  1540. pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
  1541. else
  1542. pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
  1543. if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
  1544. pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
  1545. else
  1546. pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
  1547. if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
  1548. pCap->reg_cap =
  1549. AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
  1550. AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
  1551. AR_EEPROM_EEREGCAP_EN_KK_U2 |
  1552. AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
  1553. } else {
  1554. pCap->reg_cap =
  1555. AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
  1556. AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
  1557. }
  1558. /* Advertise midband for AR5416 with FCC midband set in eeprom */
  1559. if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
  1560. AR_SREV_5416(ah))
  1561. pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
  1562. if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
  1563. btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
  1564. btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
  1565. if (AR_SREV_9285(ah)) {
  1566. btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
  1567. btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
  1568. } else {
  1569. btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
  1570. }
  1571. } else {
  1572. btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
  1573. }
  1574. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1575. pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
  1576. if (!AR_SREV_9485(ah))
  1577. pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
  1578. pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
  1579. pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
  1580. pCap->rx_status_len = sizeof(struct ar9003_rxs);
  1581. pCap->tx_desc_len = sizeof(struct ar9003_txc);
  1582. pCap->txs_len = sizeof(struct ar9003_txs);
  1583. if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
  1584. pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
  1585. } else {
  1586. pCap->tx_desc_len = sizeof(struct ath_desc);
  1587. if (AR_SREV_9280_20(ah) &&
  1588. ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
  1589. AR5416_EEP_MINOR_VER_16) ||
  1590. ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
  1591. pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
  1592. }
  1593. if (AR_SREV_9300_20_OR_LATER(ah))
  1594. pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
  1595. if (AR_SREV_9300_20_OR_LATER(ah))
  1596. ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
  1597. if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
  1598. pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
  1599. if (AR_SREV_9285(ah))
  1600. if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
  1601. ant_div_ctl1 =
  1602. ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
  1603. if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
  1604. pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
  1605. }
  1606. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1607. if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
  1608. pCap->hw_caps |= ATH9K_HW_CAP_APM;
  1609. }
  1610. if (AR_SREV_9485_10(ah)) {
  1611. pCap->pcie_lcr_extsync_en = true;
  1612. pCap->pcie_lcr_offset = 0x80;
  1613. }
  1614. tx_chainmask = pCap->tx_chainmask;
  1615. rx_chainmask = pCap->rx_chainmask;
  1616. while (tx_chainmask || rx_chainmask) {
  1617. if (tx_chainmask & BIT(0))
  1618. pCap->max_txchains++;
  1619. if (rx_chainmask & BIT(0))
  1620. pCap->max_rxchains++;
  1621. tx_chainmask >>= 1;
  1622. rx_chainmask >>= 1;
  1623. }
  1624. return 0;
  1625. }
  1626. /****************************/
  1627. /* GPIO / RFKILL / Antennae */
  1628. /****************************/
  1629. static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
  1630. u32 gpio, u32 type)
  1631. {
  1632. int addr;
  1633. u32 gpio_shift, tmp;
  1634. if (gpio > 11)
  1635. addr = AR_GPIO_OUTPUT_MUX3;
  1636. else if (gpio > 5)
  1637. addr = AR_GPIO_OUTPUT_MUX2;
  1638. else
  1639. addr = AR_GPIO_OUTPUT_MUX1;
  1640. gpio_shift = (gpio % 6) * 5;
  1641. if (AR_SREV_9280_20_OR_LATER(ah)
  1642. || (addr != AR_GPIO_OUTPUT_MUX1)) {
  1643. REG_RMW(ah, addr, (type << gpio_shift),
  1644. (0x1f << gpio_shift));
  1645. } else {
  1646. tmp = REG_READ(ah, addr);
  1647. tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
  1648. tmp &= ~(0x1f << gpio_shift);
  1649. tmp |= (type << gpio_shift);
  1650. REG_WRITE(ah, addr, tmp);
  1651. }
  1652. }
  1653. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
  1654. {
  1655. u32 gpio_shift;
  1656. BUG_ON(gpio >= ah->caps.num_gpio_pins);
  1657. if (AR_DEVID_7010(ah)) {
  1658. gpio_shift = gpio;
  1659. REG_RMW(ah, AR7010_GPIO_OE,
  1660. (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
  1661. (AR7010_GPIO_OE_MASK << gpio_shift));
  1662. return;
  1663. }
  1664. gpio_shift = gpio << 1;
  1665. REG_RMW(ah,
  1666. AR_GPIO_OE_OUT,
  1667. (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
  1668. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  1669. }
  1670. EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
  1671. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
  1672. {
  1673. #define MS_REG_READ(x, y) \
  1674. (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
  1675. if (gpio >= ah->caps.num_gpio_pins)
  1676. return 0xffffffff;
  1677. if (AR_DEVID_7010(ah)) {
  1678. u32 val;
  1679. val = REG_READ(ah, AR7010_GPIO_IN);
  1680. return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
  1681. } else if (AR_SREV_9300_20_OR_LATER(ah))
  1682. return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
  1683. AR_GPIO_BIT(gpio)) != 0;
  1684. else if (AR_SREV_9271(ah))
  1685. return MS_REG_READ(AR9271, gpio) != 0;
  1686. else if (AR_SREV_9287_11_OR_LATER(ah))
  1687. return MS_REG_READ(AR9287, gpio) != 0;
  1688. else if (AR_SREV_9285_12_OR_LATER(ah))
  1689. return MS_REG_READ(AR9285, gpio) != 0;
  1690. else if (AR_SREV_9280_20_OR_LATER(ah))
  1691. return MS_REG_READ(AR928X, gpio) != 0;
  1692. else
  1693. return MS_REG_READ(AR, gpio) != 0;
  1694. }
  1695. EXPORT_SYMBOL(ath9k_hw_gpio_get);
  1696. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  1697. u32 ah_signal_type)
  1698. {
  1699. u32 gpio_shift;
  1700. if (AR_DEVID_7010(ah)) {
  1701. gpio_shift = gpio;
  1702. REG_RMW(ah, AR7010_GPIO_OE,
  1703. (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
  1704. (AR7010_GPIO_OE_MASK << gpio_shift));
  1705. return;
  1706. }
  1707. ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
  1708. gpio_shift = 2 * gpio;
  1709. REG_RMW(ah,
  1710. AR_GPIO_OE_OUT,
  1711. (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
  1712. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  1713. }
  1714. EXPORT_SYMBOL(ath9k_hw_cfg_output);
  1715. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
  1716. {
  1717. if (AR_DEVID_7010(ah)) {
  1718. val = val ? 0 : 1;
  1719. REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
  1720. AR_GPIO_BIT(gpio));
  1721. return;
  1722. }
  1723. if (AR_SREV_9271(ah))
  1724. val = ~val;
  1725. REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
  1726. AR_GPIO_BIT(gpio));
  1727. }
  1728. EXPORT_SYMBOL(ath9k_hw_set_gpio);
  1729. u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
  1730. {
  1731. return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
  1732. }
  1733. EXPORT_SYMBOL(ath9k_hw_getdefantenna);
  1734. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
  1735. {
  1736. REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
  1737. }
  1738. EXPORT_SYMBOL(ath9k_hw_setantenna);
  1739. /*********************/
  1740. /* General Operation */
  1741. /*********************/
  1742. u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
  1743. {
  1744. u32 bits = REG_READ(ah, AR_RX_FILTER);
  1745. u32 phybits = REG_READ(ah, AR_PHY_ERR);
  1746. if (phybits & AR_PHY_ERR_RADAR)
  1747. bits |= ATH9K_RX_FILTER_PHYRADAR;
  1748. if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
  1749. bits |= ATH9K_RX_FILTER_PHYERR;
  1750. return bits;
  1751. }
  1752. EXPORT_SYMBOL(ath9k_hw_getrxfilter);
  1753. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
  1754. {
  1755. u32 phybits;
  1756. ENABLE_REGWRITE_BUFFER(ah);
  1757. REG_WRITE(ah, AR_RX_FILTER, bits);
  1758. phybits = 0;
  1759. if (bits & ATH9K_RX_FILTER_PHYRADAR)
  1760. phybits |= AR_PHY_ERR_RADAR;
  1761. if (bits & ATH9K_RX_FILTER_PHYERR)
  1762. phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
  1763. REG_WRITE(ah, AR_PHY_ERR, phybits);
  1764. if (phybits)
  1765. REG_WRITE(ah, AR_RXCFG,
  1766. REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
  1767. else
  1768. REG_WRITE(ah, AR_RXCFG,
  1769. REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
  1770. REGWRITE_BUFFER_FLUSH(ah);
  1771. }
  1772. EXPORT_SYMBOL(ath9k_hw_setrxfilter);
  1773. bool ath9k_hw_phy_disable(struct ath_hw *ah)
  1774. {
  1775. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  1776. return false;
  1777. ath9k_hw_init_pll(ah, NULL);
  1778. return true;
  1779. }
  1780. EXPORT_SYMBOL(ath9k_hw_phy_disable);
  1781. bool ath9k_hw_disable(struct ath_hw *ah)
  1782. {
  1783. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1784. return false;
  1785. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
  1786. return false;
  1787. ath9k_hw_init_pll(ah, NULL);
  1788. return true;
  1789. }
  1790. EXPORT_SYMBOL(ath9k_hw_disable);
  1791. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
  1792. {
  1793. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  1794. struct ath9k_channel *chan = ah->curchan;
  1795. struct ieee80211_channel *channel = chan->chan;
  1796. regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
  1797. ah->eep_ops->set_txpower(ah, chan,
  1798. ath9k_regd_get_ctl(regulatory, chan),
  1799. channel->max_antenna_gain * 2,
  1800. channel->max_power * 2,
  1801. min((u32) MAX_RATE_POWER,
  1802. (u32) regulatory->power_limit), test);
  1803. }
  1804. EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
  1805. void ath9k_hw_setopmode(struct ath_hw *ah)
  1806. {
  1807. ath9k_hw_set_operating_mode(ah, ah->opmode);
  1808. }
  1809. EXPORT_SYMBOL(ath9k_hw_setopmode);
  1810. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
  1811. {
  1812. REG_WRITE(ah, AR_MCAST_FIL0, filter0);
  1813. REG_WRITE(ah, AR_MCAST_FIL1, filter1);
  1814. }
  1815. EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
  1816. void ath9k_hw_write_associd(struct ath_hw *ah)
  1817. {
  1818. struct ath_common *common = ath9k_hw_common(ah);
  1819. REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
  1820. REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
  1821. ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
  1822. }
  1823. EXPORT_SYMBOL(ath9k_hw_write_associd);
  1824. #define ATH9K_MAX_TSF_READ 10
  1825. u64 ath9k_hw_gettsf64(struct ath_hw *ah)
  1826. {
  1827. u32 tsf_lower, tsf_upper1, tsf_upper2;
  1828. int i;
  1829. tsf_upper1 = REG_READ(ah, AR_TSF_U32);
  1830. for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
  1831. tsf_lower = REG_READ(ah, AR_TSF_L32);
  1832. tsf_upper2 = REG_READ(ah, AR_TSF_U32);
  1833. if (tsf_upper2 == tsf_upper1)
  1834. break;
  1835. tsf_upper1 = tsf_upper2;
  1836. }
  1837. WARN_ON( i == ATH9K_MAX_TSF_READ );
  1838. return (((u64)tsf_upper1 << 32) | tsf_lower);
  1839. }
  1840. EXPORT_SYMBOL(ath9k_hw_gettsf64);
  1841. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
  1842. {
  1843. REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
  1844. REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
  1845. }
  1846. EXPORT_SYMBOL(ath9k_hw_settsf64);
  1847. void ath9k_hw_reset_tsf(struct ath_hw *ah)
  1848. {
  1849. if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
  1850. AH_TSF_WRITE_TIMEOUT))
  1851. ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
  1852. "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
  1853. REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
  1854. }
  1855. EXPORT_SYMBOL(ath9k_hw_reset_tsf);
  1856. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
  1857. {
  1858. if (setting)
  1859. ah->misc_mode |= AR_PCU_TX_ADD_TSF;
  1860. else
  1861. ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
  1862. }
  1863. EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
  1864. void ath9k_hw_set11nmac2040(struct ath_hw *ah)
  1865. {
  1866. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  1867. u32 macmode;
  1868. if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
  1869. macmode = AR_2040_JOINED_RX_CLEAR;
  1870. else
  1871. macmode = 0;
  1872. REG_WRITE(ah, AR_2040_MODE, macmode);
  1873. }
  1874. /* HW Generic timers configuration */
  1875. static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
  1876. {
  1877. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1878. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1879. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1880. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1881. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1882. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1883. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1884. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1885. {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
  1886. {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
  1887. AR_NDP2_TIMER_MODE, 0x0002},
  1888. {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
  1889. AR_NDP2_TIMER_MODE, 0x0004},
  1890. {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
  1891. AR_NDP2_TIMER_MODE, 0x0008},
  1892. {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
  1893. AR_NDP2_TIMER_MODE, 0x0010},
  1894. {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
  1895. AR_NDP2_TIMER_MODE, 0x0020},
  1896. {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
  1897. AR_NDP2_TIMER_MODE, 0x0040},
  1898. {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
  1899. AR_NDP2_TIMER_MODE, 0x0080}
  1900. };
  1901. /* HW generic timer primitives */
  1902. /* compute and clear index of rightmost 1 */
  1903. static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
  1904. {
  1905. u32 b;
  1906. b = *mask;
  1907. b &= (0-b);
  1908. *mask &= ~b;
  1909. b *= debruijn32;
  1910. b >>= 27;
  1911. return timer_table->gen_timer_index[b];
  1912. }
  1913. static u32 ath9k_hw_gettsf32(struct ath_hw *ah)
  1914. {
  1915. return REG_READ(ah, AR_TSF_L32);
  1916. }
  1917. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  1918. void (*trigger)(void *),
  1919. void (*overflow)(void *),
  1920. void *arg,
  1921. u8 timer_index)
  1922. {
  1923. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  1924. struct ath_gen_timer *timer;
  1925. timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
  1926. if (timer == NULL) {
  1927. ath_err(ath9k_hw_common(ah),
  1928. "Failed to allocate memory for hw timer[%d]\n",
  1929. timer_index);
  1930. return NULL;
  1931. }
  1932. /* allocate a hardware generic timer slot */
  1933. timer_table->timers[timer_index] = timer;
  1934. timer->index = timer_index;
  1935. timer->trigger = trigger;
  1936. timer->overflow = overflow;
  1937. timer->arg = arg;
  1938. return timer;
  1939. }
  1940. EXPORT_SYMBOL(ath_gen_timer_alloc);
  1941. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  1942. struct ath_gen_timer *timer,
  1943. u32 timer_next,
  1944. u32 timer_period)
  1945. {
  1946. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  1947. u32 tsf;
  1948. BUG_ON(!timer_period);
  1949. set_bit(timer->index, &timer_table->timer_mask.timer_bits);
  1950. tsf = ath9k_hw_gettsf32(ah);
  1951. ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
  1952. "current tsf %x period %x timer_next %x\n",
  1953. tsf, timer_period, timer_next);
  1954. /*
  1955. * Pull timer_next forward if the current TSF already passed it
  1956. * because of software latency
  1957. */
  1958. if (timer_next < tsf)
  1959. timer_next = tsf + timer_period;
  1960. /*
  1961. * Program generic timer registers
  1962. */
  1963. REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
  1964. timer_next);
  1965. REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
  1966. timer_period);
  1967. REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  1968. gen_tmr_configuration[timer->index].mode_mask);
  1969. /* Enable both trigger and thresh interrupt masks */
  1970. REG_SET_BIT(ah, AR_IMR_S5,
  1971. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  1972. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  1973. }
  1974. EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
  1975. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
  1976. {
  1977. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  1978. if ((timer->index < AR_FIRST_NDP_TIMER) ||
  1979. (timer->index >= ATH_MAX_GEN_TIMER)) {
  1980. return;
  1981. }
  1982. /* Clear generic timer enable bits. */
  1983. REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  1984. gen_tmr_configuration[timer->index].mode_mask);
  1985. /* Disable both trigger and thresh interrupt masks */
  1986. REG_CLR_BIT(ah, AR_IMR_S5,
  1987. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  1988. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  1989. clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
  1990. }
  1991. EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
  1992. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
  1993. {
  1994. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  1995. /* free the hardware generic timer slot */
  1996. timer_table->timers[timer->index] = NULL;
  1997. kfree(timer);
  1998. }
  1999. EXPORT_SYMBOL(ath_gen_timer_free);
  2000. /*
  2001. * Generic Timer Interrupts handling
  2002. */
  2003. void ath_gen_timer_isr(struct ath_hw *ah)
  2004. {
  2005. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2006. struct ath_gen_timer *timer;
  2007. struct ath_common *common = ath9k_hw_common(ah);
  2008. u32 trigger_mask, thresh_mask, index;
  2009. /* get hardware generic timer interrupt status */
  2010. trigger_mask = ah->intr_gen_timer_trigger;
  2011. thresh_mask = ah->intr_gen_timer_thresh;
  2012. trigger_mask &= timer_table->timer_mask.val;
  2013. thresh_mask &= timer_table->timer_mask.val;
  2014. trigger_mask &= ~thresh_mask;
  2015. while (thresh_mask) {
  2016. index = rightmost_index(timer_table, &thresh_mask);
  2017. timer = timer_table->timers[index];
  2018. BUG_ON(!timer);
  2019. ath_dbg(common, ATH_DBG_HWTIMER,
  2020. "TSF overflow for Gen timer %d\n", index);
  2021. timer->overflow(timer->arg);
  2022. }
  2023. while (trigger_mask) {
  2024. index = rightmost_index(timer_table, &trigger_mask);
  2025. timer = timer_table->timers[index];
  2026. BUG_ON(!timer);
  2027. ath_dbg(common, ATH_DBG_HWTIMER,
  2028. "Gen timer[%d] trigger\n", index);
  2029. timer->trigger(timer->arg);
  2030. }
  2031. }
  2032. EXPORT_SYMBOL(ath_gen_timer_isr);
  2033. /********/
  2034. /* HTC */
  2035. /********/
  2036. void ath9k_hw_htc_resetinit(struct ath_hw *ah)
  2037. {
  2038. ah->htc_reset_init = true;
  2039. }
  2040. EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
  2041. static struct {
  2042. u32 version;
  2043. const char * name;
  2044. } ath_mac_bb_names[] = {
  2045. /* Devices with external radios */
  2046. { AR_SREV_VERSION_5416_PCI, "5416" },
  2047. { AR_SREV_VERSION_5416_PCIE, "5418" },
  2048. { AR_SREV_VERSION_9100, "9100" },
  2049. { AR_SREV_VERSION_9160, "9160" },
  2050. /* Single-chip solutions */
  2051. { AR_SREV_VERSION_9280, "9280" },
  2052. { AR_SREV_VERSION_9285, "9285" },
  2053. { AR_SREV_VERSION_9287, "9287" },
  2054. { AR_SREV_VERSION_9271, "9271" },
  2055. { AR_SREV_VERSION_9300, "9300" },
  2056. };
  2057. /* For devices with external radios */
  2058. static struct {
  2059. u16 version;
  2060. const char * name;
  2061. } ath_rf_names[] = {
  2062. { 0, "5133" },
  2063. { AR_RAD5133_SREV_MAJOR, "5133" },
  2064. { AR_RAD5122_SREV_MAJOR, "5122" },
  2065. { AR_RAD2133_SREV_MAJOR, "2133" },
  2066. { AR_RAD2122_SREV_MAJOR, "2122" }
  2067. };
  2068. /*
  2069. * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
  2070. */
  2071. static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
  2072. {
  2073. int i;
  2074. for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
  2075. if (ath_mac_bb_names[i].version == mac_bb_version) {
  2076. return ath_mac_bb_names[i].name;
  2077. }
  2078. }
  2079. return "????";
  2080. }
  2081. /*
  2082. * Return the RF name. "????" is returned if the RF is unknown.
  2083. * Used for devices with external radios.
  2084. */
  2085. static const char *ath9k_hw_rf_name(u16 rf_version)
  2086. {
  2087. int i;
  2088. for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
  2089. if (ath_rf_names[i].version == rf_version) {
  2090. return ath_rf_names[i].name;
  2091. }
  2092. }
  2093. return "????";
  2094. }
  2095. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
  2096. {
  2097. int used;
  2098. /* chipsets >= AR9280 are single-chip */
  2099. if (AR_SREV_9280_20_OR_LATER(ah)) {
  2100. used = snprintf(hw_name, len,
  2101. "Atheros AR%s Rev:%x",
  2102. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  2103. ah->hw_version.macRev);
  2104. }
  2105. else {
  2106. used = snprintf(hw_name, len,
  2107. "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
  2108. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  2109. ah->hw_version.macRev,
  2110. ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
  2111. AR_RADIO_SREV_MAJOR)),
  2112. ah->hw_version.phyRev);
  2113. }
  2114. hw_name[used] = '\0';
  2115. }
  2116. EXPORT_SYMBOL(ath9k_hw_name);