ath9k.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <linux/leds.h>
  21. #include <linux/completion.h>
  22. #include <linux/pm_qos_params.h>
  23. #include "debug.h"
  24. #include "common.h"
  25. /*
  26. * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
  27. * should rely on this file or its contents.
  28. */
  29. struct ath_node;
  30. /* Macro to expand scalars to 64-bit objects */
  31. #define ito64(x) (sizeof(x) == 1) ? \
  32. (((unsigned long long int)(x)) & (0xff)) : \
  33. (sizeof(x) == 2) ? \
  34. (((unsigned long long int)(x)) & 0xffff) : \
  35. ((sizeof(x) == 4) ? \
  36. (((unsigned long long int)(x)) & 0xffffffff) : \
  37. (unsigned long long int)(x))
  38. /* increment with wrap-around */
  39. #define INCR(_l, _sz) do { \
  40. (_l)++; \
  41. (_l) &= ((_sz) - 1); \
  42. } while (0)
  43. /* decrement with wrap-around */
  44. #define DECR(_l, _sz) do { \
  45. (_l)--; \
  46. (_l) &= ((_sz) - 1); \
  47. } while (0)
  48. #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
  49. #define ATH9K_PM_QOS_DEFAULT_VALUE 55
  50. #define TSF_TO_TU(_h,_l) \
  51. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  52. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  53. struct ath_config {
  54. u32 ath_aggr_prot;
  55. u16 txpowlimit;
  56. u8 cabqReadytime;
  57. };
  58. /*************************/
  59. /* Descriptor Management */
  60. /*************************/
  61. #define ATH_TXBUF_RESET(_bf) do { \
  62. (_bf)->bf_stale = false; \
  63. (_bf)->bf_lastbf = NULL; \
  64. (_bf)->bf_next = NULL; \
  65. memset(&((_bf)->bf_state), 0, \
  66. sizeof(struct ath_buf_state)); \
  67. } while (0)
  68. #define ATH_RXBUF_RESET(_bf) do { \
  69. (_bf)->bf_stale = false; \
  70. } while (0)
  71. /**
  72. * enum buffer_type - Buffer type flags
  73. *
  74. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  75. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  76. * (used in aggregation scheduling)
  77. * @BUF_XRETRY: To denote excessive retries of the buffer
  78. */
  79. enum buffer_type {
  80. BUF_AMPDU = BIT(2),
  81. BUF_AGGR = BIT(3),
  82. BUF_XRETRY = BIT(5),
  83. };
  84. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  85. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  86. #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
  87. #define ATH_TXSTATUS_RING_SIZE 64
  88. struct ath_descdma {
  89. void *dd_desc;
  90. dma_addr_t dd_desc_paddr;
  91. u32 dd_desc_len;
  92. struct ath_buf *dd_bufptr;
  93. };
  94. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  95. struct list_head *head, const char *name,
  96. int nbuf, int ndesc, bool is_tx);
  97. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  98. struct list_head *head);
  99. /***********/
  100. /* RX / TX */
  101. /***********/
  102. #define ATH_MAX_ANTENNA 3
  103. #define ATH_RXBUF 512
  104. #define ATH_TXBUF 512
  105. #define ATH_TXBUF_RESERVE 5
  106. #define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
  107. #define ATH_TXMAXTRY 13
  108. #define ATH_MGT_TXMAXTRY 4
  109. #define TID_TO_WME_AC(_tid) \
  110. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  111. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  112. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  113. WME_AC_VO)
  114. #define ADDBA_EXCHANGE_ATTEMPTS 10
  115. #define ATH_AGGR_DELIM_SZ 4
  116. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  117. /* number of delimiters for encryption padding */
  118. #define ATH_AGGR_ENCRYPTDELIM 10
  119. /* minimum h/w qdepth to be sustained to maximize aggregation */
  120. #define ATH_AGGR_MIN_QDEPTH 2
  121. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  122. #define IEEE80211_SEQ_SEQ_SHIFT 4
  123. #define IEEE80211_SEQ_MAX 4096
  124. #define IEEE80211_WEP_IVLEN 3
  125. #define IEEE80211_WEP_KIDLEN 1
  126. #define IEEE80211_WEP_CRCLEN 4
  127. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  128. (IEEE80211_WEP_IVLEN + \
  129. IEEE80211_WEP_KIDLEN + \
  130. IEEE80211_WEP_CRCLEN))
  131. /* return whether a bit at index _n in bitmap _bm is set
  132. * _sz is the size of the bitmap */
  133. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  134. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  135. /* return block-ack bitmap index given sequence and starting sequence */
  136. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  137. /* returns delimiter padding required given the packet length */
  138. #define ATH_AGGR_GET_NDELIM(_len) \
  139. (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
  140. DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
  141. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  142. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  143. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  144. #define ATH_TX_COMPLETE_POLL_INT 1000
  145. enum ATH_AGGR_STATUS {
  146. ATH_AGGR_DONE,
  147. ATH_AGGR_BAW_CLOSED,
  148. ATH_AGGR_LIMITED,
  149. };
  150. #define ATH_TXFIFO_DEPTH 8
  151. struct ath_txq {
  152. u32 axq_qnum;
  153. u32 *axq_link;
  154. struct list_head axq_q;
  155. spinlock_t axq_lock;
  156. u32 axq_depth;
  157. u32 axq_ampdu_depth;
  158. bool stopped;
  159. bool axq_tx_inprogress;
  160. struct list_head axq_acq;
  161. struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
  162. struct list_head txq_fifo_pending;
  163. u8 txq_headidx;
  164. u8 txq_tailidx;
  165. int pending_frames;
  166. };
  167. struct ath_atx_ac {
  168. struct ath_txq *txq;
  169. int sched;
  170. struct list_head list;
  171. struct list_head tid_q;
  172. };
  173. struct ath_frame_info {
  174. int framelen;
  175. u32 keyix;
  176. enum ath9k_key_type keytype;
  177. u8 retries;
  178. u16 seqno;
  179. };
  180. struct ath_buf_state {
  181. u8 bf_type;
  182. u8 bfs_paprd;
  183. enum ath9k_internal_frame_type bfs_ftype;
  184. };
  185. struct ath_buf {
  186. struct list_head list;
  187. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  188. an aggregate) */
  189. struct ath_buf *bf_next; /* next subframe in the aggregate */
  190. struct sk_buff *bf_mpdu; /* enclosing frame structure */
  191. void *bf_desc; /* virtual addr of desc */
  192. dma_addr_t bf_daddr; /* physical addr of desc */
  193. dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
  194. bool bf_stale;
  195. u16 bf_flags;
  196. struct ath_buf_state bf_state;
  197. struct ath_wiphy *aphy;
  198. };
  199. struct ath_atx_tid {
  200. struct list_head list;
  201. struct list_head buf_q;
  202. struct ath_node *an;
  203. struct ath_atx_ac *ac;
  204. unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
  205. u16 seq_start;
  206. u16 seq_next;
  207. u16 baw_size;
  208. int tidno;
  209. int baw_head; /* first un-acked tx buffer */
  210. int baw_tail; /* next unused tx buffer slot */
  211. int sched;
  212. int paused;
  213. u8 state;
  214. };
  215. struct ath_node {
  216. struct ath_common *common;
  217. struct ath_atx_tid tid[WME_NUM_TID];
  218. struct ath_atx_ac ac[WME_NUM_AC];
  219. u16 maxampdu;
  220. u8 mpdudensity;
  221. };
  222. #define AGGR_CLEANUP BIT(1)
  223. #define AGGR_ADDBA_COMPLETE BIT(2)
  224. #define AGGR_ADDBA_PROGRESS BIT(3)
  225. struct ath_tx_control {
  226. struct ath_txq *txq;
  227. struct ath_node *an;
  228. int if_id;
  229. enum ath9k_internal_frame_type frame_type;
  230. u8 paprd;
  231. };
  232. #define ATH_TX_ERROR 0x01
  233. #define ATH_TX_XRETRY 0x02
  234. #define ATH_TX_BAR 0x04
  235. struct ath_tx {
  236. u16 seq_no;
  237. u32 txqsetup;
  238. spinlock_t txbuflock;
  239. struct list_head txbuf;
  240. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  241. struct ath_descdma txdma;
  242. struct ath_txq *txq_map[WME_NUM_AC];
  243. };
  244. struct ath_rx_edma {
  245. struct sk_buff_head rx_fifo;
  246. struct sk_buff_head rx_buffers;
  247. u32 rx_fifo_hwsize;
  248. };
  249. struct ath_rx {
  250. u8 defant;
  251. u8 rxotherant;
  252. u32 *rxlink;
  253. unsigned int rxfilter;
  254. spinlock_t rxbuflock;
  255. struct list_head rxbuf;
  256. struct ath_descdma rxdma;
  257. struct ath_buf *rx_bufptr;
  258. struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
  259. };
  260. int ath_startrecv(struct ath_softc *sc);
  261. bool ath_stoprecv(struct ath_softc *sc);
  262. void ath_flushrecv(struct ath_softc *sc);
  263. u32 ath_calcrxfilter(struct ath_softc *sc);
  264. int ath_rx_init(struct ath_softc *sc, int nbufs);
  265. void ath_rx_cleanup(struct ath_softc *sc);
  266. int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
  267. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  268. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  269. bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
  270. void ath_draintxq(struct ath_softc *sc,
  271. struct ath_txq *txq, bool retry_tx);
  272. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  273. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  274. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  275. int ath_tx_init(struct ath_softc *sc, int nbufs);
  276. void ath_tx_cleanup(struct ath_softc *sc);
  277. int ath_txq_update(struct ath_softc *sc, int qnum,
  278. struct ath9k_tx_queue_info *q);
  279. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  280. struct ath_tx_control *txctl);
  281. void ath_tx_tasklet(struct ath_softc *sc);
  282. void ath_tx_edma_tasklet(struct ath_softc *sc);
  283. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  284. u16 tid, u16 *ssn);
  285. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  286. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  287. /********/
  288. /* VIFs */
  289. /********/
  290. struct ath_vif {
  291. int av_bslot;
  292. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  293. enum nl80211_iftype av_opmode;
  294. struct ath_buf *av_bcbuf;
  295. struct ath_tx_control av_btxctl;
  296. u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
  297. };
  298. /*******************/
  299. /* Beacon Handling */
  300. /*******************/
  301. /*
  302. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  303. * number of BSSIDs) if a given beacon does not go out even after waiting this
  304. * number of beacon intervals, the game's up.
  305. */
  306. #define BSTUCK_THRESH (9 * ATH_BCBUF)
  307. #define ATH_BCBUF 4
  308. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  309. #define ATH_DEFAULT_BMISS_LIMIT 10
  310. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  311. struct ath_beacon_config {
  312. u16 beacon_interval;
  313. u16 listen_interval;
  314. u16 dtim_period;
  315. u16 bmiss_timeout;
  316. u8 dtim_count;
  317. };
  318. struct ath_beacon {
  319. enum {
  320. OK, /* no change needed */
  321. UPDATE, /* update pending */
  322. COMMIT /* beacon sent, commit change */
  323. } updateslot; /* slot time update fsm */
  324. u32 beaconq;
  325. u32 bmisscnt;
  326. u32 ast_be_xmit;
  327. u64 bc_tstamp;
  328. struct ieee80211_vif *bslot[ATH_BCBUF];
  329. struct ath_wiphy *bslot_aphy[ATH_BCBUF];
  330. int slottime;
  331. int slotupdate;
  332. struct ath9k_tx_queue_info beacon_qi;
  333. struct ath_descdma bdma;
  334. struct ath_txq *cabq;
  335. struct list_head bbuf;
  336. };
  337. void ath_beacon_tasklet(unsigned long data);
  338. void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
  339. int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
  340. void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
  341. int ath_beaconq_config(struct ath_softc *sc);
  342. /*******/
  343. /* ANI */
  344. /*******/
  345. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  346. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  347. #define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
  348. #define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
  349. #define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
  350. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  351. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  352. #define ATH_PAPRD_TIMEOUT 100 /* msecs */
  353. void ath_hw_check(struct work_struct *work);
  354. void ath_paprd_calibrate(struct work_struct *work);
  355. void ath_ani_calibrate(unsigned long data);
  356. /**********/
  357. /* BTCOEX */
  358. /**********/
  359. struct ath_btcoex {
  360. bool hw_timer_enabled;
  361. spinlock_t btcoex_lock;
  362. struct timer_list period_timer; /* Timer for BT period */
  363. u32 bt_priority_cnt;
  364. unsigned long bt_priority_time;
  365. int bt_stomp_type; /* Types of BT stomping */
  366. u32 btcoex_no_stomp; /* in usec */
  367. u32 btcoex_period; /* in usec */
  368. u32 btscan_no_stomp; /* in usec */
  369. struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
  370. };
  371. int ath_init_btcoex_timer(struct ath_softc *sc);
  372. void ath9k_btcoex_timer_resume(struct ath_softc *sc);
  373. void ath9k_btcoex_timer_pause(struct ath_softc *sc);
  374. /********************/
  375. /* LED Control */
  376. /********************/
  377. #define ATH_LED_PIN_DEF 1
  378. #define ATH_LED_PIN_9287 8
  379. #define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
  380. #define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
  381. enum ath_led_type {
  382. ATH_LED_RADIO,
  383. ATH_LED_ASSOC,
  384. ATH_LED_TX,
  385. ATH_LED_RX
  386. };
  387. struct ath_led {
  388. struct ath_softc *sc;
  389. struct led_classdev led_cdev;
  390. enum ath_led_type led_type;
  391. char name[32];
  392. bool registered;
  393. };
  394. void ath_init_leds(struct ath_softc *sc);
  395. void ath_deinit_leds(struct ath_softc *sc);
  396. /* Antenna diversity/combining */
  397. #define ATH_ANT_RX_CURRENT_SHIFT 4
  398. #define ATH_ANT_RX_MAIN_SHIFT 2
  399. #define ATH_ANT_RX_MASK 0x3
  400. #define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
  401. #define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
  402. #define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
  403. #define ATH_ANT_DIV_COMB_INIT_COUNT 95
  404. #define ATH_ANT_DIV_COMB_MAX_COUNT 100
  405. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
  406. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
  407. #define ATH_ANT_DIV_COMB_LNA1_LNA2_DELTA -3
  408. #define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
  409. #define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
  410. #define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
  411. #define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
  412. enum ath9k_ant_div_comb_lna_conf {
  413. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
  414. ATH_ANT_DIV_COMB_LNA2,
  415. ATH_ANT_DIV_COMB_LNA1,
  416. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
  417. };
  418. struct ath_ant_comb {
  419. u16 count;
  420. u16 total_pkt_count;
  421. bool scan;
  422. bool scan_not_start;
  423. int main_total_rssi;
  424. int alt_total_rssi;
  425. int alt_recv_cnt;
  426. int main_recv_cnt;
  427. int rssi_lna1;
  428. int rssi_lna2;
  429. int rssi_add;
  430. int rssi_sub;
  431. int rssi_first;
  432. int rssi_second;
  433. int rssi_third;
  434. bool alt_good;
  435. int quick_scan_cnt;
  436. int main_conf;
  437. enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
  438. enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
  439. int first_bias;
  440. int second_bias;
  441. bool first_ratio;
  442. bool second_ratio;
  443. unsigned long scan_start_time;
  444. };
  445. /********************/
  446. /* Main driver core */
  447. /********************/
  448. /*
  449. * Default cache line size, in bytes.
  450. * Used when PCI device not fully initialized by bootrom/BIOS
  451. */
  452. #define DEFAULT_CACHELINE 32
  453. #define ATH_REGCLASSIDS_MAX 10
  454. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  455. #define ATH_MAX_SW_RETRIES 10
  456. #define ATH_CHAN_MAX 255
  457. #define IEEE80211_WEP_NKID 4 /* number of key ids */
  458. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  459. #define ATH_RATE_DUMMY_MARKER 0
  460. #define SC_OP_INVALID BIT(0)
  461. #define SC_OP_BEACONS BIT(1)
  462. #define SC_OP_RXAGGR BIT(2)
  463. #define SC_OP_TXAGGR BIT(3)
  464. #define SC_OP_OFFCHANNEL BIT(4)
  465. #define SC_OP_PREAMBLE_SHORT BIT(5)
  466. #define SC_OP_PROTECT_ENABLE BIT(6)
  467. #define SC_OP_RXFLUSH BIT(7)
  468. #define SC_OP_LED_ASSOCIATED BIT(8)
  469. #define SC_OP_LED_ON BIT(9)
  470. #define SC_OP_TSF_RESET BIT(11)
  471. #define SC_OP_BT_PRIORITY_DETECTED BIT(12)
  472. #define SC_OP_BT_SCAN BIT(13)
  473. #define SC_OP_ANI_RUN BIT(14)
  474. #define SC_OP_ENABLE_APM BIT(15)
  475. /* Powersave flags */
  476. #define PS_WAIT_FOR_BEACON BIT(0)
  477. #define PS_WAIT_FOR_CAB BIT(1)
  478. #define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
  479. #define PS_WAIT_FOR_TX_ACK BIT(3)
  480. #define PS_BEACON_SYNC BIT(4)
  481. struct ath_wiphy;
  482. struct ath_rate_table;
  483. struct ath_softc {
  484. struct ieee80211_hw *hw;
  485. struct device *dev;
  486. spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
  487. struct ath_wiphy *pri_wiphy;
  488. struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
  489. * have NULL entries */
  490. int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
  491. int chan_idx;
  492. int chan_is_ht;
  493. struct ath_wiphy *next_wiphy;
  494. struct work_struct chan_work;
  495. int wiphy_select_failures;
  496. unsigned long wiphy_select_first_fail;
  497. struct delayed_work wiphy_work;
  498. unsigned long wiphy_scheduler_int;
  499. int wiphy_scheduler_index;
  500. struct survey_info *cur_survey;
  501. struct survey_info survey[ATH9K_NUM_CHANNELS];
  502. struct tasklet_struct intr_tq;
  503. struct tasklet_struct bcon_tasklet;
  504. struct ath_hw *sc_ah;
  505. void __iomem *mem;
  506. int irq;
  507. spinlock_t sc_serial_rw;
  508. spinlock_t sc_pm_lock;
  509. spinlock_t sc_pcu_lock;
  510. struct mutex mutex;
  511. struct work_struct paprd_work;
  512. struct work_struct hw_check_work;
  513. struct completion paprd_complete;
  514. bool paprd_pending;
  515. u32 intrstatus;
  516. u32 sc_flags; /* SC_OP_* */
  517. u16 ps_flags; /* PS_* */
  518. u16 curtxpow;
  519. u8 nbcnvifs;
  520. u16 nvifs;
  521. bool ps_enabled;
  522. bool ps_idle;
  523. unsigned long ps_usecount;
  524. struct ath_config config;
  525. struct ath_rx rx;
  526. struct ath_tx tx;
  527. struct ath_beacon beacon;
  528. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  529. struct ath_led radio_led;
  530. struct ath_led assoc_led;
  531. struct ath_led tx_led;
  532. struct ath_led rx_led;
  533. struct delayed_work ath_led_blink_work;
  534. int led_on_duration;
  535. int led_off_duration;
  536. int led_on_cnt;
  537. int led_off_cnt;
  538. int beacon_interval;
  539. #ifdef CONFIG_ATH9K_DEBUGFS
  540. struct ath9k_debug debug;
  541. #endif
  542. struct ath_beacon_config cur_beacon_conf;
  543. struct delayed_work tx_complete_work;
  544. struct ath_btcoex btcoex;
  545. struct ath_descdma txsdma;
  546. struct ath_ant_comb ant_comb;
  547. struct pm_qos_request_list pm_qos_req;
  548. };
  549. struct ath_wiphy {
  550. struct ath_softc *sc; /* shared for all virtual wiphys */
  551. struct ieee80211_hw *hw;
  552. struct ath9k_hw_cal_data caldata;
  553. enum ath_wiphy_state {
  554. ATH_WIPHY_INACTIVE,
  555. ATH_WIPHY_ACTIVE,
  556. ATH_WIPHY_PAUSING,
  557. ATH_WIPHY_PAUSED,
  558. ATH_WIPHY_SCAN,
  559. } state;
  560. bool idle;
  561. int chan_idx;
  562. int chan_is_ht;
  563. int last_rssi;
  564. };
  565. void ath9k_tasklet(unsigned long data);
  566. int ath_reset(struct ath_softc *sc, bool retry_tx);
  567. int ath_cabq_update(struct ath_softc *);
  568. static inline void ath_read_cachesize(struct ath_common *common, int *csz)
  569. {
  570. common->bus_ops->read_cachesize(common, csz);
  571. }
  572. extern struct ieee80211_ops ath9k_ops;
  573. extern int modparam_nohwcrypt;
  574. extern int led_blink;
  575. extern int ath9k_pm_qos_value;
  576. extern bool is_ath9k_unloaded;
  577. irqreturn_t ath_isr(int irq, void *dev);
  578. int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
  579. const struct ath_bus_ops *bus_ops);
  580. void ath9k_deinit_device(struct ath_softc *sc);
  581. void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
  582. void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
  583. struct ath9k_channel *ichan);
  584. int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
  585. struct ath9k_channel *hchan);
  586. void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
  587. void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
  588. bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
  589. #ifdef CONFIG_PCI
  590. int ath_pci_init(void);
  591. void ath_pci_exit(void);
  592. #else
  593. static inline int ath_pci_init(void) { return 0; };
  594. static inline void ath_pci_exit(void) {};
  595. #endif
  596. #ifdef CONFIG_ATHEROS_AR71XX
  597. int ath_ahb_init(void);
  598. void ath_ahb_exit(void);
  599. #else
  600. static inline int ath_ahb_init(void) { return 0; };
  601. static inline void ath_ahb_exit(void) {};
  602. #endif
  603. void ath9k_ps_wakeup(struct ath_softc *sc);
  604. void ath9k_ps_restore(struct ath_softc *sc);
  605. u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
  606. void ath9k_set_bssid_mask(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
  607. int ath9k_wiphy_add(struct ath_softc *sc);
  608. int ath9k_wiphy_del(struct ath_wiphy *aphy);
  609. void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb, int ftype);
  610. int ath9k_wiphy_pause(struct ath_wiphy *aphy);
  611. int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
  612. int ath9k_wiphy_select(struct ath_wiphy *aphy);
  613. void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
  614. void ath9k_wiphy_chan_work(struct work_struct *work);
  615. bool ath9k_wiphy_started(struct ath_softc *sc);
  616. void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
  617. struct ath_wiphy *selected);
  618. bool ath9k_wiphy_scanning(struct ath_softc *sc);
  619. void ath9k_wiphy_work(struct work_struct *work);
  620. bool ath9k_all_wiphys_idle(struct ath_softc *sc);
  621. void ath9k_set_wiphy_idle(struct ath_wiphy *aphy, bool idle);
  622. void ath_mac80211_stop_queue(struct ath_softc *sc, u16 skb_queue);
  623. bool ath_mac80211_start_queue(struct ath_softc *sc, u16 skb_queue);
  624. void ath_start_rfkill_poll(struct ath_softc *sc);
  625. extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
  626. #endif /* ATH9K_H */