nouveau_state.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.get = nv04_instmem_get;
  52. engine->instmem.put = nv04_instmem_put;
  53. engine->instmem.map = nv04_instmem_map;
  54. engine->instmem.unmap = nv04_instmem_unmap;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->graph.init = nv04_graph_init;
  64. engine->graph.takedown = nv04_graph_takedown;
  65. engine->graph.fifo_access = nv04_graph_fifo_access;
  66. engine->graph.channel = nv04_graph_channel;
  67. engine->graph.create_context = nv04_graph_create_context;
  68. engine->graph.destroy_context = nv04_graph_destroy_context;
  69. engine->graph.load_context = nv04_graph_load_context;
  70. engine->graph.unload_context = nv04_graph_unload_context;
  71. engine->fifo.channels = 16;
  72. engine->fifo.init = nv04_fifo_init;
  73. engine->fifo.takedown = nv04_fifo_fini;
  74. engine->fifo.disable = nv04_fifo_disable;
  75. engine->fifo.enable = nv04_fifo_enable;
  76. engine->fifo.reassign = nv04_fifo_reassign;
  77. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  78. engine->fifo.channel_id = nv04_fifo_channel_id;
  79. engine->fifo.create_context = nv04_fifo_create_context;
  80. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  81. engine->fifo.load_context = nv04_fifo_load_context;
  82. engine->fifo.unload_context = nv04_fifo_unload_context;
  83. engine->display.early_init = nv04_display_early_init;
  84. engine->display.late_takedown = nv04_display_late_takedown;
  85. engine->display.create = nv04_display_create;
  86. engine->display.init = nv04_display_init;
  87. engine->display.destroy = nv04_display_destroy;
  88. engine->gpio.init = nouveau_stub_init;
  89. engine->gpio.takedown = nouveau_stub_takedown;
  90. engine->gpio.get = NULL;
  91. engine->gpio.set = NULL;
  92. engine->gpio.irq_enable = NULL;
  93. engine->pm.clock_get = nv04_pm_clock_get;
  94. engine->pm.clock_pre = nv04_pm_clock_pre;
  95. engine->pm.clock_set = nv04_pm_clock_set;
  96. engine->crypt.init = nouveau_stub_init;
  97. engine->crypt.takedown = nouveau_stub_takedown;
  98. break;
  99. case 0x10:
  100. engine->instmem.init = nv04_instmem_init;
  101. engine->instmem.takedown = nv04_instmem_takedown;
  102. engine->instmem.suspend = nv04_instmem_suspend;
  103. engine->instmem.resume = nv04_instmem_resume;
  104. engine->instmem.get = nv04_instmem_get;
  105. engine->instmem.put = nv04_instmem_put;
  106. engine->instmem.map = nv04_instmem_map;
  107. engine->instmem.unmap = nv04_instmem_unmap;
  108. engine->instmem.flush = nv04_instmem_flush;
  109. engine->mc.init = nv04_mc_init;
  110. engine->mc.takedown = nv04_mc_takedown;
  111. engine->timer.init = nv04_timer_init;
  112. engine->timer.read = nv04_timer_read;
  113. engine->timer.takedown = nv04_timer_takedown;
  114. engine->fb.init = nv10_fb_init;
  115. engine->fb.takedown = nv10_fb_takedown;
  116. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  117. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  118. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  119. engine->graph.init = nv10_graph_init;
  120. engine->graph.takedown = nv10_graph_takedown;
  121. engine->graph.channel = nv10_graph_channel;
  122. engine->graph.create_context = nv10_graph_create_context;
  123. engine->graph.destroy_context = nv10_graph_destroy_context;
  124. engine->graph.fifo_access = nv04_graph_fifo_access;
  125. engine->graph.load_context = nv10_graph_load_context;
  126. engine->graph.unload_context = nv10_graph_unload_context;
  127. engine->graph.set_tile_region = nv10_graph_set_tile_region;
  128. engine->fifo.channels = 32;
  129. engine->fifo.init = nv10_fifo_init;
  130. engine->fifo.takedown = nv04_fifo_fini;
  131. engine->fifo.disable = nv04_fifo_disable;
  132. engine->fifo.enable = nv04_fifo_enable;
  133. engine->fifo.reassign = nv04_fifo_reassign;
  134. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  135. engine->fifo.channel_id = nv10_fifo_channel_id;
  136. engine->fifo.create_context = nv10_fifo_create_context;
  137. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  138. engine->fifo.load_context = nv10_fifo_load_context;
  139. engine->fifo.unload_context = nv10_fifo_unload_context;
  140. engine->display.early_init = nv04_display_early_init;
  141. engine->display.late_takedown = nv04_display_late_takedown;
  142. engine->display.create = nv04_display_create;
  143. engine->display.init = nv04_display_init;
  144. engine->display.destroy = nv04_display_destroy;
  145. engine->gpio.init = nouveau_stub_init;
  146. engine->gpio.takedown = nouveau_stub_takedown;
  147. engine->gpio.get = nv10_gpio_get;
  148. engine->gpio.set = nv10_gpio_set;
  149. engine->gpio.irq_enable = NULL;
  150. engine->pm.clock_get = nv04_pm_clock_get;
  151. engine->pm.clock_pre = nv04_pm_clock_pre;
  152. engine->pm.clock_set = nv04_pm_clock_set;
  153. engine->crypt.init = nouveau_stub_init;
  154. engine->crypt.takedown = nouveau_stub_takedown;
  155. break;
  156. case 0x20:
  157. engine->instmem.init = nv04_instmem_init;
  158. engine->instmem.takedown = nv04_instmem_takedown;
  159. engine->instmem.suspend = nv04_instmem_suspend;
  160. engine->instmem.resume = nv04_instmem_resume;
  161. engine->instmem.get = nv04_instmem_get;
  162. engine->instmem.put = nv04_instmem_put;
  163. engine->instmem.map = nv04_instmem_map;
  164. engine->instmem.unmap = nv04_instmem_unmap;
  165. engine->instmem.flush = nv04_instmem_flush;
  166. engine->mc.init = nv04_mc_init;
  167. engine->mc.takedown = nv04_mc_takedown;
  168. engine->timer.init = nv04_timer_init;
  169. engine->timer.read = nv04_timer_read;
  170. engine->timer.takedown = nv04_timer_takedown;
  171. engine->fb.init = nv10_fb_init;
  172. engine->fb.takedown = nv10_fb_takedown;
  173. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  174. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  175. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  176. engine->graph.init = nv20_graph_init;
  177. engine->graph.takedown = nv20_graph_takedown;
  178. engine->graph.channel = nv10_graph_channel;
  179. engine->graph.create_context = nv20_graph_create_context;
  180. engine->graph.destroy_context = nv20_graph_destroy_context;
  181. engine->graph.fifo_access = nv04_graph_fifo_access;
  182. engine->graph.load_context = nv20_graph_load_context;
  183. engine->graph.unload_context = nv20_graph_unload_context;
  184. engine->graph.set_tile_region = nv20_graph_set_tile_region;
  185. engine->fifo.channels = 32;
  186. engine->fifo.init = nv10_fifo_init;
  187. engine->fifo.takedown = nv04_fifo_fini;
  188. engine->fifo.disable = nv04_fifo_disable;
  189. engine->fifo.enable = nv04_fifo_enable;
  190. engine->fifo.reassign = nv04_fifo_reassign;
  191. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  192. engine->fifo.channel_id = nv10_fifo_channel_id;
  193. engine->fifo.create_context = nv10_fifo_create_context;
  194. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  195. engine->fifo.load_context = nv10_fifo_load_context;
  196. engine->fifo.unload_context = nv10_fifo_unload_context;
  197. engine->display.early_init = nv04_display_early_init;
  198. engine->display.late_takedown = nv04_display_late_takedown;
  199. engine->display.create = nv04_display_create;
  200. engine->display.init = nv04_display_init;
  201. engine->display.destroy = nv04_display_destroy;
  202. engine->gpio.init = nouveau_stub_init;
  203. engine->gpio.takedown = nouveau_stub_takedown;
  204. engine->gpio.get = nv10_gpio_get;
  205. engine->gpio.set = nv10_gpio_set;
  206. engine->gpio.irq_enable = NULL;
  207. engine->pm.clock_get = nv04_pm_clock_get;
  208. engine->pm.clock_pre = nv04_pm_clock_pre;
  209. engine->pm.clock_set = nv04_pm_clock_set;
  210. engine->crypt.init = nouveau_stub_init;
  211. engine->crypt.takedown = nouveau_stub_takedown;
  212. break;
  213. case 0x30:
  214. engine->instmem.init = nv04_instmem_init;
  215. engine->instmem.takedown = nv04_instmem_takedown;
  216. engine->instmem.suspend = nv04_instmem_suspend;
  217. engine->instmem.resume = nv04_instmem_resume;
  218. engine->instmem.get = nv04_instmem_get;
  219. engine->instmem.put = nv04_instmem_put;
  220. engine->instmem.map = nv04_instmem_map;
  221. engine->instmem.unmap = nv04_instmem_unmap;
  222. engine->instmem.flush = nv04_instmem_flush;
  223. engine->mc.init = nv04_mc_init;
  224. engine->mc.takedown = nv04_mc_takedown;
  225. engine->timer.init = nv04_timer_init;
  226. engine->timer.read = nv04_timer_read;
  227. engine->timer.takedown = nv04_timer_takedown;
  228. engine->fb.init = nv30_fb_init;
  229. engine->fb.takedown = nv30_fb_takedown;
  230. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  231. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  232. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  233. engine->graph.init = nv30_graph_init;
  234. engine->graph.takedown = nv20_graph_takedown;
  235. engine->graph.fifo_access = nv04_graph_fifo_access;
  236. engine->graph.channel = nv10_graph_channel;
  237. engine->graph.create_context = nv20_graph_create_context;
  238. engine->graph.destroy_context = nv20_graph_destroy_context;
  239. engine->graph.load_context = nv20_graph_load_context;
  240. engine->graph.unload_context = nv20_graph_unload_context;
  241. engine->graph.set_tile_region = nv20_graph_set_tile_region;
  242. engine->fifo.channels = 32;
  243. engine->fifo.init = nv10_fifo_init;
  244. engine->fifo.takedown = nv04_fifo_fini;
  245. engine->fifo.disable = nv04_fifo_disable;
  246. engine->fifo.enable = nv04_fifo_enable;
  247. engine->fifo.reassign = nv04_fifo_reassign;
  248. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  249. engine->fifo.channel_id = nv10_fifo_channel_id;
  250. engine->fifo.create_context = nv10_fifo_create_context;
  251. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  252. engine->fifo.load_context = nv10_fifo_load_context;
  253. engine->fifo.unload_context = nv10_fifo_unload_context;
  254. engine->display.early_init = nv04_display_early_init;
  255. engine->display.late_takedown = nv04_display_late_takedown;
  256. engine->display.create = nv04_display_create;
  257. engine->display.init = nv04_display_init;
  258. engine->display.destroy = nv04_display_destroy;
  259. engine->gpio.init = nouveau_stub_init;
  260. engine->gpio.takedown = nouveau_stub_takedown;
  261. engine->gpio.get = nv10_gpio_get;
  262. engine->gpio.set = nv10_gpio_set;
  263. engine->gpio.irq_enable = NULL;
  264. engine->pm.clock_get = nv04_pm_clock_get;
  265. engine->pm.clock_pre = nv04_pm_clock_pre;
  266. engine->pm.clock_set = nv04_pm_clock_set;
  267. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  268. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  269. engine->crypt.init = nouveau_stub_init;
  270. engine->crypt.takedown = nouveau_stub_takedown;
  271. break;
  272. case 0x40:
  273. case 0x60:
  274. engine->instmem.init = nv04_instmem_init;
  275. engine->instmem.takedown = nv04_instmem_takedown;
  276. engine->instmem.suspend = nv04_instmem_suspend;
  277. engine->instmem.resume = nv04_instmem_resume;
  278. engine->instmem.get = nv04_instmem_get;
  279. engine->instmem.put = nv04_instmem_put;
  280. engine->instmem.map = nv04_instmem_map;
  281. engine->instmem.unmap = nv04_instmem_unmap;
  282. engine->instmem.flush = nv04_instmem_flush;
  283. engine->mc.init = nv40_mc_init;
  284. engine->mc.takedown = nv40_mc_takedown;
  285. engine->timer.init = nv04_timer_init;
  286. engine->timer.read = nv04_timer_read;
  287. engine->timer.takedown = nv04_timer_takedown;
  288. engine->fb.init = nv40_fb_init;
  289. engine->fb.takedown = nv40_fb_takedown;
  290. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  291. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  292. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  293. engine->graph.init = nv40_graph_init;
  294. engine->graph.takedown = nv40_graph_takedown;
  295. engine->graph.fifo_access = nv04_graph_fifo_access;
  296. engine->graph.channel = nv40_graph_channel;
  297. engine->graph.create_context = nv40_graph_create_context;
  298. engine->graph.destroy_context = nv40_graph_destroy_context;
  299. engine->graph.load_context = nv40_graph_load_context;
  300. engine->graph.unload_context = nv40_graph_unload_context;
  301. engine->graph.set_tile_region = nv40_graph_set_tile_region;
  302. engine->fifo.channels = 32;
  303. engine->fifo.init = nv40_fifo_init;
  304. engine->fifo.takedown = nv04_fifo_fini;
  305. engine->fifo.disable = nv04_fifo_disable;
  306. engine->fifo.enable = nv04_fifo_enable;
  307. engine->fifo.reassign = nv04_fifo_reassign;
  308. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  309. engine->fifo.channel_id = nv10_fifo_channel_id;
  310. engine->fifo.create_context = nv40_fifo_create_context;
  311. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  312. engine->fifo.load_context = nv40_fifo_load_context;
  313. engine->fifo.unload_context = nv40_fifo_unload_context;
  314. engine->display.early_init = nv04_display_early_init;
  315. engine->display.late_takedown = nv04_display_late_takedown;
  316. engine->display.create = nv04_display_create;
  317. engine->display.init = nv04_display_init;
  318. engine->display.destroy = nv04_display_destroy;
  319. engine->gpio.init = nouveau_stub_init;
  320. engine->gpio.takedown = nouveau_stub_takedown;
  321. engine->gpio.get = nv10_gpio_get;
  322. engine->gpio.set = nv10_gpio_set;
  323. engine->gpio.irq_enable = NULL;
  324. engine->pm.clock_get = nv04_pm_clock_get;
  325. engine->pm.clock_pre = nv04_pm_clock_pre;
  326. engine->pm.clock_set = nv04_pm_clock_set;
  327. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  328. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  329. engine->pm.temp_get = nv40_temp_get;
  330. engine->crypt.init = nouveau_stub_init;
  331. engine->crypt.takedown = nouveau_stub_takedown;
  332. break;
  333. case 0x50:
  334. case 0x80: /* gotta love NVIDIA's consistency.. */
  335. case 0x90:
  336. case 0xA0:
  337. engine->instmem.init = nv50_instmem_init;
  338. engine->instmem.takedown = nv50_instmem_takedown;
  339. engine->instmem.suspend = nv50_instmem_suspend;
  340. engine->instmem.resume = nv50_instmem_resume;
  341. engine->instmem.get = nv50_instmem_get;
  342. engine->instmem.put = nv50_instmem_put;
  343. engine->instmem.map = nv50_instmem_map;
  344. engine->instmem.unmap = nv50_instmem_unmap;
  345. if (dev_priv->chipset == 0x50)
  346. engine->instmem.flush = nv50_instmem_flush;
  347. else
  348. engine->instmem.flush = nv84_instmem_flush;
  349. engine->mc.init = nv50_mc_init;
  350. engine->mc.takedown = nv50_mc_takedown;
  351. engine->timer.init = nv04_timer_init;
  352. engine->timer.read = nv04_timer_read;
  353. engine->timer.takedown = nv04_timer_takedown;
  354. engine->fb.init = nv50_fb_init;
  355. engine->fb.takedown = nv50_fb_takedown;
  356. engine->graph.init = nv50_graph_init;
  357. engine->graph.takedown = nv50_graph_takedown;
  358. engine->graph.fifo_access = nv50_graph_fifo_access;
  359. engine->graph.channel = nv50_graph_channel;
  360. engine->graph.create_context = nv50_graph_create_context;
  361. engine->graph.destroy_context = nv50_graph_destroy_context;
  362. engine->graph.load_context = nv50_graph_load_context;
  363. engine->graph.unload_context = nv50_graph_unload_context;
  364. if (dev_priv->chipset != 0x86)
  365. engine->graph.tlb_flush = nv50_graph_tlb_flush;
  366. else {
  367. /* from what i can see nvidia do this on every
  368. * pre-NVA3 board except NVAC, but, we've only
  369. * ever seen problems on NV86
  370. */
  371. engine->graph.tlb_flush = nv86_graph_tlb_flush;
  372. }
  373. engine->fifo.channels = 128;
  374. engine->fifo.init = nv50_fifo_init;
  375. engine->fifo.takedown = nv50_fifo_takedown;
  376. engine->fifo.disable = nv04_fifo_disable;
  377. engine->fifo.enable = nv04_fifo_enable;
  378. engine->fifo.reassign = nv04_fifo_reassign;
  379. engine->fifo.channel_id = nv50_fifo_channel_id;
  380. engine->fifo.create_context = nv50_fifo_create_context;
  381. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  382. engine->fifo.load_context = nv50_fifo_load_context;
  383. engine->fifo.unload_context = nv50_fifo_unload_context;
  384. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  385. engine->display.early_init = nv50_display_early_init;
  386. engine->display.late_takedown = nv50_display_late_takedown;
  387. engine->display.create = nv50_display_create;
  388. engine->display.init = nv50_display_init;
  389. engine->display.destroy = nv50_display_destroy;
  390. engine->gpio.init = nv50_gpio_init;
  391. engine->gpio.takedown = nv50_gpio_fini;
  392. engine->gpio.get = nv50_gpio_get;
  393. engine->gpio.set = nv50_gpio_set;
  394. engine->gpio.irq_register = nv50_gpio_irq_register;
  395. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  396. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  397. switch (dev_priv->chipset) {
  398. case 0x84:
  399. case 0x86:
  400. case 0x92:
  401. case 0x94:
  402. case 0x96:
  403. case 0x98:
  404. case 0xa0:
  405. case 0xaa:
  406. case 0xac:
  407. case 0x50:
  408. engine->pm.clock_get = nv50_pm_clock_get;
  409. engine->pm.clock_pre = nv50_pm_clock_pre;
  410. engine->pm.clock_set = nv50_pm_clock_set;
  411. break;
  412. default:
  413. engine->pm.clock_get = nva3_pm_clock_get;
  414. engine->pm.clock_pre = nva3_pm_clock_pre;
  415. engine->pm.clock_set = nva3_pm_clock_set;
  416. break;
  417. }
  418. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  419. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  420. if (dev_priv->chipset >= 0x84)
  421. engine->pm.temp_get = nv84_temp_get;
  422. else
  423. engine->pm.temp_get = nv40_temp_get;
  424. switch (dev_priv->chipset) {
  425. case 0x84:
  426. case 0x86:
  427. case 0x92:
  428. case 0x94:
  429. case 0x96:
  430. case 0xa0:
  431. engine->crypt.init = nv84_crypt_init;
  432. engine->crypt.takedown = nv84_crypt_fini;
  433. engine->crypt.create_context = nv84_crypt_create_context;
  434. engine->crypt.destroy_context = nv84_crypt_destroy_context;
  435. break;
  436. default:
  437. engine->crypt.init = nouveau_stub_init;
  438. engine->crypt.takedown = nouveau_stub_takedown;
  439. break;
  440. }
  441. break;
  442. case 0xC0:
  443. engine->instmem.init = nvc0_instmem_init;
  444. engine->instmem.takedown = nvc0_instmem_takedown;
  445. engine->instmem.suspend = nvc0_instmem_suspend;
  446. engine->instmem.resume = nvc0_instmem_resume;
  447. engine->instmem.get = nvc0_instmem_get;
  448. engine->instmem.put = nvc0_instmem_put;
  449. engine->instmem.map = nvc0_instmem_map;
  450. engine->instmem.unmap = nvc0_instmem_unmap;
  451. engine->instmem.flush = nvc0_instmem_flush;
  452. engine->mc.init = nv50_mc_init;
  453. engine->mc.takedown = nv50_mc_takedown;
  454. engine->timer.init = nv04_timer_init;
  455. engine->timer.read = nv04_timer_read;
  456. engine->timer.takedown = nv04_timer_takedown;
  457. engine->fb.init = nvc0_fb_init;
  458. engine->fb.takedown = nvc0_fb_takedown;
  459. engine->graph.init = nvc0_graph_init;
  460. engine->graph.takedown = nvc0_graph_takedown;
  461. engine->graph.fifo_access = nvc0_graph_fifo_access;
  462. engine->graph.channel = nvc0_graph_channel;
  463. engine->graph.create_context = nvc0_graph_create_context;
  464. engine->graph.destroy_context = nvc0_graph_destroy_context;
  465. engine->graph.load_context = nvc0_graph_load_context;
  466. engine->graph.unload_context = nvc0_graph_unload_context;
  467. engine->fifo.channels = 128;
  468. engine->fifo.init = nvc0_fifo_init;
  469. engine->fifo.takedown = nvc0_fifo_takedown;
  470. engine->fifo.disable = nvc0_fifo_disable;
  471. engine->fifo.enable = nvc0_fifo_enable;
  472. engine->fifo.reassign = nvc0_fifo_reassign;
  473. engine->fifo.channel_id = nvc0_fifo_channel_id;
  474. engine->fifo.create_context = nvc0_fifo_create_context;
  475. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  476. engine->fifo.load_context = nvc0_fifo_load_context;
  477. engine->fifo.unload_context = nvc0_fifo_unload_context;
  478. engine->display.early_init = nv50_display_early_init;
  479. engine->display.late_takedown = nv50_display_late_takedown;
  480. engine->display.create = nv50_display_create;
  481. engine->display.init = nv50_display_init;
  482. engine->display.destroy = nv50_display_destroy;
  483. engine->gpio.init = nv50_gpio_init;
  484. engine->gpio.takedown = nouveau_stub_takedown;
  485. engine->gpio.get = nv50_gpio_get;
  486. engine->gpio.set = nv50_gpio_set;
  487. engine->gpio.irq_register = nv50_gpio_irq_register;
  488. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  489. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  490. engine->crypt.init = nouveau_stub_init;
  491. engine->crypt.takedown = nouveau_stub_takedown;
  492. break;
  493. default:
  494. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  495. return 1;
  496. }
  497. return 0;
  498. }
  499. static unsigned int
  500. nouveau_vga_set_decode(void *priv, bool state)
  501. {
  502. struct drm_device *dev = priv;
  503. struct drm_nouveau_private *dev_priv = dev->dev_private;
  504. if (dev_priv->chipset >= 0x40)
  505. nv_wr32(dev, 0x88054, state);
  506. else
  507. nv_wr32(dev, 0x1854, state);
  508. if (state)
  509. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  510. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  511. else
  512. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  513. }
  514. static int
  515. nouveau_card_init_channel(struct drm_device *dev)
  516. {
  517. struct drm_nouveau_private *dev_priv = dev->dev_private;
  518. struct nouveau_gpuobj *gpuobj = NULL;
  519. int ret;
  520. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  521. (struct drm_file *)-2, NvDmaFB, NvDmaTT);
  522. if (ret)
  523. return ret;
  524. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  525. 0, dev_priv->vram_size,
  526. NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
  527. &gpuobj);
  528. if (ret)
  529. goto out_err;
  530. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaVRAM, gpuobj);
  531. nouveau_gpuobj_ref(NULL, &gpuobj);
  532. if (ret)
  533. goto out_err;
  534. ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
  535. dev_priv->gart_info.aper_size,
  536. NV_DMA_ACCESS_RW, &gpuobj, NULL);
  537. if (ret)
  538. goto out_err;
  539. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaGART, gpuobj);
  540. nouveau_gpuobj_ref(NULL, &gpuobj);
  541. if (ret)
  542. goto out_err;
  543. mutex_unlock(&dev_priv->channel->mutex);
  544. return 0;
  545. out_err:
  546. nouveau_channel_put(&dev_priv->channel);
  547. return ret;
  548. }
  549. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  550. enum vga_switcheroo_state state)
  551. {
  552. struct drm_device *dev = pci_get_drvdata(pdev);
  553. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  554. if (state == VGA_SWITCHEROO_ON) {
  555. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  556. nouveau_pci_resume(pdev);
  557. drm_kms_helper_poll_enable(dev);
  558. } else {
  559. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  560. drm_kms_helper_poll_disable(dev);
  561. nouveau_pci_suspend(pdev, pmm);
  562. }
  563. }
  564. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  565. {
  566. struct drm_device *dev = pci_get_drvdata(pdev);
  567. bool can_switch;
  568. spin_lock(&dev->count_lock);
  569. can_switch = (dev->open_count == 0);
  570. spin_unlock(&dev->count_lock);
  571. return can_switch;
  572. }
  573. int
  574. nouveau_card_init(struct drm_device *dev)
  575. {
  576. struct drm_nouveau_private *dev_priv = dev->dev_private;
  577. struct nouveau_engine *engine;
  578. int ret;
  579. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  580. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  581. nouveau_switcheroo_can_switch);
  582. /* Initialise internal driver API hooks */
  583. ret = nouveau_init_engine_ptrs(dev);
  584. if (ret)
  585. goto out;
  586. engine = &dev_priv->engine;
  587. spin_lock_init(&dev_priv->channels.lock);
  588. spin_lock_init(&dev_priv->tile.lock);
  589. spin_lock_init(&dev_priv->context_switch_lock);
  590. /* Make the CRTCs and I2C buses accessible */
  591. ret = engine->display.early_init(dev);
  592. if (ret)
  593. goto out;
  594. /* Parse BIOS tables / Run init tables if card not POSTed */
  595. ret = nouveau_bios_init(dev);
  596. if (ret)
  597. goto out_display_early;
  598. nouveau_pm_init(dev);
  599. ret = nouveau_mem_vram_init(dev);
  600. if (ret)
  601. goto out_bios;
  602. ret = nouveau_gpuobj_init(dev);
  603. if (ret)
  604. goto out_vram;
  605. ret = engine->instmem.init(dev);
  606. if (ret)
  607. goto out_gpuobj;
  608. ret = nouveau_mem_gart_init(dev);
  609. if (ret)
  610. goto out_instmem;
  611. /* PMC */
  612. ret = engine->mc.init(dev);
  613. if (ret)
  614. goto out_gart;
  615. /* PGPIO */
  616. ret = engine->gpio.init(dev);
  617. if (ret)
  618. goto out_mc;
  619. /* PTIMER */
  620. ret = engine->timer.init(dev);
  621. if (ret)
  622. goto out_gpio;
  623. /* PFB */
  624. ret = engine->fb.init(dev);
  625. if (ret)
  626. goto out_timer;
  627. if (nouveau_noaccel)
  628. engine->graph.accel_blocked = true;
  629. else {
  630. /* PGRAPH */
  631. ret = engine->graph.init(dev);
  632. if (ret)
  633. goto out_fb;
  634. /* PCRYPT */
  635. ret = engine->crypt.init(dev);
  636. if (ret)
  637. goto out_graph;
  638. /* PFIFO */
  639. ret = engine->fifo.init(dev);
  640. if (ret)
  641. goto out_crypt;
  642. }
  643. ret = engine->display.create(dev);
  644. if (ret)
  645. goto out_fifo;
  646. ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
  647. if (ret)
  648. goto out_vblank;
  649. ret = nouveau_irq_init(dev);
  650. if (ret)
  651. goto out_vblank;
  652. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  653. if (!engine->graph.accel_blocked) {
  654. ret = nouveau_fence_init(dev);
  655. if (ret)
  656. goto out_irq;
  657. ret = nouveau_card_init_channel(dev);
  658. if (ret)
  659. goto out_fence;
  660. }
  661. ret = nouveau_backlight_init(dev);
  662. if (ret)
  663. NV_ERROR(dev, "Error %d registering backlight\n", ret);
  664. nouveau_fbcon_init(dev);
  665. drm_kms_helper_poll_init(dev);
  666. return 0;
  667. out_fence:
  668. nouveau_fence_fini(dev);
  669. out_irq:
  670. nouveau_irq_fini(dev);
  671. out_vblank:
  672. drm_vblank_cleanup(dev);
  673. engine->display.destroy(dev);
  674. out_fifo:
  675. if (!nouveau_noaccel)
  676. engine->fifo.takedown(dev);
  677. out_crypt:
  678. if (!nouveau_noaccel)
  679. engine->crypt.takedown(dev);
  680. out_graph:
  681. if (!nouveau_noaccel)
  682. engine->graph.takedown(dev);
  683. out_fb:
  684. engine->fb.takedown(dev);
  685. out_timer:
  686. engine->timer.takedown(dev);
  687. out_gpio:
  688. engine->gpio.takedown(dev);
  689. out_mc:
  690. engine->mc.takedown(dev);
  691. out_gart:
  692. nouveau_mem_gart_fini(dev);
  693. out_instmem:
  694. engine->instmem.takedown(dev);
  695. out_gpuobj:
  696. nouveau_gpuobj_takedown(dev);
  697. out_vram:
  698. nouveau_mem_vram_fini(dev);
  699. out_bios:
  700. nouveau_pm_fini(dev);
  701. nouveau_bios_takedown(dev);
  702. out_display_early:
  703. engine->display.late_takedown(dev);
  704. out:
  705. vga_client_register(dev->pdev, NULL, NULL, NULL);
  706. return ret;
  707. }
  708. static void nouveau_card_takedown(struct drm_device *dev)
  709. {
  710. struct drm_nouveau_private *dev_priv = dev->dev_private;
  711. struct nouveau_engine *engine = &dev_priv->engine;
  712. nouveau_backlight_exit(dev);
  713. if (!engine->graph.accel_blocked) {
  714. nouveau_fence_fini(dev);
  715. nouveau_channel_put_unlocked(&dev_priv->channel);
  716. }
  717. if (!nouveau_noaccel) {
  718. engine->fifo.takedown(dev);
  719. engine->crypt.takedown(dev);
  720. engine->graph.takedown(dev);
  721. }
  722. engine->fb.takedown(dev);
  723. engine->timer.takedown(dev);
  724. engine->gpio.takedown(dev);
  725. engine->mc.takedown(dev);
  726. engine->display.late_takedown(dev);
  727. mutex_lock(&dev->struct_mutex);
  728. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  729. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  730. mutex_unlock(&dev->struct_mutex);
  731. nouveau_mem_gart_fini(dev);
  732. engine->instmem.takedown(dev);
  733. nouveau_gpuobj_takedown(dev);
  734. nouveau_mem_vram_fini(dev);
  735. nouveau_irq_fini(dev);
  736. drm_vblank_cleanup(dev);
  737. nouveau_pm_fini(dev);
  738. nouveau_bios_takedown(dev);
  739. vga_client_register(dev->pdev, NULL, NULL, NULL);
  740. }
  741. /* here a client dies, release the stuff that was allocated for its
  742. * file_priv */
  743. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  744. {
  745. nouveau_channel_cleanup(dev, file_priv);
  746. }
  747. /* first module load, setup the mmio/fb mapping */
  748. /* KMS: we need mmio at load time, not when the first drm client opens. */
  749. int nouveau_firstopen(struct drm_device *dev)
  750. {
  751. return 0;
  752. }
  753. /* if we have an OF card, copy vbios to RAMIN */
  754. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  755. {
  756. #if defined(__powerpc__)
  757. int size, i;
  758. const uint32_t *bios;
  759. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  760. if (!dn) {
  761. NV_INFO(dev, "Unable to get the OF node\n");
  762. return;
  763. }
  764. bios = of_get_property(dn, "NVDA,BMP", &size);
  765. if (bios) {
  766. for (i = 0; i < size; i += 4)
  767. nv_wi32(dev, i, bios[i/4]);
  768. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  769. } else {
  770. NV_INFO(dev, "Unable to get the OF bios\n");
  771. }
  772. #endif
  773. }
  774. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  775. {
  776. struct pci_dev *pdev = dev->pdev;
  777. struct apertures_struct *aper = alloc_apertures(3);
  778. if (!aper)
  779. return NULL;
  780. aper->ranges[0].base = pci_resource_start(pdev, 1);
  781. aper->ranges[0].size = pci_resource_len(pdev, 1);
  782. aper->count = 1;
  783. if (pci_resource_len(pdev, 2)) {
  784. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  785. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  786. aper->count++;
  787. }
  788. if (pci_resource_len(pdev, 3)) {
  789. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  790. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  791. aper->count++;
  792. }
  793. return aper;
  794. }
  795. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  796. {
  797. struct drm_nouveau_private *dev_priv = dev->dev_private;
  798. bool primary = false;
  799. dev_priv->apertures = nouveau_get_apertures(dev);
  800. if (!dev_priv->apertures)
  801. return -ENOMEM;
  802. #ifdef CONFIG_X86
  803. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  804. #endif
  805. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  806. return 0;
  807. }
  808. int nouveau_load(struct drm_device *dev, unsigned long flags)
  809. {
  810. struct drm_nouveau_private *dev_priv;
  811. uint32_t reg0;
  812. resource_size_t mmio_start_offs;
  813. int ret;
  814. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  815. if (!dev_priv) {
  816. ret = -ENOMEM;
  817. goto err_out;
  818. }
  819. dev->dev_private = dev_priv;
  820. dev_priv->dev = dev;
  821. dev_priv->flags = flags & NOUVEAU_FLAGS;
  822. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  823. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  824. dev_priv->wq = create_workqueue("nouveau");
  825. if (!dev_priv->wq) {
  826. ret = -EINVAL;
  827. goto err_priv;
  828. }
  829. /* resource 0 is mmio regs */
  830. /* resource 1 is linear FB */
  831. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  832. /* resource 6 is bios */
  833. /* map the mmio regs */
  834. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  835. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  836. if (!dev_priv->mmio) {
  837. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  838. "Please report your setup to " DRIVER_EMAIL "\n");
  839. ret = -EINVAL;
  840. goto err_wq;
  841. }
  842. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  843. (unsigned long long)mmio_start_offs);
  844. #ifdef __BIG_ENDIAN
  845. /* Put the card in BE mode if it's not */
  846. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  847. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  848. DRM_MEMORYBARRIER();
  849. #endif
  850. /* Time to determine the card architecture */
  851. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  852. /* We're dealing with >=NV10 */
  853. if ((reg0 & 0x0f000000) > 0) {
  854. /* Bit 27-20 contain the architecture in hex */
  855. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  856. /* NV04 or NV05 */
  857. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  858. if (reg0 & 0x00f00000)
  859. dev_priv->chipset = 0x05;
  860. else
  861. dev_priv->chipset = 0x04;
  862. } else
  863. dev_priv->chipset = 0xff;
  864. switch (dev_priv->chipset & 0xf0) {
  865. case 0x00:
  866. case 0x10:
  867. case 0x20:
  868. case 0x30:
  869. dev_priv->card_type = dev_priv->chipset & 0xf0;
  870. break;
  871. case 0x40:
  872. case 0x60:
  873. dev_priv->card_type = NV_40;
  874. break;
  875. case 0x50:
  876. case 0x80:
  877. case 0x90:
  878. case 0xa0:
  879. dev_priv->card_type = NV_50;
  880. break;
  881. case 0xc0:
  882. dev_priv->card_type = NV_C0;
  883. break;
  884. default:
  885. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  886. ret = -EINVAL;
  887. goto err_mmio;
  888. }
  889. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  890. dev_priv->card_type, reg0);
  891. ret = nouveau_remove_conflicting_drivers(dev);
  892. if (ret)
  893. goto err_mmio;
  894. /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
  895. if (dev_priv->card_type >= NV_40) {
  896. int ramin_bar = 2;
  897. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  898. ramin_bar = 3;
  899. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  900. dev_priv->ramin =
  901. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  902. dev_priv->ramin_size);
  903. if (!dev_priv->ramin) {
  904. NV_ERROR(dev, "Failed to PRAMIN BAR");
  905. ret = -ENOMEM;
  906. goto err_mmio;
  907. }
  908. } else {
  909. dev_priv->ramin_size = 1 * 1024 * 1024;
  910. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  911. dev_priv->ramin_size);
  912. if (!dev_priv->ramin) {
  913. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  914. ret = -ENOMEM;
  915. goto err_mmio;
  916. }
  917. }
  918. nouveau_OF_copy_vbios_to_ramin(dev);
  919. /* Special flags */
  920. if (dev->pci_device == 0x01a0)
  921. dev_priv->flags |= NV_NFORCE;
  922. else if (dev->pci_device == 0x01f0)
  923. dev_priv->flags |= NV_NFORCE2;
  924. /* For kernel modesetting, init card now and bring up fbcon */
  925. ret = nouveau_card_init(dev);
  926. if (ret)
  927. goto err_ramin;
  928. return 0;
  929. err_ramin:
  930. iounmap(dev_priv->ramin);
  931. err_mmio:
  932. iounmap(dev_priv->mmio);
  933. err_wq:
  934. destroy_workqueue(dev_priv->wq);
  935. err_priv:
  936. kfree(dev_priv);
  937. dev->dev_private = NULL;
  938. err_out:
  939. return ret;
  940. }
  941. void nouveau_lastclose(struct drm_device *dev)
  942. {
  943. }
  944. int nouveau_unload(struct drm_device *dev)
  945. {
  946. struct drm_nouveau_private *dev_priv = dev->dev_private;
  947. struct nouveau_engine *engine = &dev_priv->engine;
  948. drm_kms_helper_poll_fini(dev);
  949. nouveau_fbcon_fini(dev);
  950. engine->display.destroy(dev);
  951. nouveau_card_takedown(dev);
  952. iounmap(dev_priv->mmio);
  953. iounmap(dev_priv->ramin);
  954. kfree(dev_priv);
  955. dev->dev_private = NULL;
  956. return 0;
  957. }
  958. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  959. struct drm_file *file_priv)
  960. {
  961. struct drm_nouveau_private *dev_priv = dev->dev_private;
  962. struct drm_nouveau_getparam *getparam = data;
  963. switch (getparam->param) {
  964. case NOUVEAU_GETPARAM_CHIPSET_ID:
  965. getparam->value = dev_priv->chipset;
  966. break;
  967. case NOUVEAU_GETPARAM_PCI_VENDOR:
  968. getparam->value = dev->pci_vendor;
  969. break;
  970. case NOUVEAU_GETPARAM_PCI_DEVICE:
  971. getparam->value = dev->pci_device;
  972. break;
  973. case NOUVEAU_GETPARAM_BUS_TYPE:
  974. if (drm_device_is_agp(dev))
  975. getparam->value = NV_AGP;
  976. else if (drm_device_is_pcie(dev))
  977. getparam->value = NV_PCIE;
  978. else
  979. getparam->value = NV_PCI;
  980. break;
  981. case NOUVEAU_GETPARAM_FB_PHYSICAL:
  982. getparam->value = dev_priv->fb_phys;
  983. break;
  984. case NOUVEAU_GETPARAM_AGP_PHYSICAL:
  985. getparam->value = dev_priv->gart_info.aper_base;
  986. break;
  987. case NOUVEAU_GETPARAM_PCI_PHYSICAL:
  988. if (dev->sg) {
  989. getparam->value = (unsigned long)dev->sg->virtual;
  990. } else {
  991. NV_ERROR(dev, "Requested PCIGART address, "
  992. "while no PCIGART was created\n");
  993. return -EINVAL;
  994. }
  995. break;
  996. case NOUVEAU_GETPARAM_FB_SIZE:
  997. getparam->value = dev_priv->fb_available_size;
  998. break;
  999. case NOUVEAU_GETPARAM_AGP_SIZE:
  1000. getparam->value = dev_priv->gart_info.aper_size;
  1001. break;
  1002. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1003. getparam->value = dev_priv->vm_vram_base;
  1004. break;
  1005. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1006. getparam->value = dev_priv->engine.timer.read(dev);
  1007. break;
  1008. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1009. getparam->value = 1;
  1010. break;
  1011. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1012. getparam->value = (dev_priv->card_type < NV_50);
  1013. break;
  1014. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1015. /* NV40 and NV50 versions are quite different, but register
  1016. * address is the same. User is supposed to know the card
  1017. * family anyway... */
  1018. if (dev_priv->chipset >= 0x40) {
  1019. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1020. break;
  1021. }
  1022. /* FALLTHRU */
  1023. default:
  1024. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1025. return -EINVAL;
  1026. }
  1027. return 0;
  1028. }
  1029. int
  1030. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1031. struct drm_file *file_priv)
  1032. {
  1033. struct drm_nouveau_setparam *setparam = data;
  1034. switch (setparam->param) {
  1035. default:
  1036. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1037. return -EINVAL;
  1038. }
  1039. return 0;
  1040. }
  1041. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1042. bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
  1043. uint32_t reg, uint32_t mask, uint32_t val)
  1044. {
  1045. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1046. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1047. uint64_t start = ptimer->read(dev);
  1048. do {
  1049. if ((nv_rd32(dev, reg) & mask) == val)
  1050. return true;
  1051. } while (ptimer->read(dev) - start < timeout);
  1052. return false;
  1053. }
  1054. /* Waits for PGRAPH to go completely idle */
  1055. bool nouveau_wait_for_idle(struct drm_device *dev)
  1056. {
  1057. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1058. uint32_t mask = ~0;
  1059. if (dev_priv->card_type == NV_40)
  1060. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1061. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1062. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1063. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1064. return false;
  1065. }
  1066. return true;
  1067. }