nouveau_drv.h 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. #include "nouveau_util.h"
  49. struct nouveau_grctx;
  50. #define MAX_NUM_DCB_ENTRIES 16
  51. #define NOUVEAU_MAX_CHANNEL_NR 128
  52. #define NOUVEAU_MAX_TILE_NR 15
  53. #define NV50_VM_MAX_VRAM (2*1024*1024*1024ULL)
  54. #define NV50_VM_BLOCK (512*1024*1024ULL)
  55. #define NV50_VM_VRAM_NR (NV50_VM_MAX_VRAM / NV50_VM_BLOCK)
  56. struct nouveau_tile_reg {
  57. bool used;
  58. uint32_t addr;
  59. uint32_t limit;
  60. uint32_t pitch;
  61. uint32_t zcomp;
  62. struct drm_mm_node *tag_mem;
  63. struct nouveau_fence *fence;
  64. };
  65. struct nouveau_bo {
  66. struct ttm_buffer_object bo;
  67. struct ttm_placement placement;
  68. u32 placements[3];
  69. u32 busy_placements[3];
  70. struct ttm_bo_kmap_obj kmap;
  71. struct list_head head;
  72. /* protected by ttm_bo_reserve() */
  73. struct drm_file *reserved_by;
  74. struct list_head entry;
  75. int pbbo_index;
  76. bool validate_mapped;
  77. struct nouveau_channel *channel;
  78. bool mappable;
  79. bool no_vm;
  80. uint32_t tile_mode;
  81. uint32_t tile_flags;
  82. struct nouveau_tile_reg *tile;
  83. struct drm_gem_object *gem;
  84. int pin_refcnt;
  85. };
  86. #define nouveau_bo_tile_layout(nvbo) \
  87. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  88. static inline struct nouveau_bo *
  89. nouveau_bo(struct ttm_buffer_object *bo)
  90. {
  91. return container_of(bo, struct nouveau_bo, bo);
  92. }
  93. static inline struct nouveau_bo *
  94. nouveau_gem_object(struct drm_gem_object *gem)
  95. {
  96. return gem ? gem->driver_private : NULL;
  97. }
  98. /* TODO: submit equivalent to TTM generic API upstream? */
  99. static inline void __iomem *
  100. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  101. {
  102. bool is_iomem;
  103. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  104. &nvbo->kmap, &is_iomem);
  105. WARN_ON_ONCE(ioptr && !is_iomem);
  106. return ioptr;
  107. }
  108. enum nouveau_flags {
  109. NV_NFORCE = 0x10000000,
  110. NV_NFORCE2 = 0x20000000
  111. };
  112. #define NVOBJ_ENGINE_SW 0
  113. #define NVOBJ_ENGINE_GR 1
  114. #define NVOBJ_ENGINE_PPP 2
  115. #define NVOBJ_ENGINE_COPY 3
  116. #define NVOBJ_ENGINE_VP 4
  117. #define NVOBJ_ENGINE_CRYPT 5
  118. #define NVOBJ_ENGINE_BSP 6
  119. #define NVOBJ_ENGINE_DISPLAY 0xcafe0001
  120. #define NVOBJ_ENGINE_INT 0xdeadbeef
  121. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  122. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  123. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  124. struct nouveau_gpuobj {
  125. struct drm_device *dev;
  126. struct kref refcount;
  127. struct list_head list;
  128. void *node;
  129. u32 *suspend;
  130. uint32_t flags;
  131. u32 size;
  132. u32 pinst;
  133. u32 cinst;
  134. u64 vinst;
  135. uint32_t engine;
  136. uint32_t class;
  137. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  138. void *priv;
  139. };
  140. struct nouveau_page_flip_state {
  141. struct list_head head;
  142. struct drm_pending_vblank_event *event;
  143. int crtc, bpp, pitch, x, y;
  144. uint64_t offset;
  145. };
  146. enum nouveau_channel_mutex_class {
  147. NOUVEAU_UCHANNEL_MUTEX,
  148. NOUVEAU_KCHANNEL_MUTEX
  149. };
  150. struct nouveau_channel {
  151. struct drm_device *dev;
  152. int id;
  153. /* references to the channel data structure */
  154. struct kref ref;
  155. /* users of the hardware channel resources, the hardware
  156. * context will be kicked off when it reaches zero. */
  157. atomic_t users;
  158. struct mutex mutex;
  159. /* owner of this fifo */
  160. struct drm_file *file_priv;
  161. /* mapping of the fifo itself */
  162. struct drm_local_map *map;
  163. /* mapping of the regs controling the fifo */
  164. void __iomem *user;
  165. uint32_t user_get;
  166. uint32_t user_put;
  167. /* Fencing */
  168. struct {
  169. /* lock protects the pending list only */
  170. spinlock_t lock;
  171. struct list_head pending;
  172. uint32_t sequence;
  173. uint32_t sequence_ack;
  174. atomic_t last_sequence_irq;
  175. } fence;
  176. /* DMA push buffer */
  177. struct nouveau_gpuobj *pushbuf;
  178. struct nouveau_bo *pushbuf_bo;
  179. uint32_t pushbuf_base;
  180. /* Notifier memory */
  181. struct nouveau_bo *notifier_bo;
  182. struct drm_mm notifier_heap;
  183. /* PFIFO context */
  184. struct nouveau_gpuobj *ramfc;
  185. struct nouveau_gpuobj *cache;
  186. /* PGRAPH context */
  187. /* XXX may be merge 2 pointers as private data ??? */
  188. struct nouveau_gpuobj *ramin_grctx;
  189. struct nouveau_gpuobj *crypt_ctx;
  190. void *pgraph_ctx;
  191. /* NV50 VM */
  192. struct nouveau_gpuobj *vm_pd;
  193. struct nouveau_gpuobj *vm_gart_pt;
  194. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  195. /* Objects */
  196. struct nouveau_gpuobj *ramin; /* Private instmem */
  197. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  198. struct nouveau_ramht *ramht; /* Hash table */
  199. /* GPU object info for stuff used in-kernel (mm_enabled) */
  200. uint32_t m2mf_ntfy;
  201. uint32_t vram_handle;
  202. uint32_t gart_handle;
  203. bool accel_done;
  204. /* Push buffer state (only for drm's channel on !mm_enabled) */
  205. struct {
  206. int max;
  207. int free;
  208. int cur;
  209. int put;
  210. /* access via pushbuf_bo */
  211. int ib_base;
  212. int ib_max;
  213. int ib_free;
  214. int ib_put;
  215. } dma;
  216. uint32_t sw_subchannel[8];
  217. struct {
  218. struct nouveau_gpuobj *vblsem;
  219. uint32_t vblsem_head;
  220. uint32_t vblsem_offset;
  221. uint32_t vblsem_rval;
  222. struct list_head vbl_wait;
  223. struct list_head flip;
  224. } nvsw;
  225. struct {
  226. bool active;
  227. char name[32];
  228. struct drm_info_list info;
  229. } debugfs;
  230. };
  231. struct nouveau_instmem_engine {
  232. void *priv;
  233. int (*init)(struct drm_device *dev);
  234. void (*takedown)(struct drm_device *dev);
  235. int (*suspend)(struct drm_device *dev);
  236. void (*resume)(struct drm_device *dev);
  237. int (*get)(struct nouveau_gpuobj *, u32 size, u32 align);
  238. void (*put)(struct nouveau_gpuobj *);
  239. int (*map)(struct nouveau_gpuobj *);
  240. void (*unmap)(struct nouveau_gpuobj *);
  241. void (*flush)(struct drm_device *);
  242. };
  243. struct nouveau_mc_engine {
  244. int (*init)(struct drm_device *dev);
  245. void (*takedown)(struct drm_device *dev);
  246. };
  247. struct nouveau_timer_engine {
  248. int (*init)(struct drm_device *dev);
  249. void (*takedown)(struct drm_device *dev);
  250. uint64_t (*read)(struct drm_device *dev);
  251. };
  252. struct nouveau_fb_engine {
  253. int num_tiles;
  254. struct drm_mm tag_heap;
  255. int (*init)(struct drm_device *dev);
  256. void (*takedown)(struct drm_device *dev);
  257. void (*init_tile_region)(struct drm_device *dev, int i,
  258. uint32_t addr, uint32_t size,
  259. uint32_t pitch, uint32_t flags);
  260. void (*set_tile_region)(struct drm_device *dev, int i);
  261. void (*free_tile_region)(struct drm_device *dev, int i);
  262. };
  263. struct nouveau_fifo_engine {
  264. int channels;
  265. struct nouveau_gpuobj *playlist[2];
  266. int cur_playlist;
  267. int (*init)(struct drm_device *);
  268. void (*takedown)(struct drm_device *);
  269. void (*disable)(struct drm_device *);
  270. void (*enable)(struct drm_device *);
  271. bool (*reassign)(struct drm_device *, bool enable);
  272. bool (*cache_pull)(struct drm_device *dev, bool enable);
  273. int (*channel_id)(struct drm_device *);
  274. int (*create_context)(struct nouveau_channel *);
  275. void (*destroy_context)(struct nouveau_channel *);
  276. int (*load_context)(struct nouveau_channel *);
  277. int (*unload_context)(struct drm_device *);
  278. void (*tlb_flush)(struct drm_device *dev);
  279. };
  280. struct nouveau_pgraph_engine {
  281. bool accel_blocked;
  282. bool registered;
  283. int grctx_size;
  284. /* NV2x/NV3x context table (0x400780) */
  285. struct nouveau_gpuobj *ctx_table;
  286. int (*init)(struct drm_device *);
  287. void (*takedown)(struct drm_device *);
  288. void (*fifo_access)(struct drm_device *, bool);
  289. struct nouveau_channel *(*channel)(struct drm_device *);
  290. int (*create_context)(struct nouveau_channel *);
  291. void (*destroy_context)(struct nouveau_channel *);
  292. int (*load_context)(struct nouveau_channel *);
  293. int (*unload_context)(struct drm_device *);
  294. void (*tlb_flush)(struct drm_device *dev);
  295. void (*set_tile_region)(struct drm_device *dev, int i);
  296. };
  297. struct nouveau_display_engine {
  298. int (*early_init)(struct drm_device *);
  299. void (*late_takedown)(struct drm_device *);
  300. int (*create)(struct drm_device *);
  301. int (*init)(struct drm_device *);
  302. void (*destroy)(struct drm_device *);
  303. };
  304. struct nouveau_gpio_engine {
  305. void *priv;
  306. int (*init)(struct drm_device *);
  307. void (*takedown)(struct drm_device *);
  308. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  309. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  310. int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
  311. void (*)(void *, int), void *);
  312. void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
  313. void (*)(void *, int), void *);
  314. bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  315. };
  316. struct nouveau_pm_voltage_level {
  317. u8 voltage;
  318. u8 vid;
  319. };
  320. struct nouveau_pm_voltage {
  321. bool supported;
  322. u8 vid_mask;
  323. struct nouveau_pm_voltage_level *level;
  324. int nr_level;
  325. };
  326. #define NOUVEAU_PM_MAX_LEVEL 8
  327. struct nouveau_pm_level {
  328. struct device_attribute dev_attr;
  329. char name[32];
  330. int id;
  331. u32 core;
  332. u32 memory;
  333. u32 shader;
  334. u32 unk05;
  335. u8 voltage;
  336. u8 fanspeed;
  337. u16 memscript;
  338. };
  339. struct nouveau_pm_temp_sensor_constants {
  340. u16 offset_constant;
  341. s16 offset_mult;
  342. u16 offset_div;
  343. u16 slope_mult;
  344. u16 slope_div;
  345. };
  346. struct nouveau_pm_threshold_temp {
  347. s16 critical;
  348. s16 down_clock;
  349. s16 fan_boost;
  350. };
  351. struct nouveau_pm_memtiming {
  352. u32 reg_100220;
  353. u32 reg_100224;
  354. u32 reg_100228;
  355. u32 reg_10022c;
  356. u32 reg_100230;
  357. u32 reg_100234;
  358. u32 reg_100238;
  359. u32 reg_10023c;
  360. };
  361. struct nouveau_pm_memtimings {
  362. bool supported;
  363. struct nouveau_pm_memtiming *timing;
  364. int nr_timing;
  365. };
  366. struct nouveau_pm_engine {
  367. struct nouveau_pm_voltage voltage;
  368. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  369. int nr_perflvl;
  370. struct nouveau_pm_memtimings memtimings;
  371. struct nouveau_pm_temp_sensor_constants sensor_constants;
  372. struct nouveau_pm_threshold_temp threshold_temp;
  373. struct nouveau_pm_level boot;
  374. struct nouveau_pm_level *cur;
  375. struct device *hwmon;
  376. struct notifier_block acpi_nb;
  377. int (*clock_get)(struct drm_device *, u32 id);
  378. void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
  379. u32 id, int khz);
  380. void (*clock_set)(struct drm_device *, void *);
  381. int (*voltage_get)(struct drm_device *);
  382. int (*voltage_set)(struct drm_device *, int voltage);
  383. int (*fanspeed_get)(struct drm_device *);
  384. int (*fanspeed_set)(struct drm_device *, int fanspeed);
  385. int (*temp_get)(struct drm_device *);
  386. };
  387. struct nouveau_crypt_engine {
  388. bool registered;
  389. int (*init)(struct drm_device *);
  390. void (*takedown)(struct drm_device *);
  391. int (*create_context)(struct nouveau_channel *);
  392. void (*destroy_context)(struct nouveau_channel *);
  393. void (*tlb_flush)(struct drm_device *dev);
  394. };
  395. struct nouveau_engine {
  396. struct nouveau_instmem_engine instmem;
  397. struct nouveau_mc_engine mc;
  398. struct nouveau_timer_engine timer;
  399. struct nouveau_fb_engine fb;
  400. struct nouveau_pgraph_engine graph;
  401. struct nouveau_fifo_engine fifo;
  402. struct nouveau_display_engine display;
  403. struct nouveau_gpio_engine gpio;
  404. struct nouveau_pm_engine pm;
  405. struct nouveau_crypt_engine crypt;
  406. };
  407. struct nouveau_pll_vals {
  408. union {
  409. struct {
  410. #ifdef __BIG_ENDIAN
  411. uint8_t N1, M1, N2, M2;
  412. #else
  413. uint8_t M1, N1, M2, N2;
  414. #endif
  415. };
  416. struct {
  417. uint16_t NM1, NM2;
  418. } __attribute__((packed));
  419. };
  420. int log2P;
  421. int refclk;
  422. };
  423. enum nv04_fp_display_regs {
  424. FP_DISPLAY_END,
  425. FP_TOTAL,
  426. FP_CRTC,
  427. FP_SYNC_START,
  428. FP_SYNC_END,
  429. FP_VALID_START,
  430. FP_VALID_END
  431. };
  432. struct nv04_crtc_reg {
  433. unsigned char MiscOutReg;
  434. uint8_t CRTC[0xa0];
  435. uint8_t CR58[0x10];
  436. uint8_t Sequencer[5];
  437. uint8_t Graphics[9];
  438. uint8_t Attribute[21];
  439. unsigned char DAC[768];
  440. /* PCRTC regs */
  441. uint32_t fb_start;
  442. uint32_t crtc_cfg;
  443. uint32_t cursor_cfg;
  444. uint32_t gpio_ext;
  445. uint32_t crtc_830;
  446. uint32_t crtc_834;
  447. uint32_t crtc_850;
  448. uint32_t crtc_eng_ctrl;
  449. /* PRAMDAC regs */
  450. uint32_t nv10_cursync;
  451. struct nouveau_pll_vals pllvals;
  452. uint32_t ramdac_gen_ctrl;
  453. uint32_t ramdac_630;
  454. uint32_t ramdac_634;
  455. uint32_t tv_setup;
  456. uint32_t tv_vtotal;
  457. uint32_t tv_vskew;
  458. uint32_t tv_vsync_delay;
  459. uint32_t tv_htotal;
  460. uint32_t tv_hskew;
  461. uint32_t tv_hsync_delay;
  462. uint32_t tv_hsync_delay2;
  463. uint32_t fp_horiz_regs[7];
  464. uint32_t fp_vert_regs[7];
  465. uint32_t dither;
  466. uint32_t fp_control;
  467. uint32_t dither_regs[6];
  468. uint32_t fp_debug_0;
  469. uint32_t fp_debug_1;
  470. uint32_t fp_debug_2;
  471. uint32_t fp_margin_color;
  472. uint32_t ramdac_8c0;
  473. uint32_t ramdac_a20;
  474. uint32_t ramdac_a24;
  475. uint32_t ramdac_a34;
  476. uint32_t ctv_regs[38];
  477. };
  478. struct nv04_output_reg {
  479. uint32_t output;
  480. int head;
  481. };
  482. struct nv04_mode_state {
  483. struct nv04_crtc_reg crtc_reg[2];
  484. uint32_t pllsel;
  485. uint32_t sel_clk;
  486. };
  487. enum nouveau_card_type {
  488. NV_04 = 0x00,
  489. NV_10 = 0x10,
  490. NV_20 = 0x20,
  491. NV_30 = 0x30,
  492. NV_40 = 0x40,
  493. NV_50 = 0x50,
  494. NV_C0 = 0xc0,
  495. };
  496. struct drm_nouveau_private {
  497. struct drm_device *dev;
  498. /* the card type, takes NV_* as values */
  499. enum nouveau_card_type card_type;
  500. /* exact chipset, derived from NV_PMC_BOOT_0 */
  501. int chipset;
  502. int flags;
  503. void __iomem *mmio;
  504. spinlock_t ramin_lock;
  505. void __iomem *ramin;
  506. u32 ramin_size;
  507. u32 ramin_base;
  508. bool ramin_available;
  509. struct drm_mm ramin_heap;
  510. struct list_head gpuobj_list;
  511. struct list_head classes;
  512. struct nouveau_bo *vga_ram;
  513. /* interrupt handling */
  514. void (*irq_handler[32])(struct drm_device *);
  515. bool msi_enabled;
  516. struct workqueue_struct *wq;
  517. struct work_struct irq_work;
  518. struct list_head vbl_waiting;
  519. struct {
  520. struct drm_global_reference mem_global_ref;
  521. struct ttm_bo_global_ref bo_global_ref;
  522. struct ttm_bo_device bdev;
  523. atomic_t validate_sequence;
  524. } ttm;
  525. struct {
  526. spinlock_t lock;
  527. struct drm_mm heap;
  528. struct nouveau_bo *bo;
  529. } fence;
  530. struct {
  531. spinlock_t lock;
  532. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  533. } channels;
  534. struct nouveau_engine engine;
  535. struct nouveau_channel *channel;
  536. /* For PFIFO and PGRAPH. */
  537. spinlock_t context_switch_lock;
  538. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  539. struct nouveau_ramht *ramht;
  540. struct nouveau_gpuobj *ramfc;
  541. struct nouveau_gpuobj *ramro;
  542. uint32_t ramin_rsvd_vram;
  543. struct {
  544. enum {
  545. NOUVEAU_GART_NONE = 0,
  546. NOUVEAU_GART_AGP,
  547. NOUVEAU_GART_SGDMA
  548. } type;
  549. uint64_t aper_base;
  550. uint64_t aper_size;
  551. uint64_t aper_free;
  552. struct nouveau_gpuobj *sg_ctxdma;
  553. struct page *sg_dummy_page;
  554. dma_addr_t sg_dummy_bus;
  555. } gart_info;
  556. /* nv10-nv40 tiling regions */
  557. struct {
  558. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  559. spinlock_t lock;
  560. } tile;
  561. /* VRAM/fb configuration */
  562. uint64_t vram_size;
  563. uint64_t vram_sys_base;
  564. u32 vram_rblock_size;
  565. uint64_t fb_phys;
  566. uint64_t fb_available_size;
  567. uint64_t fb_mappable_pages;
  568. uint64_t fb_aper_free;
  569. int fb_mtrr;
  570. /* G8x/G9x virtual address space */
  571. uint64_t vm_gart_base;
  572. uint64_t vm_gart_size;
  573. uint64_t vm_vram_base;
  574. uint64_t vm_vram_size;
  575. uint64_t vm_end;
  576. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  577. int vm_vram_pt_nr;
  578. struct nvbios vbios;
  579. struct nv04_mode_state mode_reg;
  580. struct nv04_mode_state saved_reg;
  581. uint32_t saved_vga_font[4][16384];
  582. uint32_t crtc_owner;
  583. uint32_t dac_users[4];
  584. struct nouveau_suspend_resume {
  585. uint32_t *ramin_copy;
  586. } susres;
  587. struct backlight_device *backlight;
  588. struct nouveau_channel *evo;
  589. u32 evo_alloc;
  590. struct {
  591. struct dcb_entry *dcb;
  592. u16 script;
  593. u32 pclk;
  594. } evo_irq;
  595. struct {
  596. struct dentry *channel_root;
  597. } debugfs;
  598. struct nouveau_fbdev *nfbdev;
  599. struct apertures_struct *apertures;
  600. };
  601. static inline struct drm_nouveau_private *
  602. nouveau_private(struct drm_device *dev)
  603. {
  604. return dev->dev_private;
  605. }
  606. static inline struct drm_nouveau_private *
  607. nouveau_bdev(struct ttm_bo_device *bd)
  608. {
  609. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  610. }
  611. static inline int
  612. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  613. {
  614. struct nouveau_bo *prev;
  615. if (!pnvbo)
  616. return -EINVAL;
  617. prev = *pnvbo;
  618. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  619. if (prev) {
  620. struct ttm_buffer_object *bo = &prev->bo;
  621. ttm_bo_unref(&bo);
  622. }
  623. return 0;
  624. }
  625. /* nouveau_drv.c */
  626. extern int nouveau_agpmode;
  627. extern int nouveau_duallink;
  628. extern int nouveau_uscript_lvds;
  629. extern int nouveau_uscript_tmds;
  630. extern int nouveau_vram_pushbuf;
  631. extern int nouveau_vram_notify;
  632. extern int nouveau_fbpercrtc;
  633. extern int nouveau_tv_disable;
  634. extern char *nouveau_tv_norm;
  635. extern int nouveau_reg_debug;
  636. extern char *nouveau_vbios;
  637. extern int nouveau_ignorelid;
  638. extern int nouveau_nofbaccel;
  639. extern int nouveau_noaccel;
  640. extern int nouveau_force_post;
  641. extern int nouveau_override_conntype;
  642. extern char *nouveau_perflvl;
  643. extern int nouveau_perflvl_wr;
  644. extern int nouveau_msi;
  645. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  646. extern int nouveau_pci_resume(struct pci_dev *pdev);
  647. /* nouveau_state.c */
  648. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  649. extern int nouveau_load(struct drm_device *, unsigned long flags);
  650. extern int nouveau_firstopen(struct drm_device *);
  651. extern void nouveau_lastclose(struct drm_device *);
  652. extern int nouveau_unload(struct drm_device *);
  653. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  654. struct drm_file *);
  655. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  656. struct drm_file *);
  657. extern bool nouveau_wait_until(struct drm_device *, uint64_t timeout,
  658. uint32_t reg, uint32_t mask, uint32_t val);
  659. extern bool nouveau_wait_for_idle(struct drm_device *);
  660. extern int nouveau_card_init(struct drm_device *);
  661. /* nouveau_mem.c */
  662. extern int nouveau_mem_vram_init(struct drm_device *);
  663. extern void nouveau_mem_vram_fini(struct drm_device *);
  664. extern int nouveau_mem_gart_init(struct drm_device *);
  665. extern void nouveau_mem_gart_fini(struct drm_device *);
  666. extern int nouveau_mem_init_agp(struct drm_device *);
  667. extern int nouveau_mem_reset_agp(struct drm_device *);
  668. extern void nouveau_mem_close(struct drm_device *);
  669. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  670. struct drm_device *dev, uint32_t addr, uint32_t size,
  671. uint32_t pitch, uint32_t flags);
  672. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  673. struct nouveau_tile_reg *tile,
  674. struct nouveau_fence *fence);
  675. extern int nv50_mem_vm_bind_linear(struct drm_device *, uint64_t virt,
  676. uint32_t size, uint32_t flags,
  677. uint64_t phys);
  678. extern void nv50_mem_vm_unbind(struct drm_device *, uint64_t virt,
  679. uint32_t size);
  680. /* nouveau_notifier.c */
  681. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  682. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  683. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  684. int cout, uint32_t *offset);
  685. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  686. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  687. struct drm_file *);
  688. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  689. struct drm_file *);
  690. /* nouveau_channel.c */
  691. extern struct drm_ioctl_desc nouveau_ioctls[];
  692. extern int nouveau_max_ioctl;
  693. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  694. extern int nouveau_channel_alloc(struct drm_device *dev,
  695. struct nouveau_channel **chan,
  696. struct drm_file *file_priv,
  697. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  698. extern struct nouveau_channel *
  699. nouveau_channel_get_unlocked(struct nouveau_channel *);
  700. extern struct nouveau_channel *
  701. nouveau_channel_get(struct drm_device *, struct drm_file *, int id);
  702. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  703. extern void nouveau_channel_put(struct nouveau_channel **);
  704. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  705. struct nouveau_channel **pchan);
  706. /* nouveau_object.c */
  707. #define NVOBJ_CLASS(d,c,e) do { \
  708. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  709. if (ret) \
  710. return ret; \
  711. } while(0)
  712. #define NVOBJ_MTHD(d,c,m,e) do { \
  713. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  714. if (ret) \
  715. return ret; \
  716. } while(0)
  717. extern int nouveau_gpuobj_early_init(struct drm_device *);
  718. extern int nouveau_gpuobj_init(struct drm_device *);
  719. extern void nouveau_gpuobj_takedown(struct drm_device *);
  720. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  721. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  722. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  723. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  724. int (*exec)(struct nouveau_channel *,
  725. u32 class, u32 mthd, u32 data));
  726. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  727. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  728. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  729. uint32_t vram_h, uint32_t tt_h);
  730. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  731. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  732. uint32_t size, int align, uint32_t flags,
  733. struct nouveau_gpuobj **);
  734. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  735. struct nouveau_gpuobj **);
  736. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  737. u32 size, u32 flags,
  738. struct nouveau_gpuobj **);
  739. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  740. uint64_t offset, uint64_t size, int access,
  741. int target, struct nouveau_gpuobj **);
  742. extern int nouveau_gpuobj_gart_dma_new(struct nouveau_channel *,
  743. uint64_t offset, uint64_t size,
  744. int access, struct nouveau_gpuobj **,
  745. uint32_t *o_ret);
  746. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, int class,
  747. struct nouveau_gpuobj **);
  748. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  749. struct drm_file *);
  750. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  751. struct drm_file *);
  752. /* nouveau_irq.c */
  753. extern int nouveau_irq_init(struct drm_device *);
  754. extern void nouveau_irq_fini(struct drm_device *);
  755. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  756. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  757. void (*)(struct drm_device *));
  758. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  759. extern void nouveau_irq_preinstall(struct drm_device *);
  760. extern int nouveau_irq_postinstall(struct drm_device *);
  761. extern void nouveau_irq_uninstall(struct drm_device *);
  762. /* nouveau_sgdma.c */
  763. extern int nouveau_sgdma_init(struct drm_device *);
  764. extern void nouveau_sgdma_takedown(struct drm_device *);
  765. extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
  766. uint32_t *page);
  767. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  768. /* nouveau_debugfs.c */
  769. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  770. extern int nouveau_debugfs_init(struct drm_minor *);
  771. extern void nouveau_debugfs_takedown(struct drm_minor *);
  772. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  773. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  774. #else
  775. static inline int
  776. nouveau_debugfs_init(struct drm_minor *minor)
  777. {
  778. return 0;
  779. }
  780. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  781. {
  782. }
  783. static inline int
  784. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  785. {
  786. return 0;
  787. }
  788. static inline void
  789. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  790. {
  791. }
  792. #endif
  793. /* nouveau_dma.c */
  794. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  795. extern int nouveau_dma_init(struct nouveau_channel *);
  796. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  797. /* nouveau_acpi.c */
  798. #define ROM_BIOS_PAGE 4096
  799. #if defined(CONFIG_ACPI)
  800. void nouveau_register_dsm_handler(void);
  801. void nouveau_unregister_dsm_handler(void);
  802. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  803. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  804. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  805. #else
  806. static inline void nouveau_register_dsm_handler(void) {}
  807. static inline void nouveau_unregister_dsm_handler(void) {}
  808. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  809. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  810. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  811. #endif
  812. /* nouveau_backlight.c */
  813. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  814. extern int nouveau_backlight_init(struct drm_device *);
  815. extern void nouveau_backlight_exit(struct drm_device *);
  816. #else
  817. static inline int nouveau_backlight_init(struct drm_device *dev)
  818. {
  819. return 0;
  820. }
  821. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  822. #endif
  823. /* nouveau_bios.c */
  824. extern int nouveau_bios_init(struct drm_device *);
  825. extern void nouveau_bios_takedown(struct drm_device *dev);
  826. extern int nouveau_run_vbios_init(struct drm_device *);
  827. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  828. struct dcb_entry *);
  829. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  830. enum dcb_gpio_tag);
  831. extern struct dcb_connector_table_entry *
  832. nouveau_bios_connector_entry(struct drm_device *, int index);
  833. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  834. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  835. struct pll_lims *);
  836. extern int nouveau_bios_run_display_table(struct drm_device *,
  837. struct dcb_entry *,
  838. uint32_t script, int pxclk);
  839. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  840. int *length);
  841. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  842. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  843. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  844. bool *dl, bool *if_is_24bit);
  845. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  846. int head, int pxclk);
  847. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  848. enum LVDS_script, int pxclk);
  849. /* nouveau_ttm.c */
  850. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  851. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  852. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  853. /* nouveau_dp.c */
  854. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  855. uint8_t *data, int data_nr);
  856. bool nouveau_dp_detect(struct drm_encoder *);
  857. bool nouveau_dp_link_train(struct drm_encoder *);
  858. /* nv04_fb.c */
  859. extern int nv04_fb_init(struct drm_device *);
  860. extern void nv04_fb_takedown(struct drm_device *);
  861. /* nv10_fb.c */
  862. extern int nv10_fb_init(struct drm_device *);
  863. extern void nv10_fb_takedown(struct drm_device *);
  864. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  865. uint32_t addr, uint32_t size,
  866. uint32_t pitch, uint32_t flags);
  867. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  868. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  869. /* nv30_fb.c */
  870. extern int nv30_fb_init(struct drm_device *);
  871. extern void nv30_fb_takedown(struct drm_device *);
  872. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  873. uint32_t addr, uint32_t size,
  874. uint32_t pitch, uint32_t flags);
  875. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  876. /* nv40_fb.c */
  877. extern int nv40_fb_init(struct drm_device *);
  878. extern void nv40_fb_takedown(struct drm_device *);
  879. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  880. /* nv50_fb.c */
  881. extern int nv50_fb_init(struct drm_device *);
  882. extern void nv50_fb_takedown(struct drm_device *);
  883. extern void nv50_fb_vm_trap(struct drm_device *, int display, const char *);
  884. /* nvc0_fb.c */
  885. extern int nvc0_fb_init(struct drm_device *);
  886. extern void nvc0_fb_takedown(struct drm_device *);
  887. /* nv04_fifo.c */
  888. extern int nv04_fifo_init(struct drm_device *);
  889. extern void nv04_fifo_fini(struct drm_device *);
  890. extern void nv04_fifo_disable(struct drm_device *);
  891. extern void nv04_fifo_enable(struct drm_device *);
  892. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  893. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  894. extern int nv04_fifo_channel_id(struct drm_device *);
  895. extern int nv04_fifo_create_context(struct nouveau_channel *);
  896. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  897. extern int nv04_fifo_load_context(struct nouveau_channel *);
  898. extern int nv04_fifo_unload_context(struct drm_device *);
  899. extern void nv04_fifo_isr(struct drm_device *);
  900. /* nv10_fifo.c */
  901. extern int nv10_fifo_init(struct drm_device *);
  902. extern int nv10_fifo_channel_id(struct drm_device *);
  903. extern int nv10_fifo_create_context(struct nouveau_channel *);
  904. extern int nv10_fifo_load_context(struct nouveau_channel *);
  905. extern int nv10_fifo_unload_context(struct drm_device *);
  906. /* nv40_fifo.c */
  907. extern int nv40_fifo_init(struct drm_device *);
  908. extern int nv40_fifo_create_context(struct nouveau_channel *);
  909. extern int nv40_fifo_load_context(struct nouveau_channel *);
  910. extern int nv40_fifo_unload_context(struct drm_device *);
  911. /* nv50_fifo.c */
  912. extern int nv50_fifo_init(struct drm_device *);
  913. extern void nv50_fifo_takedown(struct drm_device *);
  914. extern int nv50_fifo_channel_id(struct drm_device *);
  915. extern int nv50_fifo_create_context(struct nouveau_channel *);
  916. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  917. extern int nv50_fifo_load_context(struct nouveau_channel *);
  918. extern int nv50_fifo_unload_context(struct drm_device *);
  919. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  920. /* nvc0_fifo.c */
  921. extern int nvc0_fifo_init(struct drm_device *);
  922. extern void nvc0_fifo_takedown(struct drm_device *);
  923. extern void nvc0_fifo_disable(struct drm_device *);
  924. extern void nvc0_fifo_enable(struct drm_device *);
  925. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  926. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  927. extern int nvc0_fifo_channel_id(struct drm_device *);
  928. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  929. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  930. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  931. extern int nvc0_fifo_unload_context(struct drm_device *);
  932. /* nv04_graph.c */
  933. extern int nv04_graph_init(struct drm_device *);
  934. extern void nv04_graph_takedown(struct drm_device *);
  935. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  936. extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
  937. extern int nv04_graph_create_context(struct nouveau_channel *);
  938. extern void nv04_graph_destroy_context(struct nouveau_channel *);
  939. extern int nv04_graph_load_context(struct nouveau_channel *);
  940. extern int nv04_graph_unload_context(struct drm_device *);
  941. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  942. u32 class, u32 mthd, u32 data);
  943. extern struct nouveau_bitfield nv04_graph_nsource[];
  944. /* nv10_graph.c */
  945. extern int nv10_graph_init(struct drm_device *);
  946. extern void nv10_graph_takedown(struct drm_device *);
  947. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  948. extern int nv10_graph_create_context(struct nouveau_channel *);
  949. extern void nv10_graph_destroy_context(struct nouveau_channel *);
  950. extern int nv10_graph_load_context(struct nouveau_channel *);
  951. extern int nv10_graph_unload_context(struct drm_device *);
  952. extern void nv10_graph_set_tile_region(struct drm_device *dev, int i);
  953. extern struct nouveau_bitfield nv10_graph_intr[];
  954. extern struct nouveau_bitfield nv10_graph_nstatus[];
  955. /* nv20_graph.c */
  956. extern int nv20_graph_create_context(struct nouveau_channel *);
  957. extern void nv20_graph_destroy_context(struct nouveau_channel *);
  958. extern int nv20_graph_load_context(struct nouveau_channel *);
  959. extern int nv20_graph_unload_context(struct drm_device *);
  960. extern int nv20_graph_init(struct drm_device *);
  961. extern void nv20_graph_takedown(struct drm_device *);
  962. extern int nv30_graph_init(struct drm_device *);
  963. extern void nv20_graph_set_tile_region(struct drm_device *dev, int i);
  964. /* nv40_graph.c */
  965. extern int nv40_graph_init(struct drm_device *);
  966. extern void nv40_graph_takedown(struct drm_device *);
  967. extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
  968. extern int nv40_graph_create_context(struct nouveau_channel *);
  969. extern void nv40_graph_destroy_context(struct nouveau_channel *);
  970. extern int nv40_graph_load_context(struct nouveau_channel *);
  971. extern int nv40_graph_unload_context(struct drm_device *);
  972. extern void nv40_grctx_init(struct nouveau_grctx *);
  973. extern void nv40_graph_set_tile_region(struct drm_device *dev, int i);
  974. /* nv50_graph.c */
  975. extern int nv50_graph_init(struct drm_device *);
  976. extern void nv50_graph_takedown(struct drm_device *);
  977. extern void nv50_graph_fifo_access(struct drm_device *, bool);
  978. extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
  979. extern int nv50_graph_create_context(struct nouveau_channel *);
  980. extern void nv50_graph_destroy_context(struct nouveau_channel *);
  981. extern int nv50_graph_load_context(struct nouveau_channel *);
  982. extern int nv50_graph_unload_context(struct drm_device *);
  983. extern int nv50_grctx_init(struct nouveau_grctx *);
  984. extern void nv50_graph_tlb_flush(struct drm_device *dev);
  985. extern void nv86_graph_tlb_flush(struct drm_device *dev);
  986. /* nvc0_graph.c */
  987. extern int nvc0_graph_init(struct drm_device *);
  988. extern void nvc0_graph_takedown(struct drm_device *);
  989. extern void nvc0_graph_fifo_access(struct drm_device *, bool);
  990. extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *);
  991. extern int nvc0_graph_create_context(struct nouveau_channel *);
  992. extern void nvc0_graph_destroy_context(struct nouveau_channel *);
  993. extern int nvc0_graph_load_context(struct nouveau_channel *);
  994. extern int nvc0_graph_unload_context(struct drm_device *);
  995. /* nv84_crypt.c */
  996. extern int nv84_crypt_init(struct drm_device *dev);
  997. extern void nv84_crypt_fini(struct drm_device *dev);
  998. extern int nv84_crypt_create_context(struct nouveau_channel *);
  999. extern void nv84_crypt_destroy_context(struct nouveau_channel *);
  1000. extern void nv84_crypt_tlb_flush(struct drm_device *dev);
  1001. /* nv04_instmem.c */
  1002. extern int nv04_instmem_init(struct drm_device *);
  1003. extern void nv04_instmem_takedown(struct drm_device *);
  1004. extern int nv04_instmem_suspend(struct drm_device *);
  1005. extern void nv04_instmem_resume(struct drm_device *);
  1006. extern int nv04_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  1007. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  1008. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  1009. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  1010. extern void nv04_instmem_flush(struct drm_device *);
  1011. /* nv50_instmem.c */
  1012. extern int nv50_instmem_init(struct drm_device *);
  1013. extern void nv50_instmem_takedown(struct drm_device *);
  1014. extern int nv50_instmem_suspend(struct drm_device *);
  1015. extern void nv50_instmem_resume(struct drm_device *);
  1016. extern int nv50_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  1017. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  1018. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  1019. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  1020. extern void nv50_instmem_flush(struct drm_device *);
  1021. extern void nv84_instmem_flush(struct drm_device *);
  1022. extern void nv50_vm_flush(struct drm_device *, int engine);
  1023. /* nvc0_instmem.c */
  1024. extern int nvc0_instmem_init(struct drm_device *);
  1025. extern void nvc0_instmem_takedown(struct drm_device *);
  1026. extern int nvc0_instmem_suspend(struct drm_device *);
  1027. extern void nvc0_instmem_resume(struct drm_device *);
  1028. extern int nvc0_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  1029. extern void nvc0_instmem_put(struct nouveau_gpuobj *);
  1030. extern int nvc0_instmem_map(struct nouveau_gpuobj *);
  1031. extern void nvc0_instmem_unmap(struct nouveau_gpuobj *);
  1032. extern void nvc0_instmem_flush(struct drm_device *);
  1033. /* nv04_mc.c */
  1034. extern int nv04_mc_init(struct drm_device *);
  1035. extern void nv04_mc_takedown(struct drm_device *);
  1036. /* nv40_mc.c */
  1037. extern int nv40_mc_init(struct drm_device *);
  1038. extern void nv40_mc_takedown(struct drm_device *);
  1039. /* nv50_mc.c */
  1040. extern int nv50_mc_init(struct drm_device *);
  1041. extern void nv50_mc_takedown(struct drm_device *);
  1042. /* nv04_timer.c */
  1043. extern int nv04_timer_init(struct drm_device *);
  1044. extern uint64_t nv04_timer_read(struct drm_device *);
  1045. extern void nv04_timer_takedown(struct drm_device *);
  1046. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1047. unsigned long arg);
  1048. /* nv04_dac.c */
  1049. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1050. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1051. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1052. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1053. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1054. /* nv04_dfp.c */
  1055. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1056. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1057. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1058. int head, bool dl);
  1059. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1060. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1061. /* nv04_tv.c */
  1062. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1063. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1064. /* nv17_tv.c */
  1065. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1066. /* nv04_display.c */
  1067. extern int nv04_display_early_init(struct drm_device *);
  1068. extern void nv04_display_late_takedown(struct drm_device *);
  1069. extern int nv04_display_create(struct drm_device *);
  1070. extern int nv04_display_init(struct drm_device *);
  1071. extern void nv04_display_destroy(struct drm_device *);
  1072. /* nv04_crtc.c */
  1073. extern int nv04_crtc_create(struct drm_device *, int index);
  1074. /* nouveau_bo.c */
  1075. extern struct ttm_bo_driver nouveau_bo_driver;
  1076. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  1077. int size, int align, uint32_t flags,
  1078. uint32_t tile_mode, uint32_t tile_flags,
  1079. bool no_vm, bool mappable, struct nouveau_bo **);
  1080. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1081. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1082. extern int nouveau_bo_map(struct nouveau_bo *);
  1083. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1084. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1085. uint32_t busy);
  1086. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1087. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1088. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1089. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1090. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1091. /* nouveau_fence.c */
  1092. struct nouveau_fence;
  1093. extern int nouveau_fence_init(struct drm_device *);
  1094. extern void nouveau_fence_fini(struct drm_device *);
  1095. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1096. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1097. extern void nouveau_fence_update(struct nouveau_channel *);
  1098. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1099. bool emit);
  1100. extern int nouveau_fence_emit(struct nouveau_fence *);
  1101. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1102. void (*work)(void *priv, bool signalled),
  1103. void *priv);
  1104. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1105. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1106. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1107. extern int __nouveau_fence_flush(void *obj, void *arg);
  1108. extern void __nouveau_fence_unref(void **obj);
  1109. extern void *__nouveau_fence_ref(void *obj);
  1110. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1111. {
  1112. return __nouveau_fence_signalled(obj, NULL);
  1113. }
  1114. static inline int
  1115. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1116. {
  1117. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1118. }
  1119. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1120. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1121. {
  1122. return __nouveau_fence_flush(obj, NULL);
  1123. }
  1124. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1125. {
  1126. __nouveau_fence_unref((void **)obj);
  1127. }
  1128. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1129. {
  1130. return __nouveau_fence_ref(obj);
  1131. }
  1132. /* nouveau_gem.c */
  1133. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  1134. int size, int align, uint32_t flags,
  1135. uint32_t tile_mode, uint32_t tile_flags,
  1136. bool no_vm, bool mappable, struct nouveau_bo **);
  1137. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1138. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1139. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1140. struct drm_file *);
  1141. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1142. struct drm_file *);
  1143. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1144. struct drm_file *);
  1145. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1146. struct drm_file *);
  1147. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1148. struct drm_file *);
  1149. /* nouveau_display.c */
  1150. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1151. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1152. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1153. struct drm_pending_vblank_event *event);
  1154. int nouveau_finish_page_flip(struct nouveau_channel *,
  1155. struct nouveau_page_flip_state *);
  1156. /* nv10_gpio.c */
  1157. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1158. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1159. /* nv50_gpio.c */
  1160. int nv50_gpio_init(struct drm_device *dev);
  1161. void nv50_gpio_fini(struct drm_device *dev);
  1162. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1163. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1164. int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
  1165. void (*)(void *, int), void *);
  1166. void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
  1167. void (*)(void *, int), void *);
  1168. bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1169. /* nv50_calc. */
  1170. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1171. int *N1, int *M1, int *N2, int *M2, int *P);
  1172. int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
  1173. int clk, int *N, int *fN, int *M, int *P);
  1174. #ifndef ioread32_native
  1175. #ifdef __BIG_ENDIAN
  1176. #define ioread16_native ioread16be
  1177. #define iowrite16_native iowrite16be
  1178. #define ioread32_native ioread32be
  1179. #define iowrite32_native iowrite32be
  1180. #else /* def __BIG_ENDIAN */
  1181. #define ioread16_native ioread16
  1182. #define iowrite16_native iowrite16
  1183. #define ioread32_native ioread32
  1184. #define iowrite32_native iowrite32
  1185. #endif /* def __BIG_ENDIAN else */
  1186. #endif /* !ioread32_native */
  1187. /* channel control reg access */
  1188. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1189. {
  1190. return ioread32_native(chan->user + reg);
  1191. }
  1192. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1193. unsigned reg, u32 val)
  1194. {
  1195. iowrite32_native(val, chan->user + reg);
  1196. }
  1197. /* register access */
  1198. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1199. {
  1200. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1201. return ioread32_native(dev_priv->mmio + reg);
  1202. }
  1203. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1204. {
  1205. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1206. iowrite32_native(val, dev_priv->mmio + reg);
  1207. }
  1208. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1209. {
  1210. u32 tmp = nv_rd32(dev, reg);
  1211. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1212. return tmp;
  1213. }
  1214. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1215. {
  1216. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1217. return ioread8(dev_priv->mmio + reg);
  1218. }
  1219. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1220. {
  1221. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1222. iowrite8(val, dev_priv->mmio + reg);
  1223. }
  1224. #define nv_wait(dev, reg, mask, val) \
  1225. nouveau_wait_until(dev, 2000000000ULL, (reg), (mask), (val))
  1226. /* PRAMIN access */
  1227. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1228. {
  1229. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1230. return ioread32_native(dev_priv->ramin + offset);
  1231. }
  1232. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1233. {
  1234. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1235. iowrite32_native(val, dev_priv->ramin + offset);
  1236. }
  1237. /* object access */
  1238. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1239. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1240. /*
  1241. * Logging
  1242. * Argument d is (struct drm_device *).
  1243. */
  1244. #define NV_PRINTK(level, d, fmt, arg...) \
  1245. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1246. pci_name(d->pdev), ##arg)
  1247. #ifndef NV_DEBUG_NOTRACE
  1248. #define NV_DEBUG(d, fmt, arg...) do { \
  1249. if (drm_debug & DRM_UT_DRIVER) { \
  1250. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1251. __LINE__, ##arg); \
  1252. } \
  1253. } while (0)
  1254. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1255. if (drm_debug & DRM_UT_KMS) { \
  1256. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1257. __LINE__, ##arg); \
  1258. } \
  1259. } while (0)
  1260. #else
  1261. #define NV_DEBUG(d, fmt, arg...) do { \
  1262. if (drm_debug & DRM_UT_DRIVER) \
  1263. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1264. } while (0)
  1265. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1266. if (drm_debug & DRM_UT_KMS) \
  1267. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1268. } while (0)
  1269. #endif
  1270. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1271. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1272. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1273. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1274. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1275. /* nouveau_reg_debug bitmask */
  1276. enum {
  1277. NOUVEAU_REG_DEBUG_MC = 0x1,
  1278. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1279. NOUVEAU_REG_DEBUG_FB = 0x4,
  1280. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1281. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1282. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1283. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1284. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1285. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1286. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1287. };
  1288. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1289. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1290. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1291. } while (0)
  1292. static inline bool
  1293. nv_two_heads(struct drm_device *dev)
  1294. {
  1295. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1296. const int impl = dev->pci_device & 0x0ff0;
  1297. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1298. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1299. return true;
  1300. return false;
  1301. }
  1302. static inline bool
  1303. nv_gf4_disp_arch(struct drm_device *dev)
  1304. {
  1305. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1306. }
  1307. static inline bool
  1308. nv_two_reg_pll(struct drm_device *dev)
  1309. {
  1310. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1311. const int impl = dev->pci_device & 0x0ff0;
  1312. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1313. return true;
  1314. return false;
  1315. }
  1316. static inline bool
  1317. nv_match_device(struct drm_device *dev, unsigned device,
  1318. unsigned sub_vendor, unsigned sub_device)
  1319. {
  1320. return dev->pdev->device == device &&
  1321. dev->pdev->subsystem_vendor == sub_vendor &&
  1322. dev->pdev->subsystem_device == sub_device;
  1323. }
  1324. #define NV_SW 0x0000506e
  1325. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1326. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1327. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1328. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1329. #define NV_SW_YIELD 0x00000080
  1330. #define NV_SW_DMA_VBLSEM 0x0000018c
  1331. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1332. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1333. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1334. #define NV_SW_PAGE_FLIP 0x00000500
  1335. #endif /* __NOUVEAU_DRV_H__ */