mpic.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934
  1. /*
  2. * arch/powerpc/kernel/mpic.c
  3. *
  4. * Driver for interrupt controllers following the OpenPIC standard, the
  5. * common implementation beeing IBM's MPIC. This driver also can deal
  6. * with various broken implementations of this HW.
  7. *
  8. * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
  9. *
  10. * This file is subject to the terms and conditions of the GNU General Public
  11. * License. See the file COPYING in the main directory of this archive
  12. * for more details.
  13. */
  14. #undef DEBUG
  15. #include <linux/config.h>
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/irq.h>
  20. #include <linux/smp.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/pci.h>
  25. #include <asm/ptrace.h>
  26. #include <asm/signal.h>
  27. #include <asm/io.h>
  28. #include <asm/pgtable.h>
  29. #include <asm/irq.h>
  30. #include <asm/machdep.h>
  31. #include <asm/mpic.h>
  32. #include <asm/smp.h>
  33. #ifdef DEBUG
  34. #define DBG(fmt...) printk(fmt)
  35. #else
  36. #define DBG(fmt...)
  37. #endif
  38. static struct mpic *mpics;
  39. static struct mpic *mpic_primary;
  40. static DEFINE_SPINLOCK(mpic_lock);
  41. #ifdef CONFIG_PPC32 /* XXX for now */
  42. #ifdef CONFIG_IRQ_ALL_CPUS
  43. #define distribute_irqs (1)
  44. #else
  45. #define distribute_irqs (0)
  46. #endif
  47. #endif
  48. /*
  49. * Register accessor functions
  50. */
  51. static inline u32 _mpic_read(unsigned int be, volatile u32 __iomem *base,
  52. unsigned int reg)
  53. {
  54. if (be)
  55. return in_be32(base + (reg >> 2));
  56. else
  57. return in_le32(base + (reg >> 2));
  58. }
  59. static inline void _mpic_write(unsigned int be, volatile u32 __iomem *base,
  60. unsigned int reg, u32 value)
  61. {
  62. if (be)
  63. out_be32(base + (reg >> 2), value);
  64. else
  65. out_le32(base + (reg >> 2), value);
  66. }
  67. static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
  68. {
  69. unsigned int be = (mpic->flags & MPIC_BIG_ENDIAN) != 0;
  70. unsigned int offset = MPIC_GREG_IPI_VECTOR_PRI_0 + (ipi * 0x10);
  71. if (mpic->flags & MPIC_BROKEN_IPI)
  72. be = !be;
  73. return _mpic_read(be, mpic->gregs, offset);
  74. }
  75. static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
  76. {
  77. unsigned int offset = MPIC_GREG_IPI_VECTOR_PRI_0 + (ipi * 0x10);
  78. _mpic_write(mpic->flags & MPIC_BIG_ENDIAN, mpic->gregs, offset, value);
  79. }
  80. static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
  81. {
  82. unsigned int cpu = 0;
  83. if (mpic->flags & MPIC_PRIMARY)
  84. cpu = hard_smp_processor_id();
  85. return _mpic_read(mpic->flags & MPIC_BIG_ENDIAN, mpic->cpuregs[cpu], reg);
  86. }
  87. static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
  88. {
  89. unsigned int cpu = 0;
  90. if (mpic->flags & MPIC_PRIMARY)
  91. cpu = hard_smp_processor_id();
  92. _mpic_write(mpic->flags & MPIC_BIG_ENDIAN, mpic->cpuregs[cpu], reg, value);
  93. }
  94. static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
  95. {
  96. unsigned int isu = src_no >> mpic->isu_shift;
  97. unsigned int idx = src_no & mpic->isu_mask;
  98. return _mpic_read(mpic->flags & MPIC_BIG_ENDIAN, mpic->isus[isu],
  99. reg + (idx * MPIC_IRQ_STRIDE));
  100. }
  101. static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
  102. unsigned int reg, u32 value)
  103. {
  104. unsigned int isu = src_no >> mpic->isu_shift;
  105. unsigned int idx = src_no & mpic->isu_mask;
  106. _mpic_write(mpic->flags & MPIC_BIG_ENDIAN, mpic->isus[isu],
  107. reg + (idx * MPIC_IRQ_STRIDE), value);
  108. }
  109. #define mpic_read(b,r) _mpic_read(mpic->flags & MPIC_BIG_ENDIAN,(b),(r))
  110. #define mpic_write(b,r,v) _mpic_write(mpic->flags & MPIC_BIG_ENDIAN,(b),(r),(v))
  111. #define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
  112. #define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
  113. #define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
  114. #define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
  115. #define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
  116. #define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
  117. /*
  118. * Low level utility functions
  119. */
  120. /* Check if we have one of those nice broken MPICs with a flipped endian on
  121. * reads from IPI registers
  122. */
  123. static void __init mpic_test_broken_ipi(struct mpic *mpic)
  124. {
  125. u32 r;
  126. mpic_write(mpic->gregs, MPIC_GREG_IPI_VECTOR_PRI_0, MPIC_VECPRI_MASK);
  127. r = mpic_read(mpic->gregs, MPIC_GREG_IPI_VECTOR_PRI_0);
  128. if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
  129. printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
  130. mpic->flags |= MPIC_BROKEN_IPI;
  131. }
  132. }
  133. #ifdef CONFIG_MPIC_BROKEN_U3
  134. /* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
  135. * to force the edge setting on the MPIC and do the ack workaround.
  136. */
  137. static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source_no)
  138. {
  139. if (source_no >= 128 || !mpic->fixups)
  140. return 0;
  141. return mpic->fixups[source_no].base != NULL;
  142. }
  143. static inline void mpic_apic_end_irq(struct mpic *mpic, unsigned int source_no)
  144. {
  145. struct mpic_irq_fixup *fixup = &mpic->fixups[source_no];
  146. u32 tmp;
  147. spin_lock(&mpic->fixup_lock);
  148. writeb(0x11 + 2 * fixup->irq, fixup->base);
  149. tmp = readl(fixup->base + 2);
  150. writel(tmp | 0x80000000ul, fixup->base + 2);
  151. /* config writes shouldn't be posted but let's be safe ... */
  152. (void)readl(fixup->base + 2);
  153. spin_unlock(&mpic->fixup_lock);
  154. }
  155. static void __init mpic_amd8111_read_irq(struct mpic *mpic, u8 __iomem *devbase)
  156. {
  157. int i, irq;
  158. u32 tmp;
  159. printk(KERN_INFO "mpic: - Workarounds on AMD 8111 @ %p\n", devbase);
  160. for (i=0; i < 24; i++) {
  161. writeb(0x10 + 2*i, devbase + 0xf2);
  162. tmp = readl(devbase + 0xf4);
  163. if ((tmp & 0x1) || !(tmp & 0x20))
  164. continue;
  165. irq = (tmp >> 16) & 0xff;
  166. mpic->fixups[irq].irq = i;
  167. mpic->fixups[irq].base = devbase + 0xf2;
  168. }
  169. }
  170. static void __init mpic_amd8131_read_irq(struct mpic *mpic, u8 __iomem *devbase)
  171. {
  172. int i, irq;
  173. u32 tmp;
  174. printk(KERN_INFO "mpic: - Workarounds on AMD 8131 @ %p\n", devbase);
  175. for (i=0; i < 4; i++) {
  176. writeb(0x10 + 2*i, devbase + 0xba);
  177. tmp = readl(devbase + 0xbc);
  178. if ((tmp & 0x1) || !(tmp & 0x20))
  179. continue;
  180. irq = (tmp >> 16) & 0xff;
  181. mpic->fixups[irq].irq = i;
  182. mpic->fixups[irq].base = devbase + 0xba;
  183. }
  184. }
  185. static void __init mpic_scan_ioapics(struct mpic *mpic)
  186. {
  187. unsigned int devfn;
  188. u8 __iomem *cfgspace;
  189. printk(KERN_INFO "mpic: Setting up IO-APICs workarounds for U3\n");
  190. /* Allocate fixups array */
  191. mpic->fixups = alloc_bootmem(128 * sizeof(struct mpic_irq_fixup));
  192. BUG_ON(mpic->fixups == NULL);
  193. memset(mpic->fixups, 0, 128 * sizeof(struct mpic_irq_fixup));
  194. /* Init spinlock */
  195. spin_lock_init(&mpic->fixup_lock);
  196. /* Map u3 config space. We assume all IO-APICs are on the primary bus
  197. * and slot will never be above "0xf" so we only need to map 32k
  198. */
  199. cfgspace = (unsigned char __iomem *)ioremap(0xf2000000, 0x8000);
  200. BUG_ON(cfgspace == NULL);
  201. /* Now we scan all slots. We do a very quick scan, we read the header type,
  202. * vendor ID and device ID only, that's plenty enough
  203. */
  204. for (devfn = 0; devfn < PCI_DEVFN(0x10,0); devfn ++) {
  205. u8 __iomem *devbase = cfgspace + (devfn << 8);
  206. u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
  207. u32 l = readl(devbase + PCI_VENDOR_ID);
  208. u16 vendor_id, device_id;
  209. int multifunc = 0;
  210. DBG("devfn %x, l: %x\n", devfn, l);
  211. /* If no device, skip */
  212. if (l == 0xffffffff || l == 0x00000000 ||
  213. l == 0x0000ffff || l == 0xffff0000)
  214. goto next;
  215. /* Check if it's a multifunction device (only really used
  216. * to function 0 though
  217. */
  218. multifunc = !!(hdr_type & 0x80);
  219. vendor_id = l & 0xffff;
  220. device_id = (l >> 16) & 0xffff;
  221. /* If a known device, go to fixup setup code */
  222. if (vendor_id == PCI_VENDOR_ID_AMD && device_id == 0x7460)
  223. mpic_amd8111_read_irq(mpic, devbase);
  224. if (vendor_id == PCI_VENDOR_ID_AMD && device_id == 0x7450)
  225. mpic_amd8131_read_irq(mpic, devbase);
  226. next:
  227. /* next device, if function 0 */
  228. if ((PCI_FUNC(devfn) == 0) && !multifunc)
  229. devfn += 7;
  230. }
  231. }
  232. #endif /* CONFIG_MPIC_BROKEN_U3 */
  233. /* Find an mpic associated with a given linux interrupt */
  234. static struct mpic *mpic_find(unsigned int irq, unsigned int *is_ipi)
  235. {
  236. struct mpic *mpic = mpics;
  237. while(mpic) {
  238. /* search IPIs first since they may override the main interrupts */
  239. if (irq >= mpic->ipi_offset && irq < (mpic->ipi_offset + 4)) {
  240. if (is_ipi)
  241. *is_ipi = 1;
  242. return mpic;
  243. }
  244. if (irq >= mpic->irq_offset &&
  245. irq < (mpic->irq_offset + mpic->irq_count)) {
  246. if (is_ipi)
  247. *is_ipi = 0;
  248. return mpic;
  249. }
  250. mpic = mpic -> next;
  251. }
  252. return NULL;
  253. }
  254. /* Convert a cpu mask from logical to physical cpu numbers. */
  255. static inline u32 mpic_physmask(u32 cpumask)
  256. {
  257. int i;
  258. u32 mask = 0;
  259. for (i = 0; i < NR_CPUS; ++i, cpumask >>= 1)
  260. mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
  261. return mask;
  262. }
  263. #ifdef CONFIG_SMP
  264. /* Get the mpic structure from the IPI number */
  265. static inline struct mpic * mpic_from_ipi(unsigned int ipi)
  266. {
  267. return container_of(irq_desc[ipi].handler, struct mpic, hc_ipi);
  268. }
  269. #endif
  270. /* Get the mpic structure from the irq number */
  271. static inline struct mpic * mpic_from_irq(unsigned int irq)
  272. {
  273. return container_of(irq_desc[irq].handler, struct mpic, hc_irq);
  274. }
  275. /* Send an EOI */
  276. static inline void mpic_eoi(struct mpic *mpic)
  277. {
  278. mpic_cpu_write(MPIC_CPU_EOI, 0);
  279. (void)mpic_cpu_read(MPIC_CPU_WHOAMI);
  280. }
  281. #ifdef CONFIG_SMP
  282. static irqreturn_t mpic_ipi_action(int irq, void *dev_id, struct pt_regs *regs)
  283. {
  284. struct mpic *mpic = dev_id;
  285. smp_message_recv(irq - mpic->ipi_offset, regs);
  286. return IRQ_HANDLED;
  287. }
  288. #endif /* CONFIG_SMP */
  289. /*
  290. * Linux descriptor level callbacks
  291. */
  292. static void mpic_enable_irq(unsigned int irq)
  293. {
  294. unsigned int loops = 100000;
  295. struct mpic *mpic = mpic_from_irq(irq);
  296. unsigned int src = irq - mpic->irq_offset;
  297. DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, irq, src);
  298. mpic_irq_write(src, MPIC_IRQ_VECTOR_PRI,
  299. mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) &
  300. ~MPIC_VECPRI_MASK);
  301. /* make sure mask gets to controller before we return to user */
  302. do {
  303. if (!loops--) {
  304. printk(KERN_ERR "mpic_enable_irq timeout\n");
  305. break;
  306. }
  307. } while(mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) & MPIC_VECPRI_MASK);
  308. }
  309. static void mpic_disable_irq(unsigned int irq)
  310. {
  311. unsigned int loops = 100000;
  312. struct mpic *mpic = mpic_from_irq(irq);
  313. unsigned int src = irq - mpic->irq_offset;
  314. DBG("%s: disable_irq: %d (src %d)\n", mpic->name, irq, src);
  315. mpic_irq_write(src, MPIC_IRQ_VECTOR_PRI,
  316. mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) |
  317. MPIC_VECPRI_MASK);
  318. /* make sure mask gets to controller before we return to user */
  319. do {
  320. if (!loops--) {
  321. printk(KERN_ERR "mpic_enable_irq timeout\n");
  322. break;
  323. }
  324. } while(!(mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) & MPIC_VECPRI_MASK));
  325. }
  326. static void mpic_end_irq(unsigned int irq)
  327. {
  328. struct mpic *mpic = mpic_from_irq(irq);
  329. DBG("%s: end_irq: %d\n", mpic->name, irq);
  330. /* We always EOI on end_irq() even for edge interrupts since that
  331. * should only lower the priority, the MPIC should have properly
  332. * latched another edge interrupt coming in anyway
  333. */
  334. #ifdef CONFIG_MPIC_BROKEN_U3
  335. if (mpic->flags & MPIC_BROKEN_U3) {
  336. unsigned int src = irq - mpic->irq_offset;
  337. if (mpic_is_ht_interrupt(mpic, src))
  338. mpic_apic_end_irq(mpic, src);
  339. }
  340. #endif /* CONFIG_MPIC_BROKEN_U3 */
  341. mpic_eoi(mpic);
  342. }
  343. #ifdef CONFIG_SMP
  344. static void mpic_enable_ipi(unsigned int irq)
  345. {
  346. struct mpic *mpic = mpic_from_ipi(irq);
  347. unsigned int src = irq - mpic->ipi_offset;
  348. DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, irq, src);
  349. mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
  350. }
  351. static void mpic_disable_ipi(unsigned int irq)
  352. {
  353. /* NEVER disable an IPI... that's just plain wrong! */
  354. }
  355. static void mpic_end_ipi(unsigned int irq)
  356. {
  357. struct mpic *mpic = mpic_from_ipi(irq);
  358. /*
  359. * IPIs are marked IRQ_PER_CPU. This has the side effect of
  360. * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
  361. * applying to them. We EOI them late to avoid re-entering.
  362. * We mark IPI's with SA_INTERRUPT as they must run with
  363. * irqs disabled.
  364. */
  365. mpic_eoi(mpic);
  366. }
  367. #endif /* CONFIG_SMP */
  368. static void mpic_set_affinity(unsigned int irq, cpumask_t cpumask)
  369. {
  370. struct mpic *mpic = mpic_from_irq(irq);
  371. cpumask_t tmp;
  372. cpus_and(tmp, cpumask, cpu_online_map);
  373. mpic_irq_write(irq - mpic->irq_offset, MPIC_IRQ_DESTINATION,
  374. mpic_physmask(cpus_addr(tmp)[0]));
  375. }
  376. /*
  377. * Exported functions
  378. */
  379. struct mpic * __init mpic_alloc(unsigned long phys_addr,
  380. unsigned int flags,
  381. unsigned int isu_size,
  382. unsigned int irq_offset,
  383. unsigned int irq_count,
  384. unsigned int ipi_offset,
  385. unsigned char *senses,
  386. unsigned int senses_count,
  387. const char *name)
  388. {
  389. struct mpic *mpic;
  390. u32 reg;
  391. const char *vers;
  392. int i;
  393. mpic = alloc_bootmem(sizeof(struct mpic));
  394. if (mpic == NULL)
  395. return NULL;
  396. memset(mpic, 0, sizeof(struct mpic));
  397. mpic->name = name;
  398. mpic->hc_irq.typename = name;
  399. mpic->hc_irq.enable = mpic_enable_irq;
  400. mpic->hc_irq.disable = mpic_disable_irq;
  401. mpic->hc_irq.end = mpic_end_irq;
  402. if (flags & MPIC_PRIMARY)
  403. mpic->hc_irq.set_affinity = mpic_set_affinity;
  404. #ifdef CONFIG_SMP
  405. mpic->hc_ipi.typename = name;
  406. mpic->hc_ipi.enable = mpic_enable_ipi;
  407. mpic->hc_ipi.disable = mpic_disable_ipi;
  408. mpic->hc_ipi.end = mpic_end_ipi;
  409. #endif /* CONFIG_SMP */
  410. mpic->flags = flags;
  411. mpic->isu_size = isu_size;
  412. mpic->irq_offset = irq_offset;
  413. mpic->irq_count = irq_count;
  414. mpic->ipi_offset = ipi_offset;
  415. mpic->num_sources = 0; /* so far */
  416. mpic->senses = senses;
  417. mpic->senses_count = senses_count;
  418. /* Map the global registers */
  419. mpic->gregs = ioremap(phys_addr + MPIC_GREG_BASE, 0x1000);
  420. mpic->tmregs = mpic->gregs + ((MPIC_TIMER_BASE - MPIC_GREG_BASE) >> 2);
  421. BUG_ON(mpic->gregs == NULL);
  422. /* Reset */
  423. if (flags & MPIC_WANTS_RESET) {
  424. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0,
  425. mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0)
  426. | MPIC_GREG_GCONF_RESET);
  427. while( mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0)
  428. & MPIC_GREG_GCONF_RESET)
  429. mb();
  430. }
  431. /* Read feature register, calculate num CPUs and, for non-ISU
  432. * MPICs, num sources as well. On ISU MPICs, sources are counted
  433. * as ISUs are added
  434. */
  435. reg = mpic_read(mpic->gregs, MPIC_GREG_FEATURE_0);
  436. mpic->num_cpus = ((reg & MPIC_GREG_FEATURE_LAST_CPU_MASK)
  437. >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
  438. if (isu_size == 0)
  439. mpic->num_sources = ((reg & MPIC_GREG_FEATURE_LAST_SRC_MASK)
  440. >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
  441. /* Map the per-CPU registers */
  442. for (i = 0; i < mpic->num_cpus; i++) {
  443. mpic->cpuregs[i] = ioremap(phys_addr + MPIC_CPU_BASE +
  444. i * MPIC_CPU_STRIDE, 0x1000);
  445. BUG_ON(mpic->cpuregs[i] == NULL);
  446. }
  447. /* Initialize main ISU if none provided */
  448. if (mpic->isu_size == 0) {
  449. mpic->isu_size = mpic->num_sources;
  450. mpic->isus[0] = ioremap(phys_addr + MPIC_IRQ_BASE,
  451. MPIC_IRQ_STRIDE * mpic->isu_size);
  452. BUG_ON(mpic->isus[0] == NULL);
  453. }
  454. mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
  455. mpic->isu_mask = (1 << mpic->isu_shift) - 1;
  456. /* Display version */
  457. switch (reg & MPIC_GREG_FEATURE_VERSION_MASK) {
  458. case 1:
  459. vers = "1.0";
  460. break;
  461. case 2:
  462. vers = "1.2";
  463. break;
  464. case 3:
  465. vers = "1.3";
  466. break;
  467. default:
  468. vers = "<unknown>";
  469. break;
  470. }
  471. printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %lx, max %d CPUs\n",
  472. name, vers, phys_addr, mpic->num_cpus);
  473. printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n", mpic->isu_size,
  474. mpic->isu_shift, mpic->isu_mask);
  475. mpic->next = mpics;
  476. mpics = mpic;
  477. if (flags & MPIC_PRIMARY)
  478. mpic_primary = mpic;
  479. return mpic;
  480. }
  481. void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
  482. unsigned long phys_addr)
  483. {
  484. unsigned int isu_first = isu_num * mpic->isu_size;
  485. BUG_ON(isu_num >= MPIC_MAX_ISU);
  486. mpic->isus[isu_num] = ioremap(phys_addr, MPIC_IRQ_STRIDE * mpic->isu_size);
  487. if ((isu_first + mpic->isu_size) > mpic->num_sources)
  488. mpic->num_sources = isu_first + mpic->isu_size;
  489. }
  490. void __init mpic_setup_cascade(unsigned int irq, mpic_cascade_t handler,
  491. void *data)
  492. {
  493. struct mpic *mpic = mpic_find(irq, NULL);
  494. unsigned long flags;
  495. /* Synchronization here is a bit dodgy, so don't try to replace cascade
  496. * interrupts on the fly too often ... but normally it's set up at boot.
  497. */
  498. spin_lock_irqsave(&mpic_lock, flags);
  499. if (mpic->cascade)
  500. mpic_disable_irq(mpic->cascade_vec + mpic->irq_offset);
  501. mpic->cascade = NULL;
  502. wmb();
  503. mpic->cascade_vec = irq - mpic->irq_offset;
  504. mpic->cascade_data = data;
  505. wmb();
  506. mpic->cascade = handler;
  507. mpic_enable_irq(irq);
  508. spin_unlock_irqrestore(&mpic_lock, flags);
  509. }
  510. void __init mpic_init(struct mpic *mpic)
  511. {
  512. int i;
  513. BUG_ON(mpic->num_sources == 0);
  514. printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
  515. /* Set current processor priority to max */
  516. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0xf);
  517. /* Initialize timers: just disable them all */
  518. for (i = 0; i < 4; i++) {
  519. mpic_write(mpic->tmregs,
  520. i * MPIC_TIMER_STRIDE + MPIC_TIMER_DESTINATION, 0);
  521. mpic_write(mpic->tmregs,
  522. i * MPIC_TIMER_STRIDE + MPIC_TIMER_VECTOR_PRI,
  523. MPIC_VECPRI_MASK |
  524. (MPIC_VEC_TIMER_0 + i));
  525. }
  526. /* Initialize IPIs to our reserved vectors and mark them disabled for now */
  527. mpic_test_broken_ipi(mpic);
  528. for (i = 0; i < 4; i++) {
  529. mpic_ipi_write(i,
  530. MPIC_VECPRI_MASK |
  531. (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
  532. (MPIC_VEC_IPI_0 + i));
  533. #ifdef CONFIG_SMP
  534. if (!(mpic->flags & MPIC_PRIMARY))
  535. continue;
  536. irq_desc[mpic->ipi_offset+i].status |= IRQ_PER_CPU;
  537. irq_desc[mpic->ipi_offset+i].handler = &mpic->hc_ipi;
  538. #endif /* CONFIG_SMP */
  539. }
  540. /* Initialize interrupt sources */
  541. if (mpic->irq_count == 0)
  542. mpic->irq_count = mpic->num_sources;
  543. #ifdef CONFIG_MPIC_BROKEN_U3
  544. /* Do the ioapic fixups on U3 broken mpic */
  545. DBG("MPIC flags: %x\n", mpic->flags);
  546. if ((mpic->flags & MPIC_BROKEN_U3) && (mpic->flags & MPIC_PRIMARY))
  547. mpic_scan_ioapics(mpic);
  548. #endif /* CONFIG_MPIC_BROKEN_U3 */
  549. for (i = 0; i < mpic->num_sources; i++) {
  550. /* start with vector = source number, and masked */
  551. u32 vecpri = MPIC_VECPRI_MASK | i | (8 << MPIC_VECPRI_PRIORITY_SHIFT);
  552. int level = 0;
  553. /* if it's an IPI, we skip it */
  554. if ((mpic->irq_offset + i) >= (mpic->ipi_offset + i) &&
  555. (mpic->irq_offset + i) < (mpic->ipi_offset + i + 4))
  556. continue;
  557. /* do senses munging */
  558. if (mpic->senses && i < mpic->senses_count) {
  559. if (mpic->senses[i] & IRQ_SENSE_LEVEL)
  560. vecpri |= MPIC_VECPRI_SENSE_LEVEL;
  561. if (mpic->senses[i] & IRQ_POLARITY_POSITIVE)
  562. vecpri |= MPIC_VECPRI_POLARITY_POSITIVE;
  563. } else
  564. vecpri |= MPIC_VECPRI_SENSE_LEVEL;
  565. /* remember if it was a level interrupts */
  566. level = (vecpri & MPIC_VECPRI_SENSE_LEVEL);
  567. /* deal with broken U3 */
  568. if (mpic->flags & MPIC_BROKEN_U3) {
  569. #ifdef CONFIG_MPIC_BROKEN_U3
  570. if (mpic_is_ht_interrupt(mpic, i)) {
  571. vecpri &= ~(MPIC_VECPRI_SENSE_MASK |
  572. MPIC_VECPRI_POLARITY_MASK);
  573. vecpri |= MPIC_VECPRI_POLARITY_POSITIVE;
  574. }
  575. #else
  576. printk(KERN_ERR "mpic: BROKEN_U3 set, but CONFIG doesn't match\n");
  577. #endif
  578. }
  579. DBG("setup source %d, vecpri: %08x, level: %d\n", i, vecpri,
  580. (level != 0));
  581. /* init hw */
  582. mpic_irq_write(i, MPIC_IRQ_VECTOR_PRI, vecpri);
  583. mpic_irq_write(i, MPIC_IRQ_DESTINATION,
  584. 1 << hard_smp_processor_id());
  585. /* init linux descriptors */
  586. if (i < mpic->irq_count) {
  587. irq_desc[mpic->irq_offset+i].status = level ? IRQ_LEVEL : 0;
  588. irq_desc[mpic->irq_offset+i].handler = &mpic->hc_irq;
  589. }
  590. }
  591. /* Init spurrious vector */
  592. mpic_write(mpic->gregs, MPIC_GREG_SPURIOUS, MPIC_VEC_SPURRIOUS);
  593. /* Disable 8259 passthrough */
  594. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0,
  595. mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0)
  596. | MPIC_GREG_GCONF_8259_PTHROU_DIS);
  597. /* Set current processor priority to 0 */
  598. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0);
  599. }
  600. void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
  601. {
  602. int is_ipi;
  603. struct mpic *mpic = mpic_find(irq, &is_ipi);
  604. unsigned long flags;
  605. u32 reg;
  606. spin_lock_irqsave(&mpic_lock, flags);
  607. if (is_ipi) {
  608. reg = mpic_ipi_read(irq - mpic->ipi_offset) &
  609. ~MPIC_VECPRI_PRIORITY_MASK;
  610. mpic_ipi_write(irq - mpic->ipi_offset,
  611. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  612. } else {
  613. reg = mpic_irq_read(irq - mpic->irq_offset,MPIC_IRQ_VECTOR_PRI)
  614. & ~MPIC_VECPRI_PRIORITY_MASK;
  615. mpic_irq_write(irq - mpic->irq_offset, MPIC_IRQ_VECTOR_PRI,
  616. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  617. }
  618. spin_unlock_irqrestore(&mpic_lock, flags);
  619. }
  620. unsigned int mpic_irq_get_priority(unsigned int irq)
  621. {
  622. int is_ipi;
  623. struct mpic *mpic = mpic_find(irq, &is_ipi);
  624. unsigned long flags;
  625. u32 reg;
  626. spin_lock_irqsave(&mpic_lock, flags);
  627. if (is_ipi)
  628. reg = mpic_ipi_read(irq - mpic->ipi_offset);
  629. else
  630. reg = mpic_irq_read(irq - mpic->irq_offset, MPIC_IRQ_VECTOR_PRI);
  631. spin_unlock_irqrestore(&mpic_lock, flags);
  632. return (reg & MPIC_VECPRI_PRIORITY_MASK) >> MPIC_VECPRI_PRIORITY_SHIFT;
  633. }
  634. void mpic_setup_this_cpu(void)
  635. {
  636. #ifdef CONFIG_SMP
  637. struct mpic *mpic = mpic_primary;
  638. unsigned long flags;
  639. u32 msk = 1 << hard_smp_processor_id();
  640. unsigned int i;
  641. BUG_ON(mpic == NULL);
  642. DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  643. spin_lock_irqsave(&mpic_lock, flags);
  644. /* let the mpic know we want intrs. default affinity is 0xffffffff
  645. * until changed via /proc. That's how it's done on x86. If we want
  646. * it differently, then we should make sure we also change the default
  647. * values of irq_affinity in irq.c.
  648. */
  649. if (distribute_irqs) {
  650. for (i = 0; i < mpic->num_sources ; i++)
  651. mpic_irq_write(i, MPIC_IRQ_DESTINATION,
  652. mpic_irq_read(i, MPIC_IRQ_DESTINATION) | msk);
  653. }
  654. /* Set current processor priority to 0 */
  655. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0);
  656. spin_unlock_irqrestore(&mpic_lock, flags);
  657. #endif /* CONFIG_SMP */
  658. }
  659. int mpic_cpu_get_priority(void)
  660. {
  661. struct mpic *mpic = mpic_primary;
  662. return mpic_cpu_read(MPIC_CPU_CURRENT_TASK_PRI);
  663. }
  664. void mpic_cpu_set_priority(int prio)
  665. {
  666. struct mpic *mpic = mpic_primary;
  667. prio &= MPIC_CPU_TASKPRI_MASK;
  668. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, prio);
  669. }
  670. /*
  671. * XXX: someone who knows mpic should check this.
  672. * do we need to eoi the ipi including for kexec cpu here (see xics comments)?
  673. * or can we reset the mpic in the new kernel?
  674. */
  675. void mpic_teardown_this_cpu(int secondary)
  676. {
  677. struct mpic *mpic = mpic_primary;
  678. unsigned long flags;
  679. u32 msk = 1 << hard_smp_processor_id();
  680. unsigned int i;
  681. BUG_ON(mpic == NULL);
  682. DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  683. spin_lock_irqsave(&mpic_lock, flags);
  684. /* let the mpic know we don't want intrs. */
  685. for (i = 0; i < mpic->num_sources ; i++)
  686. mpic_irq_write(i, MPIC_IRQ_DESTINATION,
  687. mpic_irq_read(i, MPIC_IRQ_DESTINATION) & ~msk);
  688. /* Set current processor priority to max */
  689. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0xf);
  690. spin_unlock_irqrestore(&mpic_lock, flags);
  691. }
  692. void mpic_send_ipi(unsigned int ipi_no, unsigned int cpu_mask)
  693. {
  694. struct mpic *mpic = mpic_primary;
  695. BUG_ON(mpic == NULL);
  696. DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, ipi_no);
  697. mpic_cpu_write(MPIC_CPU_IPI_DISPATCH_0 + ipi_no * 0x10,
  698. mpic_physmask(cpu_mask & cpus_addr(cpu_online_map)[0]));
  699. }
  700. int mpic_get_one_irq(struct mpic *mpic, struct pt_regs *regs)
  701. {
  702. u32 irq;
  703. irq = mpic_cpu_read(MPIC_CPU_INTACK) & MPIC_VECPRI_VECTOR_MASK;
  704. DBG("%s: get_one_irq(): %d\n", mpic->name, irq);
  705. if (mpic->cascade && irq == mpic->cascade_vec) {
  706. DBG("%s: cascading ...\n", mpic->name);
  707. irq = mpic->cascade(regs, mpic->cascade_data);
  708. mpic_eoi(mpic);
  709. return irq;
  710. }
  711. if (unlikely(irq == MPIC_VEC_SPURRIOUS))
  712. return -1;
  713. if (irq < MPIC_VEC_IPI_0)
  714. return irq + mpic->irq_offset;
  715. DBG("%s: ipi %d !\n", mpic->name, irq - MPIC_VEC_IPI_0);
  716. return irq - MPIC_VEC_IPI_0 + mpic->ipi_offset;
  717. }
  718. int mpic_get_irq(struct pt_regs *regs)
  719. {
  720. struct mpic *mpic = mpic_primary;
  721. BUG_ON(mpic == NULL);
  722. return mpic_get_one_irq(mpic, regs);
  723. }
  724. #ifdef CONFIG_SMP
  725. void mpic_request_ipis(void)
  726. {
  727. struct mpic *mpic = mpic_primary;
  728. BUG_ON(mpic == NULL);
  729. printk("requesting IPIs ... \n");
  730. /* IPIs are marked SA_INTERRUPT as they must run with irqs disabled */
  731. request_irq(mpic->ipi_offset+0, mpic_ipi_action, SA_INTERRUPT,
  732. "IPI0 (call function)", mpic);
  733. request_irq(mpic->ipi_offset+1, mpic_ipi_action, SA_INTERRUPT,
  734. "IPI1 (reschedule)", mpic);
  735. request_irq(mpic->ipi_offset+2, mpic_ipi_action, SA_INTERRUPT,
  736. "IPI2 (unused)", mpic);
  737. request_irq(mpic->ipi_offset+3, mpic_ipi_action, SA_INTERRUPT,
  738. "IPI3 (debugger break)", mpic);
  739. printk("IPIs requested... \n");
  740. }
  741. void smp_mpic_message_pass(int target, int msg)
  742. {
  743. /* make sure we're sending something that translates to an IPI */
  744. if ((unsigned int)msg > 3) {
  745. printk("SMP %d: smp_message_pass: unknown msg %d\n",
  746. smp_processor_id(), msg);
  747. return;
  748. }
  749. switch (target) {
  750. case MSG_ALL:
  751. mpic_send_ipi(msg, 0xffffffff);
  752. break;
  753. case MSG_ALL_BUT_SELF:
  754. mpic_send_ipi(msg, 0xffffffff & ~(1 << smp_processor_id()));
  755. break;
  756. default:
  757. mpic_send_ipi(msg, 1 << target);
  758. break;
  759. }
  760. }
  761. #endif /* CONFIG_SMP */