dss.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/export.h>
  26. #include <linux/err.h>
  27. #include <linux/delay.h>
  28. #include <linux/seq_file.h>
  29. #include <linux/clk.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <video/omapdss.h>
  33. #include <plat/cpu.h>
  34. #include <plat/clock.h>
  35. #include "dss.h"
  36. #include "dss_features.h"
  37. #define DSS_SZ_REGS SZ_512
  38. struct dss_reg {
  39. u16 idx;
  40. };
  41. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  42. #define DSS_REVISION DSS_REG(0x0000)
  43. #define DSS_SYSCONFIG DSS_REG(0x0010)
  44. #define DSS_SYSSTATUS DSS_REG(0x0014)
  45. #define DSS_CONTROL DSS_REG(0x0040)
  46. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  47. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  48. #define DSS_SDI_STATUS DSS_REG(0x005C)
  49. #define REG_GET(idx, start, end) \
  50. FLD_GET(dss_read_reg(idx), start, end)
  51. #define REG_FLD_MOD(idx, val, start, end) \
  52. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  53. static int dss_runtime_get(void);
  54. static void dss_runtime_put(void);
  55. static struct {
  56. struct platform_device *pdev;
  57. void __iomem *base;
  58. struct clk *dpll4_m4_ck;
  59. struct clk *dss_clk;
  60. unsigned long cache_req_pck;
  61. unsigned long cache_prate;
  62. struct dss_clock_info cache_dss_cinfo;
  63. struct dispc_clock_info cache_dispc_cinfo;
  64. enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  65. enum omap_dss_clk_source dispc_clk_source;
  66. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  67. bool ctx_valid;
  68. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  69. } dss;
  70. static const char * const dss_generic_clk_source_names[] = {
  71. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  72. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  73. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  74. };
  75. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  76. {
  77. __raw_writel(val, dss.base + idx.idx);
  78. }
  79. static inline u32 dss_read_reg(const struct dss_reg idx)
  80. {
  81. return __raw_readl(dss.base + idx.idx);
  82. }
  83. #define SR(reg) \
  84. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  85. #define RR(reg) \
  86. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  87. static void dss_save_context(void)
  88. {
  89. DSSDBG("dss_save_context\n");
  90. SR(CONTROL);
  91. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  92. OMAP_DISPLAY_TYPE_SDI) {
  93. SR(SDI_CONTROL);
  94. SR(PLL_CONTROL);
  95. }
  96. dss.ctx_valid = true;
  97. DSSDBG("context saved\n");
  98. }
  99. static void dss_restore_context(void)
  100. {
  101. DSSDBG("dss_restore_context\n");
  102. if (!dss.ctx_valid)
  103. return;
  104. RR(CONTROL);
  105. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  106. OMAP_DISPLAY_TYPE_SDI) {
  107. RR(SDI_CONTROL);
  108. RR(PLL_CONTROL);
  109. }
  110. DSSDBG("context restored\n");
  111. }
  112. #undef SR
  113. #undef RR
  114. void dss_sdi_init(u8 datapairs)
  115. {
  116. u32 l;
  117. BUG_ON(datapairs > 3 || datapairs < 1);
  118. l = dss_read_reg(DSS_SDI_CONTROL);
  119. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  120. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  121. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  122. dss_write_reg(DSS_SDI_CONTROL, l);
  123. l = dss_read_reg(DSS_PLL_CONTROL);
  124. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  125. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  126. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  127. dss_write_reg(DSS_PLL_CONTROL, l);
  128. }
  129. int dss_sdi_enable(void)
  130. {
  131. unsigned long timeout;
  132. dispc_pck_free_enable(1);
  133. /* Reset SDI PLL */
  134. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  135. udelay(1); /* wait 2x PCLK */
  136. /* Lock SDI PLL */
  137. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  138. /* Waiting for PLL lock request to complete */
  139. timeout = jiffies + msecs_to_jiffies(500);
  140. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  141. if (time_after_eq(jiffies, timeout)) {
  142. DSSERR("PLL lock request timed out\n");
  143. goto err1;
  144. }
  145. }
  146. /* Clearing PLL_GO bit */
  147. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  148. /* Waiting for PLL to lock */
  149. timeout = jiffies + msecs_to_jiffies(500);
  150. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  151. if (time_after_eq(jiffies, timeout)) {
  152. DSSERR("PLL lock timed out\n");
  153. goto err1;
  154. }
  155. }
  156. dispc_lcd_enable_signal(1);
  157. /* Waiting for SDI reset to complete */
  158. timeout = jiffies + msecs_to_jiffies(500);
  159. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  160. if (time_after_eq(jiffies, timeout)) {
  161. DSSERR("SDI reset timed out\n");
  162. goto err2;
  163. }
  164. }
  165. return 0;
  166. err2:
  167. dispc_lcd_enable_signal(0);
  168. err1:
  169. /* Reset SDI PLL */
  170. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  171. dispc_pck_free_enable(0);
  172. return -ETIMEDOUT;
  173. }
  174. void dss_sdi_disable(void)
  175. {
  176. dispc_lcd_enable_signal(0);
  177. dispc_pck_free_enable(0);
  178. /* Reset SDI PLL */
  179. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  180. }
  181. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  182. {
  183. return dss_generic_clk_source_names[clk_src];
  184. }
  185. void dss_dump_clocks(struct seq_file *s)
  186. {
  187. unsigned long dpll4_ck_rate;
  188. unsigned long dpll4_m4_ck_rate;
  189. const char *fclk_name, *fclk_real_name;
  190. unsigned long fclk_rate;
  191. if (dss_runtime_get())
  192. return;
  193. seq_printf(s, "- DSS -\n");
  194. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  195. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  196. fclk_rate = clk_get_rate(dss.dss_clk);
  197. if (dss.dpll4_m4_ck) {
  198. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  199. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  200. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  201. if (cpu_is_omap3630() || cpu_is_omap44xx())
  202. seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
  203. fclk_name, fclk_real_name,
  204. dpll4_ck_rate,
  205. dpll4_ck_rate / dpll4_m4_ck_rate,
  206. fclk_rate);
  207. else
  208. seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
  209. fclk_name, fclk_real_name,
  210. dpll4_ck_rate,
  211. dpll4_ck_rate / dpll4_m4_ck_rate,
  212. fclk_rate);
  213. } else {
  214. seq_printf(s, "%s (%s) = %lu\n",
  215. fclk_name, fclk_real_name,
  216. fclk_rate);
  217. }
  218. dss_runtime_put();
  219. }
  220. static void dss_dump_regs(struct seq_file *s)
  221. {
  222. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  223. if (dss_runtime_get())
  224. return;
  225. DUMPREG(DSS_REVISION);
  226. DUMPREG(DSS_SYSCONFIG);
  227. DUMPREG(DSS_SYSSTATUS);
  228. DUMPREG(DSS_CONTROL);
  229. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  230. OMAP_DISPLAY_TYPE_SDI) {
  231. DUMPREG(DSS_SDI_CONTROL);
  232. DUMPREG(DSS_PLL_CONTROL);
  233. DUMPREG(DSS_SDI_STATUS);
  234. }
  235. dss_runtime_put();
  236. #undef DUMPREG
  237. }
  238. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  239. {
  240. struct platform_device *dsidev;
  241. int b;
  242. u8 start, end;
  243. switch (clk_src) {
  244. case OMAP_DSS_CLK_SRC_FCK:
  245. b = 0;
  246. break;
  247. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  248. b = 1;
  249. dsidev = dsi_get_dsidev_from_id(0);
  250. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  251. break;
  252. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  253. b = 2;
  254. dsidev = dsi_get_dsidev_from_id(1);
  255. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  256. break;
  257. default:
  258. BUG();
  259. }
  260. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  261. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  262. dss.dispc_clk_source = clk_src;
  263. }
  264. void dss_select_dsi_clk_source(int dsi_module,
  265. enum omap_dss_clk_source clk_src)
  266. {
  267. struct platform_device *dsidev;
  268. int b, pos;
  269. switch (clk_src) {
  270. case OMAP_DSS_CLK_SRC_FCK:
  271. b = 0;
  272. break;
  273. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  274. BUG_ON(dsi_module != 0);
  275. b = 1;
  276. dsidev = dsi_get_dsidev_from_id(0);
  277. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  278. break;
  279. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
  280. BUG_ON(dsi_module != 1);
  281. b = 1;
  282. dsidev = dsi_get_dsidev_from_id(1);
  283. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  284. break;
  285. default:
  286. BUG();
  287. }
  288. pos = dsi_module == 0 ? 1 : 10;
  289. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
  290. dss.dsi_clk_source[dsi_module] = clk_src;
  291. }
  292. void dss_select_lcd_clk_source(enum omap_channel channel,
  293. enum omap_dss_clk_source clk_src)
  294. {
  295. struct platform_device *dsidev;
  296. int b, ix, pos;
  297. if (!dss_has_feature(FEAT_LCD_CLK_SRC))
  298. return;
  299. switch (clk_src) {
  300. case OMAP_DSS_CLK_SRC_FCK:
  301. b = 0;
  302. break;
  303. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  304. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  305. b = 1;
  306. dsidev = dsi_get_dsidev_from_id(0);
  307. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  308. break;
  309. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  310. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2);
  311. b = 1;
  312. dsidev = dsi_get_dsidev_from_id(1);
  313. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  314. break;
  315. default:
  316. BUG();
  317. }
  318. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 12;
  319. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  320. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  321. dss.lcd_clk_source[ix] = clk_src;
  322. }
  323. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  324. {
  325. return dss.dispc_clk_source;
  326. }
  327. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  328. {
  329. return dss.dsi_clk_source[dsi_module];
  330. }
  331. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  332. {
  333. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  334. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  335. return dss.lcd_clk_source[ix];
  336. } else {
  337. /* LCD_CLK source is the same as DISPC_FCLK source for
  338. * OMAP2 and OMAP3 */
  339. return dss.dispc_clk_source;
  340. }
  341. }
  342. /* calculate clock rates using dividers in cinfo */
  343. int dss_calc_clock_rates(struct dss_clock_info *cinfo)
  344. {
  345. if (dss.dpll4_m4_ck) {
  346. unsigned long prate;
  347. u16 fck_div_max = 16;
  348. if (cpu_is_omap3630() || cpu_is_omap44xx())
  349. fck_div_max = 32;
  350. if (cinfo->fck_div > fck_div_max || cinfo->fck_div == 0)
  351. return -EINVAL;
  352. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  353. cinfo->fck = prate / cinfo->fck_div;
  354. } else {
  355. if (cinfo->fck_div != 0)
  356. return -EINVAL;
  357. cinfo->fck = clk_get_rate(dss.dss_clk);
  358. }
  359. return 0;
  360. }
  361. int dss_set_clock_div(struct dss_clock_info *cinfo)
  362. {
  363. if (dss.dpll4_m4_ck) {
  364. unsigned long prate;
  365. int r;
  366. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  367. DSSDBG("dpll4_m4 = %ld\n", prate);
  368. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  369. if (r)
  370. return r;
  371. } else {
  372. if (cinfo->fck_div != 0)
  373. return -EINVAL;
  374. }
  375. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  376. return 0;
  377. }
  378. int dss_get_clock_div(struct dss_clock_info *cinfo)
  379. {
  380. cinfo->fck = clk_get_rate(dss.dss_clk);
  381. if (dss.dpll4_m4_ck) {
  382. unsigned long prate;
  383. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  384. if (cpu_is_omap3630() || cpu_is_omap44xx())
  385. cinfo->fck_div = prate / (cinfo->fck);
  386. else
  387. cinfo->fck_div = prate / (cinfo->fck / 2);
  388. } else {
  389. cinfo->fck_div = 0;
  390. }
  391. return 0;
  392. }
  393. unsigned long dss_get_dpll4_rate(void)
  394. {
  395. if (dss.dpll4_m4_ck)
  396. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  397. else
  398. return 0;
  399. }
  400. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  401. struct dss_clock_info *dss_cinfo,
  402. struct dispc_clock_info *dispc_cinfo)
  403. {
  404. unsigned long prate;
  405. struct dss_clock_info best_dss;
  406. struct dispc_clock_info best_dispc;
  407. unsigned long fck, max_dss_fck;
  408. u16 fck_div, fck_div_max = 16;
  409. int match = 0;
  410. int min_fck_per_pck;
  411. prate = dss_get_dpll4_rate();
  412. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  413. fck = clk_get_rate(dss.dss_clk);
  414. if (req_pck == dss.cache_req_pck &&
  415. ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
  416. dss.cache_dss_cinfo.fck == fck)) {
  417. DSSDBG("dispc clock info found from cache.\n");
  418. *dss_cinfo = dss.cache_dss_cinfo;
  419. *dispc_cinfo = dss.cache_dispc_cinfo;
  420. return 0;
  421. }
  422. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  423. if (min_fck_per_pck &&
  424. req_pck * min_fck_per_pck > max_dss_fck) {
  425. DSSERR("Requested pixel clock not possible with the current "
  426. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  427. "the constraint off.\n");
  428. min_fck_per_pck = 0;
  429. }
  430. retry:
  431. memset(&best_dss, 0, sizeof(best_dss));
  432. memset(&best_dispc, 0, sizeof(best_dispc));
  433. if (dss.dpll4_m4_ck == NULL) {
  434. struct dispc_clock_info cur_dispc;
  435. /* XXX can we change the clock on omap2? */
  436. fck = clk_get_rate(dss.dss_clk);
  437. fck_div = 1;
  438. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  439. match = 1;
  440. best_dss.fck = fck;
  441. best_dss.fck_div = fck_div;
  442. best_dispc = cur_dispc;
  443. goto found;
  444. } else {
  445. if (cpu_is_omap3630() || cpu_is_omap44xx())
  446. fck_div_max = 32;
  447. for (fck_div = fck_div_max; fck_div > 0; --fck_div) {
  448. struct dispc_clock_info cur_dispc;
  449. if (fck_div_max == 32)
  450. fck = prate / fck_div;
  451. else
  452. fck = prate / fck_div * 2;
  453. if (fck > max_dss_fck)
  454. continue;
  455. if (min_fck_per_pck &&
  456. fck < req_pck * min_fck_per_pck)
  457. continue;
  458. match = 1;
  459. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  460. if (abs(cur_dispc.pck - req_pck) <
  461. abs(best_dispc.pck - req_pck)) {
  462. best_dss.fck = fck;
  463. best_dss.fck_div = fck_div;
  464. best_dispc = cur_dispc;
  465. if (cur_dispc.pck == req_pck)
  466. goto found;
  467. }
  468. }
  469. }
  470. found:
  471. if (!match) {
  472. if (min_fck_per_pck) {
  473. DSSERR("Could not find suitable clock settings.\n"
  474. "Turning FCK/PCK constraint off and"
  475. "trying again.\n");
  476. min_fck_per_pck = 0;
  477. goto retry;
  478. }
  479. DSSERR("Could not find suitable clock settings.\n");
  480. return -EINVAL;
  481. }
  482. if (dss_cinfo)
  483. *dss_cinfo = best_dss;
  484. if (dispc_cinfo)
  485. *dispc_cinfo = best_dispc;
  486. dss.cache_req_pck = req_pck;
  487. dss.cache_prate = prate;
  488. dss.cache_dss_cinfo = best_dss;
  489. dss.cache_dispc_cinfo = best_dispc;
  490. return 0;
  491. }
  492. void dss_set_venc_output(enum omap_dss_venc_type type)
  493. {
  494. int l = 0;
  495. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  496. l = 0;
  497. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  498. l = 1;
  499. else
  500. BUG();
  501. /* venc out selection. 0 = comp, 1 = svideo */
  502. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  503. }
  504. void dss_set_dac_pwrdn_bgz(bool enable)
  505. {
  506. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  507. }
  508. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select hdmi)
  509. {
  510. REG_FLD_MOD(DSS_CONTROL, hdmi, 15, 15); /* VENC_HDMI_SWITCH */
  511. }
  512. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
  513. {
  514. enum omap_display_type displays;
  515. displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  516. if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
  517. return DSS_VENC_TV_CLK;
  518. return REG_GET(DSS_CONTROL, 15, 15);
  519. }
  520. static int dss_get_clocks(void)
  521. {
  522. struct clk *clk;
  523. int r;
  524. clk = clk_get(&dss.pdev->dev, "fck");
  525. if (IS_ERR(clk)) {
  526. DSSERR("can't get clock fck\n");
  527. r = PTR_ERR(clk);
  528. goto err;
  529. }
  530. dss.dss_clk = clk;
  531. if (cpu_is_omap34xx()) {
  532. clk = clk_get(NULL, "dpll4_m4_ck");
  533. if (IS_ERR(clk)) {
  534. DSSERR("Failed to get dpll4_m4_ck\n");
  535. r = PTR_ERR(clk);
  536. goto err;
  537. }
  538. } else if (cpu_is_omap44xx()) {
  539. clk = clk_get(NULL, "dpll_per_m5x2_ck");
  540. if (IS_ERR(clk)) {
  541. DSSERR("Failed to get dpll_per_m5x2_ck\n");
  542. r = PTR_ERR(clk);
  543. goto err;
  544. }
  545. } else { /* omap24xx */
  546. clk = NULL;
  547. }
  548. dss.dpll4_m4_ck = clk;
  549. return 0;
  550. err:
  551. if (dss.dss_clk)
  552. clk_put(dss.dss_clk);
  553. if (dss.dpll4_m4_ck)
  554. clk_put(dss.dpll4_m4_ck);
  555. return r;
  556. }
  557. static void dss_put_clocks(void)
  558. {
  559. if (dss.dpll4_m4_ck)
  560. clk_put(dss.dpll4_m4_ck);
  561. clk_put(dss.dss_clk);
  562. }
  563. static int dss_runtime_get(void)
  564. {
  565. int r;
  566. DSSDBG("dss_runtime_get\n");
  567. r = pm_runtime_get_sync(&dss.pdev->dev);
  568. WARN_ON(r < 0);
  569. return r < 0 ? r : 0;
  570. }
  571. static void dss_runtime_put(void)
  572. {
  573. int r;
  574. DSSDBG("dss_runtime_put\n");
  575. r = pm_runtime_put_sync(&dss.pdev->dev);
  576. WARN_ON(r < 0);
  577. }
  578. /* DEBUGFS */
  579. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  580. void dss_debug_dump_clocks(struct seq_file *s)
  581. {
  582. dss_dump_clocks(s);
  583. dispc_dump_clocks(s);
  584. #ifdef CONFIG_OMAP2_DSS_DSI
  585. dsi_dump_clocks(s);
  586. #endif
  587. }
  588. #endif
  589. /* DSS HW IP initialisation */
  590. static int omap_dsshw_probe(struct platform_device *pdev)
  591. {
  592. struct resource *dss_mem;
  593. u32 rev;
  594. int r;
  595. dss.pdev = pdev;
  596. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  597. if (!dss_mem) {
  598. DSSERR("can't get IORESOURCE_MEM DSS\n");
  599. return -EINVAL;
  600. }
  601. dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
  602. resource_size(dss_mem));
  603. if (!dss.base) {
  604. DSSERR("can't ioremap DSS\n");
  605. return -ENOMEM;
  606. }
  607. r = dss_get_clocks();
  608. if (r)
  609. return r;
  610. pm_runtime_enable(&pdev->dev);
  611. r = dss_runtime_get();
  612. if (r)
  613. goto err_runtime_get;
  614. /* Select DPLL */
  615. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  616. #ifdef CONFIG_OMAP2_DSS_VENC
  617. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  618. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  619. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  620. #endif
  621. dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  622. dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  623. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  624. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  625. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  626. rev = dss_read_reg(DSS_REVISION);
  627. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  628. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  629. dss_runtime_put();
  630. dss_debugfs_create_file("dss", dss_dump_regs);
  631. return 0;
  632. err_runtime_get:
  633. pm_runtime_disable(&pdev->dev);
  634. dss_put_clocks();
  635. return r;
  636. }
  637. static int omap_dsshw_remove(struct platform_device *pdev)
  638. {
  639. pm_runtime_disable(&pdev->dev);
  640. dss_put_clocks();
  641. return 0;
  642. }
  643. static int dss_runtime_suspend(struct device *dev)
  644. {
  645. dss_save_context();
  646. dss_set_min_bus_tput(dev, 0);
  647. return 0;
  648. }
  649. static int dss_runtime_resume(struct device *dev)
  650. {
  651. int r;
  652. /*
  653. * Set an arbitrarily high tput request to ensure OPP100.
  654. * What we should really do is to make a request to stay in OPP100,
  655. * without any tput requirements, but that is not currently possible
  656. * via the PM layer.
  657. */
  658. r = dss_set_min_bus_tput(dev, 1000000000);
  659. if (r)
  660. return r;
  661. dss_restore_context();
  662. return 0;
  663. }
  664. static const struct dev_pm_ops dss_pm_ops = {
  665. .runtime_suspend = dss_runtime_suspend,
  666. .runtime_resume = dss_runtime_resume,
  667. };
  668. static struct platform_driver omap_dsshw_driver = {
  669. .remove = omap_dsshw_remove,
  670. .driver = {
  671. .name = "omapdss_dss",
  672. .owner = THIS_MODULE,
  673. .pm = &dss_pm_ops,
  674. },
  675. };
  676. int dss_init_platform_driver(void)
  677. {
  678. return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
  679. }
  680. void dss_uninit_platform_driver(void)
  681. {
  682. platform_driver_unregister(&omap_dsshw_driver);
  683. }