intel-agp.c 78 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. /*
  12. * If we have Intel graphics, we're not going to have anything other than
  13. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  14. * on the Intel IOMMU support (CONFIG_DMAR).
  15. * Only newer chipsets need to bother with this, of course.
  16. */
  17. #ifdef CONFIG_DMAR
  18. #define USE_PCI_DMA_API 1
  19. #endif
  20. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  21. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  22. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  23. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  24. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  25. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  26. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  27. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  28. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  29. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  30. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  31. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  32. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  33. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  34. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  35. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  36. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB 0xA010
  37. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG 0xA011
  38. #define PCI_DEVICE_ID_INTEL_PINEVIEW_HB 0xA000
  39. #define PCI_DEVICE_ID_INTEL_PINEVIEW_IG 0xA001
  40. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  41. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  42. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  43. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  44. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  45. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  46. #define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40
  47. #define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42
  48. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  49. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  50. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_HB 0x2E00
  51. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_IG 0x2E02
  52. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  53. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  54. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  55. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  56. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  57. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  58. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB 0x0040
  59. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG 0x0042
  60. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB 0x0044
  61. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB 0x0062
  62. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB 0x006a
  63. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG 0x0046
  64. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB 0x0100
  65. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG 0x0102
  66. /* cover 915 and 945 variants */
  67. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  68. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  69. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  70. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  71. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  72. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  73. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  74. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  75. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  76. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  77. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  78. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  79. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  80. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  81. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  82. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  83. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  84. #define IS_PINEVIEW (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  85. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  86. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_EAGLELAKE_HB || \
  87. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  88. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  89. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  90. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
  91. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
  92. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB || \
  93. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB || \
  94. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB || \
  95. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB || \
  96. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB)
  97. extern int agp_memory_reserved;
  98. /* Intel 815 register */
  99. #define INTEL_815_APCONT 0x51
  100. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  101. /* Intel i820 registers */
  102. #define INTEL_I820_RDCR 0x51
  103. #define INTEL_I820_ERRSTS 0xc8
  104. /* Intel i840 registers */
  105. #define INTEL_I840_MCHCFG 0x50
  106. #define INTEL_I840_ERRSTS 0xc8
  107. /* Intel i850 registers */
  108. #define INTEL_I850_MCHCFG 0x50
  109. #define INTEL_I850_ERRSTS 0xc8
  110. /* intel 915G registers */
  111. #define I915_GMADDR 0x18
  112. #define I915_MMADDR 0x10
  113. #define I915_PTEADDR 0x1C
  114. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  115. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  116. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  117. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  118. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  119. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  120. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  121. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  122. #define I915_IFPADDR 0x60
  123. /* Intel 965G registers */
  124. #define I965_MSAC 0x62
  125. #define I965_IFPADDR 0x70
  126. /* Intel 7505 registers */
  127. #define INTEL_I7505_APSIZE 0x74
  128. #define INTEL_I7505_NCAPID 0x60
  129. #define INTEL_I7505_NISTAT 0x6c
  130. #define INTEL_I7505_ATTBASE 0x78
  131. #define INTEL_I7505_ERRSTS 0x42
  132. #define INTEL_I7505_AGPCTRL 0x70
  133. #define INTEL_I7505_MCHCFG 0x50
  134. static const struct aper_size_info_fixed intel_i810_sizes[] =
  135. {
  136. {64, 16384, 4},
  137. /* The 32M mode still requires a 64k gatt */
  138. {32, 8192, 4}
  139. };
  140. #define AGP_DCACHE_MEMORY 1
  141. #define AGP_PHYS_MEMORY 2
  142. #define INTEL_AGP_CACHED_MEMORY 3
  143. static struct gatt_mask intel_i810_masks[] =
  144. {
  145. {.mask = I810_PTE_VALID, .type = 0},
  146. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  147. {.mask = I810_PTE_VALID, .type = 0},
  148. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  149. .type = INTEL_AGP_CACHED_MEMORY}
  150. };
  151. static struct _intel_private {
  152. struct pci_dev *pcidev; /* device one */
  153. u8 __iomem *registers;
  154. u32 __iomem *gtt; /* I915G */
  155. int num_dcache_entries;
  156. /* gtt_entries is the number of gtt entries that are already mapped
  157. * to stolen memory. Stolen memory is larger than the memory mapped
  158. * through gtt_entries, as it includes some reserved space for the BIOS
  159. * popup and for the GTT.
  160. */
  161. int gtt_entries; /* i830+ */
  162. int gtt_total_size;
  163. union {
  164. void __iomem *i9xx_flush_page;
  165. void *i8xx_flush_page;
  166. };
  167. struct page *i8xx_page;
  168. struct resource ifp_resource;
  169. int resource_valid;
  170. } intel_private;
  171. #ifdef USE_PCI_DMA_API
  172. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  173. {
  174. *ret = pci_map_page(intel_private.pcidev, page, 0,
  175. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  176. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  177. return -EINVAL;
  178. return 0;
  179. }
  180. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  181. {
  182. pci_unmap_page(intel_private.pcidev, dma,
  183. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  184. }
  185. static void intel_agp_free_sglist(struct agp_memory *mem)
  186. {
  187. struct sg_table st;
  188. st.sgl = mem->sg_list;
  189. st.orig_nents = st.nents = mem->page_count;
  190. sg_free_table(&st);
  191. mem->sg_list = NULL;
  192. mem->num_sg = 0;
  193. }
  194. static int intel_agp_map_memory(struct agp_memory *mem)
  195. {
  196. struct sg_table st;
  197. struct scatterlist *sg;
  198. int i;
  199. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  200. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  201. return -ENOMEM;
  202. mem->sg_list = sg = st.sgl;
  203. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  204. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  205. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  206. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  207. if (unlikely(!mem->num_sg)) {
  208. intel_agp_free_sglist(mem);
  209. return -ENOMEM;
  210. }
  211. return 0;
  212. }
  213. static void intel_agp_unmap_memory(struct agp_memory *mem)
  214. {
  215. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  216. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  217. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  218. intel_agp_free_sglist(mem);
  219. }
  220. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  221. off_t pg_start, int mask_type)
  222. {
  223. struct scatterlist *sg;
  224. int i, j;
  225. j = pg_start;
  226. WARN_ON(!mem->num_sg);
  227. if (mem->num_sg == mem->page_count) {
  228. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  229. writel(agp_bridge->driver->mask_memory(agp_bridge,
  230. sg_dma_address(sg), mask_type),
  231. intel_private.gtt+j);
  232. j++;
  233. }
  234. } else {
  235. /* sg may merge pages, but we have to seperate
  236. * per-page addr for GTT */
  237. unsigned int len, m;
  238. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  239. len = sg_dma_len(sg) / PAGE_SIZE;
  240. for (m = 0; m < len; m++) {
  241. writel(agp_bridge->driver->mask_memory(agp_bridge,
  242. sg_dma_address(sg) + m * PAGE_SIZE,
  243. mask_type),
  244. intel_private.gtt+j);
  245. j++;
  246. }
  247. }
  248. }
  249. readl(intel_private.gtt+j-1);
  250. }
  251. #else
  252. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  253. off_t pg_start, int mask_type)
  254. {
  255. int i, j;
  256. u32 cache_bits = 0;
  257. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB) {
  258. cache_bits = I830_PTE_SYSTEM_CACHED;
  259. }
  260. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  261. writel(agp_bridge->driver->mask_memory(agp_bridge,
  262. page_to_phys(mem->pages[i]), mask_type),
  263. intel_private.gtt+j);
  264. }
  265. readl(intel_private.gtt+j-1);
  266. }
  267. #endif
  268. static int intel_i810_fetch_size(void)
  269. {
  270. u32 smram_miscc;
  271. struct aper_size_info_fixed *values;
  272. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  273. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  274. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  275. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  276. return 0;
  277. }
  278. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  279. agp_bridge->previous_size =
  280. agp_bridge->current_size = (void *) (values + 1);
  281. agp_bridge->aperture_size_idx = 1;
  282. return values[1].size;
  283. } else {
  284. agp_bridge->previous_size =
  285. agp_bridge->current_size = (void *) (values);
  286. agp_bridge->aperture_size_idx = 0;
  287. return values[0].size;
  288. }
  289. return 0;
  290. }
  291. static int intel_i810_configure(void)
  292. {
  293. struct aper_size_info_fixed *current_size;
  294. u32 temp;
  295. int i;
  296. current_size = A_SIZE_FIX(agp_bridge->current_size);
  297. if (!intel_private.registers) {
  298. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  299. temp &= 0xfff80000;
  300. intel_private.registers = ioremap(temp, 128 * 4096);
  301. if (!intel_private.registers) {
  302. dev_err(&intel_private.pcidev->dev,
  303. "can't remap memory\n");
  304. return -ENOMEM;
  305. }
  306. }
  307. if ((readl(intel_private.registers+I810_DRAM_CTL)
  308. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  309. /* This will need to be dynamically assigned */
  310. dev_info(&intel_private.pcidev->dev,
  311. "detected 4MB dedicated video ram\n");
  312. intel_private.num_dcache_entries = 1024;
  313. }
  314. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  315. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  316. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  317. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  318. if (agp_bridge->driver->needs_scratch_page) {
  319. for (i = 0; i < current_size->num_entries; i++) {
  320. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  321. }
  322. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  323. }
  324. global_cache_flush();
  325. return 0;
  326. }
  327. static void intel_i810_cleanup(void)
  328. {
  329. writel(0, intel_private.registers+I810_PGETBL_CTL);
  330. readl(intel_private.registers); /* PCI Posting. */
  331. iounmap(intel_private.registers);
  332. }
  333. static void intel_i810_tlbflush(struct agp_memory *mem)
  334. {
  335. return;
  336. }
  337. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  338. {
  339. return;
  340. }
  341. /* Exists to support ARGB cursors */
  342. static struct page *i8xx_alloc_pages(void)
  343. {
  344. struct page *page;
  345. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  346. if (page == NULL)
  347. return NULL;
  348. if (set_pages_uc(page, 4) < 0) {
  349. set_pages_wb(page, 4);
  350. __free_pages(page, 2);
  351. return NULL;
  352. }
  353. get_page(page);
  354. atomic_inc(&agp_bridge->current_memory_agp);
  355. return page;
  356. }
  357. static void i8xx_destroy_pages(struct page *page)
  358. {
  359. if (page == NULL)
  360. return;
  361. set_pages_wb(page, 4);
  362. put_page(page);
  363. __free_pages(page, 2);
  364. atomic_dec(&agp_bridge->current_memory_agp);
  365. }
  366. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  367. int type)
  368. {
  369. if (type < AGP_USER_TYPES)
  370. return type;
  371. else if (type == AGP_USER_CACHED_MEMORY)
  372. return INTEL_AGP_CACHED_MEMORY;
  373. else
  374. return 0;
  375. }
  376. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  377. int type)
  378. {
  379. int i, j, num_entries;
  380. void *temp;
  381. int ret = -EINVAL;
  382. int mask_type;
  383. if (mem->page_count == 0)
  384. goto out;
  385. temp = agp_bridge->current_size;
  386. num_entries = A_SIZE_FIX(temp)->num_entries;
  387. if ((pg_start + mem->page_count) > num_entries)
  388. goto out_err;
  389. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  390. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  391. ret = -EBUSY;
  392. goto out_err;
  393. }
  394. }
  395. if (type != mem->type)
  396. goto out_err;
  397. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  398. switch (mask_type) {
  399. case AGP_DCACHE_MEMORY:
  400. if (!mem->is_flushed)
  401. global_cache_flush();
  402. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  403. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  404. intel_private.registers+I810_PTE_BASE+(i*4));
  405. }
  406. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  407. break;
  408. case AGP_PHYS_MEMORY:
  409. case AGP_NORMAL_MEMORY:
  410. if (!mem->is_flushed)
  411. global_cache_flush();
  412. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  413. writel(agp_bridge->driver->mask_memory(agp_bridge,
  414. page_to_phys(mem->pages[i]), mask_type),
  415. intel_private.registers+I810_PTE_BASE+(j*4));
  416. }
  417. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  418. break;
  419. default:
  420. goto out_err;
  421. }
  422. agp_bridge->driver->tlb_flush(mem);
  423. out:
  424. ret = 0;
  425. out_err:
  426. mem->is_flushed = true;
  427. return ret;
  428. }
  429. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  430. int type)
  431. {
  432. int i;
  433. if (mem->page_count == 0)
  434. return 0;
  435. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  436. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  437. }
  438. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  439. agp_bridge->driver->tlb_flush(mem);
  440. return 0;
  441. }
  442. /*
  443. * The i810/i830 requires a physical address to program its mouse
  444. * pointer into hardware.
  445. * However the Xserver still writes to it through the agp aperture.
  446. */
  447. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  448. {
  449. struct agp_memory *new;
  450. struct page *page;
  451. switch (pg_count) {
  452. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  453. break;
  454. case 4:
  455. /* kludge to get 4 physical pages for ARGB cursor */
  456. page = i8xx_alloc_pages();
  457. break;
  458. default:
  459. return NULL;
  460. }
  461. if (page == NULL)
  462. return NULL;
  463. new = agp_create_memory(pg_count);
  464. if (new == NULL)
  465. return NULL;
  466. new->pages[0] = page;
  467. if (pg_count == 4) {
  468. /* kludge to get 4 physical pages for ARGB cursor */
  469. new->pages[1] = new->pages[0] + 1;
  470. new->pages[2] = new->pages[1] + 1;
  471. new->pages[3] = new->pages[2] + 1;
  472. }
  473. new->page_count = pg_count;
  474. new->num_scratch_pages = pg_count;
  475. new->type = AGP_PHYS_MEMORY;
  476. new->physical = page_to_phys(new->pages[0]);
  477. return new;
  478. }
  479. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  480. {
  481. struct agp_memory *new;
  482. if (type == AGP_DCACHE_MEMORY) {
  483. if (pg_count != intel_private.num_dcache_entries)
  484. return NULL;
  485. new = agp_create_memory(1);
  486. if (new == NULL)
  487. return NULL;
  488. new->type = AGP_DCACHE_MEMORY;
  489. new->page_count = pg_count;
  490. new->num_scratch_pages = 0;
  491. agp_free_page_array(new);
  492. return new;
  493. }
  494. if (type == AGP_PHYS_MEMORY)
  495. return alloc_agpphysmem_i8xx(pg_count, type);
  496. return NULL;
  497. }
  498. static void intel_i810_free_by_type(struct agp_memory *curr)
  499. {
  500. agp_free_key(curr->key);
  501. if (curr->type == AGP_PHYS_MEMORY) {
  502. if (curr->page_count == 4)
  503. i8xx_destroy_pages(curr->pages[0]);
  504. else {
  505. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  506. AGP_PAGE_DESTROY_UNMAP);
  507. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  508. AGP_PAGE_DESTROY_FREE);
  509. }
  510. agp_free_page_array(curr);
  511. }
  512. kfree(curr);
  513. }
  514. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  515. dma_addr_t addr, int type)
  516. {
  517. /* Type checking must be done elsewhere */
  518. return addr | bridge->driver->masks[type].mask;
  519. }
  520. static struct aper_size_info_fixed intel_i830_sizes[] =
  521. {
  522. {128, 32768, 5},
  523. /* The 64M mode still requires a 128k gatt */
  524. {64, 16384, 5},
  525. {256, 65536, 6},
  526. {512, 131072, 7},
  527. };
  528. static void intel_i830_init_gtt_entries(void)
  529. {
  530. u16 gmch_ctrl;
  531. int gtt_entries;
  532. u8 rdct;
  533. int local = 0;
  534. static const int ddt[4] = { 0, 16, 32, 64 };
  535. int size; /* reserved space (in kb) at the top of stolen memory */
  536. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  537. if (IS_I965) {
  538. u32 pgetbl_ctl;
  539. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  540. /* The 965 has a field telling us the size of the GTT,
  541. * which may be larger than what is necessary to map the
  542. * aperture.
  543. */
  544. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  545. case I965_PGETBL_SIZE_128KB:
  546. size = 128;
  547. break;
  548. case I965_PGETBL_SIZE_256KB:
  549. size = 256;
  550. break;
  551. case I965_PGETBL_SIZE_512KB:
  552. size = 512;
  553. break;
  554. case I965_PGETBL_SIZE_1MB:
  555. size = 1024;
  556. break;
  557. case I965_PGETBL_SIZE_2MB:
  558. size = 2048;
  559. break;
  560. case I965_PGETBL_SIZE_1_5MB:
  561. size = 1024 + 512;
  562. break;
  563. default:
  564. dev_info(&intel_private.pcidev->dev,
  565. "unknown page table size, assuming 512KB\n");
  566. size = 512;
  567. }
  568. size += 4; /* add in BIOS popup space */
  569. } else if (IS_G33 && !IS_PINEVIEW) {
  570. /* G33's GTT size defined in gmch_ctrl */
  571. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  572. case G33_PGETBL_SIZE_1M:
  573. size = 1024;
  574. break;
  575. case G33_PGETBL_SIZE_2M:
  576. size = 2048;
  577. break;
  578. default:
  579. dev_info(&agp_bridge->dev->dev,
  580. "unknown page table size 0x%x, assuming 512KB\n",
  581. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  582. size = 512;
  583. }
  584. size += 4;
  585. } else if (IS_G4X || IS_PINEVIEW) {
  586. /* On 4 series hardware, GTT stolen is separate from graphics
  587. * stolen, ignore it in stolen gtt entries counting. However,
  588. * 4KB of the stolen memory doesn't get mapped to the GTT.
  589. */
  590. size = 4;
  591. } else {
  592. /* On previous hardware, the GTT size was just what was
  593. * required to map the aperture.
  594. */
  595. size = agp_bridge->driver->fetch_size() + 4;
  596. }
  597. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  598. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  599. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  600. case I830_GMCH_GMS_STOLEN_512:
  601. gtt_entries = KB(512) - KB(size);
  602. break;
  603. case I830_GMCH_GMS_STOLEN_1024:
  604. gtt_entries = MB(1) - KB(size);
  605. break;
  606. case I830_GMCH_GMS_STOLEN_8192:
  607. gtt_entries = MB(8) - KB(size);
  608. break;
  609. case I830_GMCH_GMS_LOCAL:
  610. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  611. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  612. MB(ddt[I830_RDRAM_DDT(rdct)]);
  613. local = 1;
  614. break;
  615. default:
  616. gtt_entries = 0;
  617. break;
  618. }
  619. } else if (agp_bridge->dev->device ==
  620. PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB) {
  621. /* XXX: This is what my A1 silicon has. What's the right
  622. * answer?
  623. */
  624. gtt_entries = MB(64) - KB(size);
  625. } else {
  626. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  627. case I855_GMCH_GMS_STOLEN_1M:
  628. gtt_entries = MB(1) - KB(size);
  629. break;
  630. case I855_GMCH_GMS_STOLEN_4M:
  631. gtt_entries = MB(4) - KB(size);
  632. break;
  633. case I855_GMCH_GMS_STOLEN_8M:
  634. gtt_entries = MB(8) - KB(size);
  635. break;
  636. case I855_GMCH_GMS_STOLEN_16M:
  637. gtt_entries = MB(16) - KB(size);
  638. break;
  639. case I855_GMCH_GMS_STOLEN_32M:
  640. gtt_entries = MB(32) - KB(size);
  641. break;
  642. case I915_GMCH_GMS_STOLEN_48M:
  643. /* Check it's really I915G */
  644. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  645. gtt_entries = MB(48) - KB(size);
  646. else
  647. gtt_entries = 0;
  648. break;
  649. case I915_GMCH_GMS_STOLEN_64M:
  650. /* Check it's really I915G */
  651. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  652. gtt_entries = MB(64) - KB(size);
  653. else
  654. gtt_entries = 0;
  655. break;
  656. case G33_GMCH_GMS_STOLEN_128M:
  657. if (IS_G33 || IS_I965 || IS_G4X)
  658. gtt_entries = MB(128) - KB(size);
  659. else
  660. gtt_entries = 0;
  661. break;
  662. case G33_GMCH_GMS_STOLEN_256M:
  663. if (IS_G33 || IS_I965 || IS_G4X)
  664. gtt_entries = MB(256) - KB(size);
  665. else
  666. gtt_entries = 0;
  667. break;
  668. case INTEL_GMCH_GMS_STOLEN_96M:
  669. if (IS_I965 || IS_G4X)
  670. gtt_entries = MB(96) - KB(size);
  671. else
  672. gtt_entries = 0;
  673. break;
  674. case INTEL_GMCH_GMS_STOLEN_160M:
  675. if (IS_I965 || IS_G4X)
  676. gtt_entries = MB(160) - KB(size);
  677. else
  678. gtt_entries = 0;
  679. break;
  680. case INTEL_GMCH_GMS_STOLEN_224M:
  681. if (IS_I965 || IS_G4X)
  682. gtt_entries = MB(224) - KB(size);
  683. else
  684. gtt_entries = 0;
  685. break;
  686. case INTEL_GMCH_GMS_STOLEN_352M:
  687. if (IS_I965 || IS_G4X)
  688. gtt_entries = MB(352) - KB(size);
  689. else
  690. gtt_entries = 0;
  691. break;
  692. default:
  693. gtt_entries = 0;
  694. break;
  695. }
  696. }
  697. if (gtt_entries > 0) {
  698. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  699. gtt_entries / KB(1), local ? "local" : "stolen");
  700. gtt_entries /= KB(4);
  701. } else {
  702. dev_info(&agp_bridge->dev->dev,
  703. "no pre-allocated video memory detected\n");
  704. gtt_entries = 0;
  705. }
  706. intel_private.gtt_entries = gtt_entries;
  707. }
  708. static void intel_i830_fini_flush(void)
  709. {
  710. kunmap(intel_private.i8xx_page);
  711. intel_private.i8xx_flush_page = NULL;
  712. unmap_page_from_agp(intel_private.i8xx_page);
  713. __free_page(intel_private.i8xx_page);
  714. intel_private.i8xx_page = NULL;
  715. }
  716. static void intel_i830_setup_flush(void)
  717. {
  718. /* return if we've already set the flush mechanism up */
  719. if (intel_private.i8xx_page)
  720. return;
  721. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  722. if (!intel_private.i8xx_page)
  723. return;
  724. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  725. if (!intel_private.i8xx_flush_page)
  726. intel_i830_fini_flush();
  727. }
  728. static void
  729. do_wbinvd(void *null)
  730. {
  731. wbinvd();
  732. }
  733. /* The chipset_flush interface needs to get data that has already been
  734. * flushed out of the CPU all the way out to main memory, because the GPU
  735. * doesn't snoop those buffers.
  736. *
  737. * The 8xx series doesn't have the same lovely interface for flushing the
  738. * chipset write buffers that the later chips do. According to the 865
  739. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  740. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  741. * that it'll push whatever was in there out. It appears to work.
  742. */
  743. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  744. {
  745. unsigned int *pg = intel_private.i8xx_flush_page;
  746. memset(pg, 0, 1024);
  747. if (cpu_has_clflush) {
  748. clflush_cache_range(pg, 1024);
  749. } else {
  750. if (on_each_cpu(do_wbinvd, NULL, 1) != 0)
  751. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  752. }
  753. }
  754. /* The intel i830 automatically initializes the agp aperture during POST.
  755. * Use the memory already set aside for in the GTT.
  756. */
  757. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  758. {
  759. int page_order;
  760. struct aper_size_info_fixed *size;
  761. int num_entries;
  762. u32 temp;
  763. size = agp_bridge->current_size;
  764. page_order = size->page_order;
  765. num_entries = size->num_entries;
  766. agp_bridge->gatt_table_real = NULL;
  767. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  768. temp &= 0xfff80000;
  769. intel_private.registers = ioremap(temp, 128 * 4096);
  770. if (!intel_private.registers)
  771. return -ENOMEM;
  772. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  773. global_cache_flush(); /* FIXME: ?? */
  774. /* we have to call this as early as possible after the MMIO base address is known */
  775. intel_i830_init_gtt_entries();
  776. agp_bridge->gatt_table = NULL;
  777. agp_bridge->gatt_bus_addr = temp;
  778. return 0;
  779. }
  780. /* Return the gatt table to a sane state. Use the top of stolen
  781. * memory for the GTT.
  782. */
  783. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  784. {
  785. return 0;
  786. }
  787. static int intel_i830_fetch_size(void)
  788. {
  789. u16 gmch_ctrl;
  790. struct aper_size_info_fixed *values;
  791. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  792. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  793. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  794. /* 855GM/852GM/865G has 128MB aperture size */
  795. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  796. agp_bridge->aperture_size_idx = 0;
  797. return values[0].size;
  798. }
  799. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  800. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  801. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  802. agp_bridge->aperture_size_idx = 0;
  803. return values[0].size;
  804. } else {
  805. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  806. agp_bridge->aperture_size_idx = 1;
  807. return values[1].size;
  808. }
  809. return 0;
  810. }
  811. static int intel_i830_configure(void)
  812. {
  813. struct aper_size_info_fixed *current_size;
  814. u32 temp;
  815. u16 gmch_ctrl;
  816. int i;
  817. current_size = A_SIZE_FIX(agp_bridge->current_size);
  818. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  819. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  820. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  821. gmch_ctrl |= I830_GMCH_ENABLED;
  822. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  823. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  824. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  825. if (agp_bridge->driver->needs_scratch_page) {
  826. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  827. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  828. }
  829. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  830. }
  831. global_cache_flush();
  832. intel_i830_setup_flush();
  833. return 0;
  834. }
  835. static void intel_i830_cleanup(void)
  836. {
  837. iounmap(intel_private.registers);
  838. }
  839. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  840. int type)
  841. {
  842. int i, j, num_entries;
  843. void *temp;
  844. int ret = -EINVAL;
  845. int mask_type;
  846. if (mem->page_count == 0)
  847. goto out;
  848. temp = agp_bridge->current_size;
  849. num_entries = A_SIZE_FIX(temp)->num_entries;
  850. if (pg_start < intel_private.gtt_entries) {
  851. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  852. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  853. pg_start, intel_private.gtt_entries);
  854. dev_info(&intel_private.pcidev->dev,
  855. "trying to insert into local/stolen memory\n");
  856. goto out_err;
  857. }
  858. if ((pg_start + mem->page_count) > num_entries)
  859. goto out_err;
  860. /* The i830 can't check the GTT for entries since its read only,
  861. * depend on the caller to make the correct offset decisions.
  862. */
  863. if (type != mem->type)
  864. goto out_err;
  865. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  866. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  867. mask_type != INTEL_AGP_CACHED_MEMORY)
  868. goto out_err;
  869. if (!mem->is_flushed)
  870. global_cache_flush();
  871. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  872. writel(agp_bridge->driver->mask_memory(agp_bridge,
  873. page_to_phys(mem->pages[i]), mask_type),
  874. intel_private.registers+I810_PTE_BASE+(j*4));
  875. }
  876. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  877. agp_bridge->driver->tlb_flush(mem);
  878. out:
  879. ret = 0;
  880. out_err:
  881. mem->is_flushed = true;
  882. return ret;
  883. }
  884. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  885. int type)
  886. {
  887. int i;
  888. if (mem->page_count == 0)
  889. return 0;
  890. if (pg_start < intel_private.gtt_entries) {
  891. dev_info(&intel_private.pcidev->dev,
  892. "trying to disable local/stolen memory\n");
  893. return -EINVAL;
  894. }
  895. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  896. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  897. }
  898. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  899. agp_bridge->driver->tlb_flush(mem);
  900. return 0;
  901. }
  902. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  903. {
  904. if (type == AGP_PHYS_MEMORY)
  905. return alloc_agpphysmem_i8xx(pg_count, type);
  906. /* always return NULL for other allocation types for now */
  907. return NULL;
  908. }
  909. static int intel_alloc_chipset_flush_resource(void)
  910. {
  911. int ret;
  912. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  913. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  914. pcibios_align_resource, agp_bridge->dev);
  915. return ret;
  916. }
  917. static void intel_i915_setup_chipset_flush(void)
  918. {
  919. int ret;
  920. u32 temp;
  921. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  922. if (!(temp & 0x1)) {
  923. intel_alloc_chipset_flush_resource();
  924. intel_private.resource_valid = 1;
  925. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  926. } else {
  927. temp &= ~1;
  928. intel_private.resource_valid = 1;
  929. intel_private.ifp_resource.start = temp;
  930. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  931. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  932. /* some BIOSes reserve this area in a pnp some don't */
  933. if (ret)
  934. intel_private.resource_valid = 0;
  935. }
  936. }
  937. static void intel_i965_g33_setup_chipset_flush(void)
  938. {
  939. u32 temp_hi, temp_lo;
  940. int ret;
  941. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  942. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  943. if (!(temp_lo & 0x1)) {
  944. intel_alloc_chipset_flush_resource();
  945. intel_private.resource_valid = 1;
  946. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  947. upper_32_bits(intel_private.ifp_resource.start));
  948. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  949. } else {
  950. u64 l64;
  951. temp_lo &= ~0x1;
  952. l64 = ((u64)temp_hi << 32) | temp_lo;
  953. intel_private.resource_valid = 1;
  954. intel_private.ifp_resource.start = l64;
  955. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  956. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  957. /* some BIOSes reserve this area in a pnp some don't */
  958. if (ret)
  959. intel_private.resource_valid = 0;
  960. }
  961. }
  962. static void intel_i9xx_setup_flush(void)
  963. {
  964. /* return if already configured */
  965. if (intel_private.ifp_resource.start)
  966. return;
  967. /* setup a resource for this object */
  968. intel_private.ifp_resource.name = "Intel Flush Page";
  969. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  970. /* Setup chipset flush for 915 */
  971. if (IS_I965 || IS_G33 || IS_G4X) {
  972. intel_i965_g33_setup_chipset_flush();
  973. } else {
  974. intel_i915_setup_chipset_flush();
  975. }
  976. if (intel_private.ifp_resource.start) {
  977. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  978. if (!intel_private.i9xx_flush_page)
  979. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  980. }
  981. }
  982. static int intel_i915_configure(void)
  983. {
  984. struct aper_size_info_fixed *current_size;
  985. u32 temp;
  986. u16 gmch_ctrl;
  987. int i;
  988. current_size = A_SIZE_FIX(agp_bridge->current_size);
  989. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  990. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  991. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  992. gmch_ctrl |= I830_GMCH_ENABLED;
  993. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  994. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  995. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  996. if (agp_bridge->driver->needs_scratch_page) {
  997. for (i = intel_private.gtt_entries; i < intel_private.gtt_total_size; i++) {
  998. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  999. }
  1000. readl(intel_private.gtt+i-1); /* PCI Posting. */
  1001. }
  1002. global_cache_flush();
  1003. intel_i9xx_setup_flush();
  1004. return 0;
  1005. }
  1006. static void intel_i915_cleanup(void)
  1007. {
  1008. if (intel_private.i9xx_flush_page)
  1009. iounmap(intel_private.i9xx_flush_page);
  1010. if (intel_private.resource_valid)
  1011. release_resource(&intel_private.ifp_resource);
  1012. intel_private.ifp_resource.start = 0;
  1013. intel_private.resource_valid = 0;
  1014. iounmap(intel_private.gtt);
  1015. iounmap(intel_private.registers);
  1016. }
  1017. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1018. {
  1019. if (intel_private.i9xx_flush_page)
  1020. writel(1, intel_private.i9xx_flush_page);
  1021. }
  1022. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1023. int type)
  1024. {
  1025. int num_entries;
  1026. void *temp;
  1027. int ret = -EINVAL;
  1028. int mask_type;
  1029. if (mem->page_count == 0)
  1030. goto out;
  1031. temp = agp_bridge->current_size;
  1032. num_entries = A_SIZE_FIX(temp)->num_entries;
  1033. if (pg_start < intel_private.gtt_entries) {
  1034. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1035. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  1036. pg_start, intel_private.gtt_entries);
  1037. dev_info(&intel_private.pcidev->dev,
  1038. "trying to insert into local/stolen memory\n");
  1039. goto out_err;
  1040. }
  1041. if ((pg_start + mem->page_count) > num_entries)
  1042. goto out_err;
  1043. /* The i915 can't check the GTT for entries since it's read only;
  1044. * depend on the caller to make the correct offset decisions.
  1045. */
  1046. if (type != mem->type)
  1047. goto out_err;
  1048. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1049. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1050. mask_type != INTEL_AGP_CACHED_MEMORY)
  1051. goto out_err;
  1052. if (!mem->is_flushed)
  1053. global_cache_flush();
  1054. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1055. agp_bridge->driver->tlb_flush(mem);
  1056. out:
  1057. ret = 0;
  1058. out_err:
  1059. mem->is_flushed = true;
  1060. return ret;
  1061. }
  1062. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1063. int type)
  1064. {
  1065. int i;
  1066. if (mem->page_count == 0)
  1067. return 0;
  1068. if (pg_start < intel_private.gtt_entries) {
  1069. dev_info(&intel_private.pcidev->dev,
  1070. "trying to disable local/stolen memory\n");
  1071. return -EINVAL;
  1072. }
  1073. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1074. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1075. readl(intel_private.gtt+i-1);
  1076. agp_bridge->driver->tlb_flush(mem);
  1077. return 0;
  1078. }
  1079. /* Return the aperture size by just checking the resource length. The effect
  1080. * described in the spec of the MSAC registers is just changing of the
  1081. * resource size.
  1082. */
  1083. static int intel_i9xx_fetch_size(void)
  1084. {
  1085. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1086. int aper_size; /* size in megabytes */
  1087. int i;
  1088. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1089. for (i = 0; i < num_sizes; i++) {
  1090. if (aper_size == intel_i830_sizes[i].size) {
  1091. agp_bridge->current_size = intel_i830_sizes + i;
  1092. agp_bridge->previous_size = agp_bridge->current_size;
  1093. return aper_size;
  1094. }
  1095. }
  1096. return 0;
  1097. }
  1098. /* The intel i915 automatically initializes the agp aperture during POST.
  1099. * Use the memory already set aside for in the GTT.
  1100. */
  1101. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1102. {
  1103. int page_order;
  1104. struct aper_size_info_fixed *size;
  1105. int num_entries;
  1106. u32 temp, temp2;
  1107. int gtt_map_size = 256 * 1024;
  1108. size = agp_bridge->current_size;
  1109. page_order = size->page_order;
  1110. num_entries = size->num_entries;
  1111. agp_bridge->gatt_table_real = NULL;
  1112. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1113. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1114. if (IS_G33)
  1115. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  1116. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1117. if (!intel_private.gtt)
  1118. return -ENOMEM;
  1119. intel_private.gtt_total_size = gtt_map_size / 4;
  1120. temp &= 0xfff80000;
  1121. intel_private.registers = ioremap(temp, 128 * 4096);
  1122. if (!intel_private.registers) {
  1123. iounmap(intel_private.gtt);
  1124. return -ENOMEM;
  1125. }
  1126. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1127. global_cache_flush(); /* FIXME: ? */
  1128. /* we have to call this as early as possible after the MMIO base address is known */
  1129. intel_i830_init_gtt_entries();
  1130. agp_bridge->gatt_table = NULL;
  1131. agp_bridge->gatt_bus_addr = temp;
  1132. return 0;
  1133. }
  1134. /*
  1135. * The i965 supports 36-bit physical addresses, but to keep
  1136. * the format of the GTT the same, the bits that don't fit
  1137. * in a 32-bit word are shifted down to bits 4..7.
  1138. *
  1139. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1140. * is always zero on 32-bit architectures, so no need to make
  1141. * this conditional.
  1142. */
  1143. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1144. dma_addr_t addr, int type)
  1145. {
  1146. /* Shift high bits down */
  1147. addr |= (addr >> 28) & 0xf0;
  1148. /* Type checking must be done elsewhere */
  1149. return addr | bridge->driver->masks[type].mask;
  1150. }
  1151. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1152. {
  1153. switch (agp_bridge->dev->device) {
  1154. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1155. case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
  1156. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1157. case PCI_DEVICE_ID_INTEL_G45_HB:
  1158. case PCI_DEVICE_ID_INTEL_G41_HB:
  1159. case PCI_DEVICE_ID_INTEL_B43_HB:
  1160. case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
  1161. case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
  1162. case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
  1163. case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
  1164. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB:
  1165. *gtt_offset = *gtt_size = MB(2);
  1166. break;
  1167. default:
  1168. *gtt_offset = *gtt_size = KB(512);
  1169. }
  1170. }
  1171. /* The intel i965 automatically initializes the agp aperture during POST.
  1172. * Use the memory already set aside for in the GTT.
  1173. */
  1174. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1175. {
  1176. int page_order;
  1177. struct aper_size_info_fixed *size;
  1178. int num_entries;
  1179. u32 temp;
  1180. int gtt_offset, gtt_size;
  1181. size = agp_bridge->current_size;
  1182. page_order = size->page_order;
  1183. num_entries = size->num_entries;
  1184. agp_bridge->gatt_table_real = NULL;
  1185. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1186. temp &= 0xfff00000;
  1187. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1188. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1189. if (!intel_private.gtt)
  1190. return -ENOMEM;
  1191. intel_private.gtt_total_size = gtt_size / 4;
  1192. intel_private.registers = ioremap(temp, 128 * 4096);
  1193. if (!intel_private.registers) {
  1194. iounmap(intel_private.gtt);
  1195. return -ENOMEM;
  1196. }
  1197. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1198. global_cache_flush(); /* FIXME: ? */
  1199. /* we have to call this as early as possible after the MMIO base address is known */
  1200. intel_i830_init_gtt_entries();
  1201. agp_bridge->gatt_table = NULL;
  1202. agp_bridge->gatt_bus_addr = temp;
  1203. return 0;
  1204. }
  1205. static int intel_fetch_size(void)
  1206. {
  1207. int i;
  1208. u16 temp;
  1209. struct aper_size_info_16 *values;
  1210. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1211. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1212. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1213. if (temp == values[i].size_value) {
  1214. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1215. agp_bridge->aperture_size_idx = i;
  1216. return values[i].size;
  1217. }
  1218. }
  1219. return 0;
  1220. }
  1221. static int __intel_8xx_fetch_size(u8 temp)
  1222. {
  1223. int i;
  1224. struct aper_size_info_8 *values;
  1225. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1226. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1227. if (temp == values[i].size_value) {
  1228. agp_bridge->previous_size =
  1229. agp_bridge->current_size = (void *) (values + i);
  1230. agp_bridge->aperture_size_idx = i;
  1231. return values[i].size;
  1232. }
  1233. }
  1234. return 0;
  1235. }
  1236. static int intel_8xx_fetch_size(void)
  1237. {
  1238. u8 temp;
  1239. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1240. return __intel_8xx_fetch_size(temp);
  1241. }
  1242. static int intel_815_fetch_size(void)
  1243. {
  1244. u8 temp;
  1245. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1246. * one non-reserved bit, so mask the others out ... */
  1247. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1248. temp &= (1 << 3);
  1249. return __intel_8xx_fetch_size(temp);
  1250. }
  1251. static void intel_tlbflush(struct agp_memory *mem)
  1252. {
  1253. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1254. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1255. }
  1256. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1257. {
  1258. u32 temp;
  1259. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1260. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1261. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1262. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1263. }
  1264. static void intel_cleanup(void)
  1265. {
  1266. u16 temp;
  1267. struct aper_size_info_16 *previous_size;
  1268. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1269. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1270. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1271. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1272. }
  1273. static void intel_8xx_cleanup(void)
  1274. {
  1275. u16 temp;
  1276. struct aper_size_info_8 *previous_size;
  1277. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1278. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1279. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1280. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1281. }
  1282. static int intel_configure(void)
  1283. {
  1284. u32 temp;
  1285. u16 temp2;
  1286. struct aper_size_info_16 *current_size;
  1287. current_size = A_SIZE_16(agp_bridge->current_size);
  1288. /* aperture size */
  1289. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1290. /* address to map to */
  1291. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1292. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1293. /* attbase - aperture base */
  1294. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1295. /* agpctrl */
  1296. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1297. /* paccfg/nbxcfg */
  1298. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1299. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1300. (temp2 & ~(1 << 10)) | (1 << 9));
  1301. /* clear any possible error conditions */
  1302. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1303. return 0;
  1304. }
  1305. static int intel_815_configure(void)
  1306. {
  1307. u32 temp, addr;
  1308. u8 temp2;
  1309. struct aper_size_info_8 *current_size;
  1310. /* attbase - aperture base */
  1311. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1312. * ATTBASE register are reserved -> try not to write them */
  1313. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1314. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1315. return -EINVAL;
  1316. }
  1317. current_size = A_SIZE_8(agp_bridge->current_size);
  1318. /* aperture size */
  1319. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1320. current_size->size_value);
  1321. /* address to map to */
  1322. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1323. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1324. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1325. addr &= INTEL_815_ATTBASE_MASK;
  1326. addr |= agp_bridge->gatt_bus_addr;
  1327. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1328. /* agpctrl */
  1329. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1330. /* apcont */
  1331. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1332. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1333. /* clear any possible error conditions */
  1334. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1335. return 0;
  1336. }
  1337. static void intel_820_tlbflush(struct agp_memory *mem)
  1338. {
  1339. return;
  1340. }
  1341. static void intel_820_cleanup(void)
  1342. {
  1343. u8 temp;
  1344. struct aper_size_info_8 *previous_size;
  1345. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1346. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1347. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1348. temp & ~(1 << 1));
  1349. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1350. previous_size->size_value);
  1351. }
  1352. static int intel_820_configure(void)
  1353. {
  1354. u32 temp;
  1355. u8 temp2;
  1356. struct aper_size_info_8 *current_size;
  1357. current_size = A_SIZE_8(agp_bridge->current_size);
  1358. /* aperture size */
  1359. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1360. /* address to map to */
  1361. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1362. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1363. /* attbase - aperture base */
  1364. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1365. /* agpctrl */
  1366. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1367. /* global enable aperture access */
  1368. /* This flag is not accessed through MCHCFG register as in */
  1369. /* i850 chipset. */
  1370. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1371. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1372. /* clear any possible AGP-related error conditions */
  1373. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1374. return 0;
  1375. }
  1376. static int intel_840_configure(void)
  1377. {
  1378. u32 temp;
  1379. u16 temp2;
  1380. struct aper_size_info_8 *current_size;
  1381. current_size = A_SIZE_8(agp_bridge->current_size);
  1382. /* aperture size */
  1383. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1384. /* address to map to */
  1385. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1386. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1387. /* attbase - aperture base */
  1388. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1389. /* agpctrl */
  1390. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1391. /* mcgcfg */
  1392. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1393. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1394. /* clear any possible error conditions */
  1395. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1396. return 0;
  1397. }
  1398. static int intel_845_configure(void)
  1399. {
  1400. u32 temp;
  1401. u8 temp2;
  1402. struct aper_size_info_8 *current_size;
  1403. current_size = A_SIZE_8(agp_bridge->current_size);
  1404. /* aperture size */
  1405. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1406. if (agp_bridge->apbase_config != 0) {
  1407. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1408. agp_bridge->apbase_config);
  1409. } else {
  1410. /* address to map to */
  1411. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1412. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1413. agp_bridge->apbase_config = temp;
  1414. }
  1415. /* attbase - aperture base */
  1416. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1417. /* agpctrl */
  1418. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1419. /* agpm */
  1420. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1421. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1422. /* clear any possible error conditions */
  1423. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1424. intel_i830_setup_flush();
  1425. return 0;
  1426. }
  1427. static int intel_850_configure(void)
  1428. {
  1429. u32 temp;
  1430. u16 temp2;
  1431. struct aper_size_info_8 *current_size;
  1432. current_size = A_SIZE_8(agp_bridge->current_size);
  1433. /* aperture size */
  1434. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1435. /* address to map to */
  1436. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1437. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1438. /* attbase - aperture base */
  1439. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1440. /* agpctrl */
  1441. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1442. /* mcgcfg */
  1443. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1444. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1445. /* clear any possible AGP-related error conditions */
  1446. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1447. return 0;
  1448. }
  1449. static int intel_860_configure(void)
  1450. {
  1451. u32 temp;
  1452. u16 temp2;
  1453. struct aper_size_info_8 *current_size;
  1454. current_size = A_SIZE_8(agp_bridge->current_size);
  1455. /* aperture size */
  1456. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1457. /* address to map to */
  1458. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1459. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1460. /* attbase - aperture base */
  1461. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1462. /* agpctrl */
  1463. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1464. /* mcgcfg */
  1465. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1466. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1467. /* clear any possible AGP-related error conditions */
  1468. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1469. return 0;
  1470. }
  1471. static int intel_830mp_configure(void)
  1472. {
  1473. u32 temp;
  1474. u16 temp2;
  1475. struct aper_size_info_8 *current_size;
  1476. current_size = A_SIZE_8(agp_bridge->current_size);
  1477. /* aperture size */
  1478. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1479. /* address to map to */
  1480. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1481. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1482. /* attbase - aperture base */
  1483. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1484. /* agpctrl */
  1485. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1486. /* gmch */
  1487. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1488. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1489. /* clear any possible AGP-related error conditions */
  1490. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1491. return 0;
  1492. }
  1493. static int intel_7505_configure(void)
  1494. {
  1495. u32 temp;
  1496. u16 temp2;
  1497. struct aper_size_info_8 *current_size;
  1498. current_size = A_SIZE_8(agp_bridge->current_size);
  1499. /* aperture size */
  1500. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1501. /* address to map to */
  1502. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1503. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1504. /* attbase - aperture base */
  1505. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1506. /* agpctrl */
  1507. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1508. /* mchcfg */
  1509. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1510. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1511. return 0;
  1512. }
  1513. /* Setup function */
  1514. static const struct gatt_mask intel_generic_masks[] =
  1515. {
  1516. {.mask = 0x00000017, .type = 0}
  1517. };
  1518. static const struct aper_size_info_8 intel_815_sizes[2] =
  1519. {
  1520. {64, 16384, 4, 0},
  1521. {32, 8192, 3, 8},
  1522. };
  1523. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1524. {
  1525. {256, 65536, 6, 0},
  1526. {128, 32768, 5, 32},
  1527. {64, 16384, 4, 48},
  1528. {32, 8192, 3, 56},
  1529. {16, 4096, 2, 60},
  1530. {8, 2048, 1, 62},
  1531. {4, 1024, 0, 63}
  1532. };
  1533. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1534. {
  1535. {256, 65536, 6, 0},
  1536. {128, 32768, 5, 32},
  1537. {64, 16384, 4, 48},
  1538. {32, 8192, 3, 56},
  1539. {16, 4096, 2, 60},
  1540. {8, 2048, 1, 62},
  1541. {4, 1024, 0, 63}
  1542. };
  1543. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1544. {
  1545. {256, 65536, 6, 0},
  1546. {128, 32768, 5, 32},
  1547. {64, 16384, 4, 48},
  1548. {32, 8192, 3, 56}
  1549. };
  1550. static const struct agp_bridge_driver intel_generic_driver = {
  1551. .owner = THIS_MODULE,
  1552. .aperture_sizes = intel_generic_sizes,
  1553. .size_type = U16_APER_SIZE,
  1554. .num_aperture_sizes = 7,
  1555. .configure = intel_configure,
  1556. .fetch_size = intel_fetch_size,
  1557. .cleanup = intel_cleanup,
  1558. .tlb_flush = intel_tlbflush,
  1559. .mask_memory = agp_generic_mask_memory,
  1560. .masks = intel_generic_masks,
  1561. .agp_enable = agp_generic_enable,
  1562. .cache_flush = global_cache_flush,
  1563. .create_gatt_table = agp_generic_create_gatt_table,
  1564. .free_gatt_table = agp_generic_free_gatt_table,
  1565. .insert_memory = agp_generic_insert_memory,
  1566. .remove_memory = agp_generic_remove_memory,
  1567. .alloc_by_type = agp_generic_alloc_by_type,
  1568. .free_by_type = agp_generic_free_by_type,
  1569. .agp_alloc_page = agp_generic_alloc_page,
  1570. .agp_alloc_pages = agp_generic_alloc_pages,
  1571. .agp_destroy_page = agp_generic_destroy_page,
  1572. .agp_destroy_pages = agp_generic_destroy_pages,
  1573. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1574. };
  1575. static const struct agp_bridge_driver intel_810_driver = {
  1576. .owner = THIS_MODULE,
  1577. .aperture_sizes = intel_i810_sizes,
  1578. .size_type = FIXED_APER_SIZE,
  1579. .num_aperture_sizes = 2,
  1580. .needs_scratch_page = true,
  1581. .configure = intel_i810_configure,
  1582. .fetch_size = intel_i810_fetch_size,
  1583. .cleanup = intel_i810_cleanup,
  1584. .tlb_flush = intel_i810_tlbflush,
  1585. .mask_memory = intel_i810_mask_memory,
  1586. .masks = intel_i810_masks,
  1587. .agp_enable = intel_i810_agp_enable,
  1588. .cache_flush = global_cache_flush,
  1589. .create_gatt_table = agp_generic_create_gatt_table,
  1590. .free_gatt_table = agp_generic_free_gatt_table,
  1591. .insert_memory = intel_i810_insert_entries,
  1592. .remove_memory = intel_i810_remove_entries,
  1593. .alloc_by_type = intel_i810_alloc_by_type,
  1594. .free_by_type = intel_i810_free_by_type,
  1595. .agp_alloc_page = agp_generic_alloc_page,
  1596. .agp_alloc_pages = agp_generic_alloc_pages,
  1597. .agp_destroy_page = agp_generic_destroy_page,
  1598. .agp_destroy_pages = agp_generic_destroy_pages,
  1599. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1600. };
  1601. static const struct agp_bridge_driver intel_815_driver = {
  1602. .owner = THIS_MODULE,
  1603. .aperture_sizes = intel_815_sizes,
  1604. .size_type = U8_APER_SIZE,
  1605. .num_aperture_sizes = 2,
  1606. .configure = intel_815_configure,
  1607. .fetch_size = intel_815_fetch_size,
  1608. .cleanup = intel_8xx_cleanup,
  1609. .tlb_flush = intel_8xx_tlbflush,
  1610. .mask_memory = agp_generic_mask_memory,
  1611. .masks = intel_generic_masks,
  1612. .agp_enable = agp_generic_enable,
  1613. .cache_flush = global_cache_flush,
  1614. .create_gatt_table = agp_generic_create_gatt_table,
  1615. .free_gatt_table = agp_generic_free_gatt_table,
  1616. .insert_memory = agp_generic_insert_memory,
  1617. .remove_memory = agp_generic_remove_memory,
  1618. .alloc_by_type = agp_generic_alloc_by_type,
  1619. .free_by_type = agp_generic_free_by_type,
  1620. .agp_alloc_page = agp_generic_alloc_page,
  1621. .agp_alloc_pages = agp_generic_alloc_pages,
  1622. .agp_destroy_page = agp_generic_destroy_page,
  1623. .agp_destroy_pages = agp_generic_destroy_pages,
  1624. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1625. };
  1626. static const struct agp_bridge_driver intel_830_driver = {
  1627. .owner = THIS_MODULE,
  1628. .aperture_sizes = intel_i830_sizes,
  1629. .size_type = FIXED_APER_SIZE,
  1630. .num_aperture_sizes = 4,
  1631. .needs_scratch_page = true,
  1632. .configure = intel_i830_configure,
  1633. .fetch_size = intel_i830_fetch_size,
  1634. .cleanup = intel_i830_cleanup,
  1635. .tlb_flush = intel_i810_tlbflush,
  1636. .mask_memory = intel_i810_mask_memory,
  1637. .masks = intel_i810_masks,
  1638. .agp_enable = intel_i810_agp_enable,
  1639. .cache_flush = global_cache_flush,
  1640. .create_gatt_table = intel_i830_create_gatt_table,
  1641. .free_gatt_table = intel_i830_free_gatt_table,
  1642. .insert_memory = intel_i830_insert_entries,
  1643. .remove_memory = intel_i830_remove_entries,
  1644. .alloc_by_type = intel_i830_alloc_by_type,
  1645. .free_by_type = intel_i810_free_by_type,
  1646. .agp_alloc_page = agp_generic_alloc_page,
  1647. .agp_alloc_pages = agp_generic_alloc_pages,
  1648. .agp_destroy_page = agp_generic_destroy_page,
  1649. .agp_destroy_pages = agp_generic_destroy_pages,
  1650. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1651. .chipset_flush = intel_i830_chipset_flush,
  1652. };
  1653. static const struct agp_bridge_driver intel_820_driver = {
  1654. .owner = THIS_MODULE,
  1655. .aperture_sizes = intel_8xx_sizes,
  1656. .size_type = U8_APER_SIZE,
  1657. .num_aperture_sizes = 7,
  1658. .configure = intel_820_configure,
  1659. .fetch_size = intel_8xx_fetch_size,
  1660. .cleanup = intel_820_cleanup,
  1661. .tlb_flush = intel_820_tlbflush,
  1662. .mask_memory = agp_generic_mask_memory,
  1663. .masks = intel_generic_masks,
  1664. .agp_enable = agp_generic_enable,
  1665. .cache_flush = global_cache_flush,
  1666. .create_gatt_table = agp_generic_create_gatt_table,
  1667. .free_gatt_table = agp_generic_free_gatt_table,
  1668. .insert_memory = agp_generic_insert_memory,
  1669. .remove_memory = agp_generic_remove_memory,
  1670. .alloc_by_type = agp_generic_alloc_by_type,
  1671. .free_by_type = agp_generic_free_by_type,
  1672. .agp_alloc_page = agp_generic_alloc_page,
  1673. .agp_alloc_pages = agp_generic_alloc_pages,
  1674. .agp_destroy_page = agp_generic_destroy_page,
  1675. .agp_destroy_pages = agp_generic_destroy_pages,
  1676. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1677. };
  1678. static const struct agp_bridge_driver intel_830mp_driver = {
  1679. .owner = THIS_MODULE,
  1680. .aperture_sizes = intel_830mp_sizes,
  1681. .size_type = U8_APER_SIZE,
  1682. .num_aperture_sizes = 4,
  1683. .configure = intel_830mp_configure,
  1684. .fetch_size = intel_8xx_fetch_size,
  1685. .cleanup = intel_8xx_cleanup,
  1686. .tlb_flush = intel_8xx_tlbflush,
  1687. .mask_memory = agp_generic_mask_memory,
  1688. .masks = intel_generic_masks,
  1689. .agp_enable = agp_generic_enable,
  1690. .cache_flush = global_cache_flush,
  1691. .create_gatt_table = agp_generic_create_gatt_table,
  1692. .free_gatt_table = agp_generic_free_gatt_table,
  1693. .insert_memory = agp_generic_insert_memory,
  1694. .remove_memory = agp_generic_remove_memory,
  1695. .alloc_by_type = agp_generic_alloc_by_type,
  1696. .free_by_type = agp_generic_free_by_type,
  1697. .agp_alloc_page = agp_generic_alloc_page,
  1698. .agp_alloc_pages = agp_generic_alloc_pages,
  1699. .agp_destroy_page = agp_generic_destroy_page,
  1700. .agp_destroy_pages = agp_generic_destroy_pages,
  1701. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1702. };
  1703. static const struct agp_bridge_driver intel_840_driver = {
  1704. .owner = THIS_MODULE,
  1705. .aperture_sizes = intel_8xx_sizes,
  1706. .size_type = U8_APER_SIZE,
  1707. .num_aperture_sizes = 7,
  1708. .configure = intel_840_configure,
  1709. .fetch_size = intel_8xx_fetch_size,
  1710. .cleanup = intel_8xx_cleanup,
  1711. .tlb_flush = intel_8xx_tlbflush,
  1712. .mask_memory = agp_generic_mask_memory,
  1713. .masks = intel_generic_masks,
  1714. .agp_enable = agp_generic_enable,
  1715. .cache_flush = global_cache_flush,
  1716. .create_gatt_table = agp_generic_create_gatt_table,
  1717. .free_gatt_table = agp_generic_free_gatt_table,
  1718. .insert_memory = agp_generic_insert_memory,
  1719. .remove_memory = agp_generic_remove_memory,
  1720. .alloc_by_type = agp_generic_alloc_by_type,
  1721. .free_by_type = agp_generic_free_by_type,
  1722. .agp_alloc_page = agp_generic_alloc_page,
  1723. .agp_alloc_pages = agp_generic_alloc_pages,
  1724. .agp_destroy_page = agp_generic_destroy_page,
  1725. .agp_destroy_pages = agp_generic_destroy_pages,
  1726. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1727. };
  1728. static const struct agp_bridge_driver intel_845_driver = {
  1729. .owner = THIS_MODULE,
  1730. .aperture_sizes = intel_8xx_sizes,
  1731. .size_type = U8_APER_SIZE,
  1732. .num_aperture_sizes = 7,
  1733. .configure = intel_845_configure,
  1734. .fetch_size = intel_8xx_fetch_size,
  1735. .cleanup = intel_8xx_cleanup,
  1736. .tlb_flush = intel_8xx_tlbflush,
  1737. .mask_memory = agp_generic_mask_memory,
  1738. .masks = intel_generic_masks,
  1739. .agp_enable = agp_generic_enable,
  1740. .cache_flush = global_cache_flush,
  1741. .create_gatt_table = agp_generic_create_gatt_table,
  1742. .free_gatt_table = agp_generic_free_gatt_table,
  1743. .insert_memory = agp_generic_insert_memory,
  1744. .remove_memory = agp_generic_remove_memory,
  1745. .alloc_by_type = agp_generic_alloc_by_type,
  1746. .free_by_type = agp_generic_free_by_type,
  1747. .agp_alloc_page = agp_generic_alloc_page,
  1748. .agp_alloc_pages = agp_generic_alloc_pages,
  1749. .agp_destroy_page = agp_generic_destroy_page,
  1750. .agp_destroy_pages = agp_generic_destroy_pages,
  1751. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1752. .chipset_flush = intel_i830_chipset_flush,
  1753. };
  1754. static const struct agp_bridge_driver intel_850_driver = {
  1755. .owner = THIS_MODULE,
  1756. .aperture_sizes = intel_8xx_sizes,
  1757. .size_type = U8_APER_SIZE,
  1758. .num_aperture_sizes = 7,
  1759. .configure = intel_850_configure,
  1760. .fetch_size = intel_8xx_fetch_size,
  1761. .cleanup = intel_8xx_cleanup,
  1762. .tlb_flush = intel_8xx_tlbflush,
  1763. .mask_memory = agp_generic_mask_memory,
  1764. .masks = intel_generic_masks,
  1765. .agp_enable = agp_generic_enable,
  1766. .cache_flush = global_cache_flush,
  1767. .create_gatt_table = agp_generic_create_gatt_table,
  1768. .free_gatt_table = agp_generic_free_gatt_table,
  1769. .insert_memory = agp_generic_insert_memory,
  1770. .remove_memory = agp_generic_remove_memory,
  1771. .alloc_by_type = agp_generic_alloc_by_type,
  1772. .free_by_type = agp_generic_free_by_type,
  1773. .agp_alloc_page = agp_generic_alloc_page,
  1774. .agp_alloc_pages = agp_generic_alloc_pages,
  1775. .agp_destroy_page = agp_generic_destroy_page,
  1776. .agp_destroy_pages = agp_generic_destroy_pages,
  1777. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1778. };
  1779. static const struct agp_bridge_driver intel_860_driver = {
  1780. .owner = THIS_MODULE,
  1781. .aperture_sizes = intel_8xx_sizes,
  1782. .size_type = U8_APER_SIZE,
  1783. .num_aperture_sizes = 7,
  1784. .configure = intel_860_configure,
  1785. .fetch_size = intel_8xx_fetch_size,
  1786. .cleanup = intel_8xx_cleanup,
  1787. .tlb_flush = intel_8xx_tlbflush,
  1788. .mask_memory = agp_generic_mask_memory,
  1789. .masks = intel_generic_masks,
  1790. .agp_enable = agp_generic_enable,
  1791. .cache_flush = global_cache_flush,
  1792. .create_gatt_table = agp_generic_create_gatt_table,
  1793. .free_gatt_table = agp_generic_free_gatt_table,
  1794. .insert_memory = agp_generic_insert_memory,
  1795. .remove_memory = agp_generic_remove_memory,
  1796. .alloc_by_type = agp_generic_alloc_by_type,
  1797. .free_by_type = agp_generic_free_by_type,
  1798. .agp_alloc_page = agp_generic_alloc_page,
  1799. .agp_alloc_pages = agp_generic_alloc_pages,
  1800. .agp_destroy_page = agp_generic_destroy_page,
  1801. .agp_destroy_pages = agp_generic_destroy_pages,
  1802. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1803. };
  1804. static const struct agp_bridge_driver intel_915_driver = {
  1805. .owner = THIS_MODULE,
  1806. .aperture_sizes = intel_i830_sizes,
  1807. .size_type = FIXED_APER_SIZE,
  1808. .num_aperture_sizes = 4,
  1809. .needs_scratch_page = true,
  1810. .configure = intel_i915_configure,
  1811. .fetch_size = intel_i9xx_fetch_size,
  1812. .cleanup = intel_i915_cleanup,
  1813. .tlb_flush = intel_i810_tlbflush,
  1814. .mask_memory = intel_i810_mask_memory,
  1815. .masks = intel_i810_masks,
  1816. .agp_enable = intel_i810_agp_enable,
  1817. .cache_flush = global_cache_flush,
  1818. .create_gatt_table = intel_i915_create_gatt_table,
  1819. .free_gatt_table = intel_i830_free_gatt_table,
  1820. .insert_memory = intel_i915_insert_entries,
  1821. .remove_memory = intel_i915_remove_entries,
  1822. .alloc_by_type = intel_i830_alloc_by_type,
  1823. .free_by_type = intel_i810_free_by_type,
  1824. .agp_alloc_page = agp_generic_alloc_page,
  1825. .agp_alloc_pages = agp_generic_alloc_pages,
  1826. .agp_destroy_page = agp_generic_destroy_page,
  1827. .agp_destroy_pages = agp_generic_destroy_pages,
  1828. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1829. .chipset_flush = intel_i915_chipset_flush,
  1830. #ifdef USE_PCI_DMA_API
  1831. .agp_map_page = intel_agp_map_page,
  1832. .agp_unmap_page = intel_agp_unmap_page,
  1833. .agp_map_memory = intel_agp_map_memory,
  1834. .agp_unmap_memory = intel_agp_unmap_memory,
  1835. #endif
  1836. };
  1837. static const struct agp_bridge_driver intel_i965_driver = {
  1838. .owner = THIS_MODULE,
  1839. .aperture_sizes = intel_i830_sizes,
  1840. .size_type = FIXED_APER_SIZE,
  1841. .num_aperture_sizes = 4,
  1842. .needs_scratch_page = true,
  1843. .configure = intel_i915_configure,
  1844. .fetch_size = intel_i9xx_fetch_size,
  1845. .cleanup = intel_i915_cleanup,
  1846. .tlb_flush = intel_i810_tlbflush,
  1847. .mask_memory = intel_i965_mask_memory,
  1848. .masks = intel_i810_masks,
  1849. .agp_enable = intel_i810_agp_enable,
  1850. .cache_flush = global_cache_flush,
  1851. .create_gatt_table = intel_i965_create_gatt_table,
  1852. .free_gatt_table = intel_i830_free_gatt_table,
  1853. .insert_memory = intel_i915_insert_entries,
  1854. .remove_memory = intel_i915_remove_entries,
  1855. .alloc_by_type = intel_i830_alloc_by_type,
  1856. .free_by_type = intel_i810_free_by_type,
  1857. .agp_alloc_page = agp_generic_alloc_page,
  1858. .agp_alloc_pages = agp_generic_alloc_pages,
  1859. .agp_destroy_page = agp_generic_destroy_page,
  1860. .agp_destroy_pages = agp_generic_destroy_pages,
  1861. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1862. .chipset_flush = intel_i915_chipset_flush,
  1863. #ifdef USE_PCI_DMA_API
  1864. .agp_map_page = intel_agp_map_page,
  1865. .agp_unmap_page = intel_agp_unmap_page,
  1866. .agp_map_memory = intel_agp_map_memory,
  1867. .agp_unmap_memory = intel_agp_unmap_memory,
  1868. #endif
  1869. };
  1870. static const struct agp_bridge_driver intel_7505_driver = {
  1871. .owner = THIS_MODULE,
  1872. .aperture_sizes = intel_8xx_sizes,
  1873. .size_type = U8_APER_SIZE,
  1874. .num_aperture_sizes = 7,
  1875. .configure = intel_7505_configure,
  1876. .fetch_size = intel_8xx_fetch_size,
  1877. .cleanup = intel_8xx_cleanup,
  1878. .tlb_flush = intel_8xx_tlbflush,
  1879. .mask_memory = agp_generic_mask_memory,
  1880. .masks = intel_generic_masks,
  1881. .agp_enable = agp_generic_enable,
  1882. .cache_flush = global_cache_flush,
  1883. .create_gatt_table = agp_generic_create_gatt_table,
  1884. .free_gatt_table = agp_generic_free_gatt_table,
  1885. .insert_memory = agp_generic_insert_memory,
  1886. .remove_memory = agp_generic_remove_memory,
  1887. .alloc_by_type = agp_generic_alloc_by_type,
  1888. .free_by_type = agp_generic_free_by_type,
  1889. .agp_alloc_page = agp_generic_alloc_page,
  1890. .agp_alloc_pages = agp_generic_alloc_pages,
  1891. .agp_destroy_page = agp_generic_destroy_page,
  1892. .agp_destroy_pages = agp_generic_destroy_pages,
  1893. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1894. };
  1895. static const struct agp_bridge_driver intel_g33_driver = {
  1896. .owner = THIS_MODULE,
  1897. .aperture_sizes = intel_i830_sizes,
  1898. .size_type = FIXED_APER_SIZE,
  1899. .num_aperture_sizes = 4,
  1900. .needs_scratch_page = true,
  1901. .configure = intel_i915_configure,
  1902. .fetch_size = intel_i9xx_fetch_size,
  1903. .cleanup = intel_i915_cleanup,
  1904. .tlb_flush = intel_i810_tlbflush,
  1905. .mask_memory = intel_i965_mask_memory,
  1906. .masks = intel_i810_masks,
  1907. .agp_enable = intel_i810_agp_enable,
  1908. .cache_flush = global_cache_flush,
  1909. .create_gatt_table = intel_i915_create_gatt_table,
  1910. .free_gatt_table = intel_i830_free_gatt_table,
  1911. .insert_memory = intel_i915_insert_entries,
  1912. .remove_memory = intel_i915_remove_entries,
  1913. .alloc_by_type = intel_i830_alloc_by_type,
  1914. .free_by_type = intel_i810_free_by_type,
  1915. .agp_alloc_page = agp_generic_alloc_page,
  1916. .agp_alloc_pages = agp_generic_alloc_pages,
  1917. .agp_destroy_page = agp_generic_destroy_page,
  1918. .agp_destroy_pages = agp_generic_destroy_pages,
  1919. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1920. .chipset_flush = intel_i915_chipset_flush,
  1921. #ifdef USE_PCI_DMA_API
  1922. .agp_map_page = intel_agp_map_page,
  1923. .agp_unmap_page = intel_agp_unmap_page,
  1924. .agp_map_memory = intel_agp_map_memory,
  1925. .agp_unmap_memory = intel_agp_unmap_memory,
  1926. #endif
  1927. };
  1928. static int find_gmch(u16 device)
  1929. {
  1930. struct pci_dev *gmch_device;
  1931. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1932. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1933. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1934. device, gmch_device);
  1935. }
  1936. if (!gmch_device)
  1937. return 0;
  1938. intel_private.pcidev = gmch_device;
  1939. return 1;
  1940. }
  1941. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1942. * driver and gmch_driver must be non-null, and find_gmch will determine
  1943. * which one should be used if a gmch_chip_id is present.
  1944. */
  1945. static const struct intel_driver_description {
  1946. unsigned int chip_id;
  1947. unsigned int gmch_chip_id;
  1948. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1949. char *name;
  1950. const struct agp_bridge_driver *driver;
  1951. const struct agp_bridge_driver *gmch_driver;
  1952. } intel_agp_chipsets[] = {
  1953. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1954. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1955. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1956. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1957. NULL, &intel_810_driver },
  1958. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1959. NULL, &intel_810_driver },
  1960. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1961. NULL, &intel_810_driver },
  1962. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1963. &intel_815_driver, &intel_810_driver },
  1964. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1965. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1966. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1967. &intel_830mp_driver, &intel_830_driver },
  1968. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1969. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1970. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1971. &intel_845_driver, &intel_830_driver },
  1972. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1973. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
  1974. &intel_845_driver, &intel_830_driver },
  1975. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1976. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1977. &intel_845_driver, &intel_830_driver },
  1978. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1979. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1980. &intel_845_driver, &intel_830_driver },
  1981. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1982. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1983. NULL, &intel_915_driver },
  1984. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1985. NULL, &intel_915_driver },
  1986. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1987. NULL, &intel_915_driver },
  1988. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1989. NULL, &intel_915_driver },
  1990. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1991. NULL, &intel_915_driver },
  1992. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1993. NULL, &intel_915_driver },
  1994. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1995. NULL, &intel_i965_driver },
  1996. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  1997. NULL, &intel_i965_driver },
  1998. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1999. NULL, &intel_i965_driver },
  2000. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  2001. NULL, &intel_i965_driver },
  2002. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  2003. NULL, &intel_i965_driver },
  2004. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  2005. NULL, &intel_i965_driver },
  2006. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  2007. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  2008. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  2009. NULL, &intel_g33_driver },
  2010. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  2011. NULL, &intel_g33_driver },
  2012. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  2013. NULL, &intel_g33_driver },
  2014. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, 0, "GMA3150",
  2015. NULL, &intel_g33_driver },
  2016. { PCI_DEVICE_ID_INTEL_PINEVIEW_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_IG, 0, "GMA3150",
  2017. NULL, &intel_g33_driver },
  2018. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  2019. "GM45", NULL, &intel_i965_driver },
  2020. { PCI_DEVICE_ID_INTEL_EAGLELAKE_HB, PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, 0,
  2021. "Eaglelake", NULL, &intel_i965_driver },
  2022. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  2023. "Q45/Q43", NULL, &intel_i965_driver },
  2024. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  2025. "G45/G43", NULL, &intel_i965_driver },
  2026. { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0,
  2027. "B43", NULL, &intel_i965_driver },
  2028. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  2029. "G41", NULL, &intel_i965_driver },
  2030. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG, 0,
  2031. "HD Graphics", NULL, &intel_i965_driver },
  2032. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2033. "HD Graphics", NULL, &intel_i965_driver },
  2034. { PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2035. "HD Graphics", NULL, &intel_i965_driver },
  2036. { PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2037. "HD Graphics", NULL, &intel_i965_driver },
  2038. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG, 0,
  2039. "Sandybridge", NULL, &intel_i965_driver },
  2040. { 0, 0, 0, NULL, NULL, NULL }
  2041. };
  2042. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  2043. const struct pci_device_id *ent)
  2044. {
  2045. struct agp_bridge_data *bridge;
  2046. u8 cap_ptr = 0;
  2047. struct resource *r;
  2048. int i;
  2049. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  2050. bridge = agp_alloc_bridge();
  2051. if (!bridge)
  2052. return -ENOMEM;
  2053. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  2054. /* In case that multiple models of gfx chip may
  2055. stand on same host bridge type, this can be
  2056. sure we detect the right IGD. */
  2057. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  2058. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  2059. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  2060. bridge->driver =
  2061. intel_agp_chipsets[i].gmch_driver;
  2062. break;
  2063. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  2064. continue;
  2065. } else {
  2066. bridge->driver = intel_agp_chipsets[i].driver;
  2067. break;
  2068. }
  2069. }
  2070. }
  2071. if (intel_agp_chipsets[i].name == NULL) {
  2072. if (cap_ptr)
  2073. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  2074. pdev->vendor, pdev->device);
  2075. agp_put_bridge(bridge);
  2076. return -ENODEV;
  2077. }
  2078. if (bridge->driver == NULL) {
  2079. /* bridge has no AGP and no IGD detected */
  2080. if (cap_ptr)
  2081. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  2082. intel_agp_chipsets[i].gmch_chip_id);
  2083. agp_put_bridge(bridge);
  2084. return -ENODEV;
  2085. }
  2086. bridge->dev = pdev;
  2087. bridge->capndx = cap_ptr;
  2088. bridge->dev_private_data = &intel_private;
  2089. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  2090. /*
  2091. * The following fixes the case where the BIOS has "forgotten" to
  2092. * provide an address range for the GART.
  2093. * 20030610 - hamish@zot.org
  2094. */
  2095. r = &pdev->resource[0];
  2096. if (!r->start && r->end) {
  2097. if (pci_assign_resource(pdev, 0)) {
  2098. dev_err(&pdev->dev, "can't assign resource 0\n");
  2099. agp_put_bridge(bridge);
  2100. return -ENODEV;
  2101. }
  2102. }
  2103. /*
  2104. * If the device has not been properly setup, the following will catch
  2105. * the problem and should stop the system from crashing.
  2106. * 20030610 - hamish@zot.org
  2107. */
  2108. if (pci_enable_device(pdev)) {
  2109. dev_err(&pdev->dev, "can't enable PCI device\n");
  2110. agp_put_bridge(bridge);
  2111. return -ENODEV;
  2112. }
  2113. /* Fill in the mode register */
  2114. if (cap_ptr) {
  2115. pci_read_config_dword(pdev,
  2116. bridge->capndx+PCI_AGP_STATUS,
  2117. &bridge->mode);
  2118. }
  2119. if (bridge->driver->mask_memory == intel_i965_mask_memory) {
  2120. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36)))
  2121. dev_err(&intel_private.pcidev->dev,
  2122. "set gfx device dma mask 36bit failed!\n");
  2123. else
  2124. pci_set_consistent_dma_mask(intel_private.pcidev,
  2125. DMA_BIT_MASK(36));
  2126. }
  2127. pci_set_drvdata(pdev, bridge);
  2128. return agp_add_bridge(bridge);
  2129. }
  2130. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  2131. {
  2132. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2133. agp_remove_bridge(bridge);
  2134. if (intel_private.pcidev)
  2135. pci_dev_put(intel_private.pcidev);
  2136. agp_put_bridge(bridge);
  2137. }
  2138. #ifdef CONFIG_PM
  2139. static int agp_intel_resume(struct pci_dev *pdev)
  2140. {
  2141. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2142. int ret_val;
  2143. if (bridge->driver == &intel_generic_driver)
  2144. intel_configure();
  2145. else if (bridge->driver == &intel_850_driver)
  2146. intel_850_configure();
  2147. else if (bridge->driver == &intel_845_driver)
  2148. intel_845_configure();
  2149. else if (bridge->driver == &intel_830mp_driver)
  2150. intel_830mp_configure();
  2151. else if (bridge->driver == &intel_915_driver)
  2152. intel_i915_configure();
  2153. else if (bridge->driver == &intel_830_driver)
  2154. intel_i830_configure();
  2155. else if (bridge->driver == &intel_810_driver)
  2156. intel_i810_configure();
  2157. else if (bridge->driver == &intel_i965_driver)
  2158. intel_i915_configure();
  2159. ret_val = agp_rebind_memory();
  2160. if (ret_val != 0)
  2161. return ret_val;
  2162. return 0;
  2163. }
  2164. #endif
  2165. static struct pci_device_id agp_intel_pci_table[] = {
  2166. #define ID(x) \
  2167. { \
  2168. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  2169. .class_mask = ~0, \
  2170. .vendor = PCI_VENDOR_ID_INTEL, \
  2171. .device = x, \
  2172. .subvendor = PCI_ANY_ID, \
  2173. .subdevice = PCI_ANY_ID, \
  2174. }
  2175. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  2176. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  2177. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  2178. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  2179. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  2180. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  2181. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  2182. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  2183. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  2184. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  2185. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  2186. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  2187. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  2188. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  2189. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  2190. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2191. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2192. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2193. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2194. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2195. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2196. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2197. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2198. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2199. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2200. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2201. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2202. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2203. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB),
  2204. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_HB),
  2205. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2206. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2207. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2208. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2209. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2210. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2211. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2212. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2213. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2214. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2215. ID(PCI_DEVICE_ID_INTEL_EAGLELAKE_HB),
  2216. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2217. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2218. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2219. ID(PCI_DEVICE_ID_INTEL_B43_HB),
  2220. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB),
  2221. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB),
  2222. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB),
  2223. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB),
  2224. ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB),
  2225. { }
  2226. };
  2227. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2228. static struct pci_driver agp_intel_pci_driver = {
  2229. .name = "agpgart-intel",
  2230. .id_table = agp_intel_pci_table,
  2231. .probe = agp_intel_probe,
  2232. .remove = __devexit_p(agp_intel_remove),
  2233. #ifdef CONFIG_PM
  2234. .resume = agp_intel_resume,
  2235. #endif
  2236. };
  2237. static int __init agp_intel_init(void)
  2238. {
  2239. if (agp_off)
  2240. return -EINVAL;
  2241. return pci_register_driver(&agp_intel_pci_driver);
  2242. }
  2243. static void __exit agp_intel_cleanup(void)
  2244. {
  2245. pci_unregister_driver(&agp_intel_pci_driver);
  2246. }
  2247. module_init(agp_intel_init);
  2248. module_exit(agp_intel_cleanup);
  2249. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2250. MODULE_LICENSE("GPL and additional rights");