sh_pfc.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313
  1. /*
  2. * SuperH Pin Function Controller Support
  3. *
  4. * Copyright (c) 2008 Magnus Damm
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #ifndef __SH_PFC_H
  11. #define __SH_PFC_H
  12. #include <linux/bug.h>
  13. #include <linux/stringify.h>
  14. enum {
  15. PINMUX_TYPE_NONE,
  16. PINMUX_TYPE_FUNCTION,
  17. PINMUX_TYPE_GPIO,
  18. PINMUX_TYPE_OUTPUT,
  19. PINMUX_TYPE_INPUT,
  20. };
  21. #define SH_PFC_PIN_CFG_INPUT (1 << 0)
  22. #define SH_PFC_PIN_CFG_OUTPUT (1 << 1)
  23. #define SH_PFC_PIN_CFG_PULL_UP (1 << 2)
  24. #define SH_PFC_PIN_CFG_PULL_DOWN (1 << 3)
  25. struct sh_pfc_pin {
  26. u16 enum_id;
  27. const char *name;
  28. unsigned int configs;
  29. };
  30. #define SH_PFC_PIN_GROUP(n) \
  31. { \
  32. .name = #n, \
  33. .pins = n##_pins, \
  34. .mux = n##_mux, \
  35. .nr_pins = ARRAY_SIZE(n##_pins), \
  36. }
  37. struct sh_pfc_pin_group {
  38. const char *name;
  39. const unsigned int *pins;
  40. const unsigned int *mux;
  41. unsigned int nr_pins;
  42. };
  43. #define SH_PFC_FUNCTION(n) \
  44. { \
  45. .name = #n, \
  46. .groups = n##_groups, \
  47. .nr_groups = ARRAY_SIZE(n##_groups), \
  48. }
  49. struct sh_pfc_function {
  50. const char *name;
  51. const char * const *groups;
  52. unsigned int nr_groups;
  53. };
  54. struct pinmux_func {
  55. u16 enum_id;
  56. const char *name;
  57. };
  58. struct pinmux_cfg_reg {
  59. unsigned long reg, reg_width, field_width;
  60. const u16 *enum_ids;
  61. const unsigned long *var_field_width;
  62. };
  63. #define PINMUX_CFG_REG(name, r, r_width, f_width) \
  64. .reg = r, .reg_width = r_width, .field_width = f_width, \
  65. .enum_ids = (u16 [(r_width / f_width) * (1 << f_width)])
  66. #define PINMUX_CFG_REG_VAR(name, r, r_width, var_fw0, var_fwn...) \
  67. .reg = r, .reg_width = r_width, \
  68. .var_field_width = (unsigned long [r_width]) { var_fw0, var_fwn, 0 }, \
  69. .enum_ids = (u16 [])
  70. struct pinmux_data_reg {
  71. unsigned long reg, reg_width;
  72. const u16 *enum_ids;
  73. };
  74. #define PINMUX_DATA_REG(name, r, r_width) \
  75. .reg = r, .reg_width = r_width, \
  76. .enum_ids = (u16 [r_width]) \
  77. struct pinmux_irq {
  78. int irq;
  79. unsigned short *gpios;
  80. };
  81. #define PINMUX_IRQ(irq_nr, ids...) \
  82. { .irq = irq_nr, .gpios = (unsigned short []) { ids, 0 } } \
  83. struct pinmux_range {
  84. u16 begin;
  85. u16 end;
  86. u16 force;
  87. };
  88. struct sh_pfc;
  89. struct sh_pfc_soc_operations {
  90. int (*init)(struct sh_pfc *pfc);
  91. void (*exit)(struct sh_pfc *pfc);
  92. unsigned int (*get_bias)(struct sh_pfc *pfc, unsigned int pin);
  93. void (*set_bias)(struct sh_pfc *pfc, unsigned int pin,
  94. unsigned int bias);
  95. };
  96. struct sh_pfc_soc_info {
  97. const char *name;
  98. const struct sh_pfc_soc_operations *ops;
  99. struct pinmux_range input;
  100. struct pinmux_range output;
  101. struct pinmux_range function;
  102. const struct sh_pfc_pin *pins;
  103. unsigned int nr_pins;
  104. const struct pinmux_range *ranges;
  105. unsigned int nr_ranges;
  106. const struct sh_pfc_pin_group *groups;
  107. unsigned int nr_groups;
  108. const struct sh_pfc_function *functions;
  109. unsigned int nr_functions;
  110. const struct pinmux_func *func_gpios;
  111. unsigned int nr_func_gpios;
  112. const struct pinmux_cfg_reg *cfg_regs;
  113. const struct pinmux_data_reg *data_regs;
  114. const u16 *gpio_data;
  115. unsigned int gpio_data_size;
  116. const struct pinmux_irq *gpio_irq;
  117. unsigned int gpio_irq_size;
  118. unsigned long unlock_reg;
  119. };
  120. /* -----------------------------------------------------------------------------
  121. * Helper macros to create pin and port lists
  122. */
  123. /*
  124. * sh_pfc_soc_info gpio_data array macros
  125. */
  126. #define PINMUX_DATA(data_or_mark, ids...) data_or_mark, ids, 0
  127. #define PINMUX_IPSR_NOGP(ispr, fn) \
  128. PINMUX_DATA(fn##_MARK, FN_##fn)
  129. #define PINMUX_IPSR_DATA(ipsr, fn) \
  130. PINMUX_DATA(fn##_MARK, FN_##fn, FN_##ipsr)
  131. #define PINMUX_IPSR_NOGM(ispr, fn, ms) \
  132. PINMUX_DATA(fn##_MARK, FN_##fn, FN_##ms)
  133. #define PINMUX_IPSR_MSEL(ipsr, fn, ms) \
  134. PINMUX_DATA(fn##_MARK, FN_##fn, FN_##ipsr, FN_##ms)
  135. #define PINMUX_IPSR_MODSEL_DATA(ipsr, fn, ms) \
  136. PINMUX_DATA(fn##_MARK, FN_##ms, FN_##ipsr, FN_##fn)
  137. /*
  138. * GP port style (32 ports banks)
  139. */
  140. #define PORT_GP_1(bank, pin, fn, sfx) fn(bank, pin, GP_##bank##_##pin, sfx)
  141. #define PORT_GP_32(bank, fn, sfx) \
  142. PORT_GP_1(bank, 0, fn, sfx), PORT_GP_1(bank, 1, fn, sfx), \
  143. PORT_GP_1(bank, 2, fn, sfx), PORT_GP_1(bank, 3, fn, sfx), \
  144. PORT_GP_1(bank, 4, fn, sfx), PORT_GP_1(bank, 5, fn, sfx), \
  145. PORT_GP_1(bank, 6, fn, sfx), PORT_GP_1(bank, 7, fn, sfx), \
  146. PORT_GP_1(bank, 8, fn, sfx), PORT_GP_1(bank, 9, fn, sfx), \
  147. PORT_GP_1(bank, 10, fn, sfx), PORT_GP_1(bank, 11, fn, sfx), \
  148. PORT_GP_1(bank, 12, fn, sfx), PORT_GP_1(bank, 13, fn, sfx), \
  149. PORT_GP_1(bank, 14, fn, sfx), PORT_GP_1(bank, 15, fn, sfx), \
  150. PORT_GP_1(bank, 16, fn, sfx), PORT_GP_1(bank, 17, fn, sfx), \
  151. PORT_GP_1(bank, 18, fn, sfx), PORT_GP_1(bank, 19, fn, sfx), \
  152. PORT_GP_1(bank, 20, fn, sfx), PORT_GP_1(bank, 21, fn, sfx), \
  153. PORT_GP_1(bank, 22, fn, sfx), PORT_GP_1(bank, 23, fn, sfx), \
  154. PORT_GP_1(bank, 24, fn, sfx), PORT_GP_1(bank, 25, fn, sfx), \
  155. PORT_GP_1(bank, 26, fn, sfx), PORT_GP_1(bank, 27, fn, sfx), \
  156. PORT_GP_1(bank, 28, fn, sfx), PORT_GP_1(bank, 29, fn, sfx), \
  157. PORT_GP_1(bank, 30, fn, sfx), PORT_GP_1(bank, 31, fn, sfx)
  158. #define PORT_GP_32_REV(bank, fn, sfx) \
  159. PORT_GP_1(bank, 31, fn, sfx), PORT_GP_1(bank, 30, fn, sfx), \
  160. PORT_GP_1(bank, 29, fn, sfx), PORT_GP_1(bank, 28, fn, sfx), \
  161. PORT_GP_1(bank, 27, fn, sfx), PORT_GP_1(bank, 26, fn, sfx), \
  162. PORT_GP_1(bank, 25, fn, sfx), PORT_GP_1(bank, 24, fn, sfx), \
  163. PORT_GP_1(bank, 23, fn, sfx), PORT_GP_1(bank, 22, fn, sfx), \
  164. PORT_GP_1(bank, 21, fn, sfx), PORT_GP_1(bank, 20, fn, sfx), \
  165. PORT_GP_1(bank, 19, fn, sfx), PORT_GP_1(bank, 18, fn, sfx), \
  166. PORT_GP_1(bank, 17, fn, sfx), PORT_GP_1(bank, 16, fn, sfx), \
  167. PORT_GP_1(bank, 15, fn, sfx), PORT_GP_1(bank, 14, fn, sfx), \
  168. PORT_GP_1(bank, 13, fn, sfx), PORT_GP_1(bank, 12, fn, sfx), \
  169. PORT_GP_1(bank, 11, fn, sfx), PORT_GP_1(bank, 10, fn, sfx), \
  170. PORT_GP_1(bank, 9, fn, sfx), PORT_GP_1(bank, 8, fn, sfx), \
  171. PORT_GP_1(bank, 7, fn, sfx), PORT_GP_1(bank, 6, fn, sfx), \
  172. PORT_GP_1(bank, 5, fn, sfx), PORT_GP_1(bank, 4, fn, sfx), \
  173. PORT_GP_1(bank, 3, fn, sfx), PORT_GP_1(bank, 2, fn, sfx), \
  174. PORT_GP_1(bank, 1, fn, sfx), PORT_GP_1(bank, 0, fn, sfx)
  175. /* GP_ALL(suffix) - Expand to a list of GP_#_#_suffix */
  176. #define _GP_ALL(bank, pin, name, sfx) name##_##sfx
  177. #define GP_ALL(str) CPU_ALL_PORT(_GP_ALL, str)
  178. /* PINMUX_GPIO_GP_ALL - Expand to a list of sh_pfc_pin entries */
  179. #define _GP_GPIO(bank, pin, _name, sfx) \
  180. [(bank * 32) + pin] = { \
  181. .name = __stringify(_name), \
  182. .enum_id = _name##_DATA, \
  183. }
  184. #define PINMUX_GPIO_GP_ALL() CPU_ALL_PORT(_GP_GPIO, unused)
  185. /* PINMUX_DATA_GP_ALL - Expand to a list of name_DATA, name_FN marks */
  186. #define _GP_DATA(bank, pin, name, sfx) PINMUX_DATA(name##_DATA, name##_FN)
  187. #define PINMUX_DATA_GP_ALL() CPU_ALL_PORT(_GP_DATA, unused)
  188. /*
  189. * PORT style (linear pin space)
  190. */
  191. #define PORT_1(fn, pfx, sfx) fn(pfx, sfx)
  192. #define PORT_10(fn, pfx, sfx) \
  193. PORT_1(fn, pfx##0, sfx), PORT_1(fn, pfx##1, sfx), \
  194. PORT_1(fn, pfx##2, sfx), PORT_1(fn, pfx##3, sfx), \
  195. PORT_1(fn, pfx##4, sfx), PORT_1(fn, pfx##5, sfx), \
  196. PORT_1(fn, pfx##6, sfx), PORT_1(fn, pfx##7, sfx), \
  197. PORT_1(fn, pfx##8, sfx), PORT_1(fn, pfx##9, sfx)
  198. #define PORT_10_REV(fn, pfx, sfx) \
  199. PORT_1(fn, pfx##9, sfx), PORT_1(fn, pfx##8, sfx), \
  200. PORT_1(fn, pfx##7, sfx), PORT_1(fn, pfx##6, sfx), \
  201. PORT_1(fn, pfx##5, sfx), PORT_1(fn, pfx##4, sfx), \
  202. PORT_1(fn, pfx##3, sfx), PORT_1(fn, pfx##2, sfx), \
  203. PORT_1(fn, pfx##1, sfx), PORT_1(fn, pfx##0, sfx)
  204. #define PORT_32(fn, pfx, sfx) \
  205. PORT_10(fn, pfx, sfx), PORT_10(fn, pfx##1, sfx), \
  206. PORT_10(fn, pfx##2, sfx), PORT_1(fn, pfx##30, sfx), \
  207. PORT_1(fn, pfx##31, sfx)
  208. #define PORT_32_REV(fn, pfx, sfx) \
  209. PORT_1(fn, pfx##31, sfx), PORT_1(fn, pfx##30, sfx), \
  210. PORT_10_REV(fn, pfx##2, sfx), PORT_10_REV(fn, pfx##1, sfx), \
  211. PORT_10_REV(fn, pfx, sfx)
  212. #define PORT_90(fn, pfx, sfx) \
  213. PORT_10(fn, pfx##1, sfx), PORT_10(fn, pfx##2, sfx), \
  214. PORT_10(fn, pfx##3, sfx), PORT_10(fn, pfx##4, sfx), \
  215. PORT_10(fn, pfx##5, sfx), PORT_10(fn, pfx##6, sfx), \
  216. PORT_10(fn, pfx##7, sfx), PORT_10(fn, pfx##8, sfx), \
  217. PORT_10(fn, pfx##9, sfx)
  218. /* PORT_ALL(suffix) - Expand to a list of PORT_#_suffix */
  219. #define _PORT_ALL(pfx, sfx) pfx##_##sfx
  220. #define PORT_ALL(str) CPU_ALL_PORT(_PORT_ALL, PORT, str)
  221. /* PINMUX_GPIO - Expand to a sh_pfc_pin entry */
  222. #define PINMUX_GPIO(gpio, data_or_mark) \
  223. [gpio] = { \
  224. .name = __stringify(gpio), \
  225. .enum_id = data_or_mark, \
  226. }
  227. /* PINMUX_DATA_ALL - Expand to a list of PORT_name_DATA, PORT_name_FN0,
  228. * PORT_name_OUT, PORT_name_IN marks
  229. */
  230. #define _PORT_DATA(pfx, sfx) \
  231. PINMUX_DATA(PORT##pfx##_DATA, PORT##pfx##_FN0, \
  232. PORT##pfx##_OUT, PORT##pfx##_IN)
  233. #define PINMUX_DATA_ALL() CPU_ALL_PORT(_PORT_DATA, , unused)
  234. /* GPIO_FN(name) - Expand to a sh_pfc_pin entry for a function GPIO */
  235. #define PINMUX_GPIO_FN(gpio, base, data_or_mark) \
  236. [gpio - (base)] = { \
  237. .name = __stringify(gpio), \
  238. .enum_id = data_or_mark, \
  239. }
  240. #define GPIO_FN(str) \
  241. PINMUX_GPIO_FN(GPIO_FN_##str, PINMUX_FN_BASE, str##_MARK)
  242. /*
  243. * PORTnCR macro
  244. */
  245. #define _PCRH(in, in_pd, in_pu, out) \
  246. 0, (out), (in), 0, \
  247. 0, 0, 0, 0, \
  248. 0, 0, (in_pd), 0, \
  249. 0, 0, (in_pu), 0
  250. #define PORTCR(nr, reg) \
  251. { \
  252. PINMUX_CFG_REG("PORT" nr "CR", reg, 8, 4) { \
  253. _PCRH(PORT##nr##_IN, PORT##nr##_IN_PD, \
  254. PORT##nr##_IN_PU, PORT##nr##_OUT), \
  255. PORT##nr##_FN0, PORT##nr##_FN1, \
  256. PORT##nr##_FN2, PORT##nr##_FN3, \
  257. PORT##nr##_FN4, PORT##nr##_FN5, \
  258. PORT##nr##_FN6, PORT##nr##_FN7 } \
  259. }
  260. #endif /* __SH_PFC_H */