aiutils.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. *
  16. * File contents: support functions for PCI/PCIe
  17. */
  18. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  19. #include <linux/delay.h>
  20. #include <linux/pci.h>
  21. #include <defs.h>
  22. #include <chipcommon.h>
  23. #include <brcmu_utils.h>
  24. #include <brcm_hw_ids.h>
  25. #include <soc.h>
  26. #include "types.h"
  27. #include "pub.h"
  28. #include "pmu.h"
  29. #include "srom.h"
  30. #include "nicpci.h"
  31. #include "aiutils.h"
  32. /* slow_clk_ctl */
  33. /* slow clock source mask */
  34. #define SCC_SS_MASK 0x00000007
  35. /* source of slow clock is LPO */
  36. #define SCC_SS_LPO 0x00000000
  37. /* source of slow clock is crystal */
  38. #define SCC_SS_XTAL 0x00000001
  39. /* source of slow clock is PCI */
  40. #define SCC_SS_PCI 0x00000002
  41. /* LPOFreqSel, 1: 160Khz, 0: 32KHz */
  42. #define SCC_LF 0x00000200
  43. /* LPOPowerDown, 1: LPO is disabled, 0: LPO is enabled */
  44. #define SCC_LP 0x00000400
  45. /* ForceSlowClk, 1: sb/cores running on slow clock, 0: power logic control */
  46. #define SCC_FS 0x00000800
  47. /* IgnorePllOffReq, 1/0:
  48. * power logic ignores/honors PLL clock disable requests from core
  49. */
  50. #define SCC_IP 0x00001000
  51. /* XtalControlEn, 1/0:
  52. * power logic does/doesn't disable crystal when appropriate
  53. */
  54. #define SCC_XC 0x00002000
  55. /* XtalPU (RO), 1/0: crystal running/disabled */
  56. #define SCC_XP 0x00004000
  57. /* ClockDivider (SlowClk = 1/(4+divisor)) */
  58. #define SCC_CD_MASK 0xffff0000
  59. #define SCC_CD_SHIFT 16
  60. /* system_clk_ctl */
  61. /* ILPen: Enable Idle Low Power */
  62. #define SYCC_IE 0x00000001
  63. /* ALPen: Enable Active Low Power */
  64. #define SYCC_AE 0x00000002
  65. /* ForcePLLOn */
  66. #define SYCC_FP 0x00000004
  67. /* Force ALP (or HT if ALPen is not set */
  68. #define SYCC_AR 0x00000008
  69. /* Force HT */
  70. #define SYCC_HR 0x00000010
  71. /* ClkDiv (ILP = 1/(4 * (divisor + 1)) */
  72. #define SYCC_CD_MASK 0xffff0000
  73. #define SYCC_CD_SHIFT 16
  74. #define CST4329_SPROM_OTP_SEL_MASK 0x00000003
  75. /* OTP is powered up, use def. CIS, no SPROM */
  76. #define CST4329_DEFCIS_SEL 0
  77. /* OTP is powered up, SPROM is present */
  78. #define CST4329_SPROM_SEL 1
  79. /* OTP is powered up, no SPROM */
  80. #define CST4329_OTP_SEL 2
  81. /* OTP is powered down, SPROM is present */
  82. #define CST4329_OTP_PWRDN 3
  83. #define CST4329_SPI_SDIO_MODE_MASK 0x00000004
  84. #define CST4329_SPI_SDIO_MODE_SHIFT 2
  85. /* 43224 chip-specific ChipControl register bits */
  86. #define CCTRL43224_GPIO_TOGGLE 0x8000
  87. /* 12 mA drive strength */
  88. #define CCTRL_43224A0_12MA_LED_DRIVE 0x00F000F0
  89. /* 12 mA drive strength for later 43224s */
  90. #define CCTRL_43224B0_12MA_LED_DRIVE 0xF0
  91. /* 43236 Chip specific ChipStatus register bits */
  92. #define CST43236_SFLASH_MASK 0x00000040
  93. #define CST43236_OTP_MASK 0x00000080
  94. #define CST43236_HSIC_MASK 0x00000100 /* USB/HSIC */
  95. #define CST43236_BP_CLK 0x00000200 /* 120/96Mbps */
  96. #define CST43236_BOOT_MASK 0x00001800
  97. #define CST43236_BOOT_SHIFT 11
  98. #define CST43236_BOOT_FROM_SRAM 0 /* boot from SRAM, ARM in reset */
  99. #define CST43236_BOOT_FROM_ROM 1 /* boot from ROM */
  100. #define CST43236_BOOT_FROM_FLASH 2 /* boot from FLASH */
  101. #define CST43236_BOOT_FROM_INVALID 3
  102. /* 4331 chip-specific ChipControl register bits */
  103. /* 0 disable */
  104. #define CCTRL4331_BT_COEXIST (1<<0)
  105. /* 0 SECI is disabled (JTAG functional) */
  106. #define CCTRL4331_SECI (1<<1)
  107. /* 0 disable */
  108. #define CCTRL4331_EXT_LNA (1<<2)
  109. /* sprom/gpio13-15 mux */
  110. #define CCTRL4331_SPROM_GPIO13_15 (1<<3)
  111. /* 0 ext pa disable, 1 ext pa enabled */
  112. #define CCTRL4331_EXTPA_EN (1<<4)
  113. /* set drive out GPIO_CLK on sprom_cs pin */
  114. #define CCTRL4331_GPIOCLK_ON_SPROMCS (1<<5)
  115. /* use sprom_cs pin as PCIE mdio interface */
  116. #define CCTRL4331_PCIE_MDIO_ON_SPROMCS (1<<6)
  117. /* aband extpa will be at gpio2/5 and sprom_dout */
  118. #define CCTRL4331_EXTPA_ON_GPIO2_5 (1<<7)
  119. /* override core control on pipe_AuxClkEnable */
  120. #define CCTRL4331_OVR_PIPEAUXCLKEN (1<<8)
  121. /* override core control on pipe_AuxPowerDown */
  122. #define CCTRL4331_OVR_PIPEAUXPWRDOWN (1<<9)
  123. /* pcie_auxclkenable */
  124. #define CCTRL4331_PCIE_AUXCLKEN (1<<10)
  125. /* pcie_pipe_pllpowerdown */
  126. #define CCTRL4331_PCIE_PIPE_PLLDOWN (1<<11)
  127. /* enable bt_shd0 at gpio4 */
  128. #define CCTRL4331_BT_SHD0_ON_GPIO4 (1<<16)
  129. /* enable bt_shd1 at gpio5 */
  130. #define CCTRL4331_BT_SHD1_ON_GPIO5 (1<<17)
  131. /* 4331 Chip specific ChipStatus register bits */
  132. /* crystal frequency 20/40Mhz */
  133. #define CST4331_XTAL_FREQ 0x00000001
  134. #define CST4331_SPROM_PRESENT 0x00000002
  135. #define CST4331_OTP_PRESENT 0x00000004
  136. #define CST4331_LDO_RF 0x00000008
  137. #define CST4331_LDO_PAR 0x00000010
  138. /* 4319 chip-specific ChipStatus register bits */
  139. #define CST4319_SPI_CPULESSUSB 0x00000001
  140. #define CST4319_SPI_CLK_POL 0x00000002
  141. #define CST4319_SPI_CLK_PH 0x00000008
  142. /* gpio [7:6], SDIO CIS selection */
  143. #define CST4319_SPROM_OTP_SEL_MASK 0x000000c0
  144. #define CST4319_SPROM_OTP_SEL_SHIFT 6
  145. /* use default CIS, OTP is powered up */
  146. #define CST4319_DEFCIS_SEL 0x00000000
  147. /* use SPROM, OTP is powered up */
  148. #define CST4319_SPROM_SEL 0x00000040
  149. /* use OTP, OTP is powered up */
  150. #define CST4319_OTP_SEL 0x00000080
  151. /* use SPROM, OTP is powered down */
  152. #define CST4319_OTP_PWRDN 0x000000c0
  153. /* gpio [8], sdio/usb mode */
  154. #define CST4319_SDIO_USB_MODE 0x00000100
  155. #define CST4319_REMAP_SEL_MASK 0x00000600
  156. #define CST4319_ILPDIV_EN 0x00000800
  157. #define CST4319_XTAL_PD_POL 0x00001000
  158. #define CST4319_LPO_SEL 0x00002000
  159. #define CST4319_RES_INIT_MODE 0x0000c000
  160. /* PALDO is configured with external PNP */
  161. #define CST4319_PALDO_EXTPNP 0x00010000
  162. #define CST4319_CBUCK_MODE_MASK 0x00060000
  163. #define CST4319_CBUCK_MODE_BURST 0x00020000
  164. #define CST4319_CBUCK_MODE_LPBURST 0x00060000
  165. #define CST4319_RCAL_VALID 0x01000000
  166. #define CST4319_RCAL_VALUE_MASK 0x3e000000
  167. #define CST4319_RCAL_VALUE_SHIFT 25
  168. /* 4336 chip-specific ChipStatus register bits */
  169. #define CST4336_SPI_MODE_MASK 0x00000001
  170. #define CST4336_SPROM_PRESENT 0x00000002
  171. #define CST4336_OTP_PRESENT 0x00000004
  172. #define CST4336_ARMREMAP_0 0x00000008
  173. #define CST4336_ILPDIV_EN_MASK 0x00000010
  174. #define CST4336_ILPDIV_EN_SHIFT 4
  175. #define CST4336_XTAL_PD_POL_MASK 0x00000020
  176. #define CST4336_XTAL_PD_POL_SHIFT 5
  177. #define CST4336_LPO_SEL_MASK 0x00000040
  178. #define CST4336_LPO_SEL_SHIFT 6
  179. #define CST4336_RES_INIT_MODE_MASK 0x00000180
  180. #define CST4336_RES_INIT_MODE_SHIFT 7
  181. #define CST4336_CBUCK_MODE_MASK 0x00000600
  182. #define CST4336_CBUCK_MODE_SHIFT 9
  183. /* 4313 chip-specific ChipStatus register bits */
  184. #define CST4313_SPROM_PRESENT 1
  185. #define CST4313_OTP_PRESENT 2
  186. #define CST4313_SPROM_OTP_SEL_MASK 0x00000002
  187. #define CST4313_SPROM_OTP_SEL_SHIFT 0
  188. /* 4313 Chip specific ChipControl register bits */
  189. /* 12 mA drive strengh for later 4313 */
  190. #define CCTRL_4313_12MA_LED_DRIVE 0x00000007
  191. /* Manufacturer Ids */
  192. #define MFGID_ARM 0x43b
  193. #define MFGID_BRCM 0x4bf
  194. #define MFGID_MIPS 0x4a7
  195. /* Enumeration ROM registers */
  196. #define ER_EROMENTRY 0x000
  197. #define ER_REMAPCONTROL 0xe00
  198. #define ER_REMAPSELECT 0xe04
  199. #define ER_MASTERSELECT 0xe10
  200. #define ER_ITCR 0xf00
  201. #define ER_ITIP 0xf04
  202. /* Erom entries */
  203. #define ER_TAG 0xe
  204. #define ER_TAG1 0x6
  205. #define ER_VALID 1
  206. #define ER_CI 0
  207. #define ER_MP 2
  208. #define ER_ADD 4
  209. #define ER_END 0xe
  210. #define ER_BAD 0xffffffff
  211. /* EROM CompIdentA */
  212. #define CIA_MFG_MASK 0xfff00000
  213. #define CIA_MFG_SHIFT 20
  214. #define CIA_CID_MASK 0x000fff00
  215. #define CIA_CID_SHIFT 8
  216. #define CIA_CCL_MASK 0x000000f0
  217. #define CIA_CCL_SHIFT 4
  218. /* EROM CompIdentB */
  219. #define CIB_REV_MASK 0xff000000
  220. #define CIB_REV_SHIFT 24
  221. #define CIB_NSW_MASK 0x00f80000
  222. #define CIB_NSW_SHIFT 19
  223. #define CIB_NMW_MASK 0x0007c000
  224. #define CIB_NMW_SHIFT 14
  225. #define CIB_NSP_MASK 0x00003e00
  226. #define CIB_NSP_SHIFT 9
  227. #define CIB_NMP_MASK 0x000001f0
  228. #define CIB_NMP_SHIFT 4
  229. /* EROM AddrDesc */
  230. #define AD_ADDR_MASK 0xfffff000
  231. #define AD_SP_MASK 0x00000f00
  232. #define AD_SP_SHIFT 8
  233. #define AD_ST_MASK 0x000000c0
  234. #define AD_ST_SHIFT 6
  235. #define AD_ST_SLAVE 0x00000000
  236. #define AD_ST_BRIDGE 0x00000040
  237. #define AD_ST_SWRAP 0x00000080
  238. #define AD_ST_MWRAP 0x000000c0
  239. #define AD_SZ_MASK 0x00000030
  240. #define AD_SZ_SHIFT 4
  241. #define AD_SZ_4K 0x00000000
  242. #define AD_SZ_8K 0x00000010
  243. #define AD_SZ_16K 0x00000020
  244. #define AD_SZ_SZD 0x00000030
  245. #define AD_AG32 0x00000008
  246. #define AD_ADDR_ALIGN 0x00000fff
  247. #define AD_SZ_BASE 0x00001000 /* 4KB */
  248. /* EROM SizeDesc */
  249. #define SD_SZ_MASK 0xfffff000
  250. #define SD_SG32 0x00000008
  251. #define SD_SZ_ALIGN 0x00000fff
  252. /* PCI config space bit 4 for 4306c0 slow clock source */
  253. #define PCI_CFG_GPIO_SCS 0x10
  254. /* PCI config space GPIO 14 for Xtal power-up */
  255. #define PCI_CFG_GPIO_XTAL 0x40
  256. /* PCI config space GPIO 15 for PLL power-down */
  257. #define PCI_CFG_GPIO_PLL 0x80
  258. /* power control defines */
  259. #define PLL_DELAY 150 /* us pll on delay */
  260. #define FREF_DELAY 200 /* us fref change delay */
  261. #define XTAL_ON_DELAY 1000 /* us crystal power-on delay */
  262. /* resetctrl */
  263. #define AIRC_RESET 1
  264. #define NOREV -1 /* Invalid rev */
  265. /* GPIO Based LED powersave defines */
  266. #define DEFAULT_GPIO_ONTIME 10 /* Default: 10% on */
  267. #define DEFAULT_GPIO_OFFTIME 90 /* Default: 10% on */
  268. /* When Srom support present, fields in sromcontrol */
  269. #define SRC_START 0x80000000
  270. #define SRC_BUSY 0x80000000
  271. #define SRC_OPCODE 0x60000000
  272. #define SRC_OP_READ 0x00000000
  273. #define SRC_OP_WRITE 0x20000000
  274. #define SRC_OP_WRDIS 0x40000000
  275. #define SRC_OP_WREN 0x60000000
  276. #define SRC_OTPSEL 0x00000010
  277. #define SRC_LOCK 0x00000008
  278. #define SRC_SIZE_MASK 0x00000006
  279. #define SRC_SIZE_1K 0x00000000
  280. #define SRC_SIZE_4K 0x00000002
  281. #define SRC_SIZE_16K 0x00000004
  282. #define SRC_SIZE_SHIFT 1
  283. #define SRC_PRESENT 0x00000001
  284. /* External PA enable mask */
  285. #define GPIO_CTRL_EPA_EN_MASK 0x40
  286. #define DEFAULT_GPIOTIMERVAL \
  287. ((DEFAULT_GPIO_ONTIME << GPIO_ONTIME_SHIFT) | DEFAULT_GPIO_OFFTIME)
  288. #define BADIDX (SI_MAXCORES + 1)
  289. #define IS_SIM(chippkg) \
  290. ((chippkg == HDLSIM_PKG_ID) || (chippkg == HWSIM_PKG_ID))
  291. #define PCI(sih) (ai_get_buscoretype(sih) == PCI_CORE_ID)
  292. #define PCIE(sih) (ai_get_buscoretype(sih) == PCIE_CORE_ID)
  293. #define PCI_FORCEHT(sih) (PCIE(sih) && (ai_get_chip_id(sih) == BCM4716_CHIP_ID))
  294. #ifdef BCMDBG
  295. #define SI_MSG(fmt, ...) pr_debug(fmt, ##__VA_ARGS__)
  296. #else
  297. #define SI_MSG(fmt, ...) no_printk(fmt, ##__VA_ARGS__)
  298. #endif /* BCMDBG */
  299. #define GOODCOREADDR(x, b) \
  300. (((x) >= (b)) && ((x) < ((b) + SI_MAXCORES * SI_CORE_SIZE)) && \
  301. IS_ALIGNED((x), SI_CORE_SIZE))
  302. struct aidmp {
  303. u32 oobselina30; /* 0x000 */
  304. u32 oobselina74; /* 0x004 */
  305. u32 PAD[6];
  306. u32 oobselinb30; /* 0x020 */
  307. u32 oobselinb74; /* 0x024 */
  308. u32 PAD[6];
  309. u32 oobselinc30; /* 0x040 */
  310. u32 oobselinc74; /* 0x044 */
  311. u32 PAD[6];
  312. u32 oobselind30; /* 0x060 */
  313. u32 oobselind74; /* 0x064 */
  314. u32 PAD[38];
  315. u32 oobselouta30; /* 0x100 */
  316. u32 oobselouta74; /* 0x104 */
  317. u32 PAD[6];
  318. u32 oobseloutb30; /* 0x120 */
  319. u32 oobseloutb74; /* 0x124 */
  320. u32 PAD[6];
  321. u32 oobseloutc30; /* 0x140 */
  322. u32 oobseloutc74; /* 0x144 */
  323. u32 PAD[6];
  324. u32 oobseloutd30; /* 0x160 */
  325. u32 oobseloutd74; /* 0x164 */
  326. u32 PAD[38];
  327. u32 oobsynca; /* 0x200 */
  328. u32 oobseloutaen; /* 0x204 */
  329. u32 PAD[6];
  330. u32 oobsyncb; /* 0x220 */
  331. u32 oobseloutben; /* 0x224 */
  332. u32 PAD[6];
  333. u32 oobsyncc; /* 0x240 */
  334. u32 oobseloutcen; /* 0x244 */
  335. u32 PAD[6];
  336. u32 oobsyncd; /* 0x260 */
  337. u32 oobseloutden; /* 0x264 */
  338. u32 PAD[38];
  339. u32 oobaextwidth; /* 0x300 */
  340. u32 oobainwidth; /* 0x304 */
  341. u32 oobaoutwidth; /* 0x308 */
  342. u32 PAD[5];
  343. u32 oobbextwidth; /* 0x320 */
  344. u32 oobbinwidth; /* 0x324 */
  345. u32 oobboutwidth; /* 0x328 */
  346. u32 PAD[5];
  347. u32 oobcextwidth; /* 0x340 */
  348. u32 oobcinwidth; /* 0x344 */
  349. u32 oobcoutwidth; /* 0x348 */
  350. u32 PAD[5];
  351. u32 oobdextwidth; /* 0x360 */
  352. u32 oobdinwidth; /* 0x364 */
  353. u32 oobdoutwidth; /* 0x368 */
  354. u32 PAD[37];
  355. u32 ioctrlset; /* 0x400 */
  356. u32 ioctrlclear; /* 0x404 */
  357. u32 ioctrl; /* 0x408 */
  358. u32 PAD[61];
  359. u32 iostatus; /* 0x500 */
  360. u32 PAD[127];
  361. u32 ioctrlwidth; /* 0x700 */
  362. u32 iostatuswidth; /* 0x704 */
  363. u32 PAD[62];
  364. u32 resetctrl; /* 0x800 */
  365. u32 resetstatus; /* 0x804 */
  366. u32 resetreadid; /* 0x808 */
  367. u32 resetwriteid; /* 0x80c */
  368. u32 PAD[60];
  369. u32 errlogctrl; /* 0x900 */
  370. u32 errlogdone; /* 0x904 */
  371. u32 errlogstatus; /* 0x908 */
  372. u32 errlogaddrlo; /* 0x90c */
  373. u32 errlogaddrhi; /* 0x910 */
  374. u32 errlogid; /* 0x914 */
  375. u32 errloguser; /* 0x918 */
  376. u32 errlogflags; /* 0x91c */
  377. u32 PAD[56];
  378. u32 intstatus; /* 0xa00 */
  379. u32 PAD[127];
  380. u32 config; /* 0xe00 */
  381. u32 PAD[63];
  382. u32 itcr; /* 0xf00 */
  383. u32 PAD[3];
  384. u32 itipooba; /* 0xf10 */
  385. u32 itipoobb; /* 0xf14 */
  386. u32 itipoobc; /* 0xf18 */
  387. u32 itipoobd; /* 0xf1c */
  388. u32 PAD[4];
  389. u32 itipoobaout; /* 0xf30 */
  390. u32 itipoobbout; /* 0xf34 */
  391. u32 itipoobcout; /* 0xf38 */
  392. u32 itipoobdout; /* 0xf3c */
  393. u32 PAD[4];
  394. u32 itopooba; /* 0xf50 */
  395. u32 itopoobb; /* 0xf54 */
  396. u32 itopoobc; /* 0xf58 */
  397. u32 itopoobd; /* 0xf5c */
  398. u32 PAD[4];
  399. u32 itopoobain; /* 0xf70 */
  400. u32 itopoobbin; /* 0xf74 */
  401. u32 itopoobcin; /* 0xf78 */
  402. u32 itopoobdin; /* 0xf7c */
  403. u32 PAD[4];
  404. u32 itopreset; /* 0xf90 */
  405. u32 PAD[15];
  406. u32 peripherialid4; /* 0xfd0 */
  407. u32 peripherialid5; /* 0xfd4 */
  408. u32 peripherialid6; /* 0xfd8 */
  409. u32 peripherialid7; /* 0xfdc */
  410. u32 peripherialid0; /* 0xfe0 */
  411. u32 peripherialid1; /* 0xfe4 */
  412. u32 peripherialid2; /* 0xfe8 */
  413. u32 peripherialid3; /* 0xfec */
  414. u32 componentid0; /* 0xff0 */
  415. u32 componentid1; /* 0xff4 */
  416. u32 componentid2; /* 0xff8 */
  417. u32 componentid3; /* 0xffc */
  418. };
  419. /* parse the enumeration rom to identify all cores */
  420. static void ai_scan(struct si_pub *sih, struct bcma_bus *bus)
  421. {
  422. struct si_info *sii = (struct si_info *)sih;
  423. struct bcma_device *core;
  424. uint idx;
  425. list_for_each_entry(core, &bus->cores, list) {
  426. idx = core->core_index;
  427. sii->cia[idx] = core->id.manuf << CIA_MFG_SHIFT;
  428. sii->cia[idx] |= core->id.id << CIA_CID_SHIFT;
  429. sii->cia[idx] |= core->id.class << CIA_CCL_SHIFT;
  430. sii->cib[idx] = core->id.rev << CIB_REV_SHIFT;
  431. sii->coreid[idx] = core->id.id;
  432. sii->coresba[idx] = core->addr;
  433. sii->coresba_size[idx] = 0x1000;
  434. sii->coresba2[idx] = 0;
  435. sii->coresba2_size[idx] = 0;
  436. sii->wrapba[idx] = core->wrap;
  437. sii->numcores++;
  438. }
  439. }
  440. static struct bcma_device *ai_find_bcma_core(struct si_pub *sih, uint coreidx)
  441. {
  442. struct si_info *sii = (struct si_info *)sih;
  443. struct bcma_device *core;
  444. list_for_each_entry(core, &sii->icbus->cores, list) {
  445. if (core->core_index == coreidx)
  446. return core;
  447. }
  448. return NULL;
  449. }
  450. /*
  451. * This function changes the logical "focus" to the indicated core.
  452. * Return the current core's virtual address. Since each core starts with the
  453. * same set of registers (BIST, clock control, etc), the returned address
  454. * contains the first register of this 'common' register block (not to be
  455. * confused with 'common core').
  456. */
  457. void __iomem *ai_setcoreidx(struct si_pub *sih, uint coreidx)
  458. {
  459. struct si_info *sii = (struct si_info *)sih;
  460. struct bcma_device *core;
  461. if (sii->curidx != coreidx) {
  462. core = ai_find_bcma_core(sih, coreidx);
  463. if (core == NULL)
  464. return NULL;
  465. (void)bcma_aread32(core, BCMA_IOST);
  466. sii->curidx = coreidx;
  467. }
  468. return sii->curmap;
  469. }
  470. uint ai_corerev(struct si_pub *sih)
  471. {
  472. struct si_info *sii;
  473. u32 cib;
  474. sii = (struct si_info *)sih;
  475. cib = sii->cib[sii->curidx];
  476. return (cib & CIB_REV_MASK) >> CIB_REV_SHIFT;
  477. }
  478. /* return true if PCIE capability exists in the pci config space */
  479. static bool ai_ispcie(struct si_info *sii)
  480. {
  481. u8 cap_ptr;
  482. cap_ptr =
  483. pcicore_find_pci_capability(sii->pcibus, PCI_CAP_ID_EXP, NULL,
  484. NULL);
  485. if (!cap_ptr)
  486. return false;
  487. return true;
  488. }
  489. static bool ai_buscore_prep(struct si_info *sii)
  490. {
  491. /* kludge to enable the clock on the 4306 which lacks a slowclock */
  492. if (!ai_ispcie(sii))
  493. ai_clkctl_xtal(&sii->pub, XTAL | PLL, ON);
  494. return true;
  495. }
  496. static bool
  497. ai_buscore_setup(struct si_info *sii, struct bcma_device *cc)
  498. {
  499. bool pci, pcie;
  500. uint i;
  501. uint pciidx, pcieidx, pcirev, pcierev;
  502. /* get chipcommon rev */
  503. sii->pub.ccrev = cc->id.rev;
  504. /* get chipcommon chipstatus */
  505. if (ai_get_ccrev(&sii->pub) >= 11)
  506. sii->chipst = bcma_read32(cc, CHIPCREGOFFS(chipstatus));
  507. /* get chipcommon capabilites */
  508. sii->pub.cccaps = bcma_read32(cc, CHIPCREGOFFS(capabilities));
  509. /* get pmu rev and caps */
  510. if (ai_get_cccaps(&sii->pub) & CC_CAP_PMU) {
  511. sii->pub.pmucaps = bcma_read32(cc,
  512. CHIPCREGOFFS(pmucapabilities));
  513. sii->pub.pmurev = sii->pub.pmucaps & PCAP_REV_MASK;
  514. }
  515. /* figure out bus/orignal core idx */
  516. sii->pub.buscoretype = NODEV_CORE_ID;
  517. sii->pub.buscorerev = NOREV;
  518. sii->buscoreidx = BADIDX;
  519. pci = pcie = false;
  520. pcirev = pcierev = NOREV;
  521. pciidx = pcieidx = BADIDX;
  522. for (i = 0; i < sii->numcores; i++) {
  523. uint cid, crev;
  524. ai_setcoreidx(&sii->pub, i);
  525. cid = ai_coreid(&sii->pub);
  526. crev = ai_corerev(&sii->pub);
  527. if (cid == PCI_CORE_ID) {
  528. pciidx = i;
  529. pcirev = crev;
  530. pci = true;
  531. } else if (cid == PCIE_CORE_ID) {
  532. pcieidx = i;
  533. pcierev = crev;
  534. pcie = true;
  535. }
  536. }
  537. if (pci && pcie) {
  538. if (ai_ispcie(sii))
  539. pci = false;
  540. else
  541. pcie = false;
  542. }
  543. if (pci) {
  544. sii->pub.buscoretype = PCI_CORE_ID;
  545. sii->pub.buscorerev = pcirev;
  546. sii->buscoreidx = pciidx;
  547. } else if (pcie) {
  548. sii->pub.buscoretype = PCIE_CORE_ID;
  549. sii->pub.buscorerev = pcierev;
  550. sii->buscoreidx = pcieidx;
  551. }
  552. /* fixup necessary chip/core configurations */
  553. if (!sii->pch) {
  554. sii->pch = pcicore_init(&sii->pub, sii->icbus->drv_pci.core);
  555. if (sii->pch == NULL)
  556. return false;
  557. }
  558. if (ai_pci_fixcfg(&sii->pub)) {
  559. /* si_doattach: si_pci_fixcfg failed */
  560. return false;
  561. }
  562. return true;
  563. }
  564. /*
  565. * get boardtype and boardrev
  566. */
  567. static __used void ai_nvram_process(struct si_info *sii)
  568. {
  569. uint w = 0;
  570. /* do a pci config read to get subsystem id and subvendor id */
  571. pci_read_config_dword(sii->pcibus, PCI_SUBSYSTEM_VENDOR_ID, &w);
  572. sii->pub.boardvendor = w & 0xffff;
  573. sii->pub.boardtype = (w >> 16) & 0xffff;
  574. }
  575. static struct si_info *ai_doattach(struct si_info *sii,
  576. struct bcma_bus *pbus)
  577. {
  578. void __iomem *regs = pbus->mmio;
  579. struct si_pub *sih = &sii->pub;
  580. u32 w, savewin;
  581. struct bcma_device *cc;
  582. uint socitype;
  583. memset((unsigned char *) sii, 0, sizeof(struct si_info));
  584. savewin = 0;
  585. sii->icbus = pbus;
  586. sii->buscoreidx = BADIDX;
  587. sii->pcibus = pbus->host_pci;
  588. sii->curmap = regs;
  589. sii->curwrap = sii->curmap + SI_CORE_SIZE;
  590. /* switch to Chipcommon core */
  591. cc = pbus->drv_cc.core;
  592. /* bus/core/clk setup for register access */
  593. if (!ai_buscore_prep(sii))
  594. return NULL;
  595. /*
  596. * ChipID recognition.
  597. * We assume we can read chipid at offset 0 from the regs arg.
  598. * If we add other chiptypes (or if we need to support old sdio
  599. * hosts w/o chipcommon), some way of recognizing them needs to
  600. * be added here.
  601. */
  602. w = bcma_read32(cc, CHIPCREGOFFS(chipid));
  603. socitype = (w & CID_TYPE_MASK) >> CID_TYPE_SHIFT;
  604. /* Might as wll fill in chip id rev & pkg */
  605. sih->chip = w & CID_ID_MASK;
  606. sih->chiprev = (w & CID_REV_MASK) >> CID_REV_SHIFT;
  607. sih->chippkg = (w & CID_PKG_MASK) >> CID_PKG_SHIFT;
  608. /* scan for cores */
  609. if (socitype == SOCI_AI) {
  610. SI_MSG("Found chip type AI (0x%08x)\n", w);
  611. /* pass chipc address instead of original core base */
  612. ai_scan(&sii->pub, pbus);
  613. } else {
  614. /* Found chip of unknown type */
  615. return NULL;
  616. }
  617. /* no cores found, bail out */
  618. if (sii->numcores == 0)
  619. return NULL;
  620. /* bus/core/clk setup */
  621. if (!ai_buscore_setup(sii, cc))
  622. goto exit;
  623. /* Init nvram from sprom/otp if they exist */
  624. if (srom_var_init(&sii->pub))
  625. goto exit;
  626. ai_nvram_process(sii);
  627. /* === NVRAM, clock is ready === */
  628. bcma_write32(cc, CHIPCREGOFFS(gpiopullup), 0);
  629. bcma_write32(cc, CHIPCREGOFFS(gpiopulldown), 0);
  630. /* PMU specific initializations */
  631. if (ai_get_cccaps(sih) & CC_CAP_PMU) {
  632. si_pmu_init(sih);
  633. (void)si_pmu_measure_alpclk(sih);
  634. si_pmu_res_init(sih);
  635. }
  636. /* setup the GPIO based LED powersave register */
  637. w = getintvar(sih, BRCMS_SROM_LEDDC);
  638. if (w == 0)
  639. w = DEFAULT_GPIOTIMERVAL;
  640. ai_cc_reg(sih, offsetof(struct chipcregs, gpiotimerval),
  641. ~0, w);
  642. if (PCIE(sih))
  643. pcicore_attach(sii->pch, SI_DOATTACH);
  644. if (ai_get_chip_id(sih) == BCM43224_CHIP_ID) {
  645. /*
  646. * enable 12 mA drive strenth for 43224 and
  647. * set chipControl register bit 15
  648. */
  649. if (ai_get_chiprev(sih) == 0) {
  650. SI_MSG("Applying 43224A0 WARs\n");
  651. ai_cc_reg(sih, offsetof(struct chipcregs, chipcontrol),
  652. CCTRL43224_GPIO_TOGGLE,
  653. CCTRL43224_GPIO_TOGGLE);
  654. si_pmu_chipcontrol(sih, 0, CCTRL_43224A0_12MA_LED_DRIVE,
  655. CCTRL_43224A0_12MA_LED_DRIVE);
  656. }
  657. if (ai_get_chiprev(sih) >= 1) {
  658. SI_MSG("Applying 43224B0+ WARs\n");
  659. si_pmu_chipcontrol(sih, 0, CCTRL_43224B0_12MA_LED_DRIVE,
  660. CCTRL_43224B0_12MA_LED_DRIVE);
  661. }
  662. }
  663. if (ai_get_chip_id(sih) == BCM4313_CHIP_ID) {
  664. /*
  665. * enable 12 mA drive strenth for 4313 and
  666. * set chipControl register bit 1
  667. */
  668. SI_MSG("Applying 4313 WARs\n");
  669. si_pmu_chipcontrol(sih, 0, CCTRL_4313_12MA_LED_DRIVE,
  670. CCTRL_4313_12MA_LED_DRIVE);
  671. }
  672. return sii;
  673. exit:
  674. if (sii->pch)
  675. pcicore_deinit(sii->pch);
  676. sii->pch = NULL;
  677. return NULL;
  678. }
  679. /*
  680. * Allocate a si handle and do the attach.
  681. */
  682. struct si_pub *
  683. ai_attach(struct bcma_bus *pbus)
  684. {
  685. struct si_info *sii;
  686. /* alloc struct si_info */
  687. sii = kmalloc(sizeof(struct si_info), GFP_ATOMIC);
  688. if (sii == NULL)
  689. return NULL;
  690. if (ai_doattach(sii, pbus) == NULL) {
  691. kfree(sii);
  692. return NULL;
  693. }
  694. return (struct si_pub *) sii;
  695. }
  696. /* may be called with core in reset */
  697. void ai_detach(struct si_pub *sih)
  698. {
  699. struct si_info *sii;
  700. struct si_pub *si_local = NULL;
  701. memcpy(&si_local, &sih, sizeof(struct si_pub **));
  702. sii = (struct si_info *)sih;
  703. if (sii == NULL)
  704. return;
  705. if (sii->pch)
  706. pcicore_deinit(sii->pch);
  707. sii->pch = NULL;
  708. srom_free_vars(sih);
  709. kfree(sii);
  710. }
  711. uint ai_coreid(struct si_pub *sih)
  712. {
  713. struct si_info *sii;
  714. sii = (struct si_info *)sih;
  715. return sii->coreid[sii->curidx];
  716. }
  717. uint ai_coreidx(struct si_pub *sih)
  718. {
  719. struct si_info *sii;
  720. sii = (struct si_info *)sih;
  721. return sii->curidx;
  722. }
  723. /* return index of coreid or BADIDX if not found */
  724. struct bcma_device *ai_findcore(struct si_pub *sih, u16 coreid, u16 coreunit)
  725. {
  726. struct bcma_device *core;
  727. struct si_info *sii;
  728. uint found;
  729. sii = (struct si_info *)sih;
  730. found = 0;
  731. list_for_each_entry(core, &sii->icbus->cores, list)
  732. if (core->id.id == coreid) {
  733. if (found == coreunit)
  734. return core;
  735. found++;
  736. }
  737. return NULL;
  738. }
  739. /*
  740. * This function changes logical "focus" to the indicated core;
  741. * must be called with interrupts off.
  742. * Moreover, callers should keep interrupts off during switching
  743. * out of and back to d11 core.
  744. */
  745. void __iomem *ai_setcore(struct si_pub *sih, uint coreid, uint coreunit)
  746. {
  747. struct bcma_device *core;
  748. core = ai_findcore(sih, coreid, coreunit);
  749. if (core == NULL)
  750. return NULL;
  751. return ai_setcoreidx(sih, core->core_index);
  752. }
  753. /*
  754. * Switch to 'coreidx', issue a single arbitrary 32bit register mask&set
  755. * operation, switch back to the original core, and return the new value.
  756. *
  757. * When using the silicon backplane, no fiddling with interrupts or core
  758. * switches is needed.
  759. *
  760. * Also, when using pci/pcie, we can optimize away the core switching for pci
  761. * registers and (on newer pci cores) chipcommon registers.
  762. */
  763. uint ai_cc_reg(struct si_pub *sih, uint regoff, u32 mask, u32 val)
  764. {
  765. struct bcma_device *cc;
  766. uint origidx = 0;
  767. u32 w;
  768. struct si_info *sii;
  769. sii = (struct si_info *)sih;
  770. cc = sii->icbus->drv_cc.core;
  771. /* save current core index */
  772. origidx = ai_coreidx(&sii->pub);
  773. /* mask and set */
  774. if (mask || val) {
  775. bcma_maskset32(cc, regoff, ~mask, val);
  776. }
  777. /* readback */
  778. w = bcma_read32(cc, regoff);
  779. /* restore core index */
  780. ai_setcoreidx(&sii->pub, origidx);
  781. return w;
  782. }
  783. /* return the slow clock source - LPO, XTAL, or PCI */
  784. static uint ai_slowclk_src(struct si_pub *sih, struct bcma_device *cc)
  785. {
  786. struct si_info *sii;
  787. u32 val;
  788. sii = (struct si_info *)sih;
  789. if (ai_get_ccrev(&sii->pub) < 6) {
  790. pci_read_config_dword(sii->pcibus, PCI_GPIO_OUT,
  791. &val);
  792. if (val & PCI_CFG_GPIO_SCS)
  793. return SCC_SS_PCI;
  794. return SCC_SS_XTAL;
  795. } else if (ai_get_ccrev(&sii->pub) < 10) {
  796. return bcma_read32(cc, CHIPCREGOFFS(slow_clk_ctl)) &
  797. SCC_SS_MASK;
  798. } else /* Insta-clock */
  799. return SCC_SS_XTAL;
  800. }
  801. /*
  802. * return the ILP (slowclock) min or max frequency
  803. * precondition: we've established the chip has dynamic clk control
  804. */
  805. static uint ai_slowclk_freq(struct si_pub *sih, bool max_freq,
  806. struct bcma_device *cc)
  807. {
  808. u32 slowclk;
  809. uint div;
  810. slowclk = ai_slowclk_src(sih, cc);
  811. if (ai_get_ccrev(sih) < 6) {
  812. if (slowclk == SCC_SS_PCI)
  813. return max_freq ? (PCIMAXFREQ / 64)
  814. : (PCIMINFREQ / 64);
  815. else
  816. return max_freq ? (XTALMAXFREQ / 32)
  817. : (XTALMINFREQ / 32);
  818. } else if (ai_get_ccrev(sih) < 10) {
  819. div = 4 *
  820. (((bcma_read32(cc, CHIPCREGOFFS(slow_clk_ctl)) &
  821. SCC_CD_MASK) >> SCC_CD_SHIFT) + 1);
  822. if (slowclk == SCC_SS_LPO)
  823. return max_freq ? LPOMAXFREQ : LPOMINFREQ;
  824. else if (slowclk == SCC_SS_XTAL)
  825. return max_freq ? (XTALMAXFREQ / div)
  826. : (XTALMINFREQ / div);
  827. else if (slowclk == SCC_SS_PCI)
  828. return max_freq ? (PCIMAXFREQ / div)
  829. : (PCIMINFREQ / div);
  830. } else {
  831. /* Chipc rev 10 is InstaClock */
  832. div = bcma_read32(cc, CHIPCREGOFFS(system_clk_ctl));
  833. div = 4 * ((div >> SYCC_CD_SHIFT) + 1);
  834. return max_freq ? XTALMAXFREQ : (XTALMINFREQ / div);
  835. }
  836. return 0;
  837. }
  838. static void
  839. ai_clkctl_setdelay(struct si_pub *sih, struct bcma_device *cc)
  840. {
  841. uint slowmaxfreq, pll_delay, slowclk;
  842. uint pll_on_delay, fref_sel_delay;
  843. pll_delay = PLL_DELAY;
  844. /*
  845. * If the slow clock is not sourced by the xtal then
  846. * add the xtal_on_delay since the xtal will also be
  847. * powered down by dynamic clk control logic.
  848. */
  849. slowclk = ai_slowclk_src(sih, cc);
  850. if (slowclk != SCC_SS_XTAL)
  851. pll_delay += XTAL_ON_DELAY;
  852. /* Starting with 4318 it is ILP that is used for the delays */
  853. slowmaxfreq =
  854. ai_slowclk_freq(sih,
  855. (ai_get_ccrev(sih) >= 10) ? false : true, cc);
  856. pll_on_delay = ((slowmaxfreq * pll_delay) + 999999) / 1000000;
  857. fref_sel_delay = ((slowmaxfreq * FREF_DELAY) + 999999) / 1000000;
  858. bcma_write32(cc, CHIPCREGOFFS(pll_on_delay), pll_on_delay);
  859. bcma_write32(cc, CHIPCREGOFFS(fref_sel_delay), fref_sel_delay);
  860. }
  861. /* initialize power control delay registers */
  862. void ai_clkctl_init(struct si_pub *sih)
  863. {
  864. struct bcma_device *cc;
  865. if (!(ai_get_cccaps(sih) & CC_CAP_PWR_CTL))
  866. return;
  867. cc = ai_findcore(sih, BCMA_CORE_CHIPCOMMON, 0);
  868. if (cc == NULL)
  869. return;
  870. /* set all Instaclk chip ILP to 1 MHz */
  871. if (ai_get_ccrev(sih) >= 10)
  872. bcma_maskset32(cc, CHIPCREGOFFS(system_clk_ctl), SYCC_CD_MASK,
  873. (ILP_DIV_1MHZ << SYCC_CD_SHIFT));
  874. ai_clkctl_setdelay(sih, cc);
  875. }
  876. /*
  877. * return the value suitable for writing to the
  878. * dot11 core FAST_PWRUP_DELAY register
  879. */
  880. u16 ai_clkctl_fast_pwrup_delay(struct si_pub *sih)
  881. {
  882. struct si_info *sii;
  883. struct bcma_device *cc;
  884. uint slowminfreq;
  885. u16 fpdelay;
  886. sii = (struct si_info *)sih;
  887. if (ai_get_cccaps(sih) & CC_CAP_PMU) {
  888. fpdelay = si_pmu_fast_pwrup_delay(sih);
  889. return fpdelay;
  890. }
  891. if (!(ai_get_cccaps(sih) & CC_CAP_PWR_CTL))
  892. return 0;
  893. fpdelay = 0;
  894. cc = ai_findcore(sih, CC_CORE_ID, 0);
  895. if (cc) {
  896. slowminfreq = ai_slowclk_freq(sih, false, cc);
  897. fpdelay = (((bcma_read32(cc, CHIPCREGOFFS(pll_on_delay)) + 2)
  898. * 1000000) + (slowminfreq - 1)) / slowminfreq;
  899. }
  900. return fpdelay;
  901. }
  902. /* turn primary xtal and/or pll off/on */
  903. int ai_clkctl_xtal(struct si_pub *sih, uint what, bool on)
  904. {
  905. struct si_info *sii;
  906. u32 in, out, outen;
  907. sii = (struct si_info *)sih;
  908. /* pcie core doesn't have any mapping to control the xtal pu */
  909. if (PCIE(sih))
  910. return -1;
  911. pci_read_config_dword(sii->pcibus, PCI_GPIO_IN, &in);
  912. pci_read_config_dword(sii->pcibus, PCI_GPIO_OUT, &out);
  913. pci_read_config_dword(sii->pcibus, PCI_GPIO_OUTEN, &outen);
  914. /*
  915. * Avoid glitching the clock if GPRS is already using it.
  916. * We can't actually read the state of the PLLPD so we infer it
  917. * by the value of XTAL_PU which *is* readable via gpioin.
  918. */
  919. if (on && (in & PCI_CFG_GPIO_XTAL))
  920. return 0;
  921. if (what & XTAL)
  922. outen |= PCI_CFG_GPIO_XTAL;
  923. if (what & PLL)
  924. outen |= PCI_CFG_GPIO_PLL;
  925. if (on) {
  926. /* turn primary xtal on */
  927. if (what & XTAL) {
  928. out |= PCI_CFG_GPIO_XTAL;
  929. if (what & PLL)
  930. out |= PCI_CFG_GPIO_PLL;
  931. pci_write_config_dword(sii->pcibus,
  932. PCI_GPIO_OUT, out);
  933. pci_write_config_dword(sii->pcibus,
  934. PCI_GPIO_OUTEN, outen);
  935. udelay(XTAL_ON_DELAY);
  936. }
  937. /* turn pll on */
  938. if (what & PLL) {
  939. out &= ~PCI_CFG_GPIO_PLL;
  940. pci_write_config_dword(sii->pcibus,
  941. PCI_GPIO_OUT, out);
  942. mdelay(2);
  943. }
  944. } else {
  945. if (what & XTAL)
  946. out &= ~PCI_CFG_GPIO_XTAL;
  947. if (what & PLL)
  948. out |= PCI_CFG_GPIO_PLL;
  949. pci_write_config_dword(sii->pcibus,
  950. PCI_GPIO_OUT, out);
  951. pci_write_config_dword(sii->pcibus,
  952. PCI_GPIO_OUTEN, outen);
  953. }
  954. return 0;
  955. }
  956. /* clk control mechanism through chipcommon, no policy checking */
  957. static bool _ai_clkctl_cc(struct si_info *sii, uint mode)
  958. {
  959. struct bcma_device *cc;
  960. u32 scc;
  961. /* chipcommon cores prior to rev6 don't support dynamic clock control */
  962. if (ai_get_ccrev(&sii->pub) < 6)
  963. return false;
  964. cc = ai_findcore(&sii->pub, BCMA_CORE_CHIPCOMMON, 0);
  965. if (!(ai_get_cccaps(&sii->pub) & CC_CAP_PWR_CTL) &&
  966. (ai_get_ccrev(&sii->pub) < 20))
  967. return mode == CLK_FAST;
  968. switch (mode) {
  969. case CLK_FAST: /* FORCEHT, fast (pll) clock */
  970. if (ai_get_ccrev(&sii->pub) < 10) {
  971. /*
  972. * don't forget to force xtal back
  973. * on before we clear SCC_DYN_XTAL..
  974. */
  975. ai_clkctl_xtal(&sii->pub, XTAL, ON);
  976. bcma_maskset32(cc, CHIPCREGOFFS(slow_clk_ctl),
  977. (SCC_XC | SCC_FS | SCC_IP), SCC_IP);
  978. } else if (ai_get_ccrev(&sii->pub) < 20) {
  979. bcma_set32(cc, CHIPCREGOFFS(system_clk_ctl), SYCC_HR);
  980. } else {
  981. bcma_set32(cc, CHIPCREGOFFS(clk_ctl_st), CCS_FORCEHT);
  982. }
  983. /* wait for the PLL */
  984. if (ai_get_cccaps(&sii->pub) & CC_CAP_PMU) {
  985. u32 htavail = CCS_HTAVAIL;
  986. SPINWAIT(((bcma_read32(cc, CHIPCREGOFFS(clk_ctl_st)) &
  987. htavail) == 0), PMU_MAX_TRANSITION_DLY);
  988. } else {
  989. udelay(PLL_DELAY);
  990. }
  991. break;
  992. case CLK_DYNAMIC: /* enable dynamic clock control */
  993. if (ai_get_ccrev(&sii->pub) < 10) {
  994. scc = bcma_read32(cc, CHIPCREGOFFS(slow_clk_ctl));
  995. scc &= ~(SCC_FS | SCC_IP | SCC_XC);
  996. if ((scc & SCC_SS_MASK) != SCC_SS_XTAL)
  997. scc |= SCC_XC;
  998. bcma_write32(cc, CHIPCREGOFFS(slow_clk_ctl), scc);
  999. /*
  1000. * for dynamic control, we have to
  1001. * release our xtal_pu "force on"
  1002. */
  1003. if (scc & SCC_XC)
  1004. ai_clkctl_xtal(&sii->pub, XTAL, OFF);
  1005. } else if (ai_get_ccrev(&sii->pub) < 20) {
  1006. /* Instaclock */
  1007. bcma_mask32(cc, CHIPCREGOFFS(system_clk_ctl), ~SYCC_HR);
  1008. } else {
  1009. bcma_mask32(cc, CHIPCREGOFFS(clk_ctl_st), ~CCS_FORCEHT);
  1010. }
  1011. break;
  1012. default:
  1013. break;
  1014. }
  1015. return mode == CLK_FAST;
  1016. }
  1017. /*
  1018. * clock control policy function throught chipcommon
  1019. *
  1020. * set dynamic clk control mode (forceslow, forcefast, dynamic)
  1021. * returns true if we are forcing fast clock
  1022. * this is a wrapper over the next internal function
  1023. * to allow flexible policy settings for outside caller
  1024. */
  1025. bool ai_clkctl_cc(struct si_pub *sih, uint mode)
  1026. {
  1027. struct si_info *sii;
  1028. sii = (struct si_info *)sih;
  1029. /* chipcommon cores prior to rev6 don't support dynamic clock control */
  1030. if (ai_get_ccrev(sih) < 6)
  1031. return false;
  1032. if (PCI_FORCEHT(sih))
  1033. return mode == CLK_FAST;
  1034. return _ai_clkctl_cc(sii, mode);
  1035. }
  1036. void ai_pci_up(struct si_pub *sih)
  1037. {
  1038. struct si_info *sii;
  1039. sii = (struct si_info *)sih;
  1040. if (PCI_FORCEHT(sih))
  1041. _ai_clkctl_cc(sii, CLK_FAST);
  1042. if (PCIE(sih))
  1043. pcicore_up(sii->pch, SI_PCIUP);
  1044. }
  1045. /* Unconfigure and/or apply various WARs when system is going to sleep mode */
  1046. void ai_pci_sleep(struct si_pub *sih)
  1047. {
  1048. struct si_info *sii;
  1049. sii = (struct si_info *)sih;
  1050. pcicore_sleep(sii->pch);
  1051. }
  1052. /* Unconfigure and/or apply various WARs when going down */
  1053. void ai_pci_down(struct si_pub *sih)
  1054. {
  1055. struct si_info *sii;
  1056. sii = (struct si_info *)sih;
  1057. /* release FORCEHT since chip is going to "down" state */
  1058. if (PCI_FORCEHT(sih))
  1059. _ai_clkctl_cc(sii, CLK_DYNAMIC);
  1060. pcicore_down(sii->pch, SI_PCIDOWN);
  1061. }
  1062. /*
  1063. * Configure the pci core for pci client (NIC) action
  1064. * coremask is the bitvec of cores by index to be enabled.
  1065. */
  1066. void ai_pci_setup(struct si_pub *sih, uint coremask)
  1067. {
  1068. struct si_info *sii;
  1069. struct sbpciregs __iomem *regs = NULL;
  1070. u32 w;
  1071. uint idx = 0;
  1072. sii = (struct si_info *)sih;
  1073. if (PCI(sih)) {
  1074. /* get current core index */
  1075. idx = sii->curidx;
  1076. /* switch over to pci core */
  1077. regs = ai_setcoreidx(sih, sii->buscoreidx);
  1078. }
  1079. /*
  1080. * Enable sb->pci interrupts. Assume
  1081. * PCI rev 2.3 support was added in pci core rev 6 and things changed..
  1082. */
  1083. if (PCIE(sih) || (PCI(sih) && (ai_get_buscorerev(sih) >= 6))) {
  1084. /* pci config write to set this core bit in PCIIntMask */
  1085. pci_read_config_dword(sii->pcibus, PCI_INT_MASK, &w);
  1086. w |= (coremask << PCI_SBIM_SHIFT);
  1087. pci_write_config_dword(sii->pcibus, PCI_INT_MASK, w);
  1088. }
  1089. if (PCI(sih)) {
  1090. pcicore_pci_setup(sii->pch);
  1091. /* switch back to previous core */
  1092. ai_setcoreidx(sih, idx);
  1093. }
  1094. }
  1095. /*
  1096. * Fixup SROMless PCI device's configuration.
  1097. * The current core may be changed upon return.
  1098. */
  1099. int ai_pci_fixcfg(struct si_pub *sih)
  1100. {
  1101. uint origidx;
  1102. void __iomem *regs = NULL;
  1103. struct si_info *sii = (struct si_info *)sih;
  1104. /* Fixup PI in SROM shadow area to enable the correct PCI core access */
  1105. /* save the current index */
  1106. origidx = ai_coreidx(&sii->pub);
  1107. /* check 'pi' is correct and fix it if not */
  1108. regs = ai_setcore(&sii->pub, ai_get_buscoretype(sih), 0);
  1109. pcicore_fixcfg(sii->pch);
  1110. /* restore the original index */
  1111. ai_setcoreidx(&sii->pub, origidx);
  1112. pcicore_hwup(sii->pch);
  1113. return 0;
  1114. }
  1115. /* mask&set gpiocontrol bits */
  1116. u32 ai_gpiocontrol(struct si_pub *sih, u32 mask, u32 val, u8 priority)
  1117. {
  1118. uint regoff;
  1119. regoff = offsetof(struct chipcregs, gpiocontrol);
  1120. return ai_cc_reg(sih, regoff, mask, val);
  1121. }
  1122. void ai_chipcontrl_epa4331(struct si_pub *sih, bool on)
  1123. {
  1124. struct bcma_device *cc;
  1125. u32 val;
  1126. cc = ai_findcore(sih, CC_CORE_ID, 0);
  1127. if (on) {
  1128. if (ai_get_chippkg(sih) == 9 || ai_get_chippkg(sih) == 0xb)
  1129. /* Ext PA Controls for 4331 12x9 Package */
  1130. bcma_set32(cc, CHIPCREGOFFS(chipcontrol),
  1131. CCTRL4331_EXTPA_EN |
  1132. CCTRL4331_EXTPA_ON_GPIO2_5);
  1133. else
  1134. /* Ext PA Controls for 4331 12x12 Package */
  1135. bcma_set32(cc, CHIPCREGOFFS(chipcontrol),
  1136. CCTRL4331_EXTPA_EN);
  1137. } else {
  1138. val &= ~(CCTRL4331_EXTPA_EN | CCTRL4331_EXTPA_ON_GPIO2_5);
  1139. bcma_mask32(cc, CHIPCREGOFFS(chipcontrol),
  1140. ~(CCTRL4331_EXTPA_EN | CCTRL4331_EXTPA_ON_GPIO2_5));
  1141. }
  1142. }
  1143. /* Enable BT-COEX & Ex-PA for 4313 */
  1144. void ai_epa_4313war(struct si_pub *sih)
  1145. {
  1146. struct bcma_device *cc;
  1147. cc = ai_findcore(sih, CC_CORE_ID, 0);
  1148. /* EPA Fix */
  1149. bcma_set32(cc, CHIPCREGOFFS(gpiocontrol), GPIO_CTRL_EPA_EN_MASK);
  1150. }
  1151. /* check if the device is removed */
  1152. bool ai_deviceremoved(struct si_pub *sih)
  1153. {
  1154. u32 w;
  1155. struct si_info *sii;
  1156. sii = (struct si_info *)sih;
  1157. pci_read_config_dword(sii->pcibus, PCI_VENDOR_ID, &w);
  1158. if ((w & 0xFFFF) != PCI_VENDOR_ID_BROADCOM)
  1159. return true;
  1160. return false;
  1161. }
  1162. bool ai_is_sprom_available(struct si_pub *sih)
  1163. {
  1164. struct si_info *sii = (struct si_info *)sih;
  1165. if (ai_get_ccrev(sih) >= 31) {
  1166. struct bcma_device *cc;
  1167. u32 sromctrl;
  1168. if ((ai_get_cccaps(sih) & CC_CAP_SROM) == 0)
  1169. return false;
  1170. cc = ai_findcore(sih, BCMA_CORE_CHIPCOMMON, 0);
  1171. sromctrl = bcma_read32(cc, CHIPCREGOFFS(sromcontrol));
  1172. return sromctrl & SRC_PRESENT;
  1173. }
  1174. switch (ai_get_chip_id(sih)) {
  1175. case BCM4313_CHIP_ID:
  1176. return (sii->chipst & CST4313_SPROM_PRESENT) != 0;
  1177. default:
  1178. return true;
  1179. }
  1180. }
  1181. bool ai_is_otp_disabled(struct si_pub *sih)
  1182. {
  1183. struct si_info *sii = (struct si_info *)sih;
  1184. switch (ai_get_chip_id(sih)) {
  1185. case BCM4313_CHIP_ID:
  1186. return (sii->chipst & CST4313_OTP_PRESENT) == 0;
  1187. /* These chips always have their OTP on */
  1188. case BCM43224_CHIP_ID:
  1189. case BCM43225_CHIP_ID:
  1190. default:
  1191. return false;
  1192. }
  1193. }