hda_intel.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base for Intel HD Audio.
  4. *
  5. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  6. *
  7. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  8. * PeiSen Hou <pshou@realtek.com.tw>
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the Free
  12. * Software Foundation; either version 2 of the License, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program; if not, write to the Free Software Foundation, Inc., 59
  22. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. *
  24. * CONTACTS:
  25. *
  26. * Matt Jared matt.jared@intel.com
  27. * Andy Kopp andy.kopp@intel.com
  28. * Dan Kogan dan.d.kogan@intel.com
  29. *
  30. * CHANGES:
  31. *
  32. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  33. *
  34. */
  35. #include <sound/driver.h>
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/init.h>
  43. #include <linux/slab.h>
  44. #include <linux/pci.h>
  45. #include <linux/mutex.h>
  46. #include <sound/core.h>
  47. #include <sound/initval.h>
  48. #include "hda_codec.h"
  49. static int index = SNDRV_DEFAULT_IDX1;
  50. static char *id = SNDRV_DEFAULT_STR1;
  51. static char *model;
  52. static int position_fix;
  53. static int probe_mask = -1;
  54. static int single_cmd;
  55. module_param(index, int, 0444);
  56. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  57. module_param(id, charp, 0444);
  58. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  59. module_param(model, charp, 0444);
  60. MODULE_PARM_DESC(model, "Use the given board model.");
  61. module_param(position_fix, int, 0444);
  62. MODULE_PARM_DESC(position_fix, "Fix DMA pointer (0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
  63. module_param(probe_mask, int, 0444);
  64. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  65. module_param(single_cmd, bool, 0444);
  66. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs (for debugging only).");
  67. /* just for backward compatibility */
  68. static int enable;
  69. module_param(enable, bool, 0444);
  70. MODULE_LICENSE("GPL");
  71. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  72. "{Intel, ICH6M},"
  73. "{Intel, ICH7},"
  74. "{Intel, ESB2},"
  75. "{Intel, ICH8},"
  76. "{ATI, SB450},"
  77. "{VIA, VT8251},"
  78. "{VIA, VT8237A},"
  79. "{SiS, SIS966},"
  80. "{ULI, M5461}}");
  81. MODULE_DESCRIPTION("Intel HDA driver");
  82. #define SFX "hda-intel: "
  83. /*
  84. * registers
  85. */
  86. #define ICH6_REG_GCAP 0x00
  87. #define ICH6_REG_VMIN 0x02
  88. #define ICH6_REG_VMAJ 0x03
  89. #define ICH6_REG_OUTPAY 0x04
  90. #define ICH6_REG_INPAY 0x06
  91. #define ICH6_REG_GCTL 0x08
  92. #define ICH6_REG_WAKEEN 0x0c
  93. #define ICH6_REG_STATESTS 0x0e
  94. #define ICH6_REG_GSTS 0x10
  95. #define ICH6_REG_INTCTL 0x20
  96. #define ICH6_REG_INTSTS 0x24
  97. #define ICH6_REG_WALCLK 0x30
  98. #define ICH6_REG_SYNC 0x34
  99. #define ICH6_REG_CORBLBASE 0x40
  100. #define ICH6_REG_CORBUBASE 0x44
  101. #define ICH6_REG_CORBWP 0x48
  102. #define ICH6_REG_CORBRP 0x4A
  103. #define ICH6_REG_CORBCTL 0x4c
  104. #define ICH6_REG_CORBSTS 0x4d
  105. #define ICH6_REG_CORBSIZE 0x4e
  106. #define ICH6_REG_RIRBLBASE 0x50
  107. #define ICH6_REG_RIRBUBASE 0x54
  108. #define ICH6_REG_RIRBWP 0x58
  109. #define ICH6_REG_RINTCNT 0x5a
  110. #define ICH6_REG_RIRBCTL 0x5c
  111. #define ICH6_REG_RIRBSTS 0x5d
  112. #define ICH6_REG_RIRBSIZE 0x5e
  113. #define ICH6_REG_IC 0x60
  114. #define ICH6_REG_IR 0x64
  115. #define ICH6_REG_IRS 0x68
  116. #define ICH6_IRS_VALID (1<<1)
  117. #define ICH6_IRS_BUSY (1<<0)
  118. #define ICH6_REG_DPLBASE 0x70
  119. #define ICH6_REG_DPUBASE 0x74
  120. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  121. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  122. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  123. /* stream register offsets from stream base */
  124. #define ICH6_REG_SD_CTL 0x00
  125. #define ICH6_REG_SD_STS 0x03
  126. #define ICH6_REG_SD_LPIB 0x04
  127. #define ICH6_REG_SD_CBL 0x08
  128. #define ICH6_REG_SD_LVI 0x0c
  129. #define ICH6_REG_SD_FIFOW 0x0e
  130. #define ICH6_REG_SD_FIFOSIZE 0x10
  131. #define ICH6_REG_SD_FORMAT 0x12
  132. #define ICH6_REG_SD_BDLPL 0x18
  133. #define ICH6_REG_SD_BDLPU 0x1c
  134. /* PCI space */
  135. #define ICH6_PCIREG_TCSEL 0x44
  136. /*
  137. * other constants
  138. */
  139. /* max number of SDs */
  140. /* ICH, ATI and VIA have 4 playback and 4 capture */
  141. #define ICH6_CAPTURE_INDEX 0
  142. #define ICH6_NUM_CAPTURE 4
  143. #define ICH6_PLAYBACK_INDEX 4
  144. #define ICH6_NUM_PLAYBACK 4
  145. /* ULI has 6 playback and 5 capture */
  146. #define ULI_CAPTURE_INDEX 0
  147. #define ULI_NUM_CAPTURE 5
  148. #define ULI_PLAYBACK_INDEX 5
  149. #define ULI_NUM_PLAYBACK 6
  150. /* this number is statically defined for simplicity */
  151. #define MAX_AZX_DEV 16
  152. /* max number of fragments - we may use more if allocating more pages for BDL */
  153. #define BDL_SIZE PAGE_ALIGN(8192)
  154. #define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
  155. /* max buffer size - no h/w limit, you can increase as you like */
  156. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  157. /* max number of PCM devics per card */
  158. #define AZX_MAX_AUDIO_PCMS 6
  159. #define AZX_MAX_MODEM_PCMS 2
  160. #define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
  161. /* RIRB int mask: overrun[2], response[0] */
  162. #define RIRB_INT_RESPONSE 0x01
  163. #define RIRB_INT_OVERRUN 0x04
  164. #define RIRB_INT_MASK 0x05
  165. /* STATESTS int mask: SD2,SD1,SD0 */
  166. #define STATESTS_INT_MASK 0x07
  167. #define AZX_MAX_CODECS 4
  168. /* SD_CTL bits */
  169. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  170. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  171. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  172. #define SD_CTL_STREAM_TAG_SHIFT 20
  173. /* SD_CTL and SD_STS */
  174. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  175. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  176. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  177. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|SD_INT_COMPLETE)
  178. /* SD_STS */
  179. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  180. /* INTCTL and INTSTS */
  181. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  182. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  183. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  184. /* GCTL unsolicited response enable bit */
  185. #define ICH6_GCTL_UREN (1<<8)
  186. /* GCTL reset bit */
  187. #define ICH6_GCTL_RESET (1<<0)
  188. /* CORB/RIRB control, read/write pointer */
  189. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  190. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  191. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  192. /* below are so far hardcoded - should read registers in future */
  193. #define ICH6_MAX_CORB_ENTRIES 256
  194. #define ICH6_MAX_RIRB_ENTRIES 256
  195. /* position fix mode */
  196. enum {
  197. POS_FIX_AUTO,
  198. POS_FIX_NONE,
  199. POS_FIX_POSBUF,
  200. POS_FIX_FIFO,
  201. };
  202. /* Defines for ATI HD Audio support in SB450 south bridge */
  203. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  204. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  205. /* Defines for Nvidia HDA support */
  206. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  207. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  208. /*
  209. */
  210. struct azx_dev {
  211. u32 *bdl; /* virtual address of the BDL */
  212. dma_addr_t bdl_addr; /* physical address of the BDL */
  213. volatile u32 *posbuf; /* position buffer pointer */
  214. unsigned int bufsize; /* size of the play buffer in bytes */
  215. unsigned int fragsize; /* size of each period in bytes */
  216. unsigned int frags; /* number for period in the play buffer */
  217. unsigned int fifo_size; /* FIFO size */
  218. void __iomem *sd_addr; /* stream descriptor pointer */
  219. u32 sd_int_sta_mask; /* stream int status mask */
  220. /* pcm support */
  221. struct snd_pcm_substream *substream; /* assigned substream, set in PCM open */
  222. unsigned int format_val; /* format value to be set in the controller and the codec */
  223. unsigned char stream_tag; /* assigned stream */
  224. unsigned char index; /* stream index */
  225. /* for sanity check of position buffer */
  226. unsigned int period_intr;
  227. unsigned int opened: 1;
  228. unsigned int running: 1;
  229. };
  230. /* CORB/RIRB */
  231. struct azx_rb {
  232. u32 *buf; /* CORB/RIRB buffer
  233. * Each CORB entry is 4byte, RIRB is 8byte
  234. */
  235. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  236. /* for RIRB */
  237. unsigned short rp, wp; /* read/write pointers */
  238. int cmds; /* number of pending requests */
  239. u32 res; /* last read value */
  240. };
  241. struct azx {
  242. struct snd_card *card;
  243. struct pci_dev *pci;
  244. /* chip type specific */
  245. int driver_type;
  246. int playback_streams;
  247. int playback_index_offset;
  248. int capture_streams;
  249. int capture_index_offset;
  250. int num_streams;
  251. /* pci resources */
  252. unsigned long addr;
  253. void __iomem *remap_addr;
  254. int irq;
  255. /* locks */
  256. spinlock_t reg_lock;
  257. struct mutex open_mutex;
  258. /* streams (x num_streams) */
  259. struct azx_dev *azx_dev;
  260. /* PCM */
  261. unsigned int pcm_devs;
  262. struct snd_pcm *pcm[AZX_MAX_PCMS];
  263. /* HD codec */
  264. unsigned short codec_mask;
  265. struct hda_bus *bus;
  266. /* CORB/RIRB */
  267. struct azx_rb corb;
  268. struct azx_rb rirb;
  269. /* BDL, CORB/RIRB and position buffers */
  270. struct snd_dma_buffer bdl;
  271. struct snd_dma_buffer rb;
  272. struct snd_dma_buffer posbuf;
  273. /* flags */
  274. int position_fix;
  275. unsigned int initialized: 1;
  276. unsigned int single_cmd: 1;
  277. };
  278. /* driver types */
  279. enum {
  280. AZX_DRIVER_ICH,
  281. AZX_DRIVER_ATI,
  282. AZX_DRIVER_VIA,
  283. AZX_DRIVER_SIS,
  284. AZX_DRIVER_ULI,
  285. AZX_DRIVER_NVIDIA,
  286. };
  287. static char *driver_short_names[] __devinitdata = {
  288. [AZX_DRIVER_ICH] = "HDA Intel",
  289. [AZX_DRIVER_ATI] = "HDA ATI SB",
  290. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  291. [AZX_DRIVER_SIS] = "HDA SIS966",
  292. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  293. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  294. };
  295. /*
  296. * macros for easy use
  297. */
  298. #define azx_writel(chip,reg,value) \
  299. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  300. #define azx_readl(chip,reg) \
  301. readl((chip)->remap_addr + ICH6_REG_##reg)
  302. #define azx_writew(chip,reg,value) \
  303. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  304. #define azx_readw(chip,reg) \
  305. readw((chip)->remap_addr + ICH6_REG_##reg)
  306. #define azx_writeb(chip,reg,value) \
  307. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  308. #define azx_readb(chip,reg) \
  309. readb((chip)->remap_addr + ICH6_REG_##reg)
  310. #define azx_sd_writel(dev,reg,value) \
  311. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  312. #define azx_sd_readl(dev,reg) \
  313. readl((dev)->sd_addr + ICH6_REG_##reg)
  314. #define azx_sd_writew(dev,reg,value) \
  315. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  316. #define azx_sd_readw(dev,reg) \
  317. readw((dev)->sd_addr + ICH6_REG_##reg)
  318. #define azx_sd_writeb(dev,reg,value) \
  319. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  320. #define azx_sd_readb(dev,reg) \
  321. readb((dev)->sd_addr + ICH6_REG_##reg)
  322. /* for pcm support */
  323. #define get_azx_dev(substream) (substream->runtime->private_data)
  324. /* Get the upper 32bit of the given dma_addr_t
  325. * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
  326. */
  327. #define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
  328. /*
  329. * Interface for HD codec
  330. */
  331. /*
  332. * CORB / RIRB interface
  333. */
  334. static int azx_alloc_cmd_io(struct azx *chip)
  335. {
  336. int err;
  337. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  338. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  339. PAGE_SIZE, &chip->rb);
  340. if (err < 0) {
  341. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  342. return err;
  343. }
  344. return 0;
  345. }
  346. static void azx_init_cmd_io(struct azx *chip)
  347. {
  348. /* CORB set up */
  349. chip->corb.addr = chip->rb.addr;
  350. chip->corb.buf = (u32 *)chip->rb.area;
  351. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  352. azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
  353. /* set the corb size to 256 entries (ULI requires explicitly) */
  354. azx_writeb(chip, CORBSIZE, 0x02);
  355. /* set the corb write pointer to 0 */
  356. azx_writew(chip, CORBWP, 0);
  357. /* reset the corb hw read pointer */
  358. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  359. /* enable corb dma */
  360. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  361. /* RIRB set up */
  362. chip->rirb.addr = chip->rb.addr + 2048;
  363. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  364. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  365. azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
  366. /* set the rirb size to 256 entries (ULI requires explicitly) */
  367. azx_writeb(chip, RIRBSIZE, 0x02);
  368. /* reset the rirb hw write pointer */
  369. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  370. /* set N=1, get RIRB response interrupt for new entry */
  371. azx_writew(chip, RINTCNT, 1);
  372. /* enable rirb dma and response irq */
  373. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  374. chip->rirb.rp = chip->rirb.cmds = 0;
  375. }
  376. static void azx_free_cmd_io(struct azx *chip)
  377. {
  378. /* disable ringbuffer DMAs */
  379. azx_writeb(chip, RIRBCTL, 0);
  380. azx_writeb(chip, CORBCTL, 0);
  381. }
  382. /* send a command */
  383. static int azx_corb_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
  384. unsigned int verb, unsigned int para)
  385. {
  386. struct azx *chip = codec->bus->private_data;
  387. unsigned int wp;
  388. u32 val;
  389. val = (u32)(codec->addr & 0x0f) << 28;
  390. val |= (u32)direct << 27;
  391. val |= (u32)nid << 20;
  392. val |= verb << 8;
  393. val |= para;
  394. /* add command to corb */
  395. wp = azx_readb(chip, CORBWP);
  396. wp++;
  397. wp %= ICH6_MAX_CORB_ENTRIES;
  398. spin_lock_irq(&chip->reg_lock);
  399. chip->rirb.cmds++;
  400. chip->corb.buf[wp] = cpu_to_le32(val);
  401. azx_writel(chip, CORBWP, wp);
  402. spin_unlock_irq(&chip->reg_lock);
  403. return 0;
  404. }
  405. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  406. /* retrieve RIRB entry - called from interrupt handler */
  407. static void azx_update_rirb(struct azx *chip)
  408. {
  409. unsigned int rp, wp;
  410. u32 res, res_ex;
  411. wp = azx_readb(chip, RIRBWP);
  412. if (wp == chip->rirb.wp)
  413. return;
  414. chip->rirb.wp = wp;
  415. while (chip->rirb.rp != wp) {
  416. chip->rirb.rp++;
  417. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  418. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  419. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  420. res = le32_to_cpu(chip->rirb.buf[rp]);
  421. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  422. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  423. else if (chip->rirb.cmds) {
  424. chip->rirb.cmds--;
  425. chip->rirb.res = res;
  426. }
  427. }
  428. }
  429. /* receive a response */
  430. static unsigned int azx_rirb_get_response(struct hda_codec *codec)
  431. {
  432. struct azx *chip = codec->bus->private_data;
  433. int timeout = 50;
  434. while (chip->rirb.cmds) {
  435. if (! --timeout) {
  436. snd_printk(KERN_ERR
  437. "hda_intel: azx_get_response timeout, "
  438. "switching to single_cmd mode...\n");
  439. chip->rirb.rp = azx_readb(chip, RIRBWP);
  440. chip->rirb.cmds = 0;
  441. /* switch to single_cmd mode */
  442. chip->single_cmd = 1;
  443. azx_free_cmd_io(chip);
  444. return -1;
  445. }
  446. msleep(1);
  447. }
  448. return chip->rirb.res; /* the last value */
  449. }
  450. /*
  451. * Use the single immediate command instead of CORB/RIRB for simplicity
  452. *
  453. * Note: according to Intel, this is not preferred use. The command was
  454. * intended for the BIOS only, and may get confused with unsolicited
  455. * responses. So, we shouldn't use it for normal operation from the
  456. * driver.
  457. * I left the codes, however, for debugging/testing purposes.
  458. */
  459. /* send a command */
  460. static int azx_single_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  461. int direct, unsigned int verb,
  462. unsigned int para)
  463. {
  464. struct azx *chip = codec->bus->private_data;
  465. u32 val;
  466. int timeout = 50;
  467. val = (u32)(codec->addr & 0x0f) << 28;
  468. val |= (u32)direct << 27;
  469. val |= (u32)nid << 20;
  470. val |= verb << 8;
  471. val |= para;
  472. while (timeout--) {
  473. /* check ICB busy bit */
  474. if (! (azx_readw(chip, IRS) & ICH6_IRS_BUSY)) {
  475. /* Clear IRV valid bit */
  476. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_VALID);
  477. azx_writel(chip, IC, val);
  478. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_BUSY);
  479. return 0;
  480. }
  481. udelay(1);
  482. }
  483. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n", azx_readw(chip, IRS), val);
  484. return -EIO;
  485. }
  486. /* receive a response */
  487. static unsigned int azx_single_get_response(struct hda_codec *codec)
  488. {
  489. struct azx *chip = codec->bus->private_data;
  490. int timeout = 50;
  491. while (timeout--) {
  492. /* check IRV busy bit */
  493. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  494. return azx_readl(chip, IR);
  495. udelay(1);
  496. }
  497. snd_printd(SFX "get_response timeout: IRS=0x%x\n", azx_readw(chip, IRS));
  498. return (unsigned int)-1;
  499. }
  500. /*
  501. * The below are the main callbacks from hda_codec.
  502. *
  503. * They are just the skeleton to call sub-callbacks according to the
  504. * current setting of chip->single_cmd.
  505. */
  506. /* send a command */
  507. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  508. int direct, unsigned int verb,
  509. unsigned int para)
  510. {
  511. struct azx *chip = codec->bus->private_data;
  512. if (chip->single_cmd)
  513. return azx_single_send_cmd(codec, nid, direct, verb, para);
  514. else
  515. return azx_corb_send_cmd(codec, nid, direct, verb, para);
  516. }
  517. /* get a response */
  518. static unsigned int azx_get_response(struct hda_codec *codec)
  519. {
  520. struct azx *chip = codec->bus->private_data;
  521. if (chip->single_cmd)
  522. return azx_single_get_response(codec);
  523. else
  524. return azx_rirb_get_response(codec);
  525. }
  526. /* reset codec link */
  527. static int azx_reset(struct azx *chip)
  528. {
  529. int count;
  530. /* reset controller */
  531. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  532. count = 50;
  533. while (azx_readb(chip, GCTL) && --count)
  534. msleep(1);
  535. /* delay for >= 100us for codec PLL to settle per spec
  536. * Rev 0.9 section 5.5.1
  537. */
  538. msleep(1);
  539. /* Bring controller out of reset */
  540. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  541. count = 50;
  542. while (! azx_readb(chip, GCTL) && --count)
  543. msleep(1);
  544. /* Brent Chartrand said to wait >= 540us for codecs to intialize */
  545. msleep(1);
  546. /* check to see if controller is ready */
  547. if (! azx_readb(chip, GCTL)) {
  548. snd_printd("azx_reset: controller not ready!\n");
  549. return -EBUSY;
  550. }
  551. /* Accept unsolicited responses */
  552. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  553. /* detect codecs */
  554. if (! chip->codec_mask) {
  555. chip->codec_mask = azx_readw(chip, STATESTS);
  556. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  557. }
  558. return 0;
  559. }
  560. /*
  561. * Lowlevel interface
  562. */
  563. /* enable interrupts */
  564. static void azx_int_enable(struct azx *chip)
  565. {
  566. /* enable controller CIE and GIE */
  567. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  568. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  569. }
  570. /* disable interrupts */
  571. static void azx_int_disable(struct azx *chip)
  572. {
  573. int i;
  574. /* disable interrupts in stream descriptor */
  575. for (i = 0; i < chip->num_streams; i++) {
  576. struct azx_dev *azx_dev = &chip->azx_dev[i];
  577. azx_sd_writeb(azx_dev, SD_CTL,
  578. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  579. }
  580. /* disable SIE for all streams */
  581. azx_writeb(chip, INTCTL, 0);
  582. /* disable controller CIE and GIE */
  583. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  584. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  585. }
  586. /* clear interrupts */
  587. static void azx_int_clear(struct azx *chip)
  588. {
  589. int i;
  590. /* clear stream status */
  591. for (i = 0; i < chip->num_streams; i++) {
  592. struct azx_dev *azx_dev = &chip->azx_dev[i];
  593. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  594. }
  595. /* clear STATESTS */
  596. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  597. /* clear rirb status */
  598. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  599. /* clear int status */
  600. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  601. }
  602. /* start a stream */
  603. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  604. {
  605. /* enable SIE */
  606. azx_writeb(chip, INTCTL,
  607. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  608. /* set DMA start and interrupt mask */
  609. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  610. SD_CTL_DMA_START | SD_INT_MASK);
  611. }
  612. /* stop a stream */
  613. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  614. {
  615. /* stop DMA */
  616. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  617. ~(SD_CTL_DMA_START | SD_INT_MASK));
  618. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  619. /* disable SIE */
  620. azx_writeb(chip, INTCTL,
  621. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  622. }
  623. /*
  624. * initialize the chip
  625. */
  626. static void azx_init_chip(struct azx *chip)
  627. {
  628. unsigned char reg;
  629. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  630. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  631. * Ensuring these bits are 0 clears playback static on some HD Audio codecs
  632. */
  633. pci_read_config_byte (chip->pci, ICH6_PCIREG_TCSEL, &reg);
  634. pci_write_config_byte(chip->pci, ICH6_PCIREG_TCSEL, reg & 0xf8);
  635. /* reset controller */
  636. azx_reset(chip);
  637. /* initialize interrupts */
  638. azx_int_clear(chip);
  639. azx_int_enable(chip);
  640. /* initialize the codec command I/O */
  641. if (! chip->single_cmd)
  642. azx_init_cmd_io(chip);
  643. /* program the position buffer */
  644. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  645. azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
  646. switch (chip->driver_type) {
  647. case AZX_DRIVER_ATI:
  648. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  649. pci_read_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  650. &reg);
  651. pci_write_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  652. (reg & 0xf8) | ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  653. break;
  654. case AZX_DRIVER_NVIDIA:
  655. /* For NVIDIA HDA, enable snoop */
  656. pci_read_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR, &reg);
  657. pci_write_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR,
  658. (reg & 0xf0) | NVIDIA_HDA_ENABLE_COHBITS);
  659. break;
  660. }
  661. }
  662. /*
  663. * interrupt handler
  664. */
  665. static irqreturn_t azx_interrupt(int irq, void* dev_id, struct pt_regs *regs)
  666. {
  667. struct azx *chip = dev_id;
  668. struct azx_dev *azx_dev;
  669. u32 status;
  670. int i;
  671. spin_lock(&chip->reg_lock);
  672. status = azx_readl(chip, INTSTS);
  673. if (status == 0) {
  674. spin_unlock(&chip->reg_lock);
  675. return IRQ_NONE;
  676. }
  677. for (i = 0; i < chip->num_streams; i++) {
  678. azx_dev = &chip->azx_dev[i];
  679. if (status & azx_dev->sd_int_sta_mask) {
  680. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  681. if (azx_dev->substream && azx_dev->running) {
  682. azx_dev->period_intr++;
  683. spin_unlock(&chip->reg_lock);
  684. snd_pcm_period_elapsed(azx_dev->substream);
  685. spin_lock(&chip->reg_lock);
  686. }
  687. }
  688. }
  689. /* clear rirb int */
  690. status = azx_readb(chip, RIRBSTS);
  691. if (status & RIRB_INT_MASK) {
  692. if (! chip->single_cmd && (status & RIRB_INT_RESPONSE))
  693. azx_update_rirb(chip);
  694. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  695. }
  696. #if 0
  697. /* clear state status int */
  698. if (azx_readb(chip, STATESTS) & 0x04)
  699. azx_writeb(chip, STATESTS, 0x04);
  700. #endif
  701. spin_unlock(&chip->reg_lock);
  702. return IRQ_HANDLED;
  703. }
  704. /*
  705. * set up BDL entries
  706. */
  707. static void azx_setup_periods(struct azx_dev *azx_dev)
  708. {
  709. u32 *bdl = azx_dev->bdl;
  710. dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
  711. int idx;
  712. /* reset BDL address */
  713. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  714. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  715. /* program the initial BDL entries */
  716. for (idx = 0; idx < azx_dev->frags; idx++) {
  717. unsigned int off = idx << 2; /* 4 dword step */
  718. dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
  719. /* program the address field of the BDL entry */
  720. bdl[off] = cpu_to_le32((u32)addr);
  721. bdl[off+1] = cpu_to_le32(upper_32bit(addr));
  722. /* program the size field of the BDL entry */
  723. bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
  724. /* program the IOC to enable interrupt when buffer completes */
  725. bdl[off+3] = cpu_to_le32(0x01);
  726. }
  727. }
  728. /*
  729. * set up the SD for streaming
  730. */
  731. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  732. {
  733. unsigned char val;
  734. int timeout;
  735. /* make sure the run bit is zero for SD */
  736. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) & ~SD_CTL_DMA_START);
  737. /* reset stream */
  738. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | SD_CTL_STREAM_RESET);
  739. udelay(3);
  740. timeout = 300;
  741. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  742. --timeout)
  743. ;
  744. val &= ~SD_CTL_STREAM_RESET;
  745. azx_sd_writeb(azx_dev, SD_CTL, val);
  746. udelay(3);
  747. timeout = 300;
  748. /* waiting for hardware to report that the stream is out of reset */
  749. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  750. --timeout)
  751. ;
  752. /* program the stream_tag */
  753. azx_sd_writel(azx_dev, SD_CTL,
  754. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK) |
  755. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  756. /* program the length of samples in cyclic buffer */
  757. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  758. /* program the stream format */
  759. /* this value needs to be the same as the one programmed */
  760. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  761. /* program the stream LVI (last valid index) of the BDL */
  762. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  763. /* program the BDL address */
  764. /* lower BDL address */
  765. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
  766. /* upper BDL address */
  767. azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
  768. /* enable the position buffer */
  769. if (! (azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  770. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  771. /* set the interrupt enable bits in the descriptor control register */
  772. azx_sd_writel(azx_dev, SD_CTL, azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  773. return 0;
  774. }
  775. /*
  776. * Codec initialization
  777. */
  778. static int __devinit azx_codec_create(struct azx *chip, const char *model)
  779. {
  780. struct hda_bus_template bus_temp;
  781. int c, codecs, err;
  782. memset(&bus_temp, 0, sizeof(bus_temp));
  783. bus_temp.private_data = chip;
  784. bus_temp.modelname = model;
  785. bus_temp.pci = chip->pci;
  786. bus_temp.ops.command = azx_send_cmd;
  787. bus_temp.ops.get_response = azx_get_response;
  788. if ((err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus)) < 0)
  789. return err;
  790. codecs = 0;
  791. for (c = 0; c < AZX_MAX_CODECS; c++) {
  792. if ((chip->codec_mask & (1 << c)) & probe_mask) {
  793. err = snd_hda_codec_new(chip->bus, c, NULL);
  794. if (err < 0)
  795. continue;
  796. codecs++;
  797. }
  798. }
  799. if (! codecs) {
  800. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  801. return -ENXIO;
  802. }
  803. return 0;
  804. }
  805. /*
  806. * PCM support
  807. */
  808. /* assign a stream for the PCM */
  809. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  810. {
  811. int dev, i, nums;
  812. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  813. dev = chip->playback_index_offset;
  814. nums = chip->playback_streams;
  815. } else {
  816. dev = chip->capture_index_offset;
  817. nums = chip->capture_streams;
  818. }
  819. for (i = 0; i < nums; i++, dev++)
  820. if (! chip->azx_dev[dev].opened) {
  821. chip->azx_dev[dev].opened = 1;
  822. return &chip->azx_dev[dev];
  823. }
  824. return NULL;
  825. }
  826. /* release the assigned stream */
  827. static inline void azx_release_device(struct azx_dev *azx_dev)
  828. {
  829. azx_dev->opened = 0;
  830. }
  831. static struct snd_pcm_hardware azx_pcm_hw = {
  832. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  833. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  834. SNDRV_PCM_INFO_MMAP_VALID |
  835. SNDRV_PCM_INFO_PAUSE /*|*/
  836. /*SNDRV_PCM_INFO_RESUME*/),
  837. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  838. .rates = SNDRV_PCM_RATE_48000,
  839. .rate_min = 48000,
  840. .rate_max = 48000,
  841. .channels_min = 2,
  842. .channels_max = 2,
  843. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  844. .period_bytes_min = 128,
  845. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  846. .periods_min = 2,
  847. .periods_max = AZX_MAX_FRAG,
  848. .fifo_size = 0,
  849. };
  850. struct azx_pcm {
  851. struct azx *chip;
  852. struct hda_codec *codec;
  853. struct hda_pcm_stream *hinfo[2];
  854. };
  855. static int azx_pcm_open(struct snd_pcm_substream *substream)
  856. {
  857. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  858. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  859. struct azx *chip = apcm->chip;
  860. struct azx_dev *azx_dev;
  861. struct snd_pcm_runtime *runtime = substream->runtime;
  862. unsigned long flags;
  863. int err;
  864. mutex_lock(&chip->open_mutex);
  865. azx_dev = azx_assign_device(chip, substream->stream);
  866. if (azx_dev == NULL) {
  867. mutex_unlock(&chip->open_mutex);
  868. return -EBUSY;
  869. }
  870. runtime->hw = azx_pcm_hw;
  871. runtime->hw.channels_min = hinfo->channels_min;
  872. runtime->hw.channels_max = hinfo->channels_max;
  873. runtime->hw.formats = hinfo->formats;
  874. runtime->hw.rates = hinfo->rates;
  875. snd_pcm_limit_hw_rates(runtime);
  876. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  877. if ((err = hinfo->ops.open(hinfo, apcm->codec, substream)) < 0) {
  878. azx_release_device(azx_dev);
  879. mutex_unlock(&chip->open_mutex);
  880. return err;
  881. }
  882. spin_lock_irqsave(&chip->reg_lock, flags);
  883. azx_dev->substream = substream;
  884. azx_dev->running = 0;
  885. spin_unlock_irqrestore(&chip->reg_lock, flags);
  886. runtime->private_data = azx_dev;
  887. mutex_unlock(&chip->open_mutex);
  888. return 0;
  889. }
  890. static int azx_pcm_close(struct snd_pcm_substream *substream)
  891. {
  892. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  893. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  894. struct azx *chip = apcm->chip;
  895. struct azx_dev *azx_dev = get_azx_dev(substream);
  896. unsigned long flags;
  897. mutex_lock(&chip->open_mutex);
  898. spin_lock_irqsave(&chip->reg_lock, flags);
  899. azx_dev->substream = NULL;
  900. azx_dev->running = 0;
  901. spin_unlock_irqrestore(&chip->reg_lock, flags);
  902. azx_release_device(azx_dev);
  903. hinfo->ops.close(hinfo, apcm->codec, substream);
  904. mutex_unlock(&chip->open_mutex);
  905. return 0;
  906. }
  907. static int azx_pcm_hw_params(struct snd_pcm_substream *substream, struct snd_pcm_hw_params *hw_params)
  908. {
  909. return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
  910. }
  911. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  912. {
  913. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  914. struct azx_dev *azx_dev = get_azx_dev(substream);
  915. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  916. /* reset BDL address */
  917. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  918. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  919. azx_sd_writel(azx_dev, SD_CTL, 0);
  920. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  921. return snd_pcm_lib_free_pages(substream);
  922. }
  923. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  924. {
  925. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  926. struct azx *chip = apcm->chip;
  927. struct azx_dev *azx_dev = get_azx_dev(substream);
  928. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  929. struct snd_pcm_runtime *runtime = substream->runtime;
  930. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  931. azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
  932. azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
  933. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  934. runtime->channels,
  935. runtime->format,
  936. hinfo->maxbps);
  937. if (! azx_dev->format_val) {
  938. snd_printk(KERN_ERR SFX "invalid format_val, rate=%d, ch=%d, format=%d\n",
  939. runtime->rate, runtime->channels, runtime->format);
  940. return -EINVAL;
  941. }
  942. snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, format=0x%x\n",
  943. azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
  944. azx_setup_periods(azx_dev);
  945. azx_setup_controller(chip, azx_dev);
  946. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  947. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  948. else
  949. azx_dev->fifo_size = 0;
  950. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  951. azx_dev->format_val, substream);
  952. }
  953. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  954. {
  955. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  956. struct azx_dev *azx_dev = get_azx_dev(substream);
  957. struct azx *chip = apcm->chip;
  958. int err = 0;
  959. spin_lock(&chip->reg_lock);
  960. switch (cmd) {
  961. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  962. case SNDRV_PCM_TRIGGER_RESUME:
  963. case SNDRV_PCM_TRIGGER_START:
  964. azx_stream_start(chip, azx_dev);
  965. azx_dev->running = 1;
  966. break;
  967. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  968. case SNDRV_PCM_TRIGGER_SUSPEND:
  969. case SNDRV_PCM_TRIGGER_STOP:
  970. azx_stream_stop(chip, azx_dev);
  971. azx_dev->running = 0;
  972. break;
  973. default:
  974. err = -EINVAL;
  975. }
  976. spin_unlock(&chip->reg_lock);
  977. if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
  978. cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
  979. cmd == SNDRV_PCM_TRIGGER_STOP) {
  980. int timeout = 5000;
  981. while (azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START && --timeout)
  982. ;
  983. }
  984. return err;
  985. }
  986. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  987. {
  988. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  989. struct azx *chip = apcm->chip;
  990. struct azx_dev *azx_dev = get_azx_dev(substream);
  991. unsigned int pos;
  992. if (chip->position_fix == POS_FIX_POSBUF ||
  993. chip->position_fix == POS_FIX_AUTO) {
  994. /* use the position buffer */
  995. pos = *azx_dev->posbuf;
  996. if (chip->position_fix == POS_FIX_AUTO &&
  997. azx_dev->period_intr == 1 && ! pos) {
  998. printk(KERN_WARNING
  999. "hda-intel: Invalid position buffer, "
  1000. "using LPIB read method instead.\n");
  1001. chip->position_fix = POS_FIX_NONE;
  1002. goto read_lpib;
  1003. }
  1004. } else {
  1005. read_lpib:
  1006. /* read LPIB */
  1007. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1008. if (chip->position_fix == POS_FIX_FIFO)
  1009. pos += azx_dev->fifo_size;
  1010. }
  1011. if (pos >= azx_dev->bufsize)
  1012. pos = 0;
  1013. return bytes_to_frames(substream->runtime, pos);
  1014. }
  1015. static struct snd_pcm_ops azx_pcm_ops = {
  1016. .open = azx_pcm_open,
  1017. .close = azx_pcm_close,
  1018. .ioctl = snd_pcm_lib_ioctl,
  1019. .hw_params = azx_pcm_hw_params,
  1020. .hw_free = azx_pcm_hw_free,
  1021. .prepare = azx_pcm_prepare,
  1022. .trigger = azx_pcm_trigger,
  1023. .pointer = azx_pcm_pointer,
  1024. };
  1025. static void azx_pcm_free(struct snd_pcm *pcm)
  1026. {
  1027. kfree(pcm->private_data);
  1028. }
  1029. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1030. struct hda_pcm *cpcm, int pcm_dev)
  1031. {
  1032. int err;
  1033. struct snd_pcm *pcm;
  1034. struct azx_pcm *apcm;
  1035. snd_assert(cpcm->stream[0].substreams || cpcm->stream[1].substreams, return -EINVAL);
  1036. snd_assert(cpcm->name, return -EINVAL);
  1037. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1038. cpcm->stream[0].substreams, cpcm->stream[1].substreams,
  1039. &pcm);
  1040. if (err < 0)
  1041. return err;
  1042. strcpy(pcm->name, cpcm->name);
  1043. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1044. if (apcm == NULL)
  1045. return -ENOMEM;
  1046. apcm->chip = chip;
  1047. apcm->codec = codec;
  1048. apcm->hinfo[0] = &cpcm->stream[0];
  1049. apcm->hinfo[1] = &cpcm->stream[1];
  1050. pcm->private_data = apcm;
  1051. pcm->private_free = azx_pcm_free;
  1052. if (cpcm->stream[0].substreams)
  1053. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1054. if (cpcm->stream[1].substreams)
  1055. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1056. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1057. snd_dma_pci_data(chip->pci),
  1058. 1024 * 64, 1024 * 128);
  1059. chip->pcm[pcm_dev] = pcm;
  1060. chip->pcm_devs = pcm_dev + 1;
  1061. return 0;
  1062. }
  1063. static int __devinit azx_pcm_create(struct azx *chip)
  1064. {
  1065. struct list_head *p;
  1066. struct hda_codec *codec;
  1067. int c, err;
  1068. int pcm_dev;
  1069. if ((err = snd_hda_build_pcms(chip->bus)) < 0)
  1070. return err;
  1071. /* create audio PCMs */
  1072. pcm_dev = 0;
  1073. list_for_each(p, &chip->bus->codec_list) {
  1074. codec = list_entry(p, struct hda_codec, list);
  1075. for (c = 0; c < codec->num_pcms; c++) {
  1076. if (codec->pcm_info[c].is_modem)
  1077. continue; /* create later */
  1078. if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
  1079. snd_printk(KERN_ERR SFX "Too many audio PCMs\n");
  1080. return -EINVAL;
  1081. }
  1082. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1083. if (err < 0)
  1084. return err;
  1085. pcm_dev++;
  1086. }
  1087. }
  1088. /* create modem PCMs */
  1089. pcm_dev = AZX_MAX_AUDIO_PCMS;
  1090. list_for_each(p, &chip->bus->codec_list) {
  1091. codec = list_entry(p, struct hda_codec, list);
  1092. for (c = 0; c < codec->num_pcms; c++) {
  1093. if (! codec->pcm_info[c].is_modem)
  1094. continue; /* already created */
  1095. if (pcm_dev >= AZX_MAX_PCMS) {
  1096. snd_printk(KERN_ERR SFX "Too many modem PCMs\n");
  1097. return -EINVAL;
  1098. }
  1099. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1100. if (err < 0)
  1101. return err;
  1102. chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
  1103. pcm_dev++;
  1104. }
  1105. }
  1106. return 0;
  1107. }
  1108. /*
  1109. * mixer creation - all stuff is implemented in hda module
  1110. */
  1111. static int __devinit azx_mixer_create(struct azx *chip)
  1112. {
  1113. return snd_hda_build_controls(chip->bus);
  1114. }
  1115. /*
  1116. * initialize SD streams
  1117. */
  1118. static int __devinit azx_init_stream(struct azx *chip)
  1119. {
  1120. int i;
  1121. /* initialize each stream (aka device)
  1122. * assign the starting bdl address to each stream (device) and initialize
  1123. */
  1124. for (i = 0; i < chip->num_streams; i++) {
  1125. unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
  1126. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1127. azx_dev->bdl = (u32 *)(chip->bdl.area + off);
  1128. azx_dev->bdl_addr = chip->bdl.addr + off;
  1129. azx_dev->posbuf = (volatile u32 *)(chip->posbuf.area + i * 8);
  1130. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1131. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1132. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1133. azx_dev->sd_int_sta_mask = 1 << i;
  1134. /* stream tag: must be non-zero and unique */
  1135. azx_dev->index = i;
  1136. azx_dev->stream_tag = i + 1;
  1137. }
  1138. return 0;
  1139. }
  1140. #ifdef CONFIG_PM
  1141. /*
  1142. * power management
  1143. */
  1144. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1145. {
  1146. struct snd_card *card = pci_get_drvdata(pci);
  1147. struct azx *chip = card->private_data;
  1148. int i;
  1149. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1150. for (i = 0; i < chip->pcm_devs; i++)
  1151. snd_pcm_suspend_all(chip->pcm[i]);
  1152. snd_hda_suspend(chip->bus, state);
  1153. azx_free_cmd_io(chip);
  1154. pci_disable_device(pci);
  1155. pci_save_state(pci);
  1156. return 0;
  1157. }
  1158. static int azx_resume(struct pci_dev *pci)
  1159. {
  1160. struct snd_card *card = pci_get_drvdata(pci);
  1161. struct azx *chip = card->private_data;
  1162. pci_restore_state(pci);
  1163. pci_enable_device(pci);
  1164. pci_set_master(pci);
  1165. azx_init_chip(chip);
  1166. snd_hda_resume(chip->bus);
  1167. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1168. return 0;
  1169. }
  1170. #endif /* CONFIG_PM */
  1171. /*
  1172. * destructor
  1173. */
  1174. static int azx_free(struct azx *chip)
  1175. {
  1176. if (chip->initialized) {
  1177. int i;
  1178. for (i = 0; i < chip->num_streams; i++)
  1179. azx_stream_stop(chip, &chip->azx_dev[i]);
  1180. /* disable interrupts */
  1181. azx_int_disable(chip);
  1182. azx_int_clear(chip);
  1183. /* disable CORB/RIRB */
  1184. azx_free_cmd_io(chip);
  1185. /* disable position buffer */
  1186. azx_writel(chip, DPLBASE, 0);
  1187. azx_writel(chip, DPUBASE, 0);
  1188. /* wait a little for interrupts to finish */
  1189. msleep(1);
  1190. }
  1191. if (chip->remap_addr)
  1192. iounmap(chip->remap_addr);
  1193. if (chip->irq >= 0)
  1194. free_irq(chip->irq, (void*)chip);
  1195. if (chip->bdl.area)
  1196. snd_dma_free_pages(&chip->bdl);
  1197. if (chip->rb.area)
  1198. snd_dma_free_pages(&chip->rb);
  1199. if (chip->posbuf.area)
  1200. snd_dma_free_pages(&chip->posbuf);
  1201. pci_release_regions(chip->pci);
  1202. pci_disable_device(chip->pci);
  1203. kfree(chip->azx_dev);
  1204. kfree(chip);
  1205. return 0;
  1206. }
  1207. static int azx_dev_free(struct snd_device *device)
  1208. {
  1209. return azx_free(device->device_data);
  1210. }
  1211. /*
  1212. * constructor
  1213. */
  1214. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1215. int driver_type,
  1216. struct azx **rchip)
  1217. {
  1218. struct azx *chip;
  1219. int err = 0;
  1220. static struct snd_device_ops ops = {
  1221. .dev_free = azx_dev_free,
  1222. };
  1223. *rchip = NULL;
  1224. if ((err = pci_enable_device(pci)) < 0)
  1225. return err;
  1226. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1227. if (NULL == chip) {
  1228. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1229. pci_disable_device(pci);
  1230. return -ENOMEM;
  1231. }
  1232. spin_lock_init(&chip->reg_lock);
  1233. mutex_init(&chip->open_mutex);
  1234. chip->card = card;
  1235. chip->pci = pci;
  1236. chip->irq = -1;
  1237. chip->driver_type = driver_type;
  1238. chip->position_fix = position_fix;
  1239. chip->single_cmd = single_cmd;
  1240. #if BITS_PER_LONG != 64
  1241. /* Fix up base address on ULI M5461 */
  1242. if (chip->driver_type == AZX_DRIVER_ULI) {
  1243. u16 tmp3;
  1244. pci_read_config_word(pci, 0x40, &tmp3);
  1245. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1246. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1247. }
  1248. #endif
  1249. if ((err = pci_request_regions(pci, "ICH HD audio")) < 0) {
  1250. kfree(chip);
  1251. pci_disable_device(pci);
  1252. return err;
  1253. }
  1254. chip->addr = pci_resource_start(pci,0);
  1255. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1256. if (chip->remap_addr == NULL) {
  1257. snd_printk(KERN_ERR SFX "ioremap error\n");
  1258. err = -ENXIO;
  1259. goto errout;
  1260. }
  1261. if (request_irq(pci->irq, azx_interrupt, SA_INTERRUPT|SA_SHIRQ,
  1262. "HDA Intel", (void*)chip)) {
  1263. snd_printk(KERN_ERR SFX "unable to grab IRQ %d\n", pci->irq);
  1264. err = -EBUSY;
  1265. goto errout;
  1266. }
  1267. chip->irq = pci->irq;
  1268. pci_set_master(pci);
  1269. synchronize_irq(chip->irq);
  1270. switch (chip->driver_type) {
  1271. case AZX_DRIVER_ULI:
  1272. chip->playback_streams = ULI_NUM_PLAYBACK;
  1273. chip->capture_streams = ULI_NUM_CAPTURE;
  1274. chip->playback_index_offset = ULI_PLAYBACK_INDEX;
  1275. chip->capture_index_offset = ULI_CAPTURE_INDEX;
  1276. break;
  1277. default:
  1278. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1279. chip->capture_streams = ICH6_NUM_CAPTURE;
  1280. chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
  1281. chip->capture_index_offset = ICH6_CAPTURE_INDEX;
  1282. break;
  1283. }
  1284. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1285. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev), GFP_KERNEL);
  1286. if (! chip->azx_dev) {
  1287. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1288. goto errout;
  1289. }
  1290. /* allocate memory for the BDL for each stream */
  1291. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1292. BDL_SIZE, &chip->bdl)) < 0) {
  1293. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1294. goto errout;
  1295. }
  1296. /* allocate memory for the position buffer */
  1297. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1298. chip->num_streams * 8, &chip->posbuf)) < 0) {
  1299. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1300. goto errout;
  1301. }
  1302. /* allocate CORB/RIRB */
  1303. if (! chip->single_cmd)
  1304. if ((err = azx_alloc_cmd_io(chip)) < 0)
  1305. goto errout;
  1306. /* initialize streams */
  1307. azx_init_stream(chip);
  1308. /* initialize chip */
  1309. azx_init_chip(chip);
  1310. chip->initialized = 1;
  1311. /* codec detection */
  1312. if (! chip->codec_mask) {
  1313. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1314. err = -ENODEV;
  1315. goto errout;
  1316. }
  1317. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) <0) {
  1318. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1319. goto errout;
  1320. }
  1321. strcpy(card->driver, "HDA-Intel");
  1322. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1323. sprintf(card->longname, "%s at 0x%lx irq %i", card->shortname, chip->addr, chip->irq);
  1324. *rchip = chip;
  1325. return 0;
  1326. errout:
  1327. azx_free(chip);
  1328. return err;
  1329. }
  1330. static int __devinit azx_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
  1331. {
  1332. struct snd_card *card;
  1333. struct azx *chip;
  1334. int err = 0;
  1335. card = snd_card_new(index, id, THIS_MODULE, 0);
  1336. if (NULL == card) {
  1337. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1338. return -ENOMEM;
  1339. }
  1340. if ((err = azx_create(card, pci, pci_id->driver_data,
  1341. &chip)) < 0) {
  1342. snd_card_free(card);
  1343. return err;
  1344. }
  1345. card->private_data = chip;
  1346. /* create codec instances */
  1347. if ((err = azx_codec_create(chip, model)) < 0) {
  1348. snd_card_free(card);
  1349. return err;
  1350. }
  1351. /* create PCM streams */
  1352. if ((err = azx_pcm_create(chip)) < 0) {
  1353. snd_card_free(card);
  1354. return err;
  1355. }
  1356. /* create mixer controls */
  1357. if ((err = azx_mixer_create(chip)) < 0) {
  1358. snd_card_free(card);
  1359. return err;
  1360. }
  1361. snd_card_set_dev(card, &pci->dev);
  1362. if ((err = snd_card_register(card)) < 0) {
  1363. snd_card_free(card);
  1364. return err;
  1365. }
  1366. pci_set_drvdata(pci, card);
  1367. return err;
  1368. }
  1369. static void __devexit azx_remove(struct pci_dev *pci)
  1370. {
  1371. snd_card_free(pci_get_drvdata(pci));
  1372. pci_set_drvdata(pci, NULL);
  1373. }
  1374. /* PCI IDs */
  1375. static struct pci_device_id azx_ids[] = {
  1376. { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
  1377. { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
  1378. { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
  1379. { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
  1380. { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
  1381. { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
  1382. { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
  1383. { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
  1384. { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 026c */
  1385. { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 0371 */
  1386. { 0, }
  1387. };
  1388. MODULE_DEVICE_TABLE(pci, azx_ids);
  1389. /* pci_driver definition */
  1390. static struct pci_driver driver = {
  1391. .name = "HDA Intel",
  1392. .id_table = azx_ids,
  1393. .probe = azx_probe,
  1394. .remove = __devexit_p(azx_remove),
  1395. #ifdef CONFIG_PM
  1396. .suspend = azx_suspend,
  1397. .resume = azx_resume,
  1398. #endif
  1399. };
  1400. static int __init alsa_card_azx_init(void)
  1401. {
  1402. return pci_register_driver(&driver);
  1403. }
  1404. static void __exit alsa_card_azx_exit(void)
  1405. {
  1406. pci_unregister_driver(&driver);
  1407. }
  1408. module_init(alsa_card_azx_init)
  1409. module_exit(alsa_card_azx_exit)