mv64x60.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362
  1. /*
  2. * include/asm-ppc/mv64x60.h
  3. *
  4. * Prototypes, etc. for the Marvell/Galileo MV64x60 host bridge routines.
  5. *
  6. * Author: Mark A. Greer <mgreer@mvista.com>
  7. *
  8. * 2001-2002 (c) MontaVista, Software, Inc. This file is licensed under
  9. * the terms of the GNU General Public License version 2. This program
  10. * is licensed "as is" without any warranty of any kind, whether express
  11. * or implied.
  12. */
  13. #ifndef __ASMPPC_MV64x60_H
  14. #define __ASMPPC_MV64x60_H
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/pci.h>
  18. #include <linux/slab.h>
  19. #include <linux/config.h>
  20. #include <asm/byteorder.h>
  21. #include <asm/io.h>
  22. #include <asm/irq.h>
  23. #include <asm/uaccess.h>
  24. #include <asm/machdep.h>
  25. #include <asm/pci-bridge.h>
  26. #include <asm/mv64x60_defs.h>
  27. struct platform_device;
  28. extern u8 mv64x60_pci_exclude_bridge;
  29. extern spinlock_t mv64x60_lock;
  30. /* 32-bit Window table entry defines */
  31. #define MV64x60_CPU2MEM_0_WIN 0
  32. #define MV64x60_CPU2MEM_1_WIN 1
  33. #define MV64x60_CPU2MEM_2_WIN 2
  34. #define MV64x60_CPU2MEM_3_WIN 3
  35. #define MV64x60_CPU2DEV_0_WIN 4
  36. #define MV64x60_CPU2DEV_1_WIN 5
  37. #define MV64x60_CPU2DEV_2_WIN 6
  38. #define MV64x60_CPU2DEV_3_WIN 7
  39. #define MV64x60_CPU2BOOT_WIN 8
  40. #define MV64x60_CPU2PCI0_IO_WIN 9
  41. #define MV64x60_CPU2PCI0_MEM_0_WIN 10
  42. #define MV64x60_CPU2PCI0_MEM_1_WIN 11
  43. #define MV64x60_CPU2PCI0_MEM_2_WIN 12
  44. #define MV64x60_CPU2PCI0_MEM_3_WIN 13
  45. #define MV64x60_CPU2PCI1_IO_WIN 14
  46. #define MV64x60_CPU2PCI1_MEM_0_WIN 15
  47. #define MV64x60_CPU2PCI1_MEM_1_WIN 16
  48. #define MV64x60_CPU2PCI1_MEM_2_WIN 17
  49. #define MV64x60_CPU2PCI1_MEM_3_WIN 18
  50. #define MV64x60_CPU2SRAM_WIN 19
  51. #define MV64x60_CPU2PCI0_IO_REMAP_WIN 20
  52. #define MV64x60_CPU2PCI1_IO_REMAP_WIN 21
  53. #define MV64x60_CPU_PROT_0_WIN 22
  54. #define MV64x60_CPU_PROT_1_WIN 23
  55. #define MV64x60_CPU_PROT_2_WIN 24
  56. #define MV64x60_CPU_PROT_3_WIN 25
  57. #define MV64x60_CPU_SNOOP_0_WIN 26
  58. #define MV64x60_CPU_SNOOP_1_WIN 27
  59. #define MV64x60_CPU_SNOOP_2_WIN 28
  60. #define MV64x60_CPU_SNOOP_3_WIN 29
  61. #define MV64x60_PCI02MEM_REMAP_0_WIN 30
  62. #define MV64x60_PCI02MEM_REMAP_1_WIN 31
  63. #define MV64x60_PCI02MEM_REMAP_2_WIN 32
  64. #define MV64x60_PCI02MEM_REMAP_3_WIN 33
  65. #define MV64x60_PCI12MEM_REMAP_0_WIN 34
  66. #define MV64x60_PCI12MEM_REMAP_1_WIN 35
  67. #define MV64x60_PCI12MEM_REMAP_2_WIN 36
  68. #define MV64x60_PCI12MEM_REMAP_3_WIN 37
  69. #define MV64x60_ENET2MEM_0_WIN 38
  70. #define MV64x60_ENET2MEM_1_WIN 39
  71. #define MV64x60_ENET2MEM_2_WIN 40
  72. #define MV64x60_ENET2MEM_3_WIN 41
  73. #define MV64x60_ENET2MEM_4_WIN 42
  74. #define MV64x60_ENET2MEM_5_WIN 43
  75. #define MV64x60_MPSC2MEM_0_WIN 44
  76. #define MV64x60_MPSC2MEM_1_WIN 45
  77. #define MV64x60_MPSC2MEM_2_WIN 46
  78. #define MV64x60_MPSC2MEM_3_WIN 47
  79. #define MV64x60_IDMA2MEM_0_WIN 48
  80. #define MV64x60_IDMA2MEM_1_WIN 49
  81. #define MV64x60_IDMA2MEM_2_WIN 50
  82. #define MV64x60_IDMA2MEM_3_WIN 51
  83. #define MV64x60_IDMA2MEM_4_WIN 52
  84. #define MV64x60_IDMA2MEM_5_WIN 53
  85. #define MV64x60_IDMA2MEM_6_WIN 54
  86. #define MV64x60_IDMA2MEM_7_WIN 55
  87. #define MV64x60_32BIT_WIN_COUNT 56
  88. /* 64-bit Window table entry defines */
  89. #define MV64x60_CPU2PCI0_MEM_0_REMAP_WIN 0
  90. #define MV64x60_CPU2PCI0_MEM_1_REMAP_WIN 1
  91. #define MV64x60_CPU2PCI0_MEM_2_REMAP_WIN 2
  92. #define MV64x60_CPU2PCI0_MEM_3_REMAP_WIN 3
  93. #define MV64x60_CPU2PCI1_MEM_0_REMAP_WIN 4
  94. #define MV64x60_CPU2PCI1_MEM_1_REMAP_WIN 5
  95. #define MV64x60_CPU2PCI1_MEM_2_REMAP_WIN 6
  96. #define MV64x60_CPU2PCI1_MEM_3_REMAP_WIN 7
  97. #define MV64x60_PCI02MEM_ACC_CNTL_0_WIN 8
  98. #define MV64x60_PCI02MEM_ACC_CNTL_1_WIN 9
  99. #define MV64x60_PCI02MEM_ACC_CNTL_2_WIN 10
  100. #define MV64x60_PCI02MEM_ACC_CNTL_3_WIN 11
  101. #define MV64x60_PCI12MEM_ACC_CNTL_0_WIN 12
  102. #define MV64x60_PCI12MEM_ACC_CNTL_1_WIN 13
  103. #define MV64x60_PCI12MEM_ACC_CNTL_2_WIN 14
  104. #define MV64x60_PCI12MEM_ACC_CNTL_3_WIN 15
  105. #define MV64x60_PCI02MEM_SNOOP_0_WIN 16
  106. #define MV64x60_PCI02MEM_SNOOP_1_WIN 17
  107. #define MV64x60_PCI02MEM_SNOOP_2_WIN 18
  108. #define MV64x60_PCI02MEM_SNOOP_3_WIN 19
  109. #define MV64x60_PCI12MEM_SNOOP_0_WIN 20
  110. #define MV64x60_PCI12MEM_SNOOP_1_WIN 21
  111. #define MV64x60_PCI12MEM_SNOOP_2_WIN 22
  112. #define MV64x60_PCI12MEM_SNOOP_3_WIN 23
  113. #define MV64x60_64BIT_WIN_COUNT 24
  114. /* Watchdog Platform Device, Driver Data */
  115. #define MV64x60_WDT_NAME "wdt"
  116. struct mv64x60_wdt_pdata {
  117. int timeout; /* watchdog expiry in seconds, default 10 */
  118. int bus_clk; /* bus clock in MHz, default 133 */
  119. };
  120. /*
  121. * Define a structure that's used to pass in config information to the
  122. * core routines.
  123. */
  124. struct mv64x60_pci_window {
  125. u32 cpu_base;
  126. u32 pci_base_hi;
  127. u32 pci_base_lo;
  128. u32 size;
  129. u32 swap;
  130. };
  131. struct mv64x60_pci_info {
  132. u8 enable_bus; /* allow access to this PCI bus? */
  133. struct mv64x60_pci_window pci_io;
  134. struct mv64x60_pci_window pci_mem[3];
  135. u32 acc_cntl_options[MV64x60_CPU2MEM_WINDOWS];
  136. u32 snoop_options[MV64x60_CPU2MEM_WINDOWS];
  137. u16 pci_cmd_bits;
  138. u16 latency_timer;
  139. };
  140. struct mv64x60_setup_info {
  141. u32 phys_reg_base;
  142. u32 window_preserve_mask_32_hi;
  143. u32 window_preserve_mask_32_lo;
  144. u32 window_preserve_mask_64;
  145. u32 cpu_prot_options[MV64x60_CPU2MEM_WINDOWS];
  146. u32 cpu_snoop_options[MV64x60_CPU2MEM_WINDOWS];
  147. u32 enet_options[MV64x60_CPU2MEM_WINDOWS];
  148. u32 mpsc_options[MV64x60_CPU2MEM_WINDOWS];
  149. u32 idma_options[MV64x60_CPU2MEM_WINDOWS];
  150. struct mv64x60_pci_info pci_0;
  151. struct mv64x60_pci_info pci_1;
  152. };
  153. /* Define what the top bits in the extra member of a window entry means. */
  154. #define MV64x60_EXTRA_INVALID 0x00000000
  155. #define MV64x60_EXTRA_CPUWIN_ENAB 0x10000000
  156. #define MV64x60_EXTRA_CPUPROT_ENAB 0x20000000
  157. #define MV64x60_EXTRA_ENET_ENAB 0x30000000
  158. #define MV64x60_EXTRA_MPSC_ENAB 0x40000000
  159. #define MV64x60_EXTRA_IDMA_ENAB 0x50000000
  160. #define MV64x60_EXTRA_PCIACC_ENAB 0x60000000
  161. #define MV64x60_EXTRA_MASK 0xf0000000
  162. /*
  163. * Define the 'handle' struct that will be passed between the 64x60 core
  164. * code and the platform-specific code that will use it. The handle
  165. * will contain pointers to chip-specific routines & information.
  166. */
  167. struct mv64x60_32bit_window {
  168. u32 base_reg;
  169. u32 size_reg;
  170. u8 base_bits;
  171. u8 size_bits;
  172. u32 (*get_from_field)(u32 val, u32 num_bits);
  173. u32 (*map_to_field)(u32 val, u32 num_bits);
  174. u32 extra;
  175. };
  176. struct mv64x60_64bit_window {
  177. u32 base_hi_reg;
  178. u32 base_lo_reg;
  179. u32 size_reg;
  180. u8 base_lo_bits;
  181. u8 size_bits;
  182. u32 (*get_from_field)(u32 val, u32 num_bits);
  183. u32 (*map_to_field)(u32 val, u32 num_bits);
  184. u32 extra;
  185. };
  186. typedef struct mv64x60_handle mv64x60_handle_t;
  187. struct mv64x60_chip_info {
  188. u32 (*translate_size)(u32 base, u32 size, u32 num_bits);
  189. u32 (*untranslate_size)(u32 base, u32 size, u32 num_bits);
  190. void (*set_pci2mem_window)(struct pci_controller *hose, u32 bus,
  191. u32 window, u32 base);
  192. void (*set_pci2regs_window)(struct mv64x60_handle *bh,
  193. struct pci_controller *hose, u32 bus, u32 base);
  194. u32 (*is_enabled_32bit)(mv64x60_handle_t *bh, u32 window);
  195. void (*enable_window_32bit)(mv64x60_handle_t *bh, u32 window);
  196. void (*disable_window_32bit)(mv64x60_handle_t *bh, u32 window);
  197. void (*enable_window_64bit)(mv64x60_handle_t *bh, u32 window);
  198. void (*disable_window_64bit)(mv64x60_handle_t *bh, u32 window);
  199. void (*disable_all_windows)(mv64x60_handle_t *bh,
  200. struct mv64x60_setup_info *si);
  201. void (*config_io2mem_windows)(mv64x60_handle_t *bh,
  202. struct mv64x60_setup_info *si,
  203. u32 mem_windows[MV64x60_CPU2MEM_WINDOWS][2]);
  204. void (*set_mpsc2regs_window)(struct mv64x60_handle *bh, u32 base);
  205. void (*chip_specific_init)(mv64x60_handle_t *bh,
  206. struct mv64x60_setup_info *si);
  207. struct mv64x60_32bit_window *window_tab_32bit;
  208. struct mv64x60_64bit_window *window_tab_64bit;
  209. };
  210. struct mv64x60_handle {
  211. u32 type; /* type of bridge */
  212. u32 rev; /* revision of bridge */
  213. void __iomem *v_base;/* virtual base addr of bridge regs */
  214. phys_addr_t p_base; /* physical base addr of bridge regs */
  215. u32 pci_mode_a; /* pci 0 mode: conventional pci, pci-x*/
  216. u32 pci_mode_b; /* pci 1 mode: conventional pci, pci-x*/
  217. u32 io_base_a; /* vaddr of pci 0's I/O space */
  218. u32 io_base_b; /* vaddr of pci 1's I/O space */
  219. struct pci_controller *hose_a;
  220. struct pci_controller *hose_b;
  221. struct mv64x60_chip_info *ci; /* chip/bridge-specific info */
  222. };
  223. /* Define I/O routines for accessing registers on the 64x60 bridge. */
  224. extern inline void
  225. mv64x60_write(struct mv64x60_handle *bh, u32 offset, u32 val) {
  226. ulong flags;
  227. spin_lock_irqsave(&mv64x60_lock, flags);
  228. out_le32(bh->v_base + offset, val);
  229. spin_unlock_irqrestore(&mv64x60_lock, flags);
  230. }
  231. extern inline u32
  232. mv64x60_read(struct mv64x60_handle *bh, u32 offset) {
  233. ulong flags;
  234. u32 reg;
  235. spin_lock_irqsave(&mv64x60_lock, flags);
  236. reg = in_le32(bh->v_base + offset);
  237. spin_unlock_irqrestore(&mv64x60_lock, flags);
  238. return reg;
  239. }
  240. extern inline void
  241. mv64x60_modify(struct mv64x60_handle *bh, u32 offs, u32 data, u32 mask)
  242. {
  243. u32 reg;
  244. ulong flags;
  245. spin_lock_irqsave(&mv64x60_lock, flags);
  246. reg = in_le32(bh->v_base + offs) & (~mask);
  247. reg |= data & mask;
  248. out_le32(bh->v_base + offs, reg);
  249. spin_unlock_irqrestore(&mv64x60_lock, flags);
  250. }
  251. #define mv64x60_set_bits(bh, offs, bits) mv64x60_modify(bh, offs, ~0, bits)
  252. #define mv64x60_clr_bits(bh, offs, bits) mv64x60_modify(bh, offs, 0, bits)
  253. #if defined(CONFIG_SYSFS) && !defined(CONFIG_GT64260)
  254. #define MV64XXX_DEV_NAME "mv64xxx"
  255. struct mv64xxx_pdata {
  256. u32 hs_reg_valid;
  257. };
  258. #endif
  259. /* Externally visible function prototypes */
  260. int mv64x60_init(struct mv64x60_handle *bh, struct mv64x60_setup_info *si);
  261. u32 mv64x60_get_mem_size(u32 bridge_base, u32 chip_type);
  262. void mv64x60_early_init(struct mv64x60_handle *bh,
  263. struct mv64x60_setup_info *si);
  264. void mv64x60_alloc_hose(struct mv64x60_handle *bh, u32 cfg_addr,
  265. u32 cfg_data, struct pci_controller **hose);
  266. int mv64x60_get_type(struct mv64x60_handle *bh);
  267. int mv64x60_setup_for_chip(struct mv64x60_handle *bh);
  268. void __iomem *mv64x60_get_bridge_vbase(void);
  269. u32 mv64x60_get_bridge_type(void);
  270. u32 mv64x60_get_bridge_rev(void);
  271. void mv64x60_get_mem_windows(struct mv64x60_handle *bh,
  272. u32 mem_windows[MV64x60_CPU2MEM_WINDOWS][2]);
  273. void mv64x60_config_cpu2mem_windows(struct mv64x60_handle *bh,
  274. struct mv64x60_setup_info *si,
  275. u32 mem_windows[MV64x60_CPU2MEM_WINDOWS][2]);
  276. void mv64x60_config_cpu2pci_windows(struct mv64x60_handle *bh,
  277. struct mv64x60_pci_info *pi, u32 bus);
  278. void mv64x60_config_pci2mem_windows(struct mv64x60_handle *bh,
  279. struct pci_controller *hose, struct mv64x60_pci_info *pi, u32 bus,
  280. u32 mem_windows[MV64x60_CPU2MEM_WINDOWS][2]);
  281. void mv64x60_config_resources(struct pci_controller *hose,
  282. struct mv64x60_pci_info *pi, u32 io_base);
  283. void mv64x60_config_pci_params(struct pci_controller *hose,
  284. struct mv64x60_pci_info *pi);
  285. void mv64x60_pd_fixup(struct mv64x60_handle *bh,
  286. struct platform_device *pd_devs[], u32 entries);
  287. void mv64x60_get_32bit_window(struct mv64x60_handle *bh, u32 window,
  288. u32 *base, u32 *size);
  289. void mv64x60_set_32bit_window(struct mv64x60_handle *bh, u32 window, u32 base,
  290. u32 size, u32 other_bits);
  291. void mv64x60_get_64bit_window(struct mv64x60_handle *bh, u32 window,
  292. u32 *base_hi, u32 *base_lo, u32 *size);
  293. void mv64x60_set_64bit_window(struct mv64x60_handle *bh, u32 window,
  294. u32 base_hi, u32 base_lo, u32 size, u32 other_bits);
  295. void mv64x60_set_bus(struct mv64x60_handle *bh, u32 bus, u32 child_bus);
  296. int mv64x60_pci_exclude_device(u8 bus, u8 devfn);
  297. void gt64260_init_irq(void);
  298. int gt64260_get_irq(struct pt_regs *regs);
  299. void mv64360_init_irq(void);
  300. int mv64360_get_irq(struct pt_regs *regs);
  301. u32 mv64x60_mask(u32 val, u32 num_bits);
  302. u32 mv64x60_shift_left(u32 val, u32 num_bits);
  303. u32 mv64x60_shift_right(u32 val, u32 num_bits);
  304. u32 mv64x60_calc_mem_size(struct mv64x60_handle *bh,
  305. u32 mem_windows[MV64x60_CPU2MEM_WINDOWS][2]);
  306. void mv64x60_progress_init(u32 base);
  307. void mv64x60_mpsc_progress(char *s, unsigned short hex);
  308. extern struct mv64x60_32bit_window
  309. gt64260_32bit_windows[MV64x60_32BIT_WIN_COUNT];
  310. extern struct mv64x60_64bit_window
  311. gt64260_64bit_windows[MV64x60_64BIT_WIN_COUNT];
  312. extern struct mv64x60_32bit_window
  313. mv64360_32bit_windows[MV64x60_32BIT_WIN_COUNT];
  314. extern struct mv64x60_64bit_window
  315. mv64360_64bit_windows[MV64x60_64BIT_WIN_COUNT];
  316. #endif /* __ASMPPC_MV64x60_H */