setup.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370
  1. /*
  2. * BRIEF MODULE DESCRIPTION
  3. * Momentum Computer Ocelot-C and -CS board dependent boot routines
  4. *
  5. * Copyright (C) 1996, 1997, 2001 Ralf Baechle
  6. * Copyright (C) 2000 RidgeRun, Inc.
  7. * Copyright (C) 2001 Red Hat, Inc.
  8. * Copyright (C) 2002 Momentum Computer
  9. *
  10. * Author: Matthew Dharm, Momentum Computer
  11. * mdharm@momenco.com
  12. *
  13. * Louis Hamilton, Red Hat, Inc.
  14. * hamilton@redhat.com [MIPS64 modifications]
  15. *
  16. * Author: RidgeRun, Inc.
  17. * glonnon@ridgerun.com, skranz@ridgerun.com, stevej@ridgerun.com
  18. *
  19. * Copyright 2001 MontaVista Software Inc.
  20. * Author: jsun@mvista.com or jsun@junsun.net
  21. *
  22. * This program is free software; you can redistribute it and/or modify it
  23. * under the terms of the GNU General Public License as published by the
  24. * Free Software Foundation; either version 2 of the License, or (at your
  25. * option) any later version.
  26. *
  27. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  28. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  29. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  30. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  31. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  32. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  33. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  34. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  35. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  36. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. *
  38. * You should have received a copy of the GNU General Public License along
  39. * with this program; if not, write to the Free Software Foundation, Inc.,
  40. * 675 Mass Ave, Cambridge, MA 02139, USA.
  41. *
  42. */
  43. #include <linux/config.h>
  44. #include <linux/bcd.h>
  45. #include <linux/init.h>
  46. #include <linux/kernel.h>
  47. #include <linux/types.h>
  48. #include <linux/mm.h>
  49. #include <linux/swap.h>
  50. #include <linux/ioport.h>
  51. #include <linux/sched.h>
  52. #include <linux/interrupt.h>
  53. #include <linux/pci.h>
  54. #include <linux/pm.h>
  55. #include <linux/timex.h>
  56. #include <linux/vmalloc.h>
  57. #include <linux/mv643xx.h>
  58. #include <asm/time.h>
  59. #include <asm/bootinfo.h>
  60. #include <asm/page.h>
  61. #include <asm/io.h>
  62. #include <asm/irq.h>
  63. #include <asm/pci.h>
  64. #include <asm/processor.h>
  65. #include <asm/ptrace.h>
  66. #include <asm/reboot.h>
  67. #include <asm/marvell.h>
  68. #include <linux/bootmem.h>
  69. #include <linux/blkdev.h>
  70. #include "ocelot_c_fpga.h"
  71. unsigned long marvell_base;
  72. extern unsigned long mv64340_sram_base;
  73. unsigned long cpu_clock;
  74. /* These functions are used for rebooting or halting the machine*/
  75. extern void momenco_ocelot_restart(char *command);
  76. extern void momenco_ocelot_halt(void);
  77. extern void momenco_ocelot_power_off(void);
  78. void momenco_time_init(void);
  79. static char reset_reason;
  80. void add_wired_entry(unsigned long entrylo0, unsigned long entrylo1, unsigned long entryhi, unsigned long pagemask);
  81. static unsigned long ENTRYLO(unsigned long paddr)
  82. {
  83. return ((paddr & PAGE_MASK) |
  84. (_PAGE_PRESENT | __READABLE | __WRITEABLE | _PAGE_GLOBAL |
  85. _CACHE_UNCACHED)) >> 6;
  86. }
  87. /* setup code for a handoff from a version 2 PMON 2000 PROM */
  88. void PMON_v2_setup(void)
  89. {
  90. /* Some wired TLB entries for the MV64340 and perhiperals. The
  91. MV64340 is going to be hit on every IRQ anyway - there's
  92. absolutely no point in letting it be a random TLB entry, as
  93. it'll just cause needless churning of the TLB. And we use
  94. the other half for the serial port, which is just a PITA
  95. otherwise :)
  96. Device Physical Virtual
  97. MV64340 Internal Regs 0xf4000000 0xf4000000
  98. Ocelot-C[S] PLD (CS0) 0xfc000000 0xfc000000
  99. NVRAM (CS1) 0xfc800000 0xfc800000
  100. UARTs (CS2) 0xfd000000 0xfd000000
  101. Internal SRAM 0xfe000000 0xfe000000
  102. M-Systems DOC (CS3) 0xff000000 0xff000000
  103. */
  104. printk("PMON_v2_setup\n");
  105. #ifdef CONFIG_64BIT
  106. /* marvell and extra space */
  107. add_wired_entry(ENTRYLO(0xf4000000), ENTRYLO(0xf4010000), 0xfffffffff4000000, PM_64K);
  108. /* fpga, rtc, and uart */
  109. add_wired_entry(ENTRYLO(0xfc000000), ENTRYLO(0xfd000000), 0xfffffffffc000000, PM_16M);
  110. /* m-sys and internal SRAM */
  111. add_wired_entry(ENTRYLO(0xfe000000), ENTRYLO(0xff000000), 0xfffffffffe000000, PM_16M);
  112. marvell_base = 0xfffffffff4000000;
  113. mv64340_sram_base = 0xfffffffffe000000;
  114. #else
  115. /* marvell and extra space */
  116. add_wired_entry(ENTRYLO(0xf4000000), ENTRYLO(0xf4010000), 0xf4000000, PM_64K);
  117. /* fpga, rtc, and uart */
  118. add_wired_entry(ENTRYLO(0xfc000000), ENTRYLO(0xfd000000), 0xfc000000, PM_16M);
  119. /* m-sys and internal SRAM */
  120. add_wired_entry(ENTRYLO(0xfe000000), ENTRYLO(0xff000000), 0xfe000000, PM_16M);
  121. marvell_base = 0xf4000000;
  122. mv64340_sram_base = 0xfe000000;
  123. #endif
  124. }
  125. unsigned long m48t37y_get_time(void)
  126. {
  127. #ifdef CONFIG_64BIT
  128. unsigned char *rtc_base = (unsigned char*)0xfffffffffc800000;
  129. #else
  130. unsigned char* rtc_base = (unsigned char*)0xfc800000;
  131. #endif
  132. unsigned int year, month, day, hour, min, sec;
  133. unsigned long flags;
  134. spin_lock_irqsave(&rtc_lock, flags);
  135. /* stop the update */
  136. rtc_base[0x7ff8] = 0x40;
  137. year = BCD2BIN(rtc_base[0x7fff]);
  138. year += BCD2BIN(rtc_base[0x7ff1]) * 100;
  139. month = BCD2BIN(rtc_base[0x7ffe]);
  140. day = BCD2BIN(rtc_base[0x7ffd]);
  141. hour = BCD2BIN(rtc_base[0x7ffb]);
  142. min = BCD2BIN(rtc_base[0x7ffa]);
  143. sec = BCD2BIN(rtc_base[0x7ff9]);
  144. /* start the update */
  145. rtc_base[0x7ff8] = 0x00;
  146. spin_unlock_irqrestore(&rtc_lock, flags);
  147. return mktime(year, month, day, hour, min, sec);
  148. }
  149. int m48t37y_set_time(unsigned long sec)
  150. {
  151. #ifdef CONFIG_64BIT
  152. unsigned char* rtc_base = (unsigned char*)0xfffffffffc800000;
  153. #else
  154. unsigned char* rtc_base = (unsigned char*)0xfc800000;
  155. #endif
  156. struct rtc_time tm;
  157. unsigned long flags;
  158. /* convert to a more useful format -- note months count from 0 */
  159. to_tm(sec, &tm);
  160. tm.tm_mon += 1;
  161. spin_lock_irqsave(&rtc_lock, flags);
  162. /* enable writing */
  163. rtc_base[0x7ff8] = 0x80;
  164. /* year */
  165. rtc_base[0x7fff] = BIN2BCD(tm.tm_year % 100);
  166. rtc_base[0x7ff1] = BIN2BCD(tm.tm_year / 100);
  167. /* month */
  168. rtc_base[0x7ffe] = BIN2BCD(tm.tm_mon);
  169. /* day */
  170. rtc_base[0x7ffd] = BIN2BCD(tm.tm_mday);
  171. /* hour/min/sec */
  172. rtc_base[0x7ffb] = BIN2BCD(tm.tm_hour);
  173. rtc_base[0x7ffa] = BIN2BCD(tm.tm_min);
  174. rtc_base[0x7ff9] = BIN2BCD(tm.tm_sec);
  175. /* day of week -- not really used, but let's keep it up-to-date */
  176. rtc_base[0x7ffc] = BIN2BCD(tm.tm_wday + 1);
  177. /* disable writing */
  178. rtc_base[0x7ff8] = 0x00;
  179. spin_unlock_irqrestore(&rtc_lock, flags);
  180. return 0;
  181. }
  182. void momenco_timer_setup(struct irqaction *irq)
  183. {
  184. setup_irq(7, irq);
  185. }
  186. void momenco_time_init(void)
  187. {
  188. #ifdef CONFIG_CPU_SR71000
  189. mips_hpt_frequency = cpu_clock;
  190. #elif defined(CONFIG_CPU_RM7000)
  191. mips_hpt_frequency = cpu_clock / 2;
  192. #else
  193. #error Unknown CPU for this board
  194. #endif
  195. printk("momenco_time_init cpu_clock=%d\n", cpu_clock);
  196. board_timer_setup = momenco_timer_setup;
  197. rtc_get_time = m48t37y_get_time;
  198. rtc_set_time = m48t37y_set_time;
  199. }
  200. void __init plat_setup(void)
  201. {
  202. unsigned int tmpword;
  203. board_time_init = momenco_time_init;
  204. _machine_restart = momenco_ocelot_restart;
  205. _machine_halt = momenco_ocelot_halt;
  206. pm_power_off = momenco_ocelot_power_off;
  207. /*
  208. * initrd_start = (ulong)ocelot_initrd_start;
  209. * initrd_end = (ulong)ocelot_initrd_start + (ulong)ocelot_initrd_size;
  210. * initrd_below_start_ok = 1;
  211. */
  212. /* do handoff reconfiguration */
  213. PMON_v2_setup();
  214. /* shut down ethernet ports, just to be sure our memory doesn't get
  215. * corrupted by random ethernet traffic.
  216. */
  217. MV_WRITE(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(0), 0xff << 8);
  218. MV_WRITE(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(1), 0xff << 8);
  219. MV_WRITE(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(0), 0xff << 8);
  220. MV_WRITE(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(1), 0xff << 8);
  221. do {}
  222. while (MV_READ(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(0)) & 0xff);
  223. do {}
  224. while (MV_READ(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(1)) & 0xff);
  225. do {}
  226. while (MV_READ(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(0)) & 0xff);
  227. do {}
  228. while (MV_READ(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(1)) & 0xff);
  229. MV_WRITE(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(0),
  230. MV_READ(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(0)) & ~1);
  231. MV_WRITE(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(1),
  232. MV_READ(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(1)) & ~1);
  233. /* Turn off the Bit-Error LED */
  234. OCELOT_FPGA_WRITE(0x80, CLR);
  235. tmpword = OCELOT_FPGA_READ(BOARDREV);
  236. #ifdef CONFIG_CPU_SR71000
  237. if (tmpword < 26)
  238. printk("Momenco Ocelot-CS: Board Assembly Rev. %c\n",
  239. 'A'+tmpword);
  240. else
  241. printk("Momenco Ocelot-CS: Board Assembly Revision #0x%x\n",
  242. tmpword);
  243. #else
  244. if (tmpword < 26)
  245. printk("Momenco Ocelot-C: Board Assembly Rev. %c\n",
  246. 'A'+tmpword);
  247. else
  248. printk("Momenco Ocelot-C: Board Assembly Revision #0x%x\n",
  249. tmpword);
  250. #endif
  251. tmpword = OCELOT_FPGA_READ(FPGA_REV);
  252. printk("FPGA Rev: %d.%d\n", tmpword>>4, tmpword&15);
  253. tmpword = OCELOT_FPGA_READ(RESET_STATUS);
  254. printk("Reset reason: 0x%x\n", tmpword);
  255. switch (tmpword) {
  256. case 0x1:
  257. printk(" - Power-up reset\n");
  258. break;
  259. case 0x2:
  260. printk(" - Push-button reset\n");
  261. break;
  262. case 0x4:
  263. printk(" - cPCI bus reset\n");
  264. break;
  265. case 0x8:
  266. printk(" - Watchdog reset\n");
  267. break;
  268. case 0x10:
  269. printk(" - Software reset\n");
  270. break;
  271. default:
  272. printk(" - Unknown reset cause\n");
  273. }
  274. reset_reason = tmpword;
  275. OCELOT_FPGA_WRITE(0xff, RESET_STATUS);
  276. tmpword = OCELOT_FPGA_READ(CPCI_ID);
  277. printk("cPCI ID register: 0x%02x\n", tmpword);
  278. printk(" - Slot number: %d\n", tmpword & 0x1f);
  279. printk(" - PCI bus present: %s\n", tmpword & 0x40 ? "yes" : "no");
  280. printk(" - System Slot: %s\n", tmpword & 0x20 ? "yes" : "no");
  281. tmpword = OCELOT_FPGA_READ(BOARD_STATUS);
  282. printk("Board Status register: 0x%02x\n", tmpword);
  283. printk(" - User jumper: %s\n", (tmpword & 0x80)?"installed":"absent");
  284. printk(" - Boot flash write jumper: %s\n", (tmpword&0x40)?"installed":"absent");
  285. printk(" - L3 Cache size: %d MiB\n", (1<<((tmpword&12) >> 2))&~1);
  286. printk(" - SDRAM size: %d MiB\n", 1<<(6+(tmpword&3)));
  287. switch(tmpword &3) {
  288. case 3:
  289. /* 512MiB */
  290. add_memory_region(0x0, 0x200<<20, BOOT_MEM_RAM);
  291. break;
  292. case 2:
  293. /* 256MiB */
  294. add_memory_region(0x0, 0x100<<20, BOOT_MEM_RAM);
  295. break;
  296. case 1:
  297. /* 128MiB */
  298. add_memory_region(0x0, 0x80<<20, BOOT_MEM_RAM);
  299. break;
  300. case 0:
  301. /* 1GiB -- needs CONFIG_HIGHMEM */
  302. add_memory_region(0x0, 0x400<<20, BOOT_MEM_RAM);
  303. break;
  304. }
  305. }
  306. #ifndef CONFIG_64BIT
  307. /* This needs to be one of the first initcalls, because no I/O port access
  308. can work before this */
  309. static int io_base_ioremap(void)
  310. {
  311. /* we're mapping PCI accesses from 0xc0000000 to 0xf0000000 */
  312. void *io_remap_range = ioremap(0xc0000000, 0x30000000);
  313. if (!io_remap_range) {
  314. panic("Could not ioremap I/O port range");
  315. }
  316. printk("io_remap_range set at 0x%08x\n", (uint32_t)io_remap_range);
  317. set_io_port_base(io_remap_range - 0xc0000000);
  318. return 0;
  319. }
  320. module_init(io_base_ioremap);
  321. #endif