irq.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199
  1. /*
  2. * Low-Level PCI Support for PC -- Routing of Interrupts
  3. *
  4. * (c) 1999--2000 Martin Mares <mj@ucw.cz>
  5. */
  6. #include <linux/config.h>
  7. #include <linux/types.h>
  8. #include <linux/kernel.h>
  9. #include <linux/pci.h>
  10. #include <linux/init.h>
  11. #include <linux/slab.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/dmi.h>
  14. #include <asm/io.h>
  15. #include <asm/smp.h>
  16. #include <asm/io_apic.h>
  17. #include <linux/irq.h>
  18. #include <linux/acpi.h>
  19. #include "pci.h"
  20. #define PIRQ_SIGNATURE (('$' << 0) + ('P' << 8) + ('I' << 16) + ('R' << 24))
  21. #define PIRQ_VERSION 0x0100
  22. static int broken_hp_bios_irq9;
  23. static int acer_tm360_irqrouting;
  24. static struct irq_routing_table *pirq_table;
  25. static int pirq_enable_irq(struct pci_dev *dev);
  26. /*
  27. * Never use: 0, 1, 2 (timer, keyboard, and cascade)
  28. * Avoid using: 13, 14 and 15 (FP error and IDE).
  29. * Penalize: 3, 4, 6, 7, 12 (known ISA uses: serial, floppy, parallel and mouse)
  30. */
  31. unsigned int pcibios_irq_mask = 0xfff8;
  32. static int pirq_penalty[16] = {
  33. 1000000, 1000000, 1000000, 1000, 1000, 0, 1000, 1000,
  34. 0, 0, 0, 0, 1000, 100000, 100000, 100000
  35. };
  36. struct irq_router {
  37. char *name;
  38. u16 vendor, device;
  39. int (*get)(struct pci_dev *router, struct pci_dev *dev, int pirq);
  40. int (*set)(struct pci_dev *router, struct pci_dev *dev, int pirq, int new);
  41. };
  42. struct irq_router_handler {
  43. u16 vendor;
  44. int (*probe)(struct irq_router *r, struct pci_dev *router, u16 device);
  45. };
  46. int (*pcibios_enable_irq)(struct pci_dev *dev) = NULL;
  47. void (*pcibios_disable_irq)(struct pci_dev *dev) = NULL;
  48. /*
  49. * Check passed address for the PCI IRQ Routing Table signature
  50. * and perform checksum verification.
  51. */
  52. static inline struct irq_routing_table * pirq_check_routing_table(u8 *addr)
  53. {
  54. struct irq_routing_table *rt;
  55. int i;
  56. u8 sum;
  57. rt = (struct irq_routing_table *) addr;
  58. if (rt->signature != PIRQ_SIGNATURE ||
  59. rt->version != PIRQ_VERSION ||
  60. rt->size % 16 ||
  61. rt->size < sizeof(struct irq_routing_table))
  62. return NULL;
  63. sum = 0;
  64. for (i=0; i < rt->size; i++)
  65. sum += addr[i];
  66. if (!sum) {
  67. DBG(KERN_DEBUG "PCI: Interrupt Routing Table found at 0x%p\n", rt);
  68. return rt;
  69. }
  70. return NULL;
  71. }
  72. /*
  73. * Search 0xf0000 -- 0xfffff for the PCI IRQ Routing Table.
  74. */
  75. static struct irq_routing_table * __init pirq_find_routing_table(void)
  76. {
  77. u8 *addr;
  78. struct irq_routing_table *rt;
  79. if (pirq_table_addr) {
  80. rt = pirq_check_routing_table((u8 *) __va(pirq_table_addr));
  81. if (rt)
  82. return rt;
  83. printk(KERN_WARNING "PCI: PIRQ table NOT found at pirqaddr\n");
  84. }
  85. for(addr = (u8 *) __va(0xf0000); addr < (u8 *) __va(0x100000); addr += 16) {
  86. rt = pirq_check_routing_table(addr);
  87. if (rt)
  88. return rt;
  89. }
  90. return NULL;
  91. }
  92. /*
  93. * If we have a IRQ routing table, use it to search for peer host
  94. * bridges. It's a gross hack, but since there are no other known
  95. * ways how to get a list of buses, we have to go this way.
  96. */
  97. static void __init pirq_peer_trick(void)
  98. {
  99. struct irq_routing_table *rt = pirq_table;
  100. u8 busmap[256];
  101. int i;
  102. struct irq_info *e;
  103. memset(busmap, 0, sizeof(busmap));
  104. for(i=0; i < (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info); i++) {
  105. e = &rt->slots[i];
  106. #ifdef DEBUG
  107. {
  108. int j;
  109. DBG(KERN_DEBUG "%02x:%02x slot=%02x", e->bus, e->devfn/8, e->slot);
  110. for(j=0; j<4; j++)
  111. DBG(" %d:%02x/%04x", j, e->irq[j].link, e->irq[j].bitmap);
  112. DBG("\n");
  113. }
  114. #endif
  115. busmap[e->bus] = 1;
  116. }
  117. for(i = 1; i < 256; i++) {
  118. if (!busmap[i] || pci_find_bus(0, i))
  119. continue;
  120. if (pci_scan_bus(i, &pci_root_ops, NULL))
  121. printk(KERN_INFO "PCI: Discovered primary peer bus %02x [IRQ]\n", i);
  122. }
  123. pcibios_last_bus = -1;
  124. }
  125. /*
  126. * Code for querying and setting of IRQ routes on various interrupt routers.
  127. */
  128. void eisa_set_level_irq(unsigned int irq)
  129. {
  130. unsigned char mask = 1 << (irq & 7);
  131. unsigned int port = 0x4d0 + (irq >> 3);
  132. unsigned char val;
  133. static u16 eisa_irq_mask;
  134. if (irq >= 16 || (1 << irq) & eisa_irq_mask)
  135. return;
  136. eisa_irq_mask |= (1 << irq);
  137. printk(KERN_DEBUG "PCI: setting IRQ %u as level-triggered\n", irq);
  138. val = inb(port);
  139. if (!(val & mask)) {
  140. DBG(KERN_DEBUG " -> edge");
  141. outb(val | mask, port);
  142. }
  143. }
  144. /*
  145. * Common IRQ routing practice: nybbles in config space,
  146. * offset by some magic constant.
  147. */
  148. static unsigned int read_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr)
  149. {
  150. u8 x;
  151. unsigned reg = offset + (nr >> 1);
  152. pci_read_config_byte(router, reg, &x);
  153. return (nr & 1) ? (x >> 4) : (x & 0xf);
  154. }
  155. static void write_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr, unsigned int val)
  156. {
  157. u8 x;
  158. unsigned reg = offset + (nr >> 1);
  159. pci_read_config_byte(router, reg, &x);
  160. x = (nr & 1) ? ((x & 0x0f) | (val << 4)) : ((x & 0xf0) | val);
  161. pci_write_config_byte(router, reg, x);
  162. }
  163. /*
  164. * ALI pirq entries are damn ugly, and completely undocumented.
  165. * This has been figured out from pirq tables, and it's not a pretty
  166. * picture.
  167. */
  168. static int pirq_ali_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  169. {
  170. static unsigned char irqmap[16] = { 0, 9, 3, 10, 4, 5, 7, 6, 1, 11, 0, 12, 0, 14, 0, 15 };
  171. return irqmap[read_config_nybble(router, 0x48, pirq-1)];
  172. }
  173. static int pirq_ali_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  174. {
  175. static unsigned char irqmap[16] = { 0, 8, 0, 2, 4, 5, 7, 6, 0, 1, 3, 9, 11, 0, 13, 15 };
  176. unsigned int val = irqmap[irq];
  177. if (val) {
  178. write_config_nybble(router, 0x48, pirq-1, val);
  179. return 1;
  180. }
  181. return 0;
  182. }
  183. /*
  184. * The Intel PIIX4 pirq rules are fairly simple: "pirq" is
  185. * just a pointer to the config space.
  186. */
  187. static int pirq_piix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  188. {
  189. u8 x;
  190. pci_read_config_byte(router, pirq, &x);
  191. return (x < 16) ? x : 0;
  192. }
  193. static int pirq_piix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  194. {
  195. pci_write_config_byte(router, pirq, irq);
  196. return 1;
  197. }
  198. /*
  199. * The VIA pirq rules are nibble-based, like ALI,
  200. * but without the ugly irq number munging.
  201. * However, PIRQD is in the upper instead of lower 4 bits.
  202. */
  203. static int pirq_via_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  204. {
  205. return read_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq);
  206. }
  207. static int pirq_via_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  208. {
  209. write_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq, irq);
  210. return 1;
  211. }
  212. /*
  213. * The VIA pirq rules are nibble-based, like ALI,
  214. * but without the ugly irq number munging.
  215. * However, for 82C586, nibble map is different .
  216. */
  217. static int pirq_via586_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  218. {
  219. static unsigned int pirqmap[4] = { 3, 2, 5, 1 };
  220. return read_config_nybble(router, 0x55, pirqmap[pirq-1]);
  221. }
  222. static int pirq_via586_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  223. {
  224. static unsigned int pirqmap[4] = { 3, 2, 5, 1 };
  225. write_config_nybble(router, 0x55, pirqmap[pirq-1], irq);
  226. return 1;
  227. }
  228. /*
  229. * ITE 8330G pirq rules are nibble-based
  230. * FIXME: pirqmap may be { 1, 0, 3, 2 },
  231. * 2+3 are both mapped to irq 9 on my system
  232. */
  233. static int pirq_ite_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  234. {
  235. static unsigned char pirqmap[4] = { 1, 0, 2, 3 };
  236. return read_config_nybble(router,0x43, pirqmap[pirq-1]);
  237. }
  238. static int pirq_ite_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  239. {
  240. static unsigned char pirqmap[4] = { 1, 0, 2, 3 };
  241. write_config_nybble(router, 0x43, pirqmap[pirq-1], irq);
  242. return 1;
  243. }
  244. /*
  245. * OPTI: high four bits are nibble pointer..
  246. * I wonder what the low bits do?
  247. */
  248. static int pirq_opti_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  249. {
  250. return read_config_nybble(router, 0xb8, pirq >> 4);
  251. }
  252. static int pirq_opti_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  253. {
  254. write_config_nybble(router, 0xb8, pirq >> 4, irq);
  255. return 1;
  256. }
  257. /*
  258. * Cyrix: nibble offset 0x5C
  259. * 0x5C bits 7:4 is INTB bits 3:0 is INTA
  260. * 0x5D bits 7:4 is INTD bits 3:0 is INTC
  261. */
  262. static int pirq_cyrix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  263. {
  264. return read_config_nybble(router, 0x5C, (pirq-1)^1);
  265. }
  266. static int pirq_cyrix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  267. {
  268. write_config_nybble(router, 0x5C, (pirq-1)^1, irq);
  269. return 1;
  270. }
  271. /*
  272. * PIRQ routing for SiS 85C503 router used in several SiS chipsets.
  273. * We have to deal with the following issues here:
  274. * - vendors have different ideas about the meaning of link values
  275. * - some onboard devices (integrated in the chipset) have special
  276. * links and are thus routed differently (i.e. not via PCI INTA-INTD)
  277. * - different revision of the router have a different layout for
  278. * the routing registers, particularly for the onchip devices
  279. *
  280. * For all routing registers the common thing is we have one byte
  281. * per routeable link which is defined as:
  282. * bit 7 IRQ mapping enabled (0) or disabled (1)
  283. * bits [6:4] reserved (sometimes used for onchip devices)
  284. * bits [3:0] IRQ to map to
  285. * allowed: 3-7, 9-12, 14-15
  286. * reserved: 0, 1, 2, 8, 13
  287. *
  288. * The config-space registers located at 0x41/0x42/0x43/0x44 are
  289. * always used to route the normal PCI INT A/B/C/D respectively.
  290. * Apparently there are systems implementing PCI routing table using
  291. * link values 0x01-0x04 and others using 0x41-0x44 for PCI INTA..D.
  292. * We try our best to handle both link mappings.
  293. *
  294. * Currently (2003-05-21) it appears most SiS chipsets follow the
  295. * definition of routing registers from the SiS-5595 southbridge.
  296. * According to the SiS 5595 datasheets the revision id's of the
  297. * router (ISA-bridge) should be 0x01 or 0xb0.
  298. *
  299. * Furthermore we've also seen lspci dumps with revision 0x00 and 0xb1.
  300. * Looks like these are used in a number of SiS 5xx/6xx/7xx chipsets.
  301. * They seem to work with the current routing code. However there is
  302. * some concern because of the two USB-OHCI HCs (original SiS 5595
  303. * had only one). YMMV.
  304. *
  305. * Onchip routing for router rev-id 0x01/0xb0 and probably 0x00/0xb1:
  306. *
  307. * 0x61: IDEIRQ:
  308. * bits [6:5] must be written 01
  309. * bit 4 channel-select primary (0), secondary (1)
  310. *
  311. * 0x62: USBIRQ:
  312. * bit 6 OHCI function disabled (0), enabled (1)
  313. *
  314. * 0x6a: ACPI/SCI IRQ: bits 4-6 reserved
  315. *
  316. * 0x7e: Data Acq. Module IRQ - bits 4-6 reserved
  317. *
  318. * We support USBIRQ (in addition to INTA-INTD) and keep the
  319. * IDE, ACPI and DAQ routing untouched as set by the BIOS.
  320. *
  321. * Currently the only reported exception is the new SiS 65x chipset
  322. * which includes the SiS 69x southbridge. Here we have the 85C503
  323. * router revision 0x04 and there are changes in the register layout
  324. * mostly related to the different USB HCs with USB 2.0 support.
  325. *
  326. * Onchip routing for router rev-id 0x04 (try-and-error observation)
  327. *
  328. * 0x60/0x61/0x62/0x63: 1xEHCI and 3xOHCI (companion) USB-HCs
  329. * bit 6-4 are probably unused, not like 5595
  330. */
  331. #define PIRQ_SIS_IRQ_MASK 0x0f
  332. #define PIRQ_SIS_IRQ_DISABLE 0x80
  333. #define PIRQ_SIS_USB_ENABLE 0x40
  334. static int pirq_sis_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  335. {
  336. u8 x;
  337. int reg;
  338. reg = pirq;
  339. if (reg >= 0x01 && reg <= 0x04)
  340. reg += 0x40;
  341. pci_read_config_byte(router, reg, &x);
  342. return (x & PIRQ_SIS_IRQ_DISABLE) ? 0 : (x & PIRQ_SIS_IRQ_MASK);
  343. }
  344. static int pirq_sis_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  345. {
  346. u8 x;
  347. int reg;
  348. reg = pirq;
  349. if (reg >= 0x01 && reg <= 0x04)
  350. reg += 0x40;
  351. pci_read_config_byte(router, reg, &x);
  352. x &= ~(PIRQ_SIS_IRQ_MASK | PIRQ_SIS_IRQ_DISABLE);
  353. x |= irq ? irq: PIRQ_SIS_IRQ_DISABLE;
  354. pci_write_config_byte(router, reg, x);
  355. return 1;
  356. }
  357. /*
  358. * VLSI: nibble offset 0x74 - educated guess due to routing table and
  359. * config space of VLSI 82C534 PCI-bridge/router (1004:0102)
  360. * Tested on HP OmniBook 800 covering PIRQ 1, 2, 4, 8 for onboard
  361. * devices, PIRQ 3 for non-pci(!) soundchip and (untested) PIRQ 6
  362. * for the busbridge to the docking station.
  363. */
  364. static int pirq_vlsi_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  365. {
  366. if (pirq > 8) {
  367. printk(KERN_INFO "VLSI router pirq escape (%d)\n", pirq);
  368. return 0;
  369. }
  370. return read_config_nybble(router, 0x74, pirq-1);
  371. }
  372. static int pirq_vlsi_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  373. {
  374. if (pirq > 8) {
  375. printk(KERN_INFO "VLSI router pirq escape (%d)\n", pirq);
  376. return 0;
  377. }
  378. write_config_nybble(router, 0x74, pirq-1, irq);
  379. return 1;
  380. }
  381. /*
  382. * ServerWorks: PCI interrupts mapped to system IRQ lines through Index
  383. * and Redirect I/O registers (0x0c00 and 0x0c01). The Index register
  384. * format is (PCIIRQ## | 0x10), e.g.: PCIIRQ10=0x1a. The Redirect
  385. * register is a straight binary coding of desired PIC IRQ (low nibble).
  386. *
  387. * The 'link' value in the PIRQ table is already in the correct format
  388. * for the Index register. There are some special index values:
  389. * 0x00 for ACPI (SCI), 0x01 for USB, 0x02 for IDE0, 0x04 for IDE1,
  390. * and 0x03 for SMBus.
  391. */
  392. static int pirq_serverworks_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  393. {
  394. outb_p(pirq, 0xc00);
  395. return inb(0xc01) & 0xf;
  396. }
  397. static int pirq_serverworks_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  398. {
  399. outb_p(pirq, 0xc00);
  400. outb_p(irq, 0xc01);
  401. return 1;
  402. }
  403. /* Support for AMD756 PCI IRQ Routing
  404. * Jhon H. Caicedo <jhcaiced@osso.org.co>
  405. * Jun/21/2001 0.2.0 Release, fixed to use "nybble" functions... (jhcaiced)
  406. * Jun/19/2001 Alpha Release 0.1.0 (jhcaiced)
  407. * The AMD756 pirq rules are nibble-based
  408. * offset 0x56 0-3 PIRQA 4-7 PIRQB
  409. * offset 0x57 0-3 PIRQC 4-7 PIRQD
  410. */
  411. static int pirq_amd756_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  412. {
  413. u8 irq;
  414. irq = 0;
  415. if (pirq <= 4)
  416. {
  417. irq = read_config_nybble(router, 0x56, pirq - 1);
  418. }
  419. printk(KERN_INFO "AMD756: dev %04x:%04x, router pirq : %d get irq : %2d\n",
  420. dev->vendor, dev->device, pirq, irq);
  421. return irq;
  422. }
  423. static int pirq_amd756_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  424. {
  425. printk(KERN_INFO "AMD756: dev %04x:%04x, router pirq : %d SET irq : %2d\n",
  426. dev->vendor, dev->device, pirq, irq);
  427. if (pirq <= 4)
  428. {
  429. write_config_nybble(router, 0x56, pirq - 1, irq);
  430. }
  431. return 1;
  432. }
  433. #ifdef CONFIG_PCI_BIOS
  434. static int pirq_bios_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  435. {
  436. struct pci_dev *bridge;
  437. int pin = pci_get_interrupt_pin(dev, &bridge);
  438. return pcibios_set_irq_routing(bridge, pin, irq);
  439. }
  440. #endif
  441. static __init int intel_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  442. {
  443. static struct pci_device_id pirq_440gx[] = {
  444. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_0) },
  445. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_2) },
  446. { },
  447. };
  448. /* 440GX has a proprietary PIRQ router -- don't use it */
  449. if (pci_dev_present(pirq_440gx))
  450. return 0;
  451. switch(device)
  452. {
  453. case PCI_DEVICE_ID_INTEL_82371FB_0:
  454. case PCI_DEVICE_ID_INTEL_82371SB_0:
  455. case PCI_DEVICE_ID_INTEL_82371AB_0:
  456. case PCI_DEVICE_ID_INTEL_82371MX:
  457. case PCI_DEVICE_ID_INTEL_82443MX_0:
  458. case PCI_DEVICE_ID_INTEL_82801AA_0:
  459. case PCI_DEVICE_ID_INTEL_82801AB_0:
  460. case PCI_DEVICE_ID_INTEL_82801BA_0:
  461. case PCI_DEVICE_ID_INTEL_82801BA_10:
  462. case PCI_DEVICE_ID_INTEL_82801CA_0:
  463. case PCI_DEVICE_ID_INTEL_82801CA_12:
  464. case PCI_DEVICE_ID_INTEL_82801DB_0:
  465. case PCI_DEVICE_ID_INTEL_82801E_0:
  466. case PCI_DEVICE_ID_INTEL_82801EB_0:
  467. case PCI_DEVICE_ID_INTEL_ESB_1:
  468. case PCI_DEVICE_ID_INTEL_ICH6_0:
  469. case PCI_DEVICE_ID_INTEL_ICH6_1:
  470. case PCI_DEVICE_ID_INTEL_ICH7_0:
  471. case PCI_DEVICE_ID_INTEL_ICH7_1:
  472. case PCI_DEVICE_ID_INTEL_ICH7_30:
  473. case PCI_DEVICE_ID_INTEL_ICH7_31:
  474. case PCI_DEVICE_ID_INTEL_ESB2_0:
  475. case PCI_DEVICE_ID_INTEL_ICH8_0:
  476. case PCI_DEVICE_ID_INTEL_ICH8_1:
  477. case PCI_DEVICE_ID_INTEL_ICH8_2:
  478. case PCI_DEVICE_ID_INTEL_ICH8_3:
  479. case PCI_DEVICE_ID_INTEL_ICH8_4:
  480. r->name = "PIIX/ICH";
  481. r->get = pirq_piix_get;
  482. r->set = pirq_piix_set;
  483. return 1;
  484. }
  485. return 0;
  486. }
  487. static __init int via_router_probe(struct irq_router *r,
  488. struct pci_dev *router, u16 device)
  489. {
  490. /* FIXME: We should move some of the quirk fixup stuff here */
  491. /*
  492. * work arounds for some buggy BIOSes
  493. */
  494. if (device == PCI_DEVICE_ID_VIA_82C586_0) {
  495. switch(router->device) {
  496. case PCI_DEVICE_ID_VIA_82C686:
  497. /*
  498. * Asus k7m bios wrongly reports 82C686A
  499. * as 586-compatible
  500. */
  501. device = PCI_DEVICE_ID_VIA_82C686;
  502. break;
  503. case PCI_DEVICE_ID_VIA_8235:
  504. /**
  505. * Asus a7v-x bios wrongly reports 8235
  506. * as 586-compatible
  507. */
  508. device = PCI_DEVICE_ID_VIA_8235;
  509. break;
  510. }
  511. }
  512. switch(device) {
  513. case PCI_DEVICE_ID_VIA_82C586_0:
  514. r->name = "VIA";
  515. r->get = pirq_via586_get;
  516. r->set = pirq_via586_set;
  517. return 1;
  518. case PCI_DEVICE_ID_VIA_82C596:
  519. case PCI_DEVICE_ID_VIA_82C686:
  520. case PCI_DEVICE_ID_VIA_8231:
  521. case PCI_DEVICE_ID_VIA_8235:
  522. /* FIXME: add new ones for 8233/5 */
  523. r->name = "VIA";
  524. r->get = pirq_via_get;
  525. r->set = pirq_via_set;
  526. return 1;
  527. }
  528. return 0;
  529. }
  530. static __init int vlsi_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  531. {
  532. switch(device)
  533. {
  534. case PCI_DEVICE_ID_VLSI_82C534:
  535. r->name = "VLSI 82C534";
  536. r->get = pirq_vlsi_get;
  537. r->set = pirq_vlsi_set;
  538. return 1;
  539. }
  540. return 0;
  541. }
  542. static __init int serverworks_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  543. {
  544. switch(device)
  545. {
  546. case PCI_DEVICE_ID_SERVERWORKS_OSB4:
  547. case PCI_DEVICE_ID_SERVERWORKS_CSB5:
  548. r->name = "ServerWorks";
  549. r->get = pirq_serverworks_get;
  550. r->set = pirq_serverworks_set;
  551. return 1;
  552. }
  553. return 0;
  554. }
  555. static __init int sis_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  556. {
  557. if (device != PCI_DEVICE_ID_SI_503)
  558. return 0;
  559. r->name = "SIS";
  560. r->get = pirq_sis_get;
  561. r->set = pirq_sis_set;
  562. return 1;
  563. }
  564. static __init int cyrix_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  565. {
  566. switch(device)
  567. {
  568. case PCI_DEVICE_ID_CYRIX_5520:
  569. r->name = "NatSemi";
  570. r->get = pirq_cyrix_get;
  571. r->set = pirq_cyrix_set;
  572. return 1;
  573. }
  574. return 0;
  575. }
  576. static __init int opti_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  577. {
  578. switch(device)
  579. {
  580. case PCI_DEVICE_ID_OPTI_82C700:
  581. r->name = "OPTI";
  582. r->get = pirq_opti_get;
  583. r->set = pirq_opti_set;
  584. return 1;
  585. }
  586. return 0;
  587. }
  588. static __init int ite_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  589. {
  590. switch(device)
  591. {
  592. case PCI_DEVICE_ID_ITE_IT8330G_0:
  593. r->name = "ITE";
  594. r->get = pirq_ite_get;
  595. r->set = pirq_ite_set;
  596. return 1;
  597. }
  598. return 0;
  599. }
  600. static __init int ali_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  601. {
  602. switch(device)
  603. {
  604. case PCI_DEVICE_ID_AL_M1533:
  605. case PCI_DEVICE_ID_AL_M1563:
  606. printk(KERN_DEBUG "PCI: Using ALI IRQ Router\n");
  607. r->name = "ALI";
  608. r->get = pirq_ali_get;
  609. r->set = pirq_ali_set;
  610. return 1;
  611. }
  612. return 0;
  613. }
  614. static __init int amd_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  615. {
  616. switch(device)
  617. {
  618. case PCI_DEVICE_ID_AMD_VIPER_740B:
  619. r->name = "AMD756";
  620. break;
  621. case PCI_DEVICE_ID_AMD_VIPER_7413:
  622. r->name = "AMD766";
  623. break;
  624. case PCI_DEVICE_ID_AMD_VIPER_7443:
  625. r->name = "AMD768";
  626. break;
  627. default:
  628. return 0;
  629. }
  630. r->get = pirq_amd756_get;
  631. r->set = pirq_amd756_set;
  632. return 1;
  633. }
  634. static __initdata struct irq_router_handler pirq_routers[] = {
  635. { PCI_VENDOR_ID_INTEL, intel_router_probe },
  636. { PCI_VENDOR_ID_AL, ali_router_probe },
  637. { PCI_VENDOR_ID_ITE, ite_router_probe },
  638. { PCI_VENDOR_ID_VIA, via_router_probe },
  639. { PCI_VENDOR_ID_OPTI, opti_router_probe },
  640. { PCI_VENDOR_ID_SI, sis_router_probe },
  641. { PCI_VENDOR_ID_CYRIX, cyrix_router_probe },
  642. { PCI_VENDOR_ID_VLSI, vlsi_router_probe },
  643. { PCI_VENDOR_ID_SERVERWORKS, serverworks_router_probe },
  644. { PCI_VENDOR_ID_AMD, amd_router_probe },
  645. /* Someone with docs needs to add the ATI Radeon IGP */
  646. { 0, NULL }
  647. };
  648. static struct irq_router pirq_router;
  649. static struct pci_dev *pirq_router_dev;
  650. /*
  651. * FIXME: should we have an option to say "generic for
  652. * chipset" ?
  653. */
  654. static void __init pirq_find_router(struct irq_router *r)
  655. {
  656. struct irq_routing_table *rt = pirq_table;
  657. struct irq_router_handler *h;
  658. #ifdef CONFIG_PCI_BIOS
  659. if (!rt->signature) {
  660. printk(KERN_INFO "PCI: Using BIOS for IRQ routing\n");
  661. r->set = pirq_bios_set;
  662. r->name = "BIOS";
  663. return;
  664. }
  665. #endif
  666. /* Default unless a driver reloads it */
  667. r->name = "default";
  668. r->get = NULL;
  669. r->set = NULL;
  670. DBG(KERN_DEBUG "PCI: Attempting to find IRQ router for %04x:%04x\n",
  671. rt->rtr_vendor, rt->rtr_device);
  672. pirq_router_dev = pci_find_slot(rt->rtr_bus, rt->rtr_devfn);
  673. if (!pirq_router_dev) {
  674. DBG(KERN_DEBUG "PCI: Interrupt router not found at "
  675. "%02x:%02x\n", rt->rtr_bus, rt->rtr_devfn);
  676. return;
  677. }
  678. for( h = pirq_routers; h->vendor; h++) {
  679. /* First look for a router match */
  680. if (rt->rtr_vendor == h->vendor && h->probe(r, pirq_router_dev, rt->rtr_device))
  681. break;
  682. /* Fall back to a device match */
  683. if (pirq_router_dev->vendor == h->vendor && h->probe(r, pirq_router_dev, pirq_router_dev->device))
  684. break;
  685. }
  686. printk(KERN_INFO "PCI: Using IRQ router %s [%04x/%04x] at %s\n",
  687. pirq_router.name,
  688. pirq_router_dev->vendor,
  689. pirq_router_dev->device,
  690. pci_name(pirq_router_dev));
  691. }
  692. static struct irq_info *pirq_get_info(struct pci_dev *dev)
  693. {
  694. struct irq_routing_table *rt = pirq_table;
  695. int entries = (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info);
  696. struct irq_info *info;
  697. for (info = rt->slots; entries--; info++)
  698. if (info->bus == dev->bus->number && PCI_SLOT(info->devfn) == PCI_SLOT(dev->devfn))
  699. return info;
  700. return NULL;
  701. }
  702. static int pcibios_lookup_irq(struct pci_dev *dev, int assign)
  703. {
  704. u8 pin;
  705. struct irq_info *info;
  706. int i, pirq, newirq;
  707. int irq = 0;
  708. u32 mask;
  709. struct irq_router *r = &pirq_router;
  710. struct pci_dev *dev2 = NULL;
  711. char *msg = NULL;
  712. /* Find IRQ pin */
  713. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  714. if (!pin) {
  715. DBG(KERN_DEBUG " -> no interrupt pin\n");
  716. return 0;
  717. }
  718. pin = pin - 1;
  719. /* Find IRQ routing entry */
  720. if (!pirq_table)
  721. return 0;
  722. DBG(KERN_DEBUG "IRQ for %s[%c]", pci_name(dev), 'A' + pin);
  723. info = pirq_get_info(dev);
  724. if (!info) {
  725. DBG(" -> not found in routing table\n" KERN_DEBUG);
  726. return 0;
  727. }
  728. pirq = info->irq[pin].link;
  729. mask = info->irq[pin].bitmap;
  730. if (!pirq) {
  731. DBG(" -> not routed\n" KERN_DEBUG);
  732. return 0;
  733. }
  734. DBG(" -> PIRQ %02x, mask %04x, excl %04x", pirq, mask, pirq_table->exclusive_irqs);
  735. mask &= pcibios_irq_mask;
  736. /* Work around broken HP Pavilion Notebooks which assign USB to
  737. IRQ 9 even though it is actually wired to IRQ 11 */
  738. if (broken_hp_bios_irq9 && pirq == 0x59 && dev->irq == 9) {
  739. dev->irq = 11;
  740. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, 11);
  741. r->set(pirq_router_dev, dev, pirq, 11);
  742. }
  743. /* same for Acer Travelmate 360, but with CB and irq 11 -> 10 */
  744. if (acer_tm360_irqrouting && dev->irq == 11 && dev->vendor == PCI_VENDOR_ID_O2) {
  745. pirq = 0x68;
  746. mask = 0x400;
  747. dev->irq = r->get(pirq_router_dev, dev, pirq);
  748. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
  749. }
  750. /*
  751. * Find the best IRQ to assign: use the one
  752. * reported by the device if possible.
  753. */
  754. newirq = dev->irq;
  755. if (newirq && !((1 << newirq) & mask)) {
  756. if ( pci_probe & PCI_USE_PIRQ_MASK) newirq = 0;
  757. else printk("\n" KERN_WARNING
  758. "PCI: IRQ %i for device %s doesn't match PIRQ mask "
  759. "- try pci=usepirqmask\n" KERN_DEBUG, newirq,
  760. pci_name(dev));
  761. }
  762. if (!newirq && assign) {
  763. for (i = 0; i < 16; i++) {
  764. if (!(mask & (1 << i)))
  765. continue;
  766. if (pirq_penalty[i] < pirq_penalty[newirq] && can_request_irq(i, SA_SHIRQ))
  767. newirq = i;
  768. }
  769. }
  770. DBG(" -> newirq=%d", newirq);
  771. /* Check if it is hardcoded */
  772. if ((pirq & 0xf0) == 0xf0) {
  773. irq = pirq & 0xf;
  774. DBG(" -> hardcoded IRQ %d\n", irq);
  775. msg = "Hardcoded";
  776. } else if ( r->get && (irq = r->get(pirq_router_dev, dev, pirq)) && \
  777. ((!(pci_probe & PCI_USE_PIRQ_MASK)) || ((1 << irq) & mask)) ) {
  778. DBG(" -> got IRQ %d\n", irq);
  779. msg = "Found";
  780. } else if (newirq && r->set && (dev->class >> 8) != PCI_CLASS_DISPLAY_VGA) {
  781. DBG(" -> assigning IRQ %d", newirq);
  782. if (r->set(pirq_router_dev, dev, pirq, newirq)) {
  783. eisa_set_level_irq(newirq);
  784. DBG(" ... OK\n");
  785. msg = "Assigned";
  786. irq = newirq;
  787. }
  788. }
  789. if (!irq) {
  790. DBG(" ... failed\n");
  791. if (newirq && mask == (1 << newirq)) {
  792. msg = "Guessed";
  793. irq = newirq;
  794. } else
  795. return 0;
  796. }
  797. printk(KERN_INFO "PCI: %s IRQ %d for device %s\n", msg, irq, pci_name(dev));
  798. /* Update IRQ for all devices with the same pirq value */
  799. while ((dev2 = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev2)) != NULL) {
  800. pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin);
  801. if (!pin)
  802. continue;
  803. pin--;
  804. info = pirq_get_info(dev2);
  805. if (!info)
  806. continue;
  807. if (info->irq[pin].link == pirq) {
  808. /* We refuse to override the dev->irq information. Give a warning! */
  809. if ( dev2->irq && dev2->irq != irq && \
  810. (!(pci_probe & PCI_USE_PIRQ_MASK) || \
  811. ((1 << dev2->irq) & mask)) ) {
  812. #ifndef CONFIG_PCI_MSI
  813. printk(KERN_INFO "IRQ routing conflict for %s, have irq %d, want irq %d\n",
  814. pci_name(dev2), dev2->irq, irq);
  815. #endif
  816. continue;
  817. }
  818. dev2->irq = irq;
  819. pirq_penalty[irq]++;
  820. if (dev != dev2)
  821. printk(KERN_INFO "PCI: Sharing IRQ %d with %s\n", irq, pci_name(dev2));
  822. }
  823. }
  824. return 1;
  825. }
  826. static void __init pcibios_fixup_irqs(void)
  827. {
  828. struct pci_dev *dev = NULL;
  829. u8 pin;
  830. DBG(KERN_DEBUG "PCI: IRQ fixup\n");
  831. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  832. /*
  833. * If the BIOS has set an out of range IRQ number, just ignore it.
  834. * Also keep track of which IRQ's are already in use.
  835. */
  836. if (dev->irq >= 16) {
  837. DBG(KERN_DEBUG "%s: ignoring bogus IRQ %d\n", pci_name(dev), dev->irq);
  838. dev->irq = 0;
  839. }
  840. /* If the IRQ is already assigned to a PCI device, ignore its ISA use penalty */
  841. if (pirq_penalty[dev->irq] >= 100 && pirq_penalty[dev->irq] < 100000)
  842. pirq_penalty[dev->irq] = 0;
  843. pirq_penalty[dev->irq]++;
  844. }
  845. dev = NULL;
  846. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  847. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  848. #ifdef CONFIG_X86_IO_APIC
  849. /*
  850. * Recalculate IRQ numbers if we use the I/O APIC.
  851. */
  852. if (io_apic_assign_pci_irqs)
  853. {
  854. int irq;
  855. if (pin) {
  856. pin--; /* interrupt pins are numbered starting from 1 */
  857. irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, PCI_SLOT(dev->devfn), pin);
  858. /*
  859. * Busses behind bridges are typically not listed in the MP-table.
  860. * In this case we have to look up the IRQ based on the parent bus,
  861. * parent slot, and pin number. The SMP code detects such bridged
  862. * busses itself so we should get into this branch reliably.
  863. */
  864. if (irq < 0 && dev->bus->parent) { /* go back to the bridge */
  865. struct pci_dev * bridge = dev->bus->self;
  866. pin = (pin + PCI_SLOT(dev->devfn)) % 4;
  867. irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
  868. PCI_SLOT(bridge->devfn), pin);
  869. if (irq >= 0)
  870. printk(KERN_WARNING "PCI: using PPB %s[%c] to get irq %d\n",
  871. pci_name(bridge), 'A' + pin, irq);
  872. }
  873. if (irq >= 0) {
  874. if (use_pci_vector() &&
  875. !platform_legacy_irq(irq))
  876. irq = IO_APIC_VECTOR(irq);
  877. printk(KERN_INFO "PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n",
  878. pci_name(dev), 'A' + pin, irq);
  879. dev->irq = irq;
  880. }
  881. }
  882. }
  883. #endif
  884. /*
  885. * Still no IRQ? Try to lookup one...
  886. */
  887. if (pin && !dev->irq)
  888. pcibios_lookup_irq(dev, 0);
  889. }
  890. }
  891. /*
  892. * Work around broken HP Pavilion Notebooks which assign USB to
  893. * IRQ 9 even though it is actually wired to IRQ 11
  894. */
  895. static int __init fix_broken_hp_bios_irq9(struct dmi_system_id *d)
  896. {
  897. if (!broken_hp_bios_irq9) {
  898. broken_hp_bios_irq9 = 1;
  899. printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", d->ident);
  900. }
  901. return 0;
  902. }
  903. /*
  904. * Work around broken Acer TravelMate 360 Notebooks which assign
  905. * Cardbus to IRQ 11 even though it is actually wired to IRQ 10
  906. */
  907. static int __init fix_acer_tm360_irqrouting(struct dmi_system_id *d)
  908. {
  909. if (!acer_tm360_irqrouting) {
  910. acer_tm360_irqrouting = 1;
  911. printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", d->ident);
  912. }
  913. return 0;
  914. }
  915. static struct dmi_system_id __initdata pciirq_dmi_table[] = {
  916. {
  917. .callback = fix_broken_hp_bios_irq9,
  918. .ident = "HP Pavilion N5400 Series Laptop",
  919. .matches = {
  920. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  921. DMI_MATCH(DMI_BIOS_VERSION, "GE.M1.03"),
  922. DMI_MATCH(DMI_PRODUCT_VERSION, "HP Pavilion Notebook Model GE"),
  923. DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
  924. },
  925. },
  926. {
  927. .callback = fix_acer_tm360_irqrouting,
  928. .ident = "Acer TravelMate 36x Laptop",
  929. .matches = {
  930. DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
  931. DMI_MATCH(DMI_PRODUCT_NAME, "TravelMate 360"),
  932. },
  933. },
  934. { }
  935. };
  936. static int __init pcibios_irq_init(void)
  937. {
  938. DBG(KERN_DEBUG "PCI: IRQ init\n");
  939. if (pcibios_enable_irq || raw_pci_ops == NULL)
  940. return 0;
  941. dmi_check_system(pciirq_dmi_table);
  942. pirq_table = pirq_find_routing_table();
  943. #ifdef CONFIG_PCI_BIOS
  944. if (!pirq_table && (pci_probe & PCI_BIOS_IRQ_SCAN))
  945. pirq_table = pcibios_get_irq_routing_table();
  946. #endif
  947. if (pirq_table) {
  948. pirq_peer_trick();
  949. pirq_find_router(&pirq_router);
  950. if (pirq_table->exclusive_irqs) {
  951. int i;
  952. for (i=0; i<16; i++)
  953. if (!(pirq_table->exclusive_irqs & (1 << i)))
  954. pirq_penalty[i] += 100;
  955. }
  956. /* If we're using the I/O APIC, avoid using the PCI IRQ routing table */
  957. if (io_apic_assign_pci_irqs)
  958. pirq_table = NULL;
  959. }
  960. pcibios_enable_irq = pirq_enable_irq;
  961. pcibios_fixup_irqs();
  962. return 0;
  963. }
  964. subsys_initcall(pcibios_irq_init);
  965. static void pirq_penalize_isa_irq(int irq, int active)
  966. {
  967. /*
  968. * If any ISAPnP device reports an IRQ in its list of possible
  969. * IRQ's, we try to avoid assigning it to PCI devices.
  970. */
  971. if (irq < 16) {
  972. if (active)
  973. pirq_penalty[irq] += 1000;
  974. else
  975. pirq_penalty[irq] += 100;
  976. }
  977. }
  978. void pcibios_penalize_isa_irq(int irq, int active)
  979. {
  980. #ifdef CONFIG_ACPI
  981. if (!acpi_noirq)
  982. acpi_penalize_isa_irq(irq, active);
  983. else
  984. #endif
  985. pirq_penalize_isa_irq(irq, active);
  986. }
  987. static int pirq_enable_irq(struct pci_dev *dev)
  988. {
  989. u8 pin;
  990. struct pci_dev *temp_dev;
  991. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  992. if (pin && !pcibios_lookup_irq(dev, 1) && !dev->irq) {
  993. char *msg = "";
  994. pin--; /* interrupt pins are numbered starting from 1 */
  995. if (io_apic_assign_pci_irqs) {
  996. int irq;
  997. irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, PCI_SLOT(dev->devfn), pin);
  998. /*
  999. * Busses behind bridges are typically not listed in the MP-table.
  1000. * In this case we have to look up the IRQ based on the parent bus,
  1001. * parent slot, and pin number. The SMP code detects such bridged
  1002. * busses itself so we should get into this branch reliably.
  1003. */
  1004. temp_dev = dev;
  1005. while (irq < 0 && dev->bus->parent) { /* go back to the bridge */
  1006. struct pci_dev * bridge = dev->bus->self;
  1007. pin = (pin + PCI_SLOT(dev->devfn)) % 4;
  1008. irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
  1009. PCI_SLOT(bridge->devfn), pin);
  1010. if (irq >= 0)
  1011. printk(KERN_WARNING "PCI: using PPB %s[%c] to get irq %d\n",
  1012. pci_name(bridge), 'A' + pin, irq);
  1013. dev = bridge;
  1014. }
  1015. dev = temp_dev;
  1016. if (irq >= 0) {
  1017. #ifdef CONFIG_PCI_MSI
  1018. if (!platform_legacy_irq(irq))
  1019. irq = IO_APIC_VECTOR(irq);
  1020. #endif
  1021. printk(KERN_INFO "PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n",
  1022. pci_name(dev), 'A' + pin, irq);
  1023. dev->irq = irq;
  1024. return 0;
  1025. } else
  1026. msg = " Probably buggy MP table.";
  1027. } else if (pci_probe & PCI_BIOS_IRQ_SCAN)
  1028. msg = "";
  1029. else
  1030. msg = " Please try using pci=biosirq.";
  1031. /* With IDE legacy devices the IRQ lookup failure is not a problem.. */
  1032. if (dev->class >> 8 == PCI_CLASS_STORAGE_IDE && !(dev->class & 0x5))
  1033. return 0;
  1034. printk(KERN_WARNING "PCI: No IRQ known for interrupt pin %c of device %s.%s\n",
  1035. 'A' + pin, pci_name(dev), msg);
  1036. }
  1037. return 0;
  1038. }
  1039. int pci_vector_resources(int last, int nr_released)
  1040. {
  1041. int count = nr_released;
  1042. int next = last;
  1043. int offset = (last % 8);
  1044. while (next < FIRST_SYSTEM_VECTOR) {
  1045. next += 8;
  1046. #ifdef CONFIG_X86_64
  1047. if (next == IA32_SYSCALL_VECTOR)
  1048. continue;
  1049. #else
  1050. if (next == SYSCALL_VECTOR)
  1051. continue;
  1052. #endif
  1053. count++;
  1054. if (next >= FIRST_SYSTEM_VECTOR) {
  1055. if (offset%8) {
  1056. next = FIRST_DEVICE_VECTOR + offset;
  1057. offset++;
  1058. continue;
  1059. }
  1060. count--;
  1061. }
  1062. }
  1063. return count;
  1064. }