mpparse.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167
  1. /*
  2. * Intel Multiprocessor Specification 1.1 and 1.4
  3. * compliant MP-table parsing routines.
  4. *
  5. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  6. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  7. *
  8. * Fixes
  9. * Erich Boleyn : MP v1.4 and additional changes.
  10. * Alan Cox : Added EBDA scanning
  11. * Ingo Molnar : various cleanups and rewrites
  12. * Maciej W. Rozycki: Bits for default MP configurations
  13. * Paul Diefenbaugh: Added full ACPI support
  14. */
  15. #include <linux/mm.h>
  16. #include <linux/init.h>
  17. #include <linux/acpi.h>
  18. #include <linux/delay.h>
  19. #include <linux/config.h>
  20. #include <linux/bootmem.h>
  21. #include <linux/smp_lock.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/mc146818rtc.h>
  24. #include <linux/bitops.h>
  25. #include <asm/smp.h>
  26. #include <asm/acpi.h>
  27. #include <asm/mtrr.h>
  28. #include <asm/mpspec.h>
  29. #include <asm/io_apic.h>
  30. #include <mach_apic.h>
  31. #include <mach_mpparse.h>
  32. #include <bios_ebda.h>
  33. /* Have we found an MP table */
  34. int smp_found_config;
  35. unsigned int __initdata maxcpus = NR_CPUS;
  36. #ifdef CONFIG_HOTPLUG_CPU
  37. #define CPU_HOTPLUG_ENABLED (1)
  38. #else
  39. #define CPU_HOTPLUG_ENABLED (0)
  40. #endif
  41. /*
  42. * Various Linux-internal data structures created from the
  43. * MP-table.
  44. */
  45. int apic_version [MAX_APICS];
  46. int mp_bus_id_to_type [MAX_MP_BUSSES];
  47. int mp_bus_id_to_node [MAX_MP_BUSSES];
  48. int mp_bus_id_to_local [MAX_MP_BUSSES];
  49. int quad_local_to_mp_bus_id [NR_CPUS/4][4];
  50. int mp_bus_id_to_pci_bus [MAX_MP_BUSSES] = { [0 ... MAX_MP_BUSSES-1] = -1 };
  51. static int mp_current_pci_id;
  52. /* I/O APIC entries */
  53. struct mpc_config_ioapic mp_ioapics[MAX_IO_APICS];
  54. /* # of MP IRQ source entries */
  55. struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
  56. /* MP IRQ source entries */
  57. int mp_irq_entries;
  58. int nr_ioapics;
  59. int pic_mode;
  60. unsigned long mp_lapic_addr;
  61. unsigned int def_to_bigsmp = 0;
  62. /* Processor that is doing the boot up */
  63. unsigned int boot_cpu_physical_apicid = -1U;
  64. /* Internal processor count */
  65. static unsigned int __devinitdata num_processors;
  66. /* Bitmask of physically existing CPUs */
  67. physid_mask_t phys_cpu_present_map;
  68. u8 bios_cpu_apicid[NR_CPUS] = { [0 ... NR_CPUS-1] = BAD_APICID };
  69. /*
  70. * Intel MP BIOS table parsing routines:
  71. */
  72. /*
  73. * Checksum an MP configuration block.
  74. */
  75. static int __init mpf_checksum(unsigned char *mp, int len)
  76. {
  77. int sum = 0;
  78. while (len--)
  79. sum += *mp++;
  80. return sum & 0xFF;
  81. }
  82. /*
  83. * Have to match translation table entries to main table entries by counter
  84. * hence the mpc_record variable .... can't see a less disgusting way of
  85. * doing this ....
  86. */
  87. static int mpc_record;
  88. static struct mpc_config_translation *translation_table[MAX_MPC_ENTRY] __initdata;
  89. #ifdef CONFIG_X86_NUMAQ
  90. static int MP_valid_apicid(int apicid, int version)
  91. {
  92. return hweight_long(apicid & 0xf) == 1 && (apicid >> 4) != 0xf;
  93. }
  94. #else
  95. static int MP_valid_apicid(int apicid, int version)
  96. {
  97. if (version >= 0x14)
  98. return apicid < 0xff;
  99. else
  100. return apicid < 0xf;
  101. }
  102. #endif
  103. static void __devinit MP_processor_info (struct mpc_config_processor *m)
  104. {
  105. int ver, apicid;
  106. physid_mask_t phys_cpu;
  107. if (!(m->mpc_cpuflag & CPU_ENABLED))
  108. return;
  109. apicid = mpc_apic_id(m, translation_table[mpc_record]);
  110. if (m->mpc_featureflag&(1<<0))
  111. Dprintk(" Floating point unit present.\n");
  112. if (m->mpc_featureflag&(1<<7))
  113. Dprintk(" Machine Exception supported.\n");
  114. if (m->mpc_featureflag&(1<<8))
  115. Dprintk(" 64 bit compare & exchange supported.\n");
  116. if (m->mpc_featureflag&(1<<9))
  117. Dprintk(" Internal APIC present.\n");
  118. if (m->mpc_featureflag&(1<<11))
  119. Dprintk(" SEP present.\n");
  120. if (m->mpc_featureflag&(1<<12))
  121. Dprintk(" MTRR present.\n");
  122. if (m->mpc_featureflag&(1<<13))
  123. Dprintk(" PGE present.\n");
  124. if (m->mpc_featureflag&(1<<14))
  125. Dprintk(" MCA present.\n");
  126. if (m->mpc_featureflag&(1<<15))
  127. Dprintk(" CMOV present.\n");
  128. if (m->mpc_featureflag&(1<<16))
  129. Dprintk(" PAT present.\n");
  130. if (m->mpc_featureflag&(1<<17))
  131. Dprintk(" PSE present.\n");
  132. if (m->mpc_featureflag&(1<<18))
  133. Dprintk(" PSN present.\n");
  134. if (m->mpc_featureflag&(1<<19))
  135. Dprintk(" Cache Line Flush Instruction present.\n");
  136. /* 20 Reserved */
  137. if (m->mpc_featureflag&(1<<21))
  138. Dprintk(" Debug Trace and EMON Store present.\n");
  139. if (m->mpc_featureflag&(1<<22))
  140. Dprintk(" ACPI Thermal Throttle Registers present.\n");
  141. if (m->mpc_featureflag&(1<<23))
  142. Dprintk(" MMX present.\n");
  143. if (m->mpc_featureflag&(1<<24))
  144. Dprintk(" FXSR present.\n");
  145. if (m->mpc_featureflag&(1<<25))
  146. Dprintk(" XMM present.\n");
  147. if (m->mpc_featureflag&(1<<26))
  148. Dprintk(" Willamette New Instructions present.\n");
  149. if (m->mpc_featureflag&(1<<27))
  150. Dprintk(" Self Snoop present.\n");
  151. if (m->mpc_featureflag&(1<<28))
  152. Dprintk(" HT present.\n");
  153. if (m->mpc_featureflag&(1<<29))
  154. Dprintk(" Thermal Monitor present.\n");
  155. /* 30, 31 Reserved */
  156. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  157. Dprintk(" Bootup CPU\n");
  158. boot_cpu_physical_apicid = m->mpc_apicid;
  159. }
  160. ver = m->mpc_apicver;
  161. if (!MP_valid_apicid(apicid, ver)) {
  162. printk(KERN_WARNING "Processor #%d INVALID. (Max ID: %d).\n",
  163. m->mpc_apicid, MAX_APICS);
  164. return;
  165. }
  166. /*
  167. * Validate version
  168. */
  169. if (ver == 0x0) {
  170. printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! "
  171. "fixing up to 0x10. (tell your hw vendor)\n",
  172. m->mpc_apicid);
  173. ver = 0x10;
  174. }
  175. apic_version[m->mpc_apicid] = ver;
  176. phys_cpu = apicid_to_cpu_present(apicid);
  177. physids_or(phys_cpu_present_map, phys_cpu_present_map, phys_cpu);
  178. if (num_processors >= NR_CPUS) {
  179. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  180. " Processor ignored.\n", NR_CPUS);
  181. return;
  182. }
  183. if (num_processors >= maxcpus) {
  184. printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
  185. " Processor ignored.\n", maxcpus);
  186. return;
  187. }
  188. cpu_set(num_processors, cpu_possible_map);
  189. num_processors++;
  190. if (CPU_HOTPLUG_ENABLED || (num_processors > 8)) {
  191. switch (boot_cpu_data.x86_vendor) {
  192. case X86_VENDOR_INTEL:
  193. if (!APIC_XAPIC(ver)) {
  194. def_to_bigsmp = 0;
  195. break;
  196. }
  197. /* If P4 and above fall through */
  198. case X86_VENDOR_AMD:
  199. def_to_bigsmp = 1;
  200. }
  201. }
  202. bios_cpu_apicid[num_processors - 1] = m->mpc_apicid;
  203. }
  204. static void __init MP_bus_info (struct mpc_config_bus *m)
  205. {
  206. char str[7];
  207. memcpy(str, m->mpc_bustype, 6);
  208. str[6] = 0;
  209. mpc_oem_bus_info(m, str, translation_table[mpc_record]);
  210. if (strncmp(str, BUSTYPE_ISA, sizeof(BUSTYPE_ISA)-1) == 0) {
  211. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_ISA;
  212. } else if (strncmp(str, BUSTYPE_EISA, sizeof(BUSTYPE_EISA)-1) == 0) {
  213. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_EISA;
  214. } else if (strncmp(str, BUSTYPE_PCI, sizeof(BUSTYPE_PCI)-1) == 0) {
  215. mpc_oem_pci_bus(m, translation_table[mpc_record]);
  216. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_PCI;
  217. mp_bus_id_to_pci_bus[m->mpc_busid] = mp_current_pci_id;
  218. mp_current_pci_id++;
  219. } else if (strncmp(str, BUSTYPE_MCA, sizeof(BUSTYPE_MCA)-1) == 0) {
  220. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_MCA;
  221. } else if (strncmp(str, BUSTYPE_NEC98, sizeof(BUSTYPE_NEC98)-1) == 0) {
  222. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_NEC98;
  223. } else {
  224. printk(KERN_WARNING "Unknown bustype %s - ignoring\n", str);
  225. }
  226. }
  227. static void __init MP_ioapic_info (struct mpc_config_ioapic *m)
  228. {
  229. if (!(m->mpc_flags & MPC_APIC_USABLE))
  230. return;
  231. printk(KERN_INFO "I/O APIC #%d Version %d at 0x%lX.\n",
  232. m->mpc_apicid, m->mpc_apicver, m->mpc_apicaddr);
  233. if (nr_ioapics >= MAX_IO_APICS) {
  234. printk(KERN_CRIT "Max # of I/O APICs (%d) exceeded (found %d).\n",
  235. MAX_IO_APICS, nr_ioapics);
  236. panic("Recompile kernel with bigger MAX_IO_APICS!.\n");
  237. }
  238. if (!m->mpc_apicaddr) {
  239. printk(KERN_ERR "WARNING: bogus zero I/O APIC address"
  240. " found in MP table, skipping!\n");
  241. return;
  242. }
  243. mp_ioapics[nr_ioapics] = *m;
  244. nr_ioapics++;
  245. }
  246. static void __init MP_intsrc_info (struct mpc_config_intsrc *m)
  247. {
  248. mp_irqs [mp_irq_entries] = *m;
  249. Dprintk("Int: type %d, pol %d, trig %d, bus %d,"
  250. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  251. m->mpc_irqtype, m->mpc_irqflag & 3,
  252. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbus,
  253. m->mpc_srcbusirq, m->mpc_dstapic, m->mpc_dstirq);
  254. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  255. panic("Max # of irq sources exceeded!!\n");
  256. }
  257. static void __init MP_lintsrc_info (struct mpc_config_lintsrc *m)
  258. {
  259. Dprintk("Lint: type %d, pol %d, trig %d, bus %d,"
  260. " IRQ %02x, APIC ID %x, APIC LINT %02x\n",
  261. m->mpc_irqtype, m->mpc_irqflag & 3,
  262. (m->mpc_irqflag >> 2) &3, m->mpc_srcbusid,
  263. m->mpc_srcbusirq, m->mpc_destapic, m->mpc_destapiclint);
  264. /*
  265. * Well it seems all SMP boards in existence
  266. * use ExtINT/LVT1 == LINT0 and
  267. * NMI/LVT2 == LINT1 - the following check
  268. * will show us if this assumptions is false.
  269. * Until then we do not have to add baggage.
  270. */
  271. if ((m->mpc_irqtype == mp_ExtINT) &&
  272. (m->mpc_destapiclint != 0))
  273. BUG();
  274. if ((m->mpc_irqtype == mp_NMI) &&
  275. (m->mpc_destapiclint != 1))
  276. BUG();
  277. }
  278. #ifdef CONFIG_X86_NUMAQ
  279. static void __init MP_translation_info (struct mpc_config_translation *m)
  280. {
  281. printk(KERN_INFO "Translation: record %d, type %d, quad %d, global %d, local %d\n", mpc_record, m->trans_type, m->trans_quad, m->trans_global, m->trans_local);
  282. if (mpc_record >= MAX_MPC_ENTRY)
  283. printk(KERN_ERR "MAX_MPC_ENTRY exceeded!\n");
  284. else
  285. translation_table[mpc_record] = m; /* stash this for later */
  286. if (m->trans_quad < MAX_NUMNODES && !node_online(m->trans_quad))
  287. node_set_online(m->trans_quad);
  288. }
  289. /*
  290. * Read/parse the MPC oem tables
  291. */
  292. static void __init smp_read_mpc_oem(struct mp_config_oemtable *oemtable, \
  293. unsigned short oemsize)
  294. {
  295. int count = sizeof (*oemtable); /* the header size */
  296. unsigned char *oemptr = ((unsigned char *)oemtable)+count;
  297. mpc_record = 0;
  298. printk(KERN_INFO "Found an OEM MPC table at %8p - parsing it ... \n", oemtable);
  299. if (memcmp(oemtable->oem_signature,MPC_OEM_SIGNATURE,4))
  300. {
  301. printk(KERN_WARNING "SMP mpc oemtable: bad signature [%c%c%c%c]!\n",
  302. oemtable->oem_signature[0],
  303. oemtable->oem_signature[1],
  304. oemtable->oem_signature[2],
  305. oemtable->oem_signature[3]);
  306. return;
  307. }
  308. if (mpf_checksum((unsigned char *)oemtable,oemtable->oem_length))
  309. {
  310. printk(KERN_WARNING "SMP oem mptable: checksum error!\n");
  311. return;
  312. }
  313. while (count < oemtable->oem_length) {
  314. switch (*oemptr) {
  315. case MP_TRANSLATION:
  316. {
  317. struct mpc_config_translation *m=
  318. (struct mpc_config_translation *)oemptr;
  319. MP_translation_info(m);
  320. oemptr += sizeof(*m);
  321. count += sizeof(*m);
  322. ++mpc_record;
  323. break;
  324. }
  325. default:
  326. {
  327. printk(KERN_WARNING "Unrecognised OEM table entry type! - %d\n", (int) *oemptr);
  328. return;
  329. }
  330. }
  331. }
  332. }
  333. static inline void mps_oem_check(struct mp_config_table *mpc, char *oem,
  334. char *productid)
  335. {
  336. if (strncmp(oem, "IBM NUMA", 8))
  337. printk("Warning! May not be a NUMA-Q system!\n");
  338. if (mpc->mpc_oemptr)
  339. smp_read_mpc_oem((struct mp_config_oemtable *) mpc->mpc_oemptr,
  340. mpc->mpc_oemsize);
  341. }
  342. #endif /* CONFIG_X86_NUMAQ */
  343. /*
  344. * Read/parse the MPC
  345. */
  346. static int __init smp_read_mpc(struct mp_config_table *mpc)
  347. {
  348. char str[16];
  349. char oem[10];
  350. int count=sizeof(*mpc);
  351. unsigned char *mpt=((unsigned char *)mpc)+count;
  352. if (memcmp(mpc->mpc_signature,MPC_SIGNATURE,4)) {
  353. printk(KERN_ERR "SMP mptable: bad signature [0x%x]!\n",
  354. *(u32 *)mpc->mpc_signature);
  355. return 0;
  356. }
  357. if (mpf_checksum((unsigned char *)mpc,mpc->mpc_length)) {
  358. printk(KERN_ERR "SMP mptable: checksum error!\n");
  359. return 0;
  360. }
  361. if (mpc->mpc_spec!=0x01 && mpc->mpc_spec!=0x04) {
  362. printk(KERN_ERR "SMP mptable: bad table version (%d)!!\n",
  363. mpc->mpc_spec);
  364. return 0;
  365. }
  366. if (!mpc->mpc_lapic) {
  367. printk(KERN_ERR "SMP mptable: null local APIC address!\n");
  368. return 0;
  369. }
  370. memcpy(oem,mpc->mpc_oem,8);
  371. oem[8]=0;
  372. printk(KERN_INFO "OEM ID: %s ",oem);
  373. memcpy(str,mpc->mpc_productid,12);
  374. str[12]=0;
  375. printk("Product ID: %s ",str);
  376. mps_oem_check(mpc, oem, str);
  377. printk("APIC at: 0x%lX\n",mpc->mpc_lapic);
  378. /*
  379. * Save the local APIC address (it might be non-default) -- but only
  380. * if we're not using ACPI.
  381. */
  382. if (!acpi_lapic)
  383. mp_lapic_addr = mpc->mpc_lapic;
  384. /*
  385. * Now process the configuration blocks.
  386. */
  387. mpc_record = 0;
  388. while (count < mpc->mpc_length) {
  389. switch(*mpt) {
  390. case MP_PROCESSOR:
  391. {
  392. struct mpc_config_processor *m=
  393. (struct mpc_config_processor *)mpt;
  394. /* ACPI may have already provided this data */
  395. if (!acpi_lapic)
  396. MP_processor_info(m);
  397. mpt += sizeof(*m);
  398. count += sizeof(*m);
  399. break;
  400. }
  401. case MP_BUS:
  402. {
  403. struct mpc_config_bus *m=
  404. (struct mpc_config_bus *)mpt;
  405. MP_bus_info(m);
  406. mpt += sizeof(*m);
  407. count += sizeof(*m);
  408. break;
  409. }
  410. case MP_IOAPIC:
  411. {
  412. struct mpc_config_ioapic *m=
  413. (struct mpc_config_ioapic *)mpt;
  414. MP_ioapic_info(m);
  415. mpt+=sizeof(*m);
  416. count+=sizeof(*m);
  417. break;
  418. }
  419. case MP_INTSRC:
  420. {
  421. struct mpc_config_intsrc *m=
  422. (struct mpc_config_intsrc *)mpt;
  423. MP_intsrc_info(m);
  424. mpt+=sizeof(*m);
  425. count+=sizeof(*m);
  426. break;
  427. }
  428. case MP_LINTSRC:
  429. {
  430. struct mpc_config_lintsrc *m=
  431. (struct mpc_config_lintsrc *)mpt;
  432. MP_lintsrc_info(m);
  433. mpt+=sizeof(*m);
  434. count+=sizeof(*m);
  435. break;
  436. }
  437. default:
  438. {
  439. count = mpc->mpc_length;
  440. break;
  441. }
  442. }
  443. ++mpc_record;
  444. }
  445. clustered_apic_check();
  446. if (!num_processors)
  447. printk(KERN_ERR "SMP mptable: no processors registered!\n");
  448. return num_processors;
  449. }
  450. static int __init ELCR_trigger(unsigned int irq)
  451. {
  452. unsigned int port;
  453. port = 0x4d0 + (irq >> 3);
  454. return (inb(port) >> (irq & 7)) & 1;
  455. }
  456. static void __init construct_default_ioirq_mptable(int mpc_default_type)
  457. {
  458. struct mpc_config_intsrc intsrc;
  459. int i;
  460. int ELCR_fallback = 0;
  461. intsrc.mpc_type = MP_INTSRC;
  462. intsrc.mpc_irqflag = 0; /* conforming */
  463. intsrc.mpc_srcbus = 0;
  464. intsrc.mpc_dstapic = mp_ioapics[0].mpc_apicid;
  465. intsrc.mpc_irqtype = mp_INT;
  466. /*
  467. * If true, we have an ISA/PCI system with no IRQ entries
  468. * in the MP table. To prevent the PCI interrupts from being set up
  469. * incorrectly, we try to use the ELCR. The sanity check to see if
  470. * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
  471. * never be level sensitive, so we simply see if the ELCR agrees.
  472. * If it does, we assume it's valid.
  473. */
  474. if (mpc_default_type == 5) {
  475. printk(KERN_INFO "ISA/PCI bus type with no IRQ information... falling back to ELCR\n");
  476. if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) || ELCR_trigger(13))
  477. printk(KERN_WARNING "ELCR contains invalid data... not using ELCR\n");
  478. else {
  479. printk(KERN_INFO "Using ELCR to identify PCI interrupts\n");
  480. ELCR_fallback = 1;
  481. }
  482. }
  483. for (i = 0; i < 16; i++) {
  484. switch (mpc_default_type) {
  485. case 2:
  486. if (i == 0 || i == 13)
  487. continue; /* IRQ0 & IRQ13 not connected */
  488. /* fall through */
  489. default:
  490. if (i == 2)
  491. continue; /* IRQ2 is never connected */
  492. }
  493. if (ELCR_fallback) {
  494. /*
  495. * If the ELCR indicates a level-sensitive interrupt, we
  496. * copy that information over to the MP table in the
  497. * irqflag field (level sensitive, active high polarity).
  498. */
  499. if (ELCR_trigger(i))
  500. intsrc.mpc_irqflag = 13;
  501. else
  502. intsrc.mpc_irqflag = 0;
  503. }
  504. intsrc.mpc_srcbusirq = i;
  505. intsrc.mpc_dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
  506. MP_intsrc_info(&intsrc);
  507. }
  508. intsrc.mpc_irqtype = mp_ExtINT;
  509. intsrc.mpc_srcbusirq = 0;
  510. intsrc.mpc_dstirq = 0; /* 8259A to INTIN0 */
  511. MP_intsrc_info(&intsrc);
  512. }
  513. static inline void __init construct_default_ISA_mptable(int mpc_default_type)
  514. {
  515. struct mpc_config_processor processor;
  516. struct mpc_config_bus bus;
  517. struct mpc_config_ioapic ioapic;
  518. struct mpc_config_lintsrc lintsrc;
  519. int linttypes[2] = { mp_ExtINT, mp_NMI };
  520. int i;
  521. /*
  522. * local APIC has default address
  523. */
  524. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  525. /*
  526. * 2 CPUs, numbered 0 & 1.
  527. */
  528. processor.mpc_type = MP_PROCESSOR;
  529. /* Either an integrated APIC or a discrete 82489DX. */
  530. processor.mpc_apicver = mpc_default_type > 4 ? 0x10 : 0x01;
  531. processor.mpc_cpuflag = CPU_ENABLED;
  532. processor.mpc_cpufeature = (boot_cpu_data.x86 << 8) |
  533. (boot_cpu_data.x86_model << 4) |
  534. boot_cpu_data.x86_mask;
  535. processor.mpc_featureflag = boot_cpu_data.x86_capability[0];
  536. processor.mpc_reserved[0] = 0;
  537. processor.mpc_reserved[1] = 0;
  538. for (i = 0; i < 2; i++) {
  539. processor.mpc_apicid = i;
  540. MP_processor_info(&processor);
  541. }
  542. bus.mpc_type = MP_BUS;
  543. bus.mpc_busid = 0;
  544. switch (mpc_default_type) {
  545. default:
  546. printk("???\n");
  547. printk(KERN_ERR "Unknown standard configuration %d\n",
  548. mpc_default_type);
  549. /* fall through */
  550. case 1:
  551. case 5:
  552. memcpy(bus.mpc_bustype, "ISA ", 6);
  553. break;
  554. case 2:
  555. case 6:
  556. case 3:
  557. memcpy(bus.mpc_bustype, "EISA ", 6);
  558. break;
  559. case 4:
  560. case 7:
  561. memcpy(bus.mpc_bustype, "MCA ", 6);
  562. }
  563. MP_bus_info(&bus);
  564. if (mpc_default_type > 4) {
  565. bus.mpc_busid = 1;
  566. memcpy(bus.mpc_bustype, "PCI ", 6);
  567. MP_bus_info(&bus);
  568. }
  569. ioapic.mpc_type = MP_IOAPIC;
  570. ioapic.mpc_apicid = 2;
  571. ioapic.mpc_apicver = mpc_default_type > 4 ? 0x10 : 0x01;
  572. ioapic.mpc_flags = MPC_APIC_USABLE;
  573. ioapic.mpc_apicaddr = 0xFEC00000;
  574. MP_ioapic_info(&ioapic);
  575. /*
  576. * We set up most of the low 16 IO-APIC pins according to MPS rules.
  577. */
  578. construct_default_ioirq_mptable(mpc_default_type);
  579. lintsrc.mpc_type = MP_LINTSRC;
  580. lintsrc.mpc_irqflag = 0; /* conforming */
  581. lintsrc.mpc_srcbusid = 0;
  582. lintsrc.mpc_srcbusirq = 0;
  583. lintsrc.mpc_destapic = MP_APIC_ALL;
  584. for (i = 0; i < 2; i++) {
  585. lintsrc.mpc_irqtype = linttypes[i];
  586. lintsrc.mpc_destapiclint = i;
  587. MP_lintsrc_info(&lintsrc);
  588. }
  589. }
  590. static struct intel_mp_floating *mpf_found;
  591. /*
  592. * Scan the memory blocks for an SMP configuration block.
  593. */
  594. void __init get_smp_config (void)
  595. {
  596. struct intel_mp_floating *mpf = mpf_found;
  597. /*
  598. * ACPI supports both logical (e.g. Hyper-Threading) and physical
  599. * processors, where MPS only supports physical.
  600. */
  601. if (acpi_lapic && acpi_ioapic) {
  602. printk(KERN_INFO "Using ACPI (MADT) for SMP configuration information\n");
  603. return;
  604. }
  605. else if (acpi_lapic)
  606. printk(KERN_INFO "Using ACPI for processor (LAPIC) configuration information\n");
  607. printk(KERN_INFO "Intel MultiProcessor Specification v1.%d\n", mpf->mpf_specification);
  608. if (mpf->mpf_feature2 & (1<<7)) {
  609. printk(KERN_INFO " IMCR and PIC compatibility mode.\n");
  610. pic_mode = 1;
  611. } else {
  612. printk(KERN_INFO " Virtual Wire compatibility mode.\n");
  613. pic_mode = 0;
  614. }
  615. /*
  616. * Now see if we need to read further.
  617. */
  618. if (mpf->mpf_feature1 != 0) {
  619. printk(KERN_INFO "Default MP configuration #%d\n", mpf->mpf_feature1);
  620. construct_default_ISA_mptable(mpf->mpf_feature1);
  621. } else if (mpf->mpf_physptr) {
  622. /*
  623. * Read the physical hardware table. Anything here will
  624. * override the defaults.
  625. */
  626. if (!smp_read_mpc(phys_to_virt(mpf->mpf_physptr))) {
  627. smp_found_config = 0;
  628. printk(KERN_ERR "BIOS bug, MP table errors detected!...\n");
  629. printk(KERN_ERR "... disabling SMP support. (tell your hw vendor)\n");
  630. return;
  631. }
  632. /*
  633. * If there are no explicit MP IRQ entries, then we are
  634. * broken. We set up most of the low 16 IO-APIC pins to
  635. * ISA defaults and hope it will work.
  636. */
  637. if (!mp_irq_entries) {
  638. struct mpc_config_bus bus;
  639. printk(KERN_ERR "BIOS bug, no explicit IRQ entries, using default mptable. (tell your hw vendor)\n");
  640. bus.mpc_type = MP_BUS;
  641. bus.mpc_busid = 0;
  642. memcpy(bus.mpc_bustype, "ISA ", 6);
  643. MP_bus_info(&bus);
  644. construct_default_ioirq_mptable(0);
  645. }
  646. } else
  647. BUG();
  648. printk(KERN_INFO "Processors: %d\n", num_processors);
  649. /*
  650. * Only use the first configuration found.
  651. */
  652. }
  653. static int __init smp_scan_config (unsigned long base, unsigned long length)
  654. {
  655. unsigned long *bp = phys_to_virt(base);
  656. struct intel_mp_floating *mpf;
  657. Dprintk("Scan SMP from %p for %ld bytes.\n", bp,length);
  658. if (sizeof(*mpf) != 16)
  659. printk("Error: MPF size\n");
  660. while (length > 0) {
  661. mpf = (struct intel_mp_floating *)bp;
  662. if ((*bp == SMP_MAGIC_IDENT) &&
  663. (mpf->mpf_length == 1) &&
  664. !mpf_checksum((unsigned char *)bp, 16) &&
  665. ((mpf->mpf_specification == 1)
  666. || (mpf->mpf_specification == 4)) ) {
  667. smp_found_config = 1;
  668. printk(KERN_INFO "found SMP MP-table at %08lx\n",
  669. virt_to_phys(mpf));
  670. reserve_bootmem(virt_to_phys(mpf), PAGE_SIZE);
  671. if (mpf->mpf_physptr) {
  672. /*
  673. * We cannot access to MPC table to compute
  674. * table size yet, as only few megabytes from
  675. * the bottom is mapped now.
  676. * PC-9800's MPC table places on the very last
  677. * of physical memory; so that simply reserving
  678. * PAGE_SIZE from mpg->mpf_physptr yields BUG()
  679. * in reserve_bootmem.
  680. */
  681. unsigned long size = PAGE_SIZE;
  682. unsigned long end = max_low_pfn * PAGE_SIZE;
  683. if (mpf->mpf_physptr + size > end)
  684. size = end - mpf->mpf_physptr;
  685. reserve_bootmem(mpf->mpf_physptr, size);
  686. }
  687. mpf_found = mpf;
  688. return 1;
  689. }
  690. bp += 4;
  691. length -= 16;
  692. }
  693. return 0;
  694. }
  695. void __init find_smp_config (void)
  696. {
  697. unsigned int address;
  698. /*
  699. * FIXME: Linux assumes you have 640K of base ram..
  700. * this continues the error...
  701. *
  702. * 1) Scan the bottom 1K for a signature
  703. * 2) Scan the top 1K of base RAM
  704. * 3) Scan the 64K of bios
  705. */
  706. if (smp_scan_config(0x0,0x400) ||
  707. smp_scan_config(639*0x400,0x400) ||
  708. smp_scan_config(0xF0000,0x10000))
  709. return;
  710. /*
  711. * If it is an SMP machine we should know now, unless the
  712. * configuration is in an EISA/MCA bus machine with an
  713. * extended bios data area.
  714. *
  715. * there is a real-mode segmented pointer pointing to the
  716. * 4K EBDA area at 0x40E, calculate and scan it here.
  717. *
  718. * NOTE! There are Linux loaders that will corrupt the EBDA
  719. * area, and as such this kind of SMP config may be less
  720. * trustworthy, simply because the SMP table may have been
  721. * stomped on during early boot. These loaders are buggy and
  722. * should be fixed.
  723. *
  724. * MP1.4 SPEC states to only scan first 1K of 4K EBDA.
  725. */
  726. address = get_bios_ebda();
  727. if (address)
  728. smp_scan_config(address, 0x400);
  729. }
  730. int es7000_plat;
  731. /* --------------------------------------------------------------------------
  732. ACPI-based MP Configuration
  733. -------------------------------------------------------------------------- */
  734. #ifdef CONFIG_ACPI
  735. void __init mp_register_lapic_address (
  736. u64 address)
  737. {
  738. mp_lapic_addr = (unsigned long) address;
  739. set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
  740. if (boot_cpu_physical_apicid == -1U)
  741. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  742. Dprintk("Boot CPU = %d\n", boot_cpu_physical_apicid);
  743. }
  744. void __devinit mp_register_lapic (
  745. u8 id,
  746. u8 enabled)
  747. {
  748. struct mpc_config_processor processor;
  749. int boot_cpu = 0;
  750. if (MAX_APICS - id <= 0) {
  751. printk(KERN_WARNING "Processor #%d invalid (max %d)\n",
  752. id, MAX_APICS);
  753. return;
  754. }
  755. if (id == boot_cpu_physical_apicid)
  756. boot_cpu = 1;
  757. processor.mpc_type = MP_PROCESSOR;
  758. processor.mpc_apicid = id;
  759. processor.mpc_apicver = GET_APIC_VERSION(apic_read(APIC_LVR));
  760. processor.mpc_cpuflag = (enabled ? CPU_ENABLED : 0);
  761. processor.mpc_cpuflag |= (boot_cpu ? CPU_BOOTPROCESSOR : 0);
  762. processor.mpc_cpufeature = (boot_cpu_data.x86 << 8) |
  763. (boot_cpu_data.x86_model << 4) | boot_cpu_data.x86_mask;
  764. processor.mpc_featureflag = boot_cpu_data.x86_capability[0];
  765. processor.mpc_reserved[0] = 0;
  766. processor.mpc_reserved[1] = 0;
  767. MP_processor_info(&processor);
  768. }
  769. #ifdef CONFIG_X86_IO_APIC
  770. #define MP_ISA_BUS 0
  771. #define MP_MAX_IOAPIC_PIN 127
  772. static struct mp_ioapic_routing {
  773. int apic_id;
  774. int gsi_base;
  775. int gsi_end;
  776. u32 pin_programmed[4];
  777. } mp_ioapic_routing[MAX_IO_APICS];
  778. static int mp_find_ioapic (
  779. int gsi)
  780. {
  781. int i = 0;
  782. /* Find the IOAPIC that manages this GSI. */
  783. for (i = 0; i < nr_ioapics; i++) {
  784. if ((gsi >= mp_ioapic_routing[i].gsi_base)
  785. && (gsi <= mp_ioapic_routing[i].gsi_end))
  786. return i;
  787. }
  788. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  789. return -1;
  790. }
  791. void __init mp_register_ioapic (
  792. u8 id,
  793. u32 address,
  794. u32 gsi_base)
  795. {
  796. int idx = 0;
  797. int tmpid;
  798. if (nr_ioapics >= MAX_IO_APICS) {
  799. printk(KERN_ERR "ERROR: Max # of I/O APICs (%d) exceeded "
  800. "(found %d)\n", MAX_IO_APICS, nr_ioapics);
  801. panic("Recompile kernel with bigger MAX_IO_APICS!\n");
  802. }
  803. if (!address) {
  804. printk(KERN_ERR "WARNING: Bogus (zero) I/O APIC address"
  805. " found in MADT table, skipping!\n");
  806. return;
  807. }
  808. idx = nr_ioapics++;
  809. mp_ioapics[idx].mpc_type = MP_IOAPIC;
  810. mp_ioapics[idx].mpc_flags = MPC_APIC_USABLE;
  811. mp_ioapics[idx].mpc_apicaddr = address;
  812. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  813. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  814. && !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  815. tmpid = io_apic_get_unique_id(idx, id);
  816. else
  817. tmpid = id;
  818. if (tmpid == -1) {
  819. nr_ioapics--;
  820. return;
  821. }
  822. mp_ioapics[idx].mpc_apicid = tmpid;
  823. mp_ioapics[idx].mpc_apicver = io_apic_get_version(idx);
  824. /*
  825. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  826. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  827. */
  828. mp_ioapic_routing[idx].apic_id = mp_ioapics[idx].mpc_apicid;
  829. mp_ioapic_routing[idx].gsi_base = gsi_base;
  830. mp_ioapic_routing[idx].gsi_end = gsi_base +
  831. io_apic_get_redir_entries(idx);
  832. printk("IOAPIC[%d]: apic_id %d, version %d, address 0x%lx, "
  833. "GSI %d-%d\n", idx, mp_ioapics[idx].mpc_apicid,
  834. mp_ioapics[idx].mpc_apicver, mp_ioapics[idx].mpc_apicaddr,
  835. mp_ioapic_routing[idx].gsi_base,
  836. mp_ioapic_routing[idx].gsi_end);
  837. return;
  838. }
  839. void __init mp_override_legacy_irq (
  840. u8 bus_irq,
  841. u8 polarity,
  842. u8 trigger,
  843. u32 gsi)
  844. {
  845. struct mpc_config_intsrc intsrc;
  846. int ioapic = -1;
  847. int pin = -1;
  848. /*
  849. * Convert 'gsi' to 'ioapic.pin'.
  850. */
  851. ioapic = mp_find_ioapic(gsi);
  852. if (ioapic < 0)
  853. return;
  854. pin = gsi - mp_ioapic_routing[ioapic].gsi_base;
  855. /*
  856. * TBD: This check is for faulty timer entries, where the override
  857. * erroneously sets the trigger to level, resulting in a HUGE
  858. * increase of timer interrupts!
  859. */
  860. if ((bus_irq == 0) && (trigger == 3))
  861. trigger = 1;
  862. intsrc.mpc_type = MP_INTSRC;
  863. intsrc.mpc_irqtype = mp_INT;
  864. intsrc.mpc_irqflag = (trigger << 2) | polarity;
  865. intsrc.mpc_srcbus = MP_ISA_BUS;
  866. intsrc.mpc_srcbusirq = bus_irq; /* IRQ */
  867. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid; /* APIC ID */
  868. intsrc.mpc_dstirq = pin; /* INTIN# */
  869. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, %d-%d\n",
  870. intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  871. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  872. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic, intsrc.mpc_dstirq);
  873. mp_irqs[mp_irq_entries] = intsrc;
  874. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  875. panic("Max # of irq sources exceeded!\n");
  876. return;
  877. }
  878. void __init mp_config_acpi_legacy_irqs (void)
  879. {
  880. struct mpc_config_intsrc intsrc;
  881. int i = 0;
  882. int ioapic = -1;
  883. /*
  884. * Fabricate the legacy ISA bus (bus #31).
  885. */
  886. mp_bus_id_to_type[MP_ISA_BUS] = MP_BUS_ISA;
  887. Dprintk("Bus #%d is ISA\n", MP_ISA_BUS);
  888. /*
  889. * Older generations of ES7000 have no legacy identity mappings
  890. */
  891. if (es7000_plat == 1)
  892. return;
  893. /*
  894. * Locate the IOAPIC that manages the ISA IRQs (0-15).
  895. */
  896. ioapic = mp_find_ioapic(0);
  897. if (ioapic < 0)
  898. return;
  899. intsrc.mpc_type = MP_INTSRC;
  900. intsrc.mpc_irqflag = 0; /* Conforming */
  901. intsrc.mpc_srcbus = MP_ISA_BUS;
  902. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid;
  903. /*
  904. * Use the default configuration for the IRQs 0-15. Unless
  905. * overriden by (MADT) interrupt source override entries.
  906. */
  907. for (i = 0; i < 16; i++) {
  908. int idx;
  909. for (idx = 0; idx < mp_irq_entries; idx++) {
  910. struct mpc_config_intsrc *irq = mp_irqs + idx;
  911. /* Do we already have a mapping for this ISA IRQ? */
  912. if (irq->mpc_srcbus == MP_ISA_BUS && irq->mpc_srcbusirq == i)
  913. break;
  914. /* Do we already have a mapping for this IOAPIC pin */
  915. if ((irq->mpc_dstapic == intsrc.mpc_dstapic) &&
  916. (irq->mpc_dstirq == i))
  917. break;
  918. }
  919. if (idx != mp_irq_entries) {
  920. printk(KERN_DEBUG "ACPI: IRQ%d used by override.\n", i);
  921. continue; /* IRQ already used */
  922. }
  923. intsrc.mpc_irqtype = mp_INT;
  924. intsrc.mpc_srcbusirq = i; /* Identity mapped */
  925. intsrc.mpc_dstirq = i;
  926. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, "
  927. "%d-%d\n", intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  928. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  929. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic,
  930. intsrc.mpc_dstirq);
  931. mp_irqs[mp_irq_entries] = intsrc;
  932. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  933. panic("Max # of irq sources exceeded!\n");
  934. }
  935. }
  936. #define MAX_GSI_NUM 4096
  937. int mp_register_gsi (u32 gsi, int triggering, int polarity)
  938. {
  939. int ioapic = -1;
  940. int ioapic_pin = 0;
  941. int idx, bit = 0;
  942. static int pci_irq = 16;
  943. /*
  944. * Mapping between Global System Interrups, which
  945. * represent all possible interrupts, and IRQs
  946. * assigned to actual devices.
  947. */
  948. static int gsi_to_irq[MAX_GSI_NUM];
  949. /* Don't set up the ACPI SCI because it's already set up */
  950. if (acpi_fadt.sci_int == gsi)
  951. return gsi;
  952. ioapic = mp_find_ioapic(gsi);
  953. if (ioapic < 0) {
  954. printk(KERN_WARNING "No IOAPIC for GSI %u\n", gsi);
  955. return gsi;
  956. }
  957. ioapic_pin = gsi - mp_ioapic_routing[ioapic].gsi_base;
  958. if (ioapic_renumber_irq)
  959. gsi = ioapic_renumber_irq(ioapic, gsi);
  960. /*
  961. * Avoid pin reprogramming. PRTs typically include entries
  962. * with redundant pin->gsi mappings (but unique PCI devices);
  963. * we only program the IOAPIC on the first.
  964. */
  965. bit = ioapic_pin % 32;
  966. idx = (ioapic_pin < 32) ? 0 : (ioapic_pin / 32);
  967. if (idx > 3) {
  968. printk(KERN_ERR "Invalid reference to IOAPIC pin "
  969. "%d-%d\n", mp_ioapic_routing[ioapic].apic_id,
  970. ioapic_pin);
  971. return gsi;
  972. }
  973. if ((1<<bit) & mp_ioapic_routing[ioapic].pin_programmed[idx]) {
  974. Dprintk(KERN_DEBUG "Pin %d-%d already programmed\n",
  975. mp_ioapic_routing[ioapic].apic_id, ioapic_pin);
  976. return gsi_to_irq[gsi];
  977. }
  978. mp_ioapic_routing[ioapic].pin_programmed[idx] |= (1<<bit);
  979. if (triggering == ACPI_LEVEL_SENSITIVE) {
  980. /*
  981. * For PCI devices assign IRQs in order, avoiding gaps
  982. * due to unused I/O APIC pins.
  983. */
  984. int irq = gsi;
  985. if (gsi < MAX_GSI_NUM) {
  986. if (gsi > 15)
  987. gsi = pci_irq++;
  988. /*
  989. * Don't assign IRQ used by ACPI SCI
  990. */
  991. if (gsi == acpi_fadt.sci_int)
  992. gsi = pci_irq++;
  993. gsi_to_irq[irq] = gsi;
  994. } else {
  995. printk(KERN_ERR "GSI %u is too high\n", gsi);
  996. return gsi;
  997. }
  998. }
  999. io_apic_set_pci_routing(ioapic, ioapic_pin, gsi,
  1000. triggering == ACPI_EDGE_SENSITIVE ? 0 : 1,
  1001. polarity == ACPI_ACTIVE_HIGH ? 0 : 1);
  1002. return gsi;
  1003. }
  1004. #endif /* CONFIG_X86_IO_APIC */
  1005. #endif /* CONFIG_ACPI */