apic.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/config.h>
  17. #include <linux/init.h>
  18. #include <linux/mm.h>
  19. #include <linux/delay.h>
  20. #include <linux/bootmem.h>
  21. #include <linux/smp_lock.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/mc146818rtc.h>
  24. #include <linux/kernel_stat.h>
  25. #include <linux/sysdev.h>
  26. #include <linux/cpu.h>
  27. #include <linux/module.h>
  28. #include <asm/atomic.h>
  29. #include <asm/smp.h>
  30. #include <asm/mtrr.h>
  31. #include <asm/mpspec.h>
  32. #include <asm/desc.h>
  33. #include <asm/arch_hooks.h>
  34. #include <asm/hpet.h>
  35. #include <asm/i8253.h>
  36. #include <mach_apic.h>
  37. #include <mach_apicdef.h>
  38. #include <mach_ipi.h>
  39. #include "io_ports.h"
  40. /*
  41. * cpu_mask that denotes the CPUs that needs timer interrupt coming in as
  42. * IPIs in place of local APIC timers
  43. */
  44. static cpumask_t timer_bcast_ipi;
  45. /*
  46. * Knob to control our willingness to enable the local APIC.
  47. */
  48. int enable_local_apic __initdata = 0; /* -1=force-disable, +1=force-enable */
  49. /*
  50. * Debug level
  51. */
  52. int apic_verbosity;
  53. static void apic_pm_activate(void);
  54. /*
  55. * 'what should we do if we get a hw irq event on an illegal vector'.
  56. * each architecture has to answer this themselves.
  57. */
  58. void ack_bad_irq(unsigned int irq)
  59. {
  60. printk("unexpected IRQ trap at vector %02x\n", irq);
  61. /*
  62. * Currently unexpected vectors happen only on SMP and APIC.
  63. * We _must_ ack these because every local APIC has only N
  64. * irq slots per priority level, and a 'hanging, unacked' IRQ
  65. * holds up an irq slot - in excessive cases (when multiple
  66. * unexpected vectors occur) that might lock up the APIC
  67. * completely.
  68. * But only ack when the APIC is enabled -AK
  69. */
  70. if (cpu_has_apic)
  71. ack_APIC_irq();
  72. }
  73. void __init apic_intr_init(void)
  74. {
  75. #ifdef CONFIG_SMP
  76. smp_intr_init();
  77. #endif
  78. /* self generated IPI for local APIC timer */
  79. set_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
  80. /* IPI vectors for APIC spurious and error interrupts */
  81. set_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
  82. set_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
  83. /* thermal monitor LVT interrupt */
  84. #ifdef CONFIG_X86_MCE_P4THERMAL
  85. set_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
  86. #endif
  87. }
  88. /* Using APIC to generate smp_local_timer_interrupt? */
  89. int using_apic_timer = 0;
  90. static int enabled_via_apicbase;
  91. void enable_NMI_through_LVT0 (void * dummy)
  92. {
  93. unsigned int v, ver;
  94. ver = apic_read(APIC_LVR);
  95. ver = GET_APIC_VERSION(ver);
  96. v = APIC_DM_NMI; /* unmask and set to NMI */
  97. if (!APIC_INTEGRATED(ver)) /* 82489DX */
  98. v |= APIC_LVT_LEVEL_TRIGGER;
  99. apic_write_around(APIC_LVT0, v);
  100. }
  101. int get_physical_broadcast(void)
  102. {
  103. unsigned int lvr, version;
  104. lvr = apic_read(APIC_LVR);
  105. version = GET_APIC_VERSION(lvr);
  106. if (!APIC_INTEGRATED(version) || version >= 0x14)
  107. return 0xff;
  108. else
  109. return 0xf;
  110. }
  111. int get_maxlvt(void)
  112. {
  113. unsigned int v, ver, maxlvt;
  114. v = apic_read(APIC_LVR);
  115. ver = GET_APIC_VERSION(v);
  116. /* 82489DXs do not report # of LVT entries. */
  117. maxlvt = APIC_INTEGRATED(ver) ? GET_APIC_MAXLVT(v) : 2;
  118. return maxlvt;
  119. }
  120. void clear_local_APIC(void)
  121. {
  122. int maxlvt;
  123. unsigned long v;
  124. maxlvt = get_maxlvt();
  125. /*
  126. * Masking an LVT entry on a P6 can trigger a local APIC error
  127. * if the vector is zero. Mask LVTERR first to prevent this.
  128. */
  129. if (maxlvt >= 3) {
  130. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  131. apic_write_around(APIC_LVTERR, v | APIC_LVT_MASKED);
  132. }
  133. /*
  134. * Careful: we have to set masks only first to deassert
  135. * any level-triggered sources.
  136. */
  137. v = apic_read(APIC_LVTT);
  138. apic_write_around(APIC_LVTT, v | APIC_LVT_MASKED);
  139. v = apic_read(APIC_LVT0);
  140. apic_write_around(APIC_LVT0, v | APIC_LVT_MASKED);
  141. v = apic_read(APIC_LVT1);
  142. apic_write_around(APIC_LVT1, v | APIC_LVT_MASKED);
  143. if (maxlvt >= 4) {
  144. v = apic_read(APIC_LVTPC);
  145. apic_write_around(APIC_LVTPC, v | APIC_LVT_MASKED);
  146. }
  147. /* lets not touch this if we didn't frob it */
  148. #ifdef CONFIG_X86_MCE_P4THERMAL
  149. if (maxlvt >= 5) {
  150. v = apic_read(APIC_LVTTHMR);
  151. apic_write_around(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  152. }
  153. #endif
  154. /*
  155. * Clean APIC state for other OSs:
  156. */
  157. apic_write_around(APIC_LVTT, APIC_LVT_MASKED);
  158. apic_write_around(APIC_LVT0, APIC_LVT_MASKED);
  159. apic_write_around(APIC_LVT1, APIC_LVT_MASKED);
  160. if (maxlvt >= 3)
  161. apic_write_around(APIC_LVTERR, APIC_LVT_MASKED);
  162. if (maxlvt >= 4)
  163. apic_write_around(APIC_LVTPC, APIC_LVT_MASKED);
  164. #ifdef CONFIG_X86_MCE_P4THERMAL
  165. if (maxlvt >= 5)
  166. apic_write_around(APIC_LVTTHMR, APIC_LVT_MASKED);
  167. #endif
  168. v = GET_APIC_VERSION(apic_read(APIC_LVR));
  169. if (APIC_INTEGRATED(v)) { /* !82489DX */
  170. if (maxlvt > 3) /* Due to Pentium errata 3AP and 11AP. */
  171. apic_write(APIC_ESR, 0);
  172. apic_read(APIC_ESR);
  173. }
  174. }
  175. void __init connect_bsp_APIC(void)
  176. {
  177. if (pic_mode) {
  178. /*
  179. * Do not trust the local APIC being empty at bootup.
  180. */
  181. clear_local_APIC();
  182. /*
  183. * PIC mode, enable APIC mode in the IMCR, i.e.
  184. * connect BSP's local APIC to INT and NMI lines.
  185. */
  186. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  187. "enabling APIC mode.\n");
  188. outb(0x70, 0x22);
  189. outb(0x01, 0x23);
  190. }
  191. enable_apic_mode();
  192. }
  193. void disconnect_bsp_APIC(int virt_wire_setup)
  194. {
  195. if (pic_mode) {
  196. /*
  197. * Put the board back into PIC mode (has an effect
  198. * only on certain older boards). Note that APIC
  199. * interrupts, including IPIs, won't work beyond
  200. * this point! The only exception are INIT IPIs.
  201. */
  202. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  203. "entering PIC mode.\n");
  204. outb(0x70, 0x22);
  205. outb(0x00, 0x23);
  206. }
  207. else {
  208. /* Go back to Virtual Wire compatibility mode */
  209. unsigned long value;
  210. /* For the spurious interrupt use vector F, and enable it */
  211. value = apic_read(APIC_SPIV);
  212. value &= ~APIC_VECTOR_MASK;
  213. value |= APIC_SPIV_APIC_ENABLED;
  214. value |= 0xf;
  215. apic_write_around(APIC_SPIV, value);
  216. if (!virt_wire_setup) {
  217. /* For LVT0 make it edge triggered, active high, external and enabled */
  218. value = apic_read(APIC_LVT0);
  219. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  220. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  221. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED );
  222. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  223. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  224. apic_write_around(APIC_LVT0, value);
  225. }
  226. else {
  227. /* Disable LVT0 */
  228. apic_write_around(APIC_LVT0, APIC_LVT_MASKED);
  229. }
  230. /* For LVT1 make it edge triggered, active high, nmi and enabled */
  231. value = apic_read(APIC_LVT1);
  232. value &= ~(
  233. APIC_MODE_MASK | APIC_SEND_PENDING |
  234. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  235. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  236. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  237. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  238. apic_write_around(APIC_LVT1, value);
  239. }
  240. }
  241. void disable_local_APIC(void)
  242. {
  243. unsigned long value;
  244. clear_local_APIC();
  245. /*
  246. * Disable APIC (implies clearing of registers
  247. * for 82489DX!).
  248. */
  249. value = apic_read(APIC_SPIV);
  250. value &= ~APIC_SPIV_APIC_ENABLED;
  251. apic_write_around(APIC_SPIV, value);
  252. if (enabled_via_apicbase) {
  253. unsigned int l, h;
  254. rdmsr(MSR_IA32_APICBASE, l, h);
  255. l &= ~MSR_IA32_APICBASE_ENABLE;
  256. wrmsr(MSR_IA32_APICBASE, l, h);
  257. }
  258. }
  259. /*
  260. * This is to verify that we're looking at a real local APIC.
  261. * Check these against your board if the CPUs aren't getting
  262. * started for no apparent reason.
  263. */
  264. int __init verify_local_APIC(void)
  265. {
  266. unsigned int reg0, reg1;
  267. /*
  268. * The version register is read-only in a real APIC.
  269. */
  270. reg0 = apic_read(APIC_LVR);
  271. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  272. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  273. reg1 = apic_read(APIC_LVR);
  274. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  275. /*
  276. * The two version reads above should print the same
  277. * numbers. If the second one is different, then we
  278. * poke at a non-APIC.
  279. */
  280. if (reg1 != reg0)
  281. return 0;
  282. /*
  283. * Check if the version looks reasonably.
  284. */
  285. reg1 = GET_APIC_VERSION(reg0);
  286. if (reg1 == 0x00 || reg1 == 0xff)
  287. return 0;
  288. reg1 = get_maxlvt();
  289. if (reg1 < 0x02 || reg1 == 0xff)
  290. return 0;
  291. /*
  292. * The ID register is read/write in a real APIC.
  293. */
  294. reg0 = apic_read(APIC_ID);
  295. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  296. /*
  297. * The next two are just to see if we have sane values.
  298. * They're only really relevant if we're in Virtual Wire
  299. * compatibility mode, but most boxes are anymore.
  300. */
  301. reg0 = apic_read(APIC_LVT0);
  302. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  303. reg1 = apic_read(APIC_LVT1);
  304. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  305. return 1;
  306. }
  307. void __init sync_Arb_IDs(void)
  308. {
  309. /* Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 */
  310. unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
  311. if (ver >= 0x14) /* P4 or higher */
  312. return;
  313. /*
  314. * Wait for idle.
  315. */
  316. apic_wait_icr_idle();
  317. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  318. apic_write_around(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
  319. | APIC_DM_INIT);
  320. }
  321. extern void __error_in_apic_c (void);
  322. /*
  323. * An initial setup of the virtual wire mode.
  324. */
  325. void __init init_bsp_APIC(void)
  326. {
  327. unsigned long value, ver;
  328. /*
  329. * Don't do the setup now if we have a SMP BIOS as the
  330. * through-I/O-APIC virtual wire mode might be active.
  331. */
  332. if (smp_found_config || !cpu_has_apic)
  333. return;
  334. value = apic_read(APIC_LVR);
  335. ver = GET_APIC_VERSION(value);
  336. /*
  337. * Do not trust the local APIC being empty at bootup.
  338. */
  339. clear_local_APIC();
  340. /*
  341. * Enable APIC.
  342. */
  343. value = apic_read(APIC_SPIV);
  344. value &= ~APIC_VECTOR_MASK;
  345. value |= APIC_SPIV_APIC_ENABLED;
  346. /* This bit is reserved on P4/Xeon and should be cleared */
  347. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) && (boot_cpu_data.x86 == 15))
  348. value &= ~APIC_SPIV_FOCUS_DISABLED;
  349. else
  350. value |= APIC_SPIV_FOCUS_DISABLED;
  351. value |= SPURIOUS_APIC_VECTOR;
  352. apic_write_around(APIC_SPIV, value);
  353. /*
  354. * Set up the virtual wire mode.
  355. */
  356. apic_write_around(APIC_LVT0, APIC_DM_EXTINT);
  357. value = APIC_DM_NMI;
  358. if (!APIC_INTEGRATED(ver)) /* 82489DX */
  359. value |= APIC_LVT_LEVEL_TRIGGER;
  360. apic_write_around(APIC_LVT1, value);
  361. }
  362. void __devinit setup_local_APIC(void)
  363. {
  364. unsigned long oldvalue, value, ver, maxlvt;
  365. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  366. if (esr_disable) {
  367. apic_write(APIC_ESR, 0);
  368. apic_write(APIC_ESR, 0);
  369. apic_write(APIC_ESR, 0);
  370. apic_write(APIC_ESR, 0);
  371. }
  372. value = apic_read(APIC_LVR);
  373. ver = GET_APIC_VERSION(value);
  374. if ((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f)
  375. __error_in_apic_c();
  376. /*
  377. * Double-check whether this APIC is really registered.
  378. */
  379. if (!apic_id_registered())
  380. BUG();
  381. /*
  382. * Intel recommends to set DFR, LDR and TPR before enabling
  383. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  384. * document number 292116). So here it goes...
  385. */
  386. init_apic_ldr();
  387. /*
  388. * Set Task Priority to 'accept all'. We never change this
  389. * later on.
  390. */
  391. value = apic_read(APIC_TASKPRI);
  392. value &= ~APIC_TPRI_MASK;
  393. apic_write_around(APIC_TASKPRI, value);
  394. /*
  395. * Now that we are all set up, enable the APIC
  396. */
  397. value = apic_read(APIC_SPIV);
  398. value &= ~APIC_VECTOR_MASK;
  399. /*
  400. * Enable APIC
  401. */
  402. value |= APIC_SPIV_APIC_ENABLED;
  403. /*
  404. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  405. * certain networking cards. If high frequency interrupts are
  406. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  407. * entry is masked/unmasked at a high rate as well then sooner or
  408. * later IOAPIC line gets 'stuck', no more interrupts are received
  409. * from the device. If focus CPU is disabled then the hang goes
  410. * away, oh well :-(
  411. *
  412. * [ This bug can be reproduced easily with a level-triggered
  413. * PCI Ne2000 networking cards and PII/PIII processors, dual
  414. * BX chipset. ]
  415. */
  416. /*
  417. * Actually disabling the focus CPU check just makes the hang less
  418. * frequent as it makes the interrupt distributon model be more
  419. * like LRU than MRU (the short-term load is more even across CPUs).
  420. * See also the comment in end_level_ioapic_irq(). --macro
  421. */
  422. #if 1
  423. /* Enable focus processor (bit==0) */
  424. value &= ~APIC_SPIV_FOCUS_DISABLED;
  425. #else
  426. /* Disable focus processor (bit==1) */
  427. value |= APIC_SPIV_FOCUS_DISABLED;
  428. #endif
  429. /*
  430. * Set spurious IRQ vector
  431. */
  432. value |= SPURIOUS_APIC_VECTOR;
  433. apic_write_around(APIC_SPIV, value);
  434. /*
  435. * Set up LVT0, LVT1:
  436. *
  437. * set up through-local-APIC on the BP's LINT0. This is not
  438. * strictly necessery in pure symmetric-IO mode, but sometimes
  439. * we delegate interrupts to the 8259A.
  440. */
  441. /*
  442. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  443. */
  444. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  445. if (!smp_processor_id() && (pic_mode || !value)) {
  446. value = APIC_DM_EXTINT;
  447. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  448. smp_processor_id());
  449. } else {
  450. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  451. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  452. smp_processor_id());
  453. }
  454. apic_write_around(APIC_LVT0, value);
  455. /*
  456. * only the BP should see the LINT1 NMI signal, obviously.
  457. */
  458. if (!smp_processor_id())
  459. value = APIC_DM_NMI;
  460. else
  461. value = APIC_DM_NMI | APIC_LVT_MASKED;
  462. if (!APIC_INTEGRATED(ver)) /* 82489DX */
  463. value |= APIC_LVT_LEVEL_TRIGGER;
  464. apic_write_around(APIC_LVT1, value);
  465. if (APIC_INTEGRATED(ver) && !esr_disable) { /* !82489DX */
  466. maxlvt = get_maxlvt();
  467. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  468. apic_write(APIC_ESR, 0);
  469. oldvalue = apic_read(APIC_ESR);
  470. value = ERROR_APIC_VECTOR; // enables sending errors
  471. apic_write_around(APIC_LVTERR, value);
  472. /*
  473. * spec says clear errors after enabling vector.
  474. */
  475. if (maxlvt > 3)
  476. apic_write(APIC_ESR, 0);
  477. value = apic_read(APIC_ESR);
  478. if (value != oldvalue)
  479. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  480. "vector: 0x%08lx after: 0x%08lx\n",
  481. oldvalue, value);
  482. } else {
  483. if (esr_disable)
  484. /*
  485. * Something untraceble is creating bad interrupts on
  486. * secondary quads ... for the moment, just leave the
  487. * ESR disabled - we can't do anything useful with the
  488. * errors anyway - mbligh
  489. */
  490. printk("Leaving ESR disabled.\n");
  491. else
  492. printk("No ESR for 82489DX.\n");
  493. }
  494. if (nmi_watchdog == NMI_LOCAL_APIC)
  495. setup_apic_nmi_watchdog();
  496. apic_pm_activate();
  497. }
  498. /*
  499. * If Linux enabled the LAPIC against the BIOS default
  500. * disable it down before re-entering the BIOS on shutdown.
  501. * Otherwise the BIOS may get confused and not power-off.
  502. * Additionally clear all LVT entries before disable_local_APIC
  503. * for the case where Linux didn't enable the LAPIC.
  504. */
  505. void lapic_shutdown(void)
  506. {
  507. unsigned long flags;
  508. if (!cpu_has_apic)
  509. return;
  510. local_irq_save(flags);
  511. clear_local_APIC();
  512. if (enabled_via_apicbase)
  513. disable_local_APIC();
  514. local_irq_restore(flags);
  515. }
  516. #ifdef CONFIG_PM
  517. static struct {
  518. int active;
  519. /* r/w apic fields */
  520. unsigned int apic_id;
  521. unsigned int apic_taskpri;
  522. unsigned int apic_ldr;
  523. unsigned int apic_dfr;
  524. unsigned int apic_spiv;
  525. unsigned int apic_lvtt;
  526. unsigned int apic_lvtpc;
  527. unsigned int apic_lvt0;
  528. unsigned int apic_lvt1;
  529. unsigned int apic_lvterr;
  530. unsigned int apic_tmict;
  531. unsigned int apic_tdcr;
  532. unsigned int apic_thmr;
  533. } apic_pm_state;
  534. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  535. {
  536. unsigned long flags;
  537. if (!apic_pm_state.active)
  538. return 0;
  539. apic_pm_state.apic_id = apic_read(APIC_ID);
  540. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  541. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  542. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  543. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  544. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  545. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  546. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  547. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  548. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  549. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  550. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  551. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  552. local_irq_save(flags);
  553. disable_local_APIC();
  554. local_irq_restore(flags);
  555. return 0;
  556. }
  557. static int lapic_resume(struct sys_device *dev)
  558. {
  559. unsigned int l, h;
  560. unsigned long flags;
  561. if (!apic_pm_state.active)
  562. return 0;
  563. local_irq_save(flags);
  564. /*
  565. * Make sure the APICBASE points to the right address
  566. *
  567. * FIXME! This will be wrong if we ever support suspend on
  568. * SMP! We'll need to do this as part of the CPU restore!
  569. */
  570. rdmsr(MSR_IA32_APICBASE, l, h);
  571. l &= ~MSR_IA32_APICBASE_BASE;
  572. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  573. wrmsr(MSR_IA32_APICBASE, l, h);
  574. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  575. apic_write(APIC_ID, apic_pm_state.apic_id);
  576. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  577. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  578. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  579. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  580. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  581. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  582. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  583. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  584. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  585. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  586. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  587. apic_write(APIC_ESR, 0);
  588. apic_read(APIC_ESR);
  589. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  590. apic_write(APIC_ESR, 0);
  591. apic_read(APIC_ESR);
  592. local_irq_restore(flags);
  593. return 0;
  594. }
  595. /*
  596. * This device has no shutdown method - fully functioning local APICs
  597. * are needed on every CPU up until machine_halt/restart/poweroff.
  598. */
  599. static struct sysdev_class lapic_sysclass = {
  600. set_kset_name("lapic"),
  601. .resume = lapic_resume,
  602. .suspend = lapic_suspend,
  603. };
  604. static struct sys_device device_lapic = {
  605. .id = 0,
  606. .cls = &lapic_sysclass,
  607. };
  608. static void __devinit apic_pm_activate(void)
  609. {
  610. apic_pm_state.active = 1;
  611. }
  612. static int __init init_lapic_sysfs(void)
  613. {
  614. int error;
  615. if (!cpu_has_apic)
  616. return 0;
  617. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  618. error = sysdev_class_register(&lapic_sysclass);
  619. if (!error)
  620. error = sysdev_register(&device_lapic);
  621. return error;
  622. }
  623. device_initcall(init_lapic_sysfs);
  624. #else /* CONFIG_PM */
  625. static void apic_pm_activate(void) { }
  626. #endif /* CONFIG_PM */
  627. /*
  628. * Detect and enable local APICs on non-SMP boards.
  629. * Original code written by Keir Fraser.
  630. */
  631. static int __init apic_set_verbosity(char *str)
  632. {
  633. if (strcmp("debug", str) == 0)
  634. apic_verbosity = APIC_DEBUG;
  635. else if (strcmp("verbose", str) == 0)
  636. apic_verbosity = APIC_VERBOSE;
  637. else
  638. printk(KERN_WARNING "APIC Verbosity level %s not recognised"
  639. " use apic=verbose or apic=debug\n", str);
  640. return 0;
  641. }
  642. __setup("apic=", apic_set_verbosity);
  643. static int __init detect_init_APIC (void)
  644. {
  645. u32 h, l, features;
  646. /* Disabled by kernel option? */
  647. if (enable_local_apic < 0)
  648. return -1;
  649. switch (boot_cpu_data.x86_vendor) {
  650. case X86_VENDOR_AMD:
  651. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  652. (boot_cpu_data.x86 == 15))
  653. break;
  654. goto no_apic;
  655. case X86_VENDOR_INTEL:
  656. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  657. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  658. break;
  659. goto no_apic;
  660. default:
  661. goto no_apic;
  662. }
  663. if (!cpu_has_apic) {
  664. /*
  665. * Over-ride BIOS and try to enable the local
  666. * APIC only if "lapic" specified.
  667. */
  668. if (enable_local_apic <= 0) {
  669. printk("Local APIC disabled by BIOS -- "
  670. "you can enable it with \"lapic\"\n");
  671. return -1;
  672. }
  673. /*
  674. * Some BIOSes disable the local APIC in the
  675. * APIC_BASE MSR. This can only be done in
  676. * software for Intel P6 or later and AMD K7
  677. * (Model > 1) or later.
  678. */
  679. rdmsr(MSR_IA32_APICBASE, l, h);
  680. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  681. printk("Local APIC disabled by BIOS -- reenabling.\n");
  682. l &= ~MSR_IA32_APICBASE_BASE;
  683. l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
  684. wrmsr(MSR_IA32_APICBASE, l, h);
  685. enabled_via_apicbase = 1;
  686. }
  687. }
  688. /*
  689. * The APIC feature bit should now be enabled
  690. * in `cpuid'
  691. */
  692. features = cpuid_edx(1);
  693. if (!(features & (1 << X86_FEATURE_APIC))) {
  694. printk("Could not enable APIC!\n");
  695. return -1;
  696. }
  697. set_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
  698. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  699. /* The BIOS may have set up the APIC at some other address */
  700. rdmsr(MSR_IA32_APICBASE, l, h);
  701. if (l & MSR_IA32_APICBASE_ENABLE)
  702. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  703. if (nmi_watchdog != NMI_NONE)
  704. nmi_watchdog = NMI_LOCAL_APIC;
  705. printk("Found and enabled local APIC!\n");
  706. apic_pm_activate();
  707. return 0;
  708. no_apic:
  709. printk("No local APIC present or hardware disabled\n");
  710. return -1;
  711. }
  712. void __init init_apic_mappings(void)
  713. {
  714. unsigned long apic_phys;
  715. /*
  716. * If no local APIC can be found then set up a fake all
  717. * zeroes page to simulate the local APIC and another
  718. * one for the IO-APIC.
  719. */
  720. if (!smp_found_config && detect_init_APIC()) {
  721. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  722. apic_phys = __pa(apic_phys);
  723. } else
  724. apic_phys = mp_lapic_addr;
  725. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  726. printk(KERN_DEBUG "mapped APIC to %08lx (%08lx)\n", APIC_BASE,
  727. apic_phys);
  728. /*
  729. * Fetch the APIC ID of the BSP in case we have a
  730. * default configuration (or the MP table is broken).
  731. */
  732. if (boot_cpu_physical_apicid == -1U)
  733. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  734. #ifdef CONFIG_X86_IO_APIC
  735. {
  736. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  737. int i;
  738. for (i = 0; i < nr_ioapics; i++) {
  739. if (smp_found_config) {
  740. ioapic_phys = mp_ioapics[i].mpc_apicaddr;
  741. if (!ioapic_phys) {
  742. printk(KERN_ERR
  743. "WARNING: bogus zero IO-APIC "
  744. "address found in MPTABLE, "
  745. "disabling IO/APIC support!\n");
  746. smp_found_config = 0;
  747. skip_ioapic_setup = 1;
  748. goto fake_ioapic_page;
  749. }
  750. } else {
  751. fake_ioapic_page:
  752. ioapic_phys = (unsigned long)
  753. alloc_bootmem_pages(PAGE_SIZE);
  754. ioapic_phys = __pa(ioapic_phys);
  755. }
  756. set_fixmap_nocache(idx, ioapic_phys);
  757. printk(KERN_DEBUG "mapped IOAPIC to %08lx (%08lx)\n",
  758. __fix_to_virt(idx), ioapic_phys);
  759. idx++;
  760. }
  761. }
  762. #endif
  763. }
  764. /*
  765. * This part sets up the APIC 32 bit clock in LVTT1, with HZ interrupts
  766. * per second. We assume that the caller has already set up the local
  767. * APIC.
  768. *
  769. * The APIC timer is not exactly sync with the external timer chip, it
  770. * closely follows bus clocks.
  771. */
  772. /*
  773. * The timer chip is already set up at HZ interrupts per second here,
  774. * but we do not accept timer interrupts yet. We only allow the BP
  775. * to calibrate.
  776. */
  777. static unsigned int __devinit get_8254_timer_count(void)
  778. {
  779. unsigned long flags;
  780. unsigned int count;
  781. spin_lock_irqsave(&i8253_lock, flags);
  782. outb_p(0x00, PIT_MODE);
  783. count = inb_p(PIT_CH0);
  784. count |= inb_p(PIT_CH0) << 8;
  785. spin_unlock_irqrestore(&i8253_lock, flags);
  786. return count;
  787. }
  788. /* next tick in 8254 can be caught by catching timer wraparound */
  789. static void __devinit wait_8254_wraparound(void)
  790. {
  791. unsigned int curr_count, prev_count;
  792. curr_count = get_8254_timer_count();
  793. do {
  794. prev_count = curr_count;
  795. curr_count = get_8254_timer_count();
  796. /* workaround for broken Mercury/Neptune */
  797. if (prev_count >= curr_count + 0x100)
  798. curr_count = get_8254_timer_count();
  799. } while (prev_count >= curr_count);
  800. }
  801. /*
  802. * Default initialization for 8254 timers. If we use other timers like HPET,
  803. * we override this later
  804. */
  805. void (*wait_timer_tick)(void) __devinitdata = wait_8254_wraparound;
  806. /*
  807. * This function sets up the local APIC timer, with a timeout of
  808. * 'clocks' APIC bus clock. During calibration we actually call
  809. * this function twice on the boot CPU, once with a bogus timeout
  810. * value, second time for real. The other (noncalibrating) CPUs
  811. * call this function only once, with the real, calibrated value.
  812. *
  813. * We do reads before writes even if unnecessary, to get around the
  814. * P5 APIC double write bug.
  815. */
  816. #define APIC_DIVISOR 16
  817. static void __setup_APIC_LVTT(unsigned int clocks)
  818. {
  819. unsigned int lvtt_value, tmp_value, ver;
  820. int cpu = smp_processor_id();
  821. ver = GET_APIC_VERSION(apic_read(APIC_LVR));
  822. lvtt_value = APIC_LVT_TIMER_PERIODIC | LOCAL_TIMER_VECTOR;
  823. if (!APIC_INTEGRATED(ver))
  824. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  825. if (cpu_isset(cpu, timer_bcast_ipi))
  826. lvtt_value |= APIC_LVT_MASKED;
  827. apic_write_around(APIC_LVTT, lvtt_value);
  828. /*
  829. * Divide PICLK by 16
  830. */
  831. tmp_value = apic_read(APIC_TDCR);
  832. apic_write_around(APIC_TDCR, (tmp_value
  833. & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
  834. | APIC_TDR_DIV_16);
  835. apic_write_around(APIC_TMICT, clocks/APIC_DIVISOR);
  836. }
  837. static void __devinit setup_APIC_timer(unsigned int clocks)
  838. {
  839. unsigned long flags;
  840. local_irq_save(flags);
  841. /*
  842. * Wait for IRQ0's slice:
  843. */
  844. wait_timer_tick();
  845. __setup_APIC_LVTT(clocks);
  846. local_irq_restore(flags);
  847. }
  848. /*
  849. * In this function we calibrate APIC bus clocks to the external
  850. * timer. Unfortunately we cannot use jiffies and the timer irq
  851. * to calibrate, since some later bootup code depends on getting
  852. * the first irq? Ugh.
  853. *
  854. * We want to do the calibration only once since we
  855. * want to have local timer irqs syncron. CPUs connected
  856. * by the same APIC bus have the very same bus frequency.
  857. * And we want to have irqs off anyways, no accidental
  858. * APIC irq that way.
  859. */
  860. static int __init calibrate_APIC_clock(void)
  861. {
  862. unsigned long long t1 = 0, t2 = 0;
  863. long tt1, tt2;
  864. long result;
  865. int i;
  866. const int LOOPS = HZ/10;
  867. apic_printk(APIC_VERBOSE, "calibrating APIC timer ...\n");
  868. /*
  869. * Put whatever arbitrary (but long enough) timeout
  870. * value into the APIC clock, we just want to get the
  871. * counter running for calibration.
  872. */
  873. __setup_APIC_LVTT(1000000000);
  874. /*
  875. * The timer chip counts down to zero. Let's wait
  876. * for a wraparound to start exact measurement:
  877. * (the current tick might have been already half done)
  878. */
  879. wait_timer_tick();
  880. /*
  881. * We wrapped around just now. Let's start:
  882. */
  883. if (cpu_has_tsc)
  884. rdtscll(t1);
  885. tt1 = apic_read(APIC_TMCCT);
  886. /*
  887. * Let's wait LOOPS wraprounds:
  888. */
  889. for (i = 0; i < LOOPS; i++)
  890. wait_timer_tick();
  891. tt2 = apic_read(APIC_TMCCT);
  892. if (cpu_has_tsc)
  893. rdtscll(t2);
  894. /*
  895. * The APIC bus clock counter is 32 bits only, it
  896. * might have overflown, but note that we use signed
  897. * longs, thus no extra care needed.
  898. *
  899. * underflown to be exact, as the timer counts down ;)
  900. */
  901. result = (tt1-tt2)*APIC_DIVISOR/LOOPS;
  902. if (cpu_has_tsc)
  903. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  904. "%ld.%04ld MHz.\n",
  905. ((long)(t2-t1)/LOOPS)/(1000000/HZ),
  906. ((long)(t2-t1)/LOOPS)%(1000000/HZ));
  907. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  908. "%ld.%04ld MHz.\n",
  909. result/(1000000/HZ),
  910. result%(1000000/HZ));
  911. return result;
  912. }
  913. static unsigned int calibration_result;
  914. void __init setup_boot_APIC_clock(void)
  915. {
  916. unsigned long flags;
  917. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n");
  918. using_apic_timer = 1;
  919. local_irq_save(flags);
  920. calibration_result = calibrate_APIC_clock();
  921. /*
  922. * Now set up the timer for real.
  923. */
  924. setup_APIC_timer(calibration_result);
  925. local_irq_restore(flags);
  926. }
  927. void __devinit setup_secondary_APIC_clock(void)
  928. {
  929. setup_APIC_timer(calibration_result);
  930. }
  931. void disable_APIC_timer(void)
  932. {
  933. if (using_apic_timer) {
  934. unsigned long v;
  935. v = apic_read(APIC_LVTT);
  936. apic_write_around(APIC_LVTT, v | APIC_LVT_MASKED);
  937. }
  938. }
  939. void enable_APIC_timer(void)
  940. {
  941. int cpu = smp_processor_id();
  942. if (using_apic_timer &&
  943. !cpu_isset(cpu, timer_bcast_ipi)) {
  944. unsigned long v;
  945. v = apic_read(APIC_LVTT);
  946. apic_write_around(APIC_LVTT, v & ~APIC_LVT_MASKED);
  947. }
  948. }
  949. void switch_APIC_timer_to_ipi(void *cpumask)
  950. {
  951. cpumask_t mask = *(cpumask_t *)cpumask;
  952. int cpu = smp_processor_id();
  953. if (cpu_isset(cpu, mask) &&
  954. !cpu_isset(cpu, timer_bcast_ipi)) {
  955. disable_APIC_timer();
  956. cpu_set(cpu, timer_bcast_ipi);
  957. }
  958. }
  959. EXPORT_SYMBOL(switch_APIC_timer_to_ipi);
  960. void switch_ipi_to_APIC_timer(void *cpumask)
  961. {
  962. cpumask_t mask = *(cpumask_t *)cpumask;
  963. int cpu = smp_processor_id();
  964. if (cpu_isset(cpu, mask) &&
  965. cpu_isset(cpu, timer_bcast_ipi)) {
  966. cpu_clear(cpu, timer_bcast_ipi);
  967. enable_APIC_timer();
  968. }
  969. }
  970. EXPORT_SYMBOL(switch_ipi_to_APIC_timer);
  971. #undef APIC_DIVISOR
  972. /*
  973. * Local timer interrupt handler. It does both profiling and
  974. * process statistics/rescheduling.
  975. *
  976. * We do profiling in every local tick, statistics/rescheduling
  977. * happen only every 'profiling multiplier' ticks. The default
  978. * multiplier is 1 and it can be changed by writing the new multiplier
  979. * value into /proc/profile.
  980. */
  981. inline void smp_local_timer_interrupt(struct pt_regs * regs)
  982. {
  983. profile_tick(CPU_PROFILING, regs);
  984. #ifdef CONFIG_SMP
  985. update_process_times(user_mode_vm(regs));
  986. #endif
  987. /*
  988. * We take the 'long' return path, and there every subsystem
  989. * grabs the apropriate locks (kernel lock/ irq lock).
  990. *
  991. * we might want to decouple profiling from the 'long path',
  992. * and do the profiling totally in assembly.
  993. *
  994. * Currently this isn't too much of an issue (performance wise),
  995. * we can take more than 100K local irqs per second on a 100 MHz P5.
  996. */
  997. }
  998. /*
  999. * Local APIC timer interrupt. This is the most natural way for doing
  1000. * local interrupts, but local timer interrupts can be emulated by
  1001. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  1002. *
  1003. * [ if a single-CPU system runs an SMP kernel then we call the local
  1004. * interrupt as well. Thus we cannot inline the local irq ... ]
  1005. */
  1006. fastcall void smp_apic_timer_interrupt(struct pt_regs *regs)
  1007. {
  1008. int cpu = smp_processor_id();
  1009. /*
  1010. * the NMI deadlock-detector uses this.
  1011. */
  1012. per_cpu(irq_stat, cpu).apic_timer_irqs++;
  1013. /*
  1014. * NOTE! We'd better ACK the irq immediately,
  1015. * because timer handling can be slow.
  1016. */
  1017. ack_APIC_irq();
  1018. /*
  1019. * update_process_times() expects us to have done irq_enter().
  1020. * Besides, if we don't timer interrupts ignore the global
  1021. * interrupt lock, which is the WrongThing (tm) to do.
  1022. */
  1023. irq_enter();
  1024. smp_local_timer_interrupt(regs);
  1025. irq_exit();
  1026. }
  1027. #ifndef CONFIG_SMP
  1028. static void up_apic_timer_interrupt_call(struct pt_regs *regs)
  1029. {
  1030. int cpu = smp_processor_id();
  1031. /*
  1032. * the NMI deadlock-detector uses this.
  1033. */
  1034. per_cpu(irq_stat, cpu).apic_timer_irqs++;
  1035. smp_local_timer_interrupt(regs);
  1036. }
  1037. #endif
  1038. void smp_send_timer_broadcast_ipi(struct pt_regs *regs)
  1039. {
  1040. cpumask_t mask;
  1041. cpus_and(mask, cpu_online_map, timer_bcast_ipi);
  1042. if (!cpus_empty(mask)) {
  1043. #ifdef CONFIG_SMP
  1044. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  1045. #else
  1046. /*
  1047. * We can directly call the apic timer interrupt handler
  1048. * in UP case. Minus all irq related functions
  1049. */
  1050. up_apic_timer_interrupt_call(regs);
  1051. #endif
  1052. }
  1053. }
  1054. int setup_profiling_timer(unsigned int multiplier)
  1055. {
  1056. return -EINVAL;
  1057. }
  1058. /*
  1059. * This interrupt should _never_ happen with our APIC/SMP architecture
  1060. */
  1061. fastcall void smp_spurious_interrupt(struct pt_regs *regs)
  1062. {
  1063. unsigned long v;
  1064. irq_enter();
  1065. /*
  1066. * Check if this really is a spurious interrupt and ACK it
  1067. * if it is a vectored one. Just in case...
  1068. * Spurious interrupts should not be ACKed.
  1069. */
  1070. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1071. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1072. ack_APIC_irq();
  1073. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1074. printk(KERN_INFO "spurious APIC interrupt on CPU#%d, should never happen.\n",
  1075. smp_processor_id());
  1076. irq_exit();
  1077. }
  1078. /*
  1079. * This interrupt should never happen with our APIC/SMP architecture
  1080. */
  1081. fastcall void smp_error_interrupt(struct pt_regs *regs)
  1082. {
  1083. unsigned long v, v1;
  1084. irq_enter();
  1085. /* First tickle the hardware, only then report what went on. -- REW */
  1086. v = apic_read(APIC_ESR);
  1087. apic_write(APIC_ESR, 0);
  1088. v1 = apic_read(APIC_ESR);
  1089. ack_APIC_irq();
  1090. atomic_inc(&irq_err_count);
  1091. /* Here is what the APIC error bits mean:
  1092. 0: Send CS error
  1093. 1: Receive CS error
  1094. 2: Send accept error
  1095. 3: Receive accept error
  1096. 4: Reserved
  1097. 5: Send illegal vector
  1098. 6: Received illegal vector
  1099. 7: Illegal register address
  1100. */
  1101. printk (KERN_DEBUG "APIC error on CPU%d: %02lx(%02lx)\n",
  1102. smp_processor_id(), v , v1);
  1103. irq_exit();
  1104. }
  1105. /*
  1106. * This initializes the IO-APIC and APIC hardware if this is
  1107. * a UP kernel.
  1108. */
  1109. int __init APIC_init_uniprocessor (void)
  1110. {
  1111. if (enable_local_apic < 0)
  1112. clear_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
  1113. if (!smp_found_config && !cpu_has_apic)
  1114. return -1;
  1115. /*
  1116. * Complain if the BIOS pretends there is one.
  1117. */
  1118. if (!cpu_has_apic && APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1119. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  1120. boot_cpu_physical_apicid);
  1121. clear_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
  1122. return -1;
  1123. }
  1124. verify_local_APIC();
  1125. connect_bsp_APIC();
  1126. phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
  1127. setup_local_APIC();
  1128. #ifdef CONFIG_X86_IO_APIC
  1129. if (smp_found_config)
  1130. if (!skip_ioapic_setup && nr_ioapics)
  1131. setup_IO_APIC();
  1132. #endif
  1133. setup_boot_APIC_clock();
  1134. return 0;
  1135. }