i915_dma.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/vgaarb.h>
  37. #include <linux/acpi.h>
  38. #include <linux/pnp.h>
  39. #include <linux/vga_switcheroo.h>
  40. #include <linux/slab.h>
  41. /**
  42. * Sets up the hardware status page for devices that need a physical address
  43. * in the register.
  44. */
  45. static int i915_init_phys_hws(struct drm_device *dev)
  46. {
  47. drm_i915_private_t *dev_priv = dev->dev_private;
  48. /* Program Hardware Status Page */
  49. dev_priv->status_page_dmah =
  50. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  51. if (!dev_priv->status_page_dmah) {
  52. DRM_ERROR("Can not allocate hardware status page\n");
  53. return -ENOMEM;
  54. }
  55. dev_priv->render_ring.status_page.page_addr
  56. = dev_priv->status_page_dmah->vaddr;
  57. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  58. memset(dev_priv->render_ring.status_page.page_addr, 0, PAGE_SIZE);
  59. if (IS_I965G(dev))
  60. dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
  61. 0xf0;
  62. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  63. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  64. return 0;
  65. }
  66. /**
  67. * Frees the hardware status page, whether it's a physical address or a virtual
  68. * address set up by the X Server.
  69. */
  70. static void i915_free_hws(struct drm_device *dev)
  71. {
  72. drm_i915_private_t *dev_priv = dev->dev_private;
  73. if (dev_priv->status_page_dmah) {
  74. drm_pci_free(dev, dev_priv->status_page_dmah);
  75. dev_priv->status_page_dmah = NULL;
  76. }
  77. if (dev_priv->render_ring.status_page.gfx_addr) {
  78. dev_priv->render_ring.status_page.gfx_addr = 0;
  79. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  80. }
  81. /* Need to rewrite hardware status page */
  82. I915_WRITE(HWS_PGA, 0x1ffff000);
  83. }
  84. void i915_kernel_lost_context(struct drm_device * dev)
  85. {
  86. drm_i915_private_t *dev_priv = dev->dev_private;
  87. struct drm_i915_master_private *master_priv;
  88. struct intel_ring_buffer *ring = &dev_priv->render_ring;
  89. /*
  90. * We should never lose context on the ring with modesetting
  91. * as we don't expose it to userspace
  92. */
  93. if (drm_core_check_feature(dev, DRIVER_MODESET))
  94. return;
  95. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  96. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  97. ring->space = ring->head - (ring->tail + 8);
  98. if (ring->space < 0)
  99. ring->space += ring->size;
  100. if (!dev->primary->master)
  101. return;
  102. master_priv = dev->primary->master->driver_priv;
  103. if (ring->head == ring->tail && master_priv->sarea_priv)
  104. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  105. }
  106. static int i915_dma_cleanup(struct drm_device * dev)
  107. {
  108. drm_i915_private_t *dev_priv = dev->dev_private;
  109. /* Make sure interrupts are disabled here because the uninstall ioctl
  110. * may not have been called from userspace and after dev_private
  111. * is freed, it's too late.
  112. */
  113. if (dev->irq_enabled)
  114. drm_irq_uninstall(dev);
  115. intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
  116. if (HAS_BSD(dev))
  117. intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
  118. /* Clear the HWS virtual address at teardown */
  119. if (I915_NEED_GFX_HWS(dev))
  120. i915_free_hws(dev);
  121. return 0;
  122. }
  123. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  124. {
  125. drm_i915_private_t *dev_priv = dev->dev_private;
  126. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  127. master_priv->sarea = drm_getsarea(dev);
  128. if (master_priv->sarea) {
  129. master_priv->sarea_priv = (drm_i915_sarea_t *)
  130. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  131. } else {
  132. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  133. }
  134. if (init->ring_size != 0) {
  135. if (dev_priv->render_ring.gem_object != NULL) {
  136. i915_dma_cleanup(dev);
  137. DRM_ERROR("Client tried to initialize ringbuffer in "
  138. "GEM mode\n");
  139. return -EINVAL;
  140. }
  141. dev_priv->render_ring.size = init->ring_size;
  142. dev_priv->render_ring.map.offset = init->ring_start;
  143. dev_priv->render_ring.map.size = init->ring_size;
  144. dev_priv->render_ring.map.type = 0;
  145. dev_priv->render_ring.map.flags = 0;
  146. dev_priv->render_ring.map.mtrr = 0;
  147. drm_core_ioremap_wc(&dev_priv->render_ring.map, dev);
  148. if (dev_priv->render_ring.map.handle == NULL) {
  149. i915_dma_cleanup(dev);
  150. DRM_ERROR("can not ioremap virtual address for"
  151. " ring buffer\n");
  152. return -ENOMEM;
  153. }
  154. }
  155. dev_priv->render_ring.virtual_start = dev_priv->render_ring.map.handle;
  156. dev_priv->cpp = init->cpp;
  157. dev_priv->back_offset = init->back_offset;
  158. dev_priv->front_offset = init->front_offset;
  159. dev_priv->current_page = 0;
  160. if (master_priv->sarea_priv)
  161. master_priv->sarea_priv->pf_current_page = 0;
  162. /* Allow hardware batchbuffers unless told otherwise.
  163. */
  164. dev_priv->allow_batchbuffer = 1;
  165. return 0;
  166. }
  167. static int i915_dma_resume(struct drm_device * dev)
  168. {
  169. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  170. struct intel_ring_buffer *ring;
  171. DRM_DEBUG_DRIVER("%s\n", __func__);
  172. ring = &dev_priv->render_ring;
  173. if (ring->map.handle == NULL) {
  174. DRM_ERROR("can not ioremap virtual address for"
  175. " ring buffer\n");
  176. return -ENOMEM;
  177. }
  178. /* Program Hardware Status Page */
  179. if (!ring->status_page.page_addr) {
  180. DRM_ERROR("Can not find hardware status page\n");
  181. return -EINVAL;
  182. }
  183. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  184. ring->status_page.page_addr);
  185. if (ring->status_page.gfx_addr != 0)
  186. ring->setup_status_page(dev, ring);
  187. else
  188. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  189. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  190. return 0;
  191. }
  192. static int i915_dma_init(struct drm_device *dev, void *data,
  193. struct drm_file *file_priv)
  194. {
  195. drm_i915_init_t *init = data;
  196. int retcode = 0;
  197. switch (init->func) {
  198. case I915_INIT_DMA:
  199. retcode = i915_initialize(dev, init);
  200. break;
  201. case I915_CLEANUP_DMA:
  202. retcode = i915_dma_cleanup(dev);
  203. break;
  204. case I915_RESUME_DMA:
  205. retcode = i915_dma_resume(dev);
  206. break;
  207. default:
  208. retcode = -EINVAL;
  209. break;
  210. }
  211. return retcode;
  212. }
  213. /* Implement basically the same security restrictions as hardware does
  214. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  215. *
  216. * Most of the calculations below involve calculating the size of a
  217. * particular instruction. It's important to get the size right as
  218. * that tells us where the next instruction to check is. Any illegal
  219. * instruction detected will be given a size of zero, which is a
  220. * signal to abort the rest of the buffer.
  221. */
  222. static int do_validate_cmd(int cmd)
  223. {
  224. switch (((cmd >> 29) & 0x7)) {
  225. case 0x0:
  226. switch ((cmd >> 23) & 0x3f) {
  227. case 0x0:
  228. return 1; /* MI_NOOP */
  229. case 0x4:
  230. return 1; /* MI_FLUSH */
  231. default:
  232. return 0; /* disallow everything else */
  233. }
  234. break;
  235. case 0x1:
  236. return 0; /* reserved */
  237. case 0x2:
  238. return (cmd & 0xff) + 2; /* 2d commands */
  239. case 0x3:
  240. if (((cmd >> 24) & 0x1f) <= 0x18)
  241. return 1;
  242. switch ((cmd >> 24) & 0x1f) {
  243. case 0x1c:
  244. return 1;
  245. case 0x1d:
  246. switch ((cmd >> 16) & 0xff) {
  247. case 0x3:
  248. return (cmd & 0x1f) + 2;
  249. case 0x4:
  250. return (cmd & 0xf) + 2;
  251. default:
  252. return (cmd & 0xffff) + 2;
  253. }
  254. case 0x1e:
  255. if (cmd & (1 << 23))
  256. return (cmd & 0xffff) + 1;
  257. else
  258. return 1;
  259. case 0x1f:
  260. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  261. return (cmd & 0x1ffff) + 2;
  262. else if (cmd & (1 << 17)) /* indirect random */
  263. if ((cmd & 0xffff) == 0)
  264. return 0; /* unknown length, too hard */
  265. else
  266. return (((cmd & 0xffff) + 1) / 2) + 1;
  267. else
  268. return 2; /* indirect sequential */
  269. default:
  270. return 0;
  271. }
  272. default:
  273. return 0;
  274. }
  275. return 0;
  276. }
  277. static int validate_cmd(int cmd)
  278. {
  279. int ret = do_validate_cmd(cmd);
  280. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  281. return ret;
  282. }
  283. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  284. {
  285. drm_i915_private_t *dev_priv = dev->dev_private;
  286. int i;
  287. if ((dwords+1) * sizeof(int) >= dev_priv->render_ring.size - 8)
  288. return -EINVAL;
  289. BEGIN_LP_RING((dwords+1)&~1);
  290. for (i = 0; i < dwords;) {
  291. int cmd, sz;
  292. cmd = buffer[i];
  293. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  294. return -EINVAL;
  295. OUT_RING(cmd);
  296. while (++i, --sz) {
  297. OUT_RING(buffer[i]);
  298. }
  299. }
  300. if (dwords & 1)
  301. OUT_RING(0);
  302. ADVANCE_LP_RING();
  303. return 0;
  304. }
  305. int
  306. i915_emit_box(struct drm_device *dev,
  307. struct drm_clip_rect *boxes,
  308. int i, int DR1, int DR4)
  309. {
  310. struct drm_clip_rect box = boxes[i];
  311. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  312. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  313. box.x1, box.y1, box.x2, box.y2);
  314. return -EINVAL;
  315. }
  316. if (IS_I965G(dev)) {
  317. BEGIN_LP_RING(4);
  318. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  319. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  320. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  321. OUT_RING(DR4);
  322. ADVANCE_LP_RING();
  323. } else {
  324. BEGIN_LP_RING(6);
  325. OUT_RING(GFX_OP_DRAWRECT_INFO);
  326. OUT_RING(DR1);
  327. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  328. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  329. OUT_RING(DR4);
  330. OUT_RING(0);
  331. ADVANCE_LP_RING();
  332. }
  333. return 0;
  334. }
  335. /* XXX: Emitting the counter should really be moved to part of the IRQ
  336. * emit. For now, do it in both places:
  337. */
  338. static void i915_emit_breadcrumb(struct drm_device *dev)
  339. {
  340. drm_i915_private_t *dev_priv = dev->dev_private;
  341. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  342. dev_priv->counter++;
  343. if (dev_priv->counter > 0x7FFFFFFFUL)
  344. dev_priv->counter = 0;
  345. if (master_priv->sarea_priv)
  346. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  347. BEGIN_LP_RING(4);
  348. OUT_RING(MI_STORE_DWORD_INDEX);
  349. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  350. OUT_RING(dev_priv->counter);
  351. OUT_RING(0);
  352. ADVANCE_LP_RING();
  353. }
  354. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  355. drm_i915_cmdbuffer_t *cmd,
  356. struct drm_clip_rect *cliprects,
  357. void *cmdbuf)
  358. {
  359. int nbox = cmd->num_cliprects;
  360. int i = 0, count, ret;
  361. if (cmd->sz & 0x3) {
  362. DRM_ERROR("alignment");
  363. return -EINVAL;
  364. }
  365. i915_kernel_lost_context(dev);
  366. count = nbox ? nbox : 1;
  367. for (i = 0; i < count; i++) {
  368. if (i < nbox) {
  369. ret = i915_emit_box(dev, cliprects, i,
  370. cmd->DR1, cmd->DR4);
  371. if (ret)
  372. return ret;
  373. }
  374. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  375. if (ret)
  376. return ret;
  377. }
  378. i915_emit_breadcrumb(dev);
  379. return 0;
  380. }
  381. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  382. drm_i915_batchbuffer_t * batch,
  383. struct drm_clip_rect *cliprects)
  384. {
  385. int nbox = batch->num_cliprects;
  386. int i = 0, count;
  387. if ((batch->start | batch->used) & 0x7) {
  388. DRM_ERROR("alignment");
  389. return -EINVAL;
  390. }
  391. i915_kernel_lost_context(dev);
  392. count = nbox ? nbox : 1;
  393. for (i = 0; i < count; i++) {
  394. if (i < nbox) {
  395. int ret = i915_emit_box(dev, cliprects, i,
  396. batch->DR1, batch->DR4);
  397. if (ret)
  398. return ret;
  399. }
  400. if (!IS_I830(dev) && !IS_845G(dev)) {
  401. BEGIN_LP_RING(2);
  402. if (IS_I965G(dev)) {
  403. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  404. OUT_RING(batch->start);
  405. } else {
  406. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  407. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  408. }
  409. ADVANCE_LP_RING();
  410. } else {
  411. BEGIN_LP_RING(4);
  412. OUT_RING(MI_BATCH_BUFFER);
  413. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  414. OUT_RING(batch->start + batch->used - 4);
  415. OUT_RING(0);
  416. ADVANCE_LP_RING();
  417. }
  418. }
  419. i915_emit_breadcrumb(dev);
  420. return 0;
  421. }
  422. static int i915_dispatch_flip(struct drm_device * dev)
  423. {
  424. drm_i915_private_t *dev_priv = dev->dev_private;
  425. struct drm_i915_master_private *master_priv =
  426. dev->primary->master->driver_priv;
  427. if (!master_priv->sarea_priv)
  428. return -EINVAL;
  429. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  430. __func__,
  431. dev_priv->current_page,
  432. master_priv->sarea_priv->pf_current_page);
  433. i915_kernel_lost_context(dev);
  434. BEGIN_LP_RING(2);
  435. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  436. OUT_RING(0);
  437. ADVANCE_LP_RING();
  438. BEGIN_LP_RING(6);
  439. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  440. OUT_RING(0);
  441. if (dev_priv->current_page == 0) {
  442. OUT_RING(dev_priv->back_offset);
  443. dev_priv->current_page = 1;
  444. } else {
  445. OUT_RING(dev_priv->front_offset);
  446. dev_priv->current_page = 0;
  447. }
  448. OUT_RING(0);
  449. ADVANCE_LP_RING();
  450. BEGIN_LP_RING(2);
  451. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  452. OUT_RING(0);
  453. ADVANCE_LP_RING();
  454. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  455. BEGIN_LP_RING(4);
  456. OUT_RING(MI_STORE_DWORD_INDEX);
  457. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  458. OUT_RING(dev_priv->counter);
  459. OUT_RING(0);
  460. ADVANCE_LP_RING();
  461. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  462. return 0;
  463. }
  464. static int i915_quiescent(struct drm_device * dev)
  465. {
  466. drm_i915_private_t *dev_priv = dev->dev_private;
  467. i915_kernel_lost_context(dev);
  468. return intel_wait_ring_buffer(dev, &dev_priv->render_ring,
  469. dev_priv->render_ring.size - 8);
  470. }
  471. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  472. struct drm_file *file_priv)
  473. {
  474. int ret;
  475. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  476. mutex_lock(&dev->struct_mutex);
  477. ret = i915_quiescent(dev);
  478. mutex_unlock(&dev->struct_mutex);
  479. return ret;
  480. }
  481. static int i915_batchbuffer(struct drm_device *dev, void *data,
  482. struct drm_file *file_priv)
  483. {
  484. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  485. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  486. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  487. master_priv->sarea_priv;
  488. drm_i915_batchbuffer_t *batch = data;
  489. int ret;
  490. struct drm_clip_rect *cliprects = NULL;
  491. if (!dev_priv->allow_batchbuffer) {
  492. DRM_ERROR("Batchbuffer ioctl disabled\n");
  493. return -EINVAL;
  494. }
  495. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  496. batch->start, batch->used, batch->num_cliprects);
  497. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  498. if (batch->num_cliprects < 0)
  499. return -EINVAL;
  500. if (batch->num_cliprects) {
  501. cliprects = kcalloc(batch->num_cliprects,
  502. sizeof(struct drm_clip_rect),
  503. GFP_KERNEL);
  504. if (cliprects == NULL)
  505. return -ENOMEM;
  506. ret = copy_from_user(cliprects, batch->cliprects,
  507. batch->num_cliprects *
  508. sizeof(struct drm_clip_rect));
  509. if (ret != 0)
  510. goto fail_free;
  511. }
  512. mutex_lock(&dev->struct_mutex);
  513. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  514. mutex_unlock(&dev->struct_mutex);
  515. if (sarea_priv)
  516. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  517. fail_free:
  518. kfree(cliprects);
  519. return ret;
  520. }
  521. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  522. struct drm_file *file_priv)
  523. {
  524. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  525. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  526. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  527. master_priv->sarea_priv;
  528. drm_i915_cmdbuffer_t *cmdbuf = data;
  529. struct drm_clip_rect *cliprects = NULL;
  530. void *batch_data;
  531. int ret;
  532. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  533. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  534. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  535. if (cmdbuf->num_cliprects < 0)
  536. return -EINVAL;
  537. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  538. if (batch_data == NULL)
  539. return -ENOMEM;
  540. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  541. if (ret != 0)
  542. goto fail_batch_free;
  543. if (cmdbuf->num_cliprects) {
  544. cliprects = kcalloc(cmdbuf->num_cliprects,
  545. sizeof(struct drm_clip_rect), GFP_KERNEL);
  546. if (cliprects == NULL) {
  547. ret = -ENOMEM;
  548. goto fail_batch_free;
  549. }
  550. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  551. cmdbuf->num_cliprects *
  552. sizeof(struct drm_clip_rect));
  553. if (ret != 0)
  554. goto fail_clip_free;
  555. }
  556. mutex_lock(&dev->struct_mutex);
  557. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  558. mutex_unlock(&dev->struct_mutex);
  559. if (ret) {
  560. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  561. goto fail_clip_free;
  562. }
  563. if (sarea_priv)
  564. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  565. fail_clip_free:
  566. kfree(cliprects);
  567. fail_batch_free:
  568. kfree(batch_data);
  569. return ret;
  570. }
  571. static int i915_flip_bufs(struct drm_device *dev, void *data,
  572. struct drm_file *file_priv)
  573. {
  574. int ret;
  575. DRM_DEBUG_DRIVER("%s\n", __func__);
  576. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  577. mutex_lock(&dev->struct_mutex);
  578. ret = i915_dispatch_flip(dev);
  579. mutex_unlock(&dev->struct_mutex);
  580. return ret;
  581. }
  582. static int i915_getparam(struct drm_device *dev, void *data,
  583. struct drm_file *file_priv)
  584. {
  585. drm_i915_private_t *dev_priv = dev->dev_private;
  586. drm_i915_getparam_t *param = data;
  587. int value;
  588. if (!dev_priv) {
  589. DRM_ERROR("called with no initialization\n");
  590. return -EINVAL;
  591. }
  592. switch (param->param) {
  593. case I915_PARAM_IRQ_ACTIVE:
  594. value = dev->pdev->irq ? 1 : 0;
  595. break;
  596. case I915_PARAM_ALLOW_BATCHBUFFER:
  597. value = dev_priv->allow_batchbuffer ? 1 : 0;
  598. break;
  599. case I915_PARAM_LAST_DISPATCH:
  600. value = READ_BREADCRUMB(dev_priv);
  601. break;
  602. case I915_PARAM_CHIPSET_ID:
  603. value = dev->pci_device;
  604. break;
  605. case I915_PARAM_HAS_GEM:
  606. value = dev_priv->has_gem;
  607. break;
  608. case I915_PARAM_NUM_FENCES_AVAIL:
  609. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  610. break;
  611. case I915_PARAM_HAS_OVERLAY:
  612. value = dev_priv->overlay ? 1 : 0;
  613. break;
  614. case I915_PARAM_HAS_PAGEFLIPPING:
  615. value = 1;
  616. break;
  617. case I915_PARAM_HAS_EXECBUF2:
  618. /* depends on GEM */
  619. value = dev_priv->has_gem;
  620. break;
  621. case I915_PARAM_HAS_BSD:
  622. value = HAS_BSD(dev);
  623. break;
  624. default:
  625. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  626. param->param);
  627. return -EINVAL;
  628. }
  629. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  630. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  631. return -EFAULT;
  632. }
  633. return 0;
  634. }
  635. static int i915_setparam(struct drm_device *dev, void *data,
  636. struct drm_file *file_priv)
  637. {
  638. drm_i915_private_t *dev_priv = dev->dev_private;
  639. drm_i915_setparam_t *param = data;
  640. if (!dev_priv) {
  641. DRM_ERROR("called with no initialization\n");
  642. return -EINVAL;
  643. }
  644. switch (param->param) {
  645. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  646. break;
  647. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  648. dev_priv->tex_lru_log_granularity = param->value;
  649. break;
  650. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  651. dev_priv->allow_batchbuffer = param->value;
  652. break;
  653. case I915_SETPARAM_NUM_USED_FENCES:
  654. if (param->value > dev_priv->num_fence_regs ||
  655. param->value < 0)
  656. return -EINVAL;
  657. /* Userspace can use first N regs */
  658. dev_priv->fence_reg_start = param->value;
  659. break;
  660. default:
  661. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  662. param->param);
  663. return -EINVAL;
  664. }
  665. return 0;
  666. }
  667. static int i915_set_status_page(struct drm_device *dev, void *data,
  668. struct drm_file *file_priv)
  669. {
  670. drm_i915_private_t *dev_priv = dev->dev_private;
  671. drm_i915_hws_addr_t *hws = data;
  672. struct intel_ring_buffer *ring = &dev_priv->render_ring;
  673. if (!I915_NEED_GFX_HWS(dev))
  674. return -EINVAL;
  675. if (!dev_priv) {
  676. DRM_ERROR("called with no initialization\n");
  677. return -EINVAL;
  678. }
  679. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  680. WARN(1, "tried to set status page when mode setting active\n");
  681. return 0;
  682. }
  683. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  684. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  685. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  686. dev_priv->hws_map.size = 4*1024;
  687. dev_priv->hws_map.type = 0;
  688. dev_priv->hws_map.flags = 0;
  689. dev_priv->hws_map.mtrr = 0;
  690. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  691. if (dev_priv->hws_map.handle == NULL) {
  692. i915_dma_cleanup(dev);
  693. ring->status_page.gfx_addr = 0;
  694. DRM_ERROR("can not ioremap virtual address for"
  695. " G33 hw status page\n");
  696. return -ENOMEM;
  697. }
  698. ring->status_page.page_addr = dev_priv->hws_map.handle;
  699. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  700. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  701. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  702. ring->status_page.gfx_addr);
  703. DRM_DEBUG_DRIVER("load hws at %p\n",
  704. ring->status_page.page_addr);
  705. return 0;
  706. }
  707. static int i915_get_bridge_dev(struct drm_device *dev)
  708. {
  709. struct drm_i915_private *dev_priv = dev->dev_private;
  710. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  711. if (!dev_priv->bridge_dev) {
  712. DRM_ERROR("bridge device not found\n");
  713. return -1;
  714. }
  715. return 0;
  716. }
  717. #define MCHBAR_I915 0x44
  718. #define MCHBAR_I965 0x48
  719. #define MCHBAR_SIZE (4*4096)
  720. #define DEVEN_REG 0x54
  721. #define DEVEN_MCHBAR_EN (1 << 28)
  722. /* Allocate space for the MCH regs if needed, return nonzero on error */
  723. static int
  724. intel_alloc_mchbar_resource(struct drm_device *dev)
  725. {
  726. drm_i915_private_t *dev_priv = dev->dev_private;
  727. int reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  728. u32 temp_lo, temp_hi = 0;
  729. u64 mchbar_addr;
  730. int ret = 0;
  731. if (IS_I965G(dev))
  732. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  733. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  734. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  735. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  736. #ifdef CONFIG_PNP
  737. if (mchbar_addr &&
  738. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE)) {
  739. ret = 0;
  740. goto out;
  741. }
  742. #endif
  743. /* Get some space for it */
  744. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus, &dev_priv->mch_res,
  745. MCHBAR_SIZE, MCHBAR_SIZE,
  746. PCIBIOS_MIN_MEM,
  747. 0, pcibios_align_resource,
  748. dev_priv->bridge_dev);
  749. if (ret) {
  750. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  751. dev_priv->mch_res.start = 0;
  752. goto out;
  753. }
  754. if (IS_I965G(dev))
  755. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  756. upper_32_bits(dev_priv->mch_res.start));
  757. pci_write_config_dword(dev_priv->bridge_dev, reg,
  758. lower_32_bits(dev_priv->mch_res.start));
  759. out:
  760. return ret;
  761. }
  762. /* Setup MCHBAR if possible, return true if we should disable it again */
  763. static void
  764. intel_setup_mchbar(struct drm_device *dev)
  765. {
  766. drm_i915_private_t *dev_priv = dev->dev_private;
  767. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  768. u32 temp;
  769. bool enabled;
  770. dev_priv->mchbar_need_disable = false;
  771. if (IS_I915G(dev) || IS_I915GM(dev)) {
  772. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  773. enabled = !!(temp & DEVEN_MCHBAR_EN);
  774. } else {
  775. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  776. enabled = temp & 1;
  777. }
  778. /* If it's already enabled, don't have to do anything */
  779. if (enabled)
  780. return;
  781. if (intel_alloc_mchbar_resource(dev))
  782. return;
  783. dev_priv->mchbar_need_disable = true;
  784. /* Space is allocated or reserved, so enable it. */
  785. if (IS_I915G(dev) || IS_I915GM(dev)) {
  786. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  787. temp | DEVEN_MCHBAR_EN);
  788. } else {
  789. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  790. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  791. }
  792. }
  793. static void
  794. intel_teardown_mchbar(struct drm_device *dev)
  795. {
  796. drm_i915_private_t *dev_priv = dev->dev_private;
  797. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  798. u32 temp;
  799. if (dev_priv->mchbar_need_disable) {
  800. if (IS_I915G(dev) || IS_I915GM(dev)) {
  801. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  802. temp &= ~DEVEN_MCHBAR_EN;
  803. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  804. } else {
  805. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  806. temp &= ~1;
  807. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  808. }
  809. }
  810. if (dev_priv->mch_res.start)
  811. release_resource(&dev_priv->mch_res);
  812. }
  813. /**
  814. * i915_probe_agp - get AGP bootup configuration
  815. * @pdev: PCI device
  816. * @aperture_size: returns AGP aperture configured size
  817. * @preallocated_size: returns size of BIOS preallocated AGP space
  818. *
  819. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  820. * some RAM for the framebuffer at early boot. This code figures out
  821. * how much was set aside so we can use it for our own purposes.
  822. */
  823. static int i915_probe_agp(struct drm_device *dev, uint32_t *aperture_size,
  824. uint32_t *preallocated_size,
  825. uint32_t *start)
  826. {
  827. struct drm_i915_private *dev_priv = dev->dev_private;
  828. u16 tmp = 0;
  829. unsigned long overhead;
  830. unsigned long stolen;
  831. /* Get the fb aperture size and "stolen" memory amount. */
  832. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &tmp);
  833. *aperture_size = 1024 * 1024;
  834. *preallocated_size = 1024 * 1024;
  835. switch (dev->pdev->device) {
  836. case PCI_DEVICE_ID_INTEL_82830_CGC:
  837. case PCI_DEVICE_ID_INTEL_82845G_IG:
  838. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  839. case PCI_DEVICE_ID_INTEL_82865_IG:
  840. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  841. *aperture_size *= 64;
  842. else
  843. *aperture_size *= 128;
  844. break;
  845. default:
  846. /* 9xx supports large sizes, just look at the length */
  847. *aperture_size = pci_resource_len(dev->pdev, 2);
  848. break;
  849. }
  850. /*
  851. * Some of the preallocated space is taken by the GTT
  852. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  853. */
  854. if (IS_G4X(dev) || IS_PINEVIEW(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev))
  855. overhead = 4096;
  856. else
  857. overhead = (*aperture_size / 1024) + 4096;
  858. if (IS_GEN6(dev)) {
  859. /* SNB has memory control reg at 0x50.w */
  860. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &tmp);
  861. switch (tmp & SNB_GMCH_GMS_STOLEN_MASK) {
  862. case INTEL_855_GMCH_GMS_DISABLED:
  863. DRM_ERROR("video memory is disabled\n");
  864. return -1;
  865. case SNB_GMCH_GMS_STOLEN_32M:
  866. stolen = 32 * 1024 * 1024;
  867. break;
  868. case SNB_GMCH_GMS_STOLEN_64M:
  869. stolen = 64 * 1024 * 1024;
  870. break;
  871. case SNB_GMCH_GMS_STOLEN_96M:
  872. stolen = 96 * 1024 * 1024;
  873. break;
  874. case SNB_GMCH_GMS_STOLEN_128M:
  875. stolen = 128 * 1024 * 1024;
  876. break;
  877. case SNB_GMCH_GMS_STOLEN_160M:
  878. stolen = 160 * 1024 * 1024;
  879. break;
  880. case SNB_GMCH_GMS_STOLEN_192M:
  881. stolen = 192 * 1024 * 1024;
  882. break;
  883. case SNB_GMCH_GMS_STOLEN_224M:
  884. stolen = 224 * 1024 * 1024;
  885. break;
  886. case SNB_GMCH_GMS_STOLEN_256M:
  887. stolen = 256 * 1024 * 1024;
  888. break;
  889. case SNB_GMCH_GMS_STOLEN_288M:
  890. stolen = 288 * 1024 * 1024;
  891. break;
  892. case SNB_GMCH_GMS_STOLEN_320M:
  893. stolen = 320 * 1024 * 1024;
  894. break;
  895. case SNB_GMCH_GMS_STOLEN_352M:
  896. stolen = 352 * 1024 * 1024;
  897. break;
  898. case SNB_GMCH_GMS_STOLEN_384M:
  899. stolen = 384 * 1024 * 1024;
  900. break;
  901. case SNB_GMCH_GMS_STOLEN_416M:
  902. stolen = 416 * 1024 * 1024;
  903. break;
  904. case SNB_GMCH_GMS_STOLEN_448M:
  905. stolen = 448 * 1024 * 1024;
  906. break;
  907. case SNB_GMCH_GMS_STOLEN_480M:
  908. stolen = 480 * 1024 * 1024;
  909. break;
  910. case SNB_GMCH_GMS_STOLEN_512M:
  911. stolen = 512 * 1024 * 1024;
  912. break;
  913. default:
  914. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  915. tmp & SNB_GMCH_GMS_STOLEN_MASK);
  916. return -1;
  917. }
  918. } else {
  919. switch (tmp & INTEL_GMCH_GMS_MASK) {
  920. case INTEL_855_GMCH_GMS_DISABLED:
  921. DRM_ERROR("video memory is disabled\n");
  922. return -1;
  923. case INTEL_855_GMCH_GMS_STOLEN_1M:
  924. stolen = 1 * 1024 * 1024;
  925. break;
  926. case INTEL_855_GMCH_GMS_STOLEN_4M:
  927. stolen = 4 * 1024 * 1024;
  928. break;
  929. case INTEL_855_GMCH_GMS_STOLEN_8M:
  930. stolen = 8 * 1024 * 1024;
  931. break;
  932. case INTEL_855_GMCH_GMS_STOLEN_16M:
  933. stolen = 16 * 1024 * 1024;
  934. break;
  935. case INTEL_855_GMCH_GMS_STOLEN_32M:
  936. stolen = 32 * 1024 * 1024;
  937. break;
  938. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  939. stolen = 48 * 1024 * 1024;
  940. break;
  941. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  942. stolen = 64 * 1024 * 1024;
  943. break;
  944. case INTEL_GMCH_GMS_STOLEN_128M:
  945. stolen = 128 * 1024 * 1024;
  946. break;
  947. case INTEL_GMCH_GMS_STOLEN_256M:
  948. stolen = 256 * 1024 * 1024;
  949. break;
  950. case INTEL_GMCH_GMS_STOLEN_96M:
  951. stolen = 96 * 1024 * 1024;
  952. break;
  953. case INTEL_GMCH_GMS_STOLEN_160M:
  954. stolen = 160 * 1024 * 1024;
  955. break;
  956. case INTEL_GMCH_GMS_STOLEN_224M:
  957. stolen = 224 * 1024 * 1024;
  958. break;
  959. case INTEL_GMCH_GMS_STOLEN_352M:
  960. stolen = 352 * 1024 * 1024;
  961. break;
  962. default:
  963. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  964. tmp & INTEL_GMCH_GMS_MASK);
  965. return -1;
  966. }
  967. }
  968. *preallocated_size = stolen - overhead;
  969. *start = overhead;
  970. return 0;
  971. }
  972. #define PTE_ADDRESS_MASK 0xfffff000
  973. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  974. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  975. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  976. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  977. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  978. #define PTE_VALID (1 << 0)
  979. /**
  980. * i915_gtt_to_phys - take a GTT address and turn it into a physical one
  981. * @dev: drm device
  982. * @gtt_addr: address to translate
  983. *
  984. * Some chip functions require allocations from stolen space but need the
  985. * physical address of the memory in question. We use this routine
  986. * to get a physical address suitable for register programming from a given
  987. * GTT address.
  988. */
  989. static unsigned long i915_gtt_to_phys(struct drm_device *dev,
  990. unsigned long gtt_addr)
  991. {
  992. unsigned long *gtt;
  993. unsigned long entry, phys;
  994. int gtt_bar = IS_I9XX(dev) ? 0 : 1;
  995. int gtt_offset, gtt_size;
  996. if (IS_I965G(dev)) {
  997. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  998. gtt_offset = 2*1024*1024;
  999. gtt_size = 2*1024*1024;
  1000. } else {
  1001. gtt_offset = 512*1024;
  1002. gtt_size = 512*1024;
  1003. }
  1004. } else {
  1005. gtt_bar = 3;
  1006. gtt_offset = 0;
  1007. gtt_size = pci_resource_len(dev->pdev, gtt_bar);
  1008. }
  1009. gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
  1010. gtt_size);
  1011. if (!gtt) {
  1012. DRM_ERROR("ioremap of GTT failed\n");
  1013. return 0;
  1014. }
  1015. entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));
  1016. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
  1017. /* Mask out these reserved bits on this hardware. */
  1018. if (!IS_I9XX(dev) || IS_I915G(dev) || IS_I915GM(dev) ||
  1019. IS_I945G(dev) || IS_I945GM(dev)) {
  1020. entry &= ~PTE_ADDRESS_MASK_HIGH;
  1021. }
  1022. /* If it's not a mapping type we know, then bail. */
  1023. if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
  1024. (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED) {
  1025. iounmap(gtt);
  1026. return 0;
  1027. }
  1028. if (!(entry & PTE_VALID)) {
  1029. DRM_ERROR("bad GTT entry in stolen space\n");
  1030. iounmap(gtt);
  1031. return 0;
  1032. }
  1033. iounmap(gtt);
  1034. phys =(entry & PTE_ADDRESS_MASK) |
  1035. ((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));
  1036. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
  1037. return phys;
  1038. }
  1039. static void i915_warn_stolen(struct drm_device *dev)
  1040. {
  1041. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  1042. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  1043. }
  1044. static void i915_setup_compression(struct drm_device *dev, int size)
  1045. {
  1046. struct drm_i915_private *dev_priv = dev->dev_private;
  1047. struct drm_mm_node *compressed_fb, *compressed_llb;
  1048. unsigned long cfb_base;
  1049. unsigned long ll_base = 0;
  1050. /* Leave 1M for line length buffer & misc. */
  1051. compressed_fb = drm_mm_search_free(&dev_priv->vram, size, 4096, 0);
  1052. if (!compressed_fb) {
  1053. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1054. i915_warn_stolen(dev);
  1055. return;
  1056. }
  1057. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  1058. if (!compressed_fb) {
  1059. i915_warn_stolen(dev);
  1060. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1061. return;
  1062. }
  1063. cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
  1064. if (!cfb_base) {
  1065. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1066. drm_mm_put_block(compressed_fb);
  1067. }
  1068. if (!IS_GM45(dev)) {
  1069. compressed_llb = drm_mm_search_free(&dev_priv->vram, 4096,
  1070. 4096, 0);
  1071. if (!compressed_llb) {
  1072. i915_warn_stolen(dev);
  1073. return;
  1074. }
  1075. compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
  1076. if (!compressed_llb) {
  1077. i915_warn_stolen(dev);
  1078. return;
  1079. }
  1080. ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
  1081. if (!ll_base) {
  1082. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1083. drm_mm_put_block(compressed_fb);
  1084. drm_mm_put_block(compressed_llb);
  1085. }
  1086. }
  1087. dev_priv->cfb_size = size;
  1088. intel_disable_fbc(dev);
  1089. dev_priv->compressed_fb = compressed_fb;
  1090. if (IS_GM45(dev)) {
  1091. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  1092. } else {
  1093. I915_WRITE(FBC_CFB_BASE, cfb_base);
  1094. I915_WRITE(FBC_LL_BASE, ll_base);
  1095. dev_priv->compressed_llb = compressed_llb;
  1096. }
  1097. DRM_DEBUG("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
  1098. ll_base, size >> 20);
  1099. }
  1100. static void i915_cleanup_compression(struct drm_device *dev)
  1101. {
  1102. struct drm_i915_private *dev_priv = dev->dev_private;
  1103. drm_mm_put_block(dev_priv->compressed_fb);
  1104. if (!IS_GM45(dev))
  1105. drm_mm_put_block(dev_priv->compressed_llb);
  1106. }
  1107. /* true = enable decode, false = disable decoder */
  1108. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1109. {
  1110. struct drm_device *dev = cookie;
  1111. intel_modeset_vga_set_state(dev, state);
  1112. if (state)
  1113. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1114. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1115. else
  1116. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1117. }
  1118. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1119. {
  1120. struct drm_device *dev = pci_get_drvdata(pdev);
  1121. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1122. if (state == VGA_SWITCHEROO_ON) {
  1123. printk(KERN_INFO "i915: switched off\n");
  1124. /* i915 resume handler doesn't set to D0 */
  1125. pci_set_power_state(dev->pdev, PCI_D0);
  1126. i915_resume(dev);
  1127. } else {
  1128. printk(KERN_ERR "i915: switched off\n");
  1129. i915_suspend(dev, pmm);
  1130. }
  1131. }
  1132. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1133. {
  1134. struct drm_device *dev = pci_get_drvdata(pdev);
  1135. bool can_switch;
  1136. spin_lock(&dev->count_lock);
  1137. can_switch = (dev->open_count == 0);
  1138. spin_unlock(&dev->count_lock);
  1139. return can_switch;
  1140. }
  1141. static int i915_load_modeset_init(struct drm_device *dev,
  1142. unsigned long prealloc_start,
  1143. unsigned long prealloc_size,
  1144. unsigned long agp_size)
  1145. {
  1146. struct drm_i915_private *dev_priv = dev->dev_private;
  1147. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  1148. int ret = 0;
  1149. dev->mode_config.fb_base = drm_get_resource_start(dev, fb_bar) &
  1150. 0xff000000;
  1151. /* Basic memrange allocator for stolen space (aka vram) */
  1152. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  1153. DRM_INFO("set up %ldM of stolen space\n", prealloc_size / (1024*1024));
  1154. /* We're off and running w/KMS */
  1155. dev_priv->mm.suspended = 0;
  1156. /* Let GEM Manage from end of prealloc space to end of aperture.
  1157. *
  1158. * However, leave one page at the end still bound to the scratch page.
  1159. * There are a number of places where the hardware apparently
  1160. * prefetches past the end of the object, and we've seen multiple
  1161. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1162. * at the last page of the aperture. One page should be enough to
  1163. * keep any prefetching inside of the aperture.
  1164. */
  1165. i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
  1166. mutex_lock(&dev->struct_mutex);
  1167. ret = i915_gem_init_ringbuffer(dev);
  1168. mutex_unlock(&dev->struct_mutex);
  1169. if (ret)
  1170. goto out;
  1171. /* Try to set up FBC with a reasonable compressed buffer size */
  1172. if (I915_HAS_FBC(dev) && i915_powersave) {
  1173. int cfb_size;
  1174. /* Try to get an 8M buffer... */
  1175. if (prealloc_size > (9*1024*1024))
  1176. cfb_size = 8*1024*1024;
  1177. else /* fall back to 7/8 of the stolen space */
  1178. cfb_size = prealloc_size * 7 / 8;
  1179. i915_setup_compression(dev, cfb_size);
  1180. }
  1181. /* Allow hardware batchbuffers unless told otherwise.
  1182. */
  1183. dev_priv->allow_batchbuffer = 1;
  1184. ret = intel_init_bios(dev);
  1185. if (ret)
  1186. DRM_INFO("failed to find VBIOS tables\n");
  1187. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1188. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1189. if (ret)
  1190. goto destroy_ringbuffer;
  1191. ret = vga_switcheroo_register_client(dev->pdev,
  1192. i915_switcheroo_set_state,
  1193. i915_switcheroo_can_switch);
  1194. if (ret)
  1195. goto destroy_ringbuffer;
  1196. intel_modeset_init(dev);
  1197. ret = drm_irq_install(dev);
  1198. if (ret)
  1199. goto destroy_ringbuffer;
  1200. /* Always safe in the mode setting case. */
  1201. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1202. dev->vblank_disable_allowed = 1;
  1203. /*
  1204. * Initialize the hardware status page IRQ location.
  1205. */
  1206. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  1207. intel_fbdev_init(dev);
  1208. drm_kms_helper_poll_init(dev);
  1209. return 0;
  1210. destroy_ringbuffer:
  1211. mutex_lock(&dev->struct_mutex);
  1212. i915_gem_cleanup_ringbuffer(dev);
  1213. mutex_unlock(&dev->struct_mutex);
  1214. out:
  1215. return ret;
  1216. }
  1217. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1218. {
  1219. struct drm_i915_master_private *master_priv;
  1220. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1221. if (!master_priv)
  1222. return -ENOMEM;
  1223. master->driver_priv = master_priv;
  1224. return 0;
  1225. }
  1226. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1227. {
  1228. struct drm_i915_master_private *master_priv = master->driver_priv;
  1229. if (!master_priv)
  1230. return;
  1231. kfree(master_priv);
  1232. master->driver_priv = NULL;
  1233. }
  1234. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  1235. {
  1236. drm_i915_private_t *dev_priv = dev->dev_private;
  1237. u32 tmp;
  1238. tmp = I915_READ(CLKCFG);
  1239. switch (tmp & CLKCFG_FSB_MASK) {
  1240. case CLKCFG_FSB_533:
  1241. dev_priv->fsb_freq = 533; /* 133*4 */
  1242. break;
  1243. case CLKCFG_FSB_800:
  1244. dev_priv->fsb_freq = 800; /* 200*4 */
  1245. break;
  1246. case CLKCFG_FSB_667:
  1247. dev_priv->fsb_freq = 667; /* 167*4 */
  1248. break;
  1249. case CLKCFG_FSB_400:
  1250. dev_priv->fsb_freq = 400; /* 100*4 */
  1251. break;
  1252. }
  1253. switch (tmp & CLKCFG_MEM_MASK) {
  1254. case CLKCFG_MEM_533:
  1255. dev_priv->mem_freq = 533;
  1256. break;
  1257. case CLKCFG_MEM_667:
  1258. dev_priv->mem_freq = 667;
  1259. break;
  1260. case CLKCFG_MEM_800:
  1261. dev_priv->mem_freq = 800;
  1262. break;
  1263. }
  1264. /* detect pineview DDR3 setting */
  1265. tmp = I915_READ(CSHRDDR3CTL);
  1266. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  1267. }
  1268. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  1269. {
  1270. drm_i915_private_t *dev_priv = dev->dev_private;
  1271. u16 ddrpll, csipll;
  1272. ddrpll = I915_READ16(DDRMPLL1);
  1273. csipll = I915_READ16(CSIPLL0);
  1274. switch (ddrpll & 0xff) {
  1275. case 0xc:
  1276. dev_priv->mem_freq = 800;
  1277. break;
  1278. case 0x10:
  1279. dev_priv->mem_freq = 1066;
  1280. break;
  1281. case 0x14:
  1282. dev_priv->mem_freq = 1333;
  1283. break;
  1284. case 0x18:
  1285. dev_priv->mem_freq = 1600;
  1286. break;
  1287. default:
  1288. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  1289. ddrpll & 0xff);
  1290. dev_priv->mem_freq = 0;
  1291. break;
  1292. }
  1293. dev_priv->r_t = dev_priv->mem_freq;
  1294. switch (csipll & 0x3ff) {
  1295. case 0x00c:
  1296. dev_priv->fsb_freq = 3200;
  1297. break;
  1298. case 0x00e:
  1299. dev_priv->fsb_freq = 3733;
  1300. break;
  1301. case 0x010:
  1302. dev_priv->fsb_freq = 4266;
  1303. break;
  1304. case 0x012:
  1305. dev_priv->fsb_freq = 4800;
  1306. break;
  1307. case 0x014:
  1308. dev_priv->fsb_freq = 5333;
  1309. break;
  1310. case 0x016:
  1311. dev_priv->fsb_freq = 5866;
  1312. break;
  1313. case 0x018:
  1314. dev_priv->fsb_freq = 6400;
  1315. break;
  1316. default:
  1317. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  1318. csipll & 0x3ff);
  1319. dev_priv->fsb_freq = 0;
  1320. break;
  1321. }
  1322. if (dev_priv->fsb_freq == 3200) {
  1323. dev_priv->c_m = 0;
  1324. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  1325. dev_priv->c_m = 1;
  1326. } else {
  1327. dev_priv->c_m = 2;
  1328. }
  1329. }
  1330. struct v_table {
  1331. u8 vid;
  1332. unsigned long vd; /* in .1 mil */
  1333. unsigned long vm; /* in .1 mil */
  1334. u8 pvid;
  1335. };
  1336. static struct v_table v_table[] = {
  1337. { 0, 16125, 15000, 0x7f, },
  1338. { 1, 16000, 14875, 0x7e, },
  1339. { 2, 15875, 14750, 0x7d, },
  1340. { 3, 15750, 14625, 0x7c, },
  1341. { 4, 15625, 14500, 0x7b, },
  1342. { 5, 15500, 14375, 0x7a, },
  1343. { 6, 15375, 14250, 0x79, },
  1344. { 7, 15250, 14125, 0x78, },
  1345. { 8, 15125, 14000, 0x77, },
  1346. { 9, 15000, 13875, 0x76, },
  1347. { 10, 14875, 13750, 0x75, },
  1348. { 11, 14750, 13625, 0x74, },
  1349. { 12, 14625, 13500, 0x73, },
  1350. { 13, 14500, 13375, 0x72, },
  1351. { 14, 14375, 13250, 0x71, },
  1352. { 15, 14250, 13125, 0x70, },
  1353. { 16, 14125, 13000, 0x6f, },
  1354. { 17, 14000, 12875, 0x6e, },
  1355. { 18, 13875, 12750, 0x6d, },
  1356. { 19, 13750, 12625, 0x6c, },
  1357. { 20, 13625, 12500, 0x6b, },
  1358. { 21, 13500, 12375, 0x6a, },
  1359. { 22, 13375, 12250, 0x69, },
  1360. { 23, 13250, 12125, 0x68, },
  1361. { 24, 13125, 12000, 0x67, },
  1362. { 25, 13000, 11875, 0x66, },
  1363. { 26, 12875, 11750, 0x65, },
  1364. { 27, 12750, 11625, 0x64, },
  1365. { 28, 12625, 11500, 0x63, },
  1366. { 29, 12500, 11375, 0x62, },
  1367. { 30, 12375, 11250, 0x61, },
  1368. { 31, 12250, 11125, 0x60, },
  1369. { 32, 12125, 11000, 0x5f, },
  1370. { 33, 12000, 10875, 0x5e, },
  1371. { 34, 11875, 10750, 0x5d, },
  1372. { 35, 11750, 10625, 0x5c, },
  1373. { 36, 11625, 10500, 0x5b, },
  1374. { 37, 11500, 10375, 0x5a, },
  1375. { 38, 11375, 10250, 0x59, },
  1376. { 39, 11250, 10125, 0x58, },
  1377. { 40, 11125, 10000, 0x57, },
  1378. { 41, 11000, 9875, 0x56, },
  1379. { 42, 10875, 9750, 0x55, },
  1380. { 43, 10750, 9625, 0x54, },
  1381. { 44, 10625, 9500, 0x53, },
  1382. { 45, 10500, 9375, 0x52, },
  1383. { 46, 10375, 9250, 0x51, },
  1384. { 47, 10250, 9125, 0x50, },
  1385. { 48, 10125, 9000, 0x4f, },
  1386. { 49, 10000, 8875, 0x4e, },
  1387. { 50, 9875, 8750, 0x4d, },
  1388. { 51, 9750, 8625, 0x4c, },
  1389. { 52, 9625, 8500, 0x4b, },
  1390. { 53, 9500, 8375, 0x4a, },
  1391. { 54, 9375, 8250, 0x49, },
  1392. { 55, 9250, 8125, 0x48, },
  1393. { 56, 9125, 8000, 0x47, },
  1394. { 57, 9000, 7875, 0x46, },
  1395. { 58, 8875, 7750, 0x45, },
  1396. { 59, 8750, 7625, 0x44, },
  1397. { 60, 8625, 7500, 0x43, },
  1398. { 61, 8500, 7375, 0x42, },
  1399. { 62, 8375, 7250, 0x41, },
  1400. { 63, 8250, 7125, 0x40, },
  1401. { 64, 8125, 7000, 0x3f, },
  1402. { 65, 8000, 6875, 0x3e, },
  1403. { 66, 7875, 6750, 0x3d, },
  1404. { 67, 7750, 6625, 0x3c, },
  1405. { 68, 7625, 6500, 0x3b, },
  1406. { 69, 7500, 6375, 0x3a, },
  1407. { 70, 7375, 6250, 0x39, },
  1408. { 71, 7250, 6125, 0x38, },
  1409. { 72, 7125, 6000, 0x37, },
  1410. { 73, 7000, 5875, 0x36, },
  1411. { 74, 6875, 5750, 0x35, },
  1412. { 75, 6750, 5625, 0x34, },
  1413. { 76, 6625, 5500, 0x33, },
  1414. { 77, 6500, 5375, 0x32, },
  1415. { 78, 6375, 5250, 0x31, },
  1416. { 79, 6250, 5125, 0x30, },
  1417. { 80, 6125, 5000, 0x2f, },
  1418. { 81, 6000, 4875, 0x2e, },
  1419. { 82, 5875, 4750, 0x2d, },
  1420. { 83, 5750, 4625, 0x2c, },
  1421. { 84, 5625, 4500, 0x2b, },
  1422. { 85, 5500, 4375, 0x2a, },
  1423. { 86, 5375, 4250, 0x29, },
  1424. { 87, 5250, 4125, 0x28, },
  1425. { 88, 5125, 4000, 0x27, },
  1426. { 89, 5000, 3875, 0x26, },
  1427. { 90, 4875, 3750, 0x25, },
  1428. { 91, 4750, 3625, 0x24, },
  1429. { 92, 4625, 3500, 0x23, },
  1430. { 93, 4500, 3375, 0x22, },
  1431. { 94, 4375, 3250, 0x21, },
  1432. { 95, 4250, 3125, 0x20, },
  1433. { 96, 4125, 3000, 0x1f, },
  1434. { 97, 4125, 3000, 0x1e, },
  1435. { 98, 4125, 3000, 0x1d, },
  1436. { 99, 4125, 3000, 0x1c, },
  1437. { 100, 4125, 3000, 0x1b, },
  1438. { 101, 4125, 3000, 0x1a, },
  1439. { 102, 4125, 3000, 0x19, },
  1440. { 103, 4125, 3000, 0x18, },
  1441. { 104, 4125, 3000, 0x17, },
  1442. { 105, 4125, 3000, 0x16, },
  1443. { 106, 4125, 3000, 0x15, },
  1444. { 107, 4125, 3000, 0x14, },
  1445. { 108, 4125, 3000, 0x13, },
  1446. { 109, 4125, 3000, 0x12, },
  1447. { 110, 4125, 3000, 0x11, },
  1448. { 111, 4125, 3000, 0x10, },
  1449. { 112, 4125, 3000, 0x0f, },
  1450. { 113, 4125, 3000, 0x0e, },
  1451. { 114, 4125, 3000, 0x0d, },
  1452. { 115, 4125, 3000, 0x0c, },
  1453. { 116, 4125, 3000, 0x0b, },
  1454. { 117, 4125, 3000, 0x0a, },
  1455. { 118, 4125, 3000, 0x09, },
  1456. { 119, 4125, 3000, 0x08, },
  1457. { 120, 1125, 0, 0x07, },
  1458. { 121, 1000, 0, 0x06, },
  1459. { 122, 875, 0, 0x05, },
  1460. { 123, 750, 0, 0x04, },
  1461. { 124, 625, 0, 0x03, },
  1462. { 125, 500, 0, 0x02, },
  1463. { 126, 375, 0, 0x01, },
  1464. { 127, 0, 0, 0x00, },
  1465. };
  1466. struct cparams {
  1467. int i;
  1468. int t;
  1469. int m;
  1470. int c;
  1471. };
  1472. static struct cparams cparams[] = {
  1473. { 1, 1333, 301, 28664 },
  1474. { 1, 1066, 294, 24460 },
  1475. { 1, 800, 294, 25192 },
  1476. { 0, 1333, 276, 27605 },
  1477. { 0, 1066, 276, 27605 },
  1478. { 0, 800, 231, 23784 },
  1479. };
  1480. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  1481. {
  1482. u64 total_count, diff, ret;
  1483. u32 count1, count2, count3, m = 0, c = 0;
  1484. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  1485. int i;
  1486. diff1 = now - dev_priv->last_time1;
  1487. count1 = I915_READ(DMIEC);
  1488. count2 = I915_READ(DDREC);
  1489. count3 = I915_READ(CSIEC);
  1490. total_count = count1 + count2 + count3;
  1491. /* FIXME: handle per-counter overflow */
  1492. if (total_count < dev_priv->last_count1) {
  1493. diff = ~0UL - dev_priv->last_count1;
  1494. diff += total_count;
  1495. } else {
  1496. diff = total_count - dev_priv->last_count1;
  1497. }
  1498. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  1499. if (cparams[i].i == dev_priv->c_m &&
  1500. cparams[i].t == dev_priv->r_t) {
  1501. m = cparams[i].m;
  1502. c = cparams[i].c;
  1503. break;
  1504. }
  1505. }
  1506. div_u64(diff, diff1);
  1507. ret = ((m * diff) + c);
  1508. div_u64(ret, 10);
  1509. dev_priv->last_count1 = total_count;
  1510. dev_priv->last_time1 = now;
  1511. return ret;
  1512. }
  1513. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  1514. {
  1515. unsigned long m, x, b;
  1516. u32 tsfs;
  1517. tsfs = I915_READ(TSFS);
  1518. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  1519. x = I915_READ8(TR1);
  1520. b = tsfs & TSFS_INTR_MASK;
  1521. return ((m * x) / 127) - b;
  1522. }
  1523. static unsigned long pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  1524. {
  1525. unsigned long val = 0;
  1526. int i;
  1527. for (i = 0; i < ARRAY_SIZE(v_table); i++) {
  1528. if (v_table[i].pvid == pxvid) {
  1529. if (IS_MOBILE(dev_priv->dev))
  1530. val = v_table[i].vm;
  1531. else
  1532. val = v_table[i].vd;
  1533. }
  1534. }
  1535. return val;
  1536. }
  1537. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  1538. {
  1539. struct timespec now, diff1;
  1540. u64 diff;
  1541. unsigned long diffms;
  1542. u32 count;
  1543. getrawmonotonic(&now);
  1544. diff1 = timespec_sub(now, dev_priv->last_time2);
  1545. /* Don't divide by 0 */
  1546. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  1547. if (!diffms)
  1548. return;
  1549. count = I915_READ(GFXEC);
  1550. if (count < dev_priv->last_count2) {
  1551. diff = ~0UL - dev_priv->last_count2;
  1552. diff += count;
  1553. } else {
  1554. diff = count - dev_priv->last_count2;
  1555. }
  1556. dev_priv->last_count2 = count;
  1557. dev_priv->last_time2 = now;
  1558. /* More magic constants... */
  1559. diff = diff * 1181;
  1560. div_u64(diff, diffms * 10);
  1561. dev_priv->gfx_power = diff;
  1562. }
  1563. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  1564. {
  1565. unsigned long t, corr, state1, corr2, state2;
  1566. u32 pxvid, ext_v;
  1567. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
  1568. pxvid = (pxvid >> 24) & 0x7f;
  1569. ext_v = pvid_to_extvid(dev_priv, pxvid);
  1570. state1 = ext_v;
  1571. t = i915_mch_val(dev_priv);
  1572. /* Revel in the empirically derived constants */
  1573. /* Correction factor in 1/100000 units */
  1574. if (t > 80)
  1575. corr = ((t * 2349) + 135940);
  1576. else if (t >= 50)
  1577. corr = ((t * 964) + 29317);
  1578. else /* < 50 */
  1579. corr = ((t * 301) + 1004);
  1580. corr = corr * ((150142 * state1) / 10000 - 78642);
  1581. corr /= 100000;
  1582. corr2 = (corr * dev_priv->corr);
  1583. state2 = (corr2 * state1) / 10000;
  1584. state2 /= 100; /* convert to mW */
  1585. i915_update_gfx_val(dev_priv);
  1586. return dev_priv->gfx_power + state2;
  1587. }
  1588. /* Global for IPS driver to get at the current i915 device */
  1589. static struct drm_i915_private *i915_mch_dev;
  1590. /*
  1591. * Lock protecting IPS related data structures
  1592. * - i915_mch_dev
  1593. * - dev_priv->max_delay
  1594. * - dev_priv->min_delay
  1595. * - dev_priv->fmax
  1596. * - dev_priv->gpu_busy
  1597. */
  1598. DEFINE_SPINLOCK(mchdev_lock);
  1599. /**
  1600. * i915_read_mch_val - return value for IPS use
  1601. *
  1602. * Calculate and return a value for the IPS driver to use when deciding whether
  1603. * we have thermal and power headroom to increase CPU or GPU power budget.
  1604. */
  1605. unsigned long i915_read_mch_val(void)
  1606. {
  1607. struct drm_i915_private *dev_priv;
  1608. unsigned long chipset_val, graphics_val, ret = 0;
  1609. spin_lock(&mchdev_lock);
  1610. if (!i915_mch_dev)
  1611. goto out_unlock;
  1612. dev_priv = i915_mch_dev;
  1613. chipset_val = i915_chipset_val(dev_priv);
  1614. graphics_val = i915_gfx_val(dev_priv);
  1615. ret = chipset_val + graphics_val;
  1616. out_unlock:
  1617. spin_unlock(&mchdev_lock);
  1618. return ret;
  1619. }
  1620. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  1621. /**
  1622. * i915_gpu_raise - raise GPU frequency limit
  1623. *
  1624. * Raise the limit; IPS indicates we have thermal headroom.
  1625. */
  1626. bool i915_gpu_raise(void)
  1627. {
  1628. struct drm_i915_private *dev_priv;
  1629. bool ret = true;
  1630. spin_lock(&mchdev_lock);
  1631. if (!i915_mch_dev) {
  1632. ret = false;
  1633. goto out_unlock;
  1634. }
  1635. dev_priv = i915_mch_dev;
  1636. if (dev_priv->max_delay > dev_priv->fmax)
  1637. dev_priv->max_delay--;
  1638. out_unlock:
  1639. spin_unlock(&mchdev_lock);
  1640. return ret;
  1641. }
  1642. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  1643. /**
  1644. * i915_gpu_lower - lower GPU frequency limit
  1645. *
  1646. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  1647. * frequency maximum.
  1648. */
  1649. bool i915_gpu_lower(void)
  1650. {
  1651. struct drm_i915_private *dev_priv;
  1652. bool ret = true;
  1653. spin_lock(&mchdev_lock);
  1654. if (!i915_mch_dev) {
  1655. ret = false;
  1656. goto out_unlock;
  1657. }
  1658. dev_priv = i915_mch_dev;
  1659. if (dev_priv->max_delay < dev_priv->min_delay)
  1660. dev_priv->max_delay++;
  1661. out_unlock:
  1662. spin_unlock(&mchdev_lock);
  1663. return ret;
  1664. }
  1665. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  1666. /**
  1667. * i915_gpu_busy - indicate GPU business to IPS
  1668. *
  1669. * Tell the IPS driver whether or not the GPU is busy.
  1670. */
  1671. bool i915_gpu_busy(void)
  1672. {
  1673. struct drm_i915_private *dev_priv;
  1674. bool ret = false;
  1675. spin_lock(&mchdev_lock);
  1676. if (!i915_mch_dev)
  1677. goto out_unlock;
  1678. dev_priv = i915_mch_dev;
  1679. ret = dev_priv->busy;
  1680. out_unlock:
  1681. spin_unlock(&mchdev_lock);
  1682. return ret;
  1683. }
  1684. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  1685. /**
  1686. * i915_gpu_turbo_disable - disable graphics turbo
  1687. *
  1688. * Disable graphics turbo by resetting the max frequency and setting the
  1689. * current frequency to the default.
  1690. */
  1691. bool i915_gpu_turbo_disable(void)
  1692. {
  1693. struct drm_i915_private *dev_priv;
  1694. bool ret = true;
  1695. spin_lock(&mchdev_lock);
  1696. if (!i915_mch_dev) {
  1697. ret = false;
  1698. goto out_unlock;
  1699. }
  1700. dev_priv = i915_mch_dev;
  1701. dev_priv->max_delay = dev_priv->fstart;
  1702. if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
  1703. ret = false;
  1704. out_unlock:
  1705. spin_unlock(&mchdev_lock);
  1706. return ret;
  1707. }
  1708. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  1709. /**
  1710. * i915_driver_load - setup chip and create an initial config
  1711. * @dev: DRM device
  1712. * @flags: startup flags
  1713. *
  1714. * The driver load routine has to do several things:
  1715. * - drive output discovery via intel_modeset_init()
  1716. * - initialize the memory manager
  1717. * - allocate initial config memory
  1718. * - setup the DRM framebuffer with the allocated memory
  1719. */
  1720. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1721. {
  1722. struct drm_i915_private *dev_priv;
  1723. resource_size_t base, size;
  1724. int ret = 0, mmio_bar;
  1725. uint32_t agp_size, prealloc_size, prealloc_start;
  1726. /* i915 has 4 more counters */
  1727. dev->counters += 4;
  1728. dev->types[6] = _DRM_STAT_IRQ;
  1729. dev->types[7] = _DRM_STAT_PRIMARY;
  1730. dev->types[8] = _DRM_STAT_SECONDARY;
  1731. dev->types[9] = _DRM_STAT_DMA;
  1732. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1733. if (dev_priv == NULL)
  1734. return -ENOMEM;
  1735. dev->dev_private = (void *)dev_priv;
  1736. dev_priv->dev = dev;
  1737. dev_priv->info = (struct intel_device_info *) flags;
  1738. /* Add register map (needed for suspend/resume) */
  1739. mmio_bar = IS_I9XX(dev) ? 0 : 1;
  1740. base = drm_get_resource_start(dev, mmio_bar);
  1741. size = drm_get_resource_len(dev, mmio_bar);
  1742. if (i915_get_bridge_dev(dev)) {
  1743. ret = -EIO;
  1744. goto free_priv;
  1745. }
  1746. dev_priv->regs = ioremap(base, size);
  1747. if (!dev_priv->regs) {
  1748. DRM_ERROR("failed to map registers\n");
  1749. ret = -EIO;
  1750. goto put_bridge;
  1751. }
  1752. dev_priv->mm.gtt_mapping =
  1753. io_mapping_create_wc(dev->agp->base,
  1754. dev->agp->agp_info.aper_size * 1024*1024);
  1755. if (dev_priv->mm.gtt_mapping == NULL) {
  1756. ret = -EIO;
  1757. goto out_rmmap;
  1758. }
  1759. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1760. * one would think, because the kernel disables PAT on first
  1761. * generation Core chips because WC PAT gets overridden by a UC
  1762. * MTRR if present. Even if a UC MTRR isn't present.
  1763. */
  1764. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1765. dev->agp->agp_info.aper_size *
  1766. 1024 * 1024,
  1767. MTRR_TYPE_WRCOMB, 1);
  1768. if (dev_priv->mm.gtt_mtrr < 0) {
  1769. DRM_INFO("MTRR allocation failed. Graphics "
  1770. "performance may suffer.\n");
  1771. }
  1772. ret = i915_probe_agp(dev, &agp_size, &prealloc_size, &prealloc_start);
  1773. if (ret)
  1774. goto out_iomapfree;
  1775. dev_priv->wq = create_singlethread_workqueue("i915");
  1776. if (dev_priv->wq == NULL) {
  1777. DRM_ERROR("Failed to create our workqueue.\n");
  1778. ret = -ENOMEM;
  1779. goto out_iomapfree;
  1780. }
  1781. /* enable GEM by default */
  1782. dev_priv->has_gem = 1;
  1783. if (prealloc_size > agp_size * 3 / 4) {
  1784. DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
  1785. "memory stolen.\n",
  1786. prealloc_size / 1024, agp_size / 1024);
  1787. DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
  1788. "updating the BIOS to fix).\n");
  1789. dev_priv->has_gem = 0;
  1790. }
  1791. if (dev_priv->has_gem == 0 &&
  1792. drm_core_check_feature(dev, DRIVER_MODESET)) {
  1793. DRM_ERROR("kernel modesetting requires GEM, disabling driver.\n");
  1794. ret = -ENODEV;
  1795. goto out_iomapfree;
  1796. }
  1797. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1798. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1799. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1800. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1801. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1802. }
  1803. /* Try to make sure MCHBAR is enabled before poking at it */
  1804. intel_setup_mchbar(dev);
  1805. i915_gem_load(dev);
  1806. /* Init HWS */
  1807. if (!I915_NEED_GFX_HWS(dev)) {
  1808. ret = i915_init_phys_hws(dev);
  1809. if (ret != 0)
  1810. goto out_workqueue_free;
  1811. }
  1812. if (IS_PINEVIEW(dev))
  1813. i915_pineview_get_mem_freq(dev);
  1814. else if (IS_IRONLAKE(dev))
  1815. i915_ironlake_get_mem_freq(dev);
  1816. /* On the 945G/GM, the chipset reports the MSI capability on the
  1817. * integrated graphics even though the support isn't actually there
  1818. * according to the published specs. It doesn't appear to function
  1819. * correctly in testing on 945G.
  1820. * This may be a side effect of MSI having been made available for PEG
  1821. * and the registers being closely associated.
  1822. *
  1823. * According to chipset errata, on the 965GM, MSI interrupts may
  1824. * be lost or delayed, but we use them anyways to avoid
  1825. * stuck interrupts on some machines.
  1826. */
  1827. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1828. pci_enable_msi(dev->pdev);
  1829. spin_lock_init(&dev_priv->user_irq_lock);
  1830. spin_lock_init(&dev_priv->error_lock);
  1831. dev_priv->trace_irq_seqno = 0;
  1832. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1833. if (ret) {
  1834. (void) i915_driver_unload(dev);
  1835. return ret;
  1836. }
  1837. /* Start out suspended */
  1838. dev_priv->mm.suspended = 1;
  1839. intel_detect_pch(dev);
  1840. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1841. ret = i915_load_modeset_init(dev, prealloc_start,
  1842. prealloc_size, agp_size);
  1843. if (ret < 0) {
  1844. DRM_ERROR("failed to init modeset\n");
  1845. goto out_workqueue_free;
  1846. }
  1847. }
  1848. /* Must be done after probing outputs */
  1849. intel_opregion_init(dev, 0);
  1850. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1851. (unsigned long) dev);
  1852. spin_lock(&mchdev_lock);
  1853. i915_mch_dev = dev_priv;
  1854. dev_priv->mchdev_lock = &mchdev_lock;
  1855. spin_unlock(&mchdev_lock);
  1856. return 0;
  1857. out_workqueue_free:
  1858. destroy_workqueue(dev_priv->wq);
  1859. out_iomapfree:
  1860. io_mapping_free(dev_priv->mm.gtt_mapping);
  1861. out_rmmap:
  1862. iounmap(dev_priv->regs);
  1863. put_bridge:
  1864. pci_dev_put(dev_priv->bridge_dev);
  1865. free_priv:
  1866. kfree(dev_priv);
  1867. return ret;
  1868. }
  1869. int i915_driver_unload(struct drm_device *dev)
  1870. {
  1871. struct drm_i915_private *dev_priv = dev->dev_private;
  1872. i915_destroy_error_state(dev);
  1873. spin_lock(&mchdev_lock);
  1874. i915_mch_dev = NULL;
  1875. spin_unlock(&mchdev_lock);
  1876. destroy_workqueue(dev_priv->wq);
  1877. del_timer_sync(&dev_priv->hangcheck_timer);
  1878. io_mapping_free(dev_priv->mm.gtt_mapping);
  1879. if (dev_priv->mm.gtt_mtrr >= 0) {
  1880. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1881. dev->agp->agp_info.aper_size * 1024 * 1024);
  1882. dev_priv->mm.gtt_mtrr = -1;
  1883. }
  1884. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1885. intel_modeset_cleanup(dev);
  1886. /*
  1887. * free the memory space allocated for the child device
  1888. * config parsed from VBT
  1889. */
  1890. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1891. kfree(dev_priv->child_dev);
  1892. dev_priv->child_dev = NULL;
  1893. dev_priv->child_dev_num = 0;
  1894. }
  1895. drm_irq_uninstall(dev);
  1896. vga_switcheroo_unregister_client(dev->pdev);
  1897. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1898. }
  1899. if (dev->pdev->msi_enabled)
  1900. pci_disable_msi(dev->pdev);
  1901. if (dev_priv->regs != NULL)
  1902. iounmap(dev_priv->regs);
  1903. intel_opregion_free(dev, 0);
  1904. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1905. i915_gem_free_all_phys_object(dev);
  1906. mutex_lock(&dev->struct_mutex);
  1907. i915_gem_cleanup_ringbuffer(dev);
  1908. mutex_unlock(&dev->struct_mutex);
  1909. if (I915_HAS_FBC(dev) && i915_powersave)
  1910. i915_cleanup_compression(dev);
  1911. drm_mm_takedown(&dev_priv->vram);
  1912. i915_gem_lastclose(dev);
  1913. intel_cleanup_overlay(dev);
  1914. }
  1915. intel_teardown_mchbar(dev);
  1916. pci_dev_put(dev_priv->bridge_dev);
  1917. kfree(dev->dev_private);
  1918. return 0;
  1919. }
  1920. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1921. {
  1922. struct drm_i915_file_private *i915_file_priv;
  1923. DRM_DEBUG_DRIVER("\n");
  1924. i915_file_priv = (struct drm_i915_file_private *)
  1925. kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
  1926. if (!i915_file_priv)
  1927. return -ENOMEM;
  1928. file_priv->driver_priv = i915_file_priv;
  1929. INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
  1930. return 0;
  1931. }
  1932. /**
  1933. * i915_driver_lastclose - clean up after all DRM clients have exited
  1934. * @dev: DRM device
  1935. *
  1936. * Take care of cleaning up after all DRM clients have exited. In the
  1937. * mode setting case, we want to restore the kernel's initial mode (just
  1938. * in case the last client left us in a bad state).
  1939. *
  1940. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1941. * and DMA structures, since the kernel won't be using them, and clea
  1942. * up any GEM state.
  1943. */
  1944. void i915_driver_lastclose(struct drm_device * dev)
  1945. {
  1946. drm_i915_private_t *dev_priv = dev->dev_private;
  1947. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1948. drm_fb_helper_restore();
  1949. vga_switcheroo_process_delayed_switch();
  1950. return;
  1951. }
  1952. i915_gem_lastclose(dev);
  1953. if (dev_priv->agp_heap)
  1954. i915_mem_takedown(&(dev_priv->agp_heap));
  1955. i915_dma_cleanup(dev);
  1956. }
  1957. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1958. {
  1959. drm_i915_private_t *dev_priv = dev->dev_private;
  1960. i915_gem_release(dev, file_priv);
  1961. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1962. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1963. }
  1964. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1965. {
  1966. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1967. kfree(i915_file_priv);
  1968. }
  1969. struct drm_ioctl_desc i915_ioctls[] = {
  1970. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1971. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1972. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1973. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1974. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1975. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1976. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  1977. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1978. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1979. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  1980. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1981. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1982. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1983. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1984. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  1985. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1986. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1987. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1988. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1989. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1990. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1991. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1992. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1993. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1994. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1995. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1996. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1997. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1998. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1999. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  2000. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  2001. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  2002. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  2003. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  2004. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  2005. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  2006. DRM_IOCTL_DEF(DRM_I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  2007. DRM_IOCTL_DEF(DRM_I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  2008. DRM_IOCTL_DEF(DRM_I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  2009. DRM_IOCTL_DEF(DRM_I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  2010. };
  2011. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  2012. /**
  2013. * Determine if the device really is AGP or not.
  2014. *
  2015. * All Intel graphics chipsets are treated as AGP, even if they are really
  2016. * PCI-e.
  2017. *
  2018. * \param dev The device to be tested.
  2019. *
  2020. * \returns
  2021. * A value of 1 is always retured to indictate every i9x5 is AGP.
  2022. */
  2023. int i915_driver_device_is_agp(struct drm_device * dev)
  2024. {
  2025. return 1;
  2026. }